1 /*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23 #include "amdgpu.h"
24 #include "amdgpu_atombios.h"
25 #include "nbio_v2_3.h"
26
27 #include "nbio/nbio_2_3_default.h"
28 #include "nbio/nbio_2_3_offset.h"
29 #include "nbio/nbio_2_3_sh_mask.h"
30 #include <uapi/linux/kfd_ioctl.h>
31 #include <linux/device.h>
32 #include <linux/pci.h>
33
34 #define smnPCIE_CONFIG_CNTL 0x11180044
35 #define smnCPM_CONTROL 0x11180460
36 #define smnPCIE_CNTL2 0x11180070
37 #define smnPCIE_LC_CNTL 0x11140280
38 #define smnPCIE_LC_CNTL3 0x111402d4
39 #define smnPCIE_LC_CNTL6 0x111402ec
40 #define smnPCIE_LC_CNTL7 0x111402f0
41 #define smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2 0x1014008c
42 #define smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL 0x10123538
43 #define smnBIF_CFG_DEV0_EPF0_PCIE_LTR_CAP 0x10140324
44 #define smnPSWUSP0_PCIE_LC_CNTL2 0x111402c4
45 #define smnNBIF_MGCG_CTRL_LCLK 0x1013a21c
46
47 #define mmBIF_SDMA2_DOORBELL_RANGE 0x01d6
48 #define mmBIF_SDMA2_DOORBELL_RANGE_BASE_IDX 2
49 #define mmBIF_SDMA3_DOORBELL_RANGE 0x01d7
50 #define mmBIF_SDMA3_DOORBELL_RANGE_BASE_IDX 2
51
52 #define mmBIF_MMSCH1_DOORBELL_RANGE 0x01d8
53 #define mmBIF_MMSCH1_DOORBELL_RANGE_BASE_IDX 2
54
55 #define smnPCIE_LC_LINK_WIDTH_CNTL 0x11140288
56
57 #define GPU_HDP_FLUSH_DONE__RSVD_ENG0_MASK 0x00001000L /* Don't use. Firmware uses this bit internally */
58 #define GPU_HDP_FLUSH_DONE__RSVD_ENG1_MASK 0x00002000L
59 #define GPU_HDP_FLUSH_DONE__RSVD_ENG2_MASK 0x00004000L
60 #define GPU_HDP_FLUSH_DONE__RSVD_ENG3_MASK 0x00008000L
61 #define GPU_HDP_FLUSH_DONE__RSVD_ENG4_MASK 0x00010000L
62 #define GPU_HDP_FLUSH_DONE__RSVD_ENG5_MASK 0x00020000L
63 #define GPU_HDP_FLUSH_DONE__RSVD_ENG6_MASK 0x00040000L
64 #define GPU_HDP_FLUSH_DONE__RSVD_ENG7_MASK 0x00080000L
65 #define GPU_HDP_FLUSH_DONE__RSVD_ENG8_MASK 0x00100000L
66
nbio_v2_3_remap_hdp_registers(struct amdgpu_device * adev)67 static void nbio_v2_3_remap_hdp_registers(struct amdgpu_device *adev)
68 {
69 WREG32_SOC15(NBIO, 0, mmREMAP_HDP_MEM_FLUSH_CNTL,
70 adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL);
71 WREG32_SOC15(NBIO, 0, mmREMAP_HDP_REG_FLUSH_CNTL,
72 adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_REG_FLUSH_CNTL);
73 }
74
nbio_v2_3_get_rev_id(struct amdgpu_device * adev)75 static u32 nbio_v2_3_get_rev_id(struct amdgpu_device *adev)
76 {
77 u32 tmp;
78
79 /*
80 * guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
81 * therefore we force rev_id to 0 (which is the default value)
82 */
83 if (amdgpu_sriov_vf(adev)) {
84 return 0;
85 }
86
87 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
88 tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
89 tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
90
91 return tmp;
92 }
93
nbio_v2_3_mc_access_enable(struct amdgpu_device * adev,bool enable)94 static void nbio_v2_3_mc_access_enable(struct amdgpu_device *adev, bool enable)
95 {
96 if (enable)
97 WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
98 BIF_FB_EN__FB_READ_EN_MASK |
99 BIF_FB_EN__FB_WRITE_EN_MASK);
100 else
101 WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
102 }
103
nbio_v2_3_get_memsize(struct amdgpu_device * adev)104 static u32 nbio_v2_3_get_memsize(struct amdgpu_device *adev)
105 {
106 return RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_RCC_CONFIG_MEMSIZE);
107 }
108
nbio_v2_3_sdma_doorbell_range(struct amdgpu_device * adev,int instance,bool use_doorbell,int doorbell_index,int doorbell_size)109 static void nbio_v2_3_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
110 bool use_doorbell, int doorbell_index,
111 int doorbell_size)
112 {
113 u32 reg = instance == 0 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE) :
114 instance == 1 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE) :
115 instance == 2 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA2_DOORBELL_RANGE) :
116 SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA3_DOORBELL_RANGE);
117
118 u32 doorbell_range = RREG32(reg);
119
120 if (use_doorbell) {
121 doorbell_range = REG_SET_FIELD(doorbell_range,
122 BIF_SDMA0_DOORBELL_RANGE, OFFSET,
123 doorbell_index);
124 doorbell_range = REG_SET_FIELD(doorbell_range,
125 BIF_SDMA0_DOORBELL_RANGE, SIZE,
126 doorbell_size);
127 } else
128 doorbell_range = REG_SET_FIELD(doorbell_range,
129 BIF_SDMA0_DOORBELL_RANGE, SIZE,
130 0);
131
132 WREG32(reg, doorbell_range);
133 }
134
nbio_v2_3_vcn_doorbell_range(struct amdgpu_device * adev,bool use_doorbell,int doorbell_index,int instance)135 static void nbio_v2_3_vcn_doorbell_range(struct amdgpu_device *adev, bool use_doorbell,
136 int doorbell_index, int instance)
137 {
138 u32 reg = instance ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_MMSCH1_DOORBELL_RANGE) :
139 SOC15_REG_OFFSET(NBIO, 0, mmBIF_MMSCH0_DOORBELL_RANGE);
140
141 u32 doorbell_range = RREG32(reg);
142
143 if (use_doorbell) {
144 doorbell_range = REG_SET_FIELD(doorbell_range,
145 BIF_MMSCH0_DOORBELL_RANGE, OFFSET,
146 doorbell_index);
147 doorbell_range = REG_SET_FIELD(doorbell_range,
148 BIF_MMSCH0_DOORBELL_RANGE, SIZE, 8);
149 } else
150 doorbell_range = REG_SET_FIELD(doorbell_range,
151 BIF_MMSCH0_DOORBELL_RANGE, SIZE, 0);
152
153 WREG32(reg, doorbell_range);
154 }
155
nbio_v2_3_enable_doorbell_aperture(struct amdgpu_device * adev,bool enable)156 static void nbio_v2_3_enable_doorbell_aperture(struct amdgpu_device *adev,
157 bool enable)
158 {
159 WREG32_FIELD15(NBIO, 0, RCC_DEV0_EPF0_RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN,
160 enable ? 1 : 0);
161 }
162
nbio_v2_3_enable_doorbell_selfring_aperture(struct amdgpu_device * adev,bool enable)163 static void nbio_v2_3_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
164 bool enable)
165 {
166 u32 tmp = 0;
167
168 if (enable) {
169 tmp = REG_SET_FIELD(tmp, BIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
170 DOORBELL_SELFRING_GPA_APER_EN, 1) |
171 REG_SET_FIELD(tmp, BIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
172 DOORBELL_SELFRING_GPA_APER_MODE, 1) |
173 REG_SET_FIELD(tmp, BIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
174 DOORBELL_SELFRING_GPA_APER_SIZE, 0);
175
176 WREG32_SOC15(NBIO, 0, mmBIF_BX_PF_DOORBELL_SELFRING_GPA_APER_BASE_LOW,
177 lower_32_bits(adev->doorbell.base));
178 WREG32_SOC15(NBIO, 0, mmBIF_BX_PF_DOORBELL_SELFRING_GPA_APER_BASE_HIGH,
179 upper_32_bits(adev->doorbell.base));
180 }
181
182 WREG32_SOC15(NBIO, 0, mmBIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
183 tmp);
184 }
185
186
nbio_v2_3_ih_doorbell_range(struct amdgpu_device * adev,bool use_doorbell,int doorbell_index)187 static void nbio_v2_3_ih_doorbell_range(struct amdgpu_device *adev,
188 bool use_doorbell, int doorbell_index)
189 {
190 u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE);
191
192 if (use_doorbell) {
193 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
194 BIF_IH_DOORBELL_RANGE, OFFSET,
195 doorbell_index);
196 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
197 BIF_IH_DOORBELL_RANGE, SIZE,
198 2);
199 } else
200 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
201 BIF_IH_DOORBELL_RANGE, SIZE,
202 0);
203
204 WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
205 }
206
nbio_v2_3_ih_control(struct amdgpu_device * adev)207 static void nbio_v2_3_ih_control(struct amdgpu_device *adev)
208 {
209 u32 interrupt_cntl;
210
211 /* setup interrupt control */
212 WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
213
214 interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
215 /*
216 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
217 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
218 */
219 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL,
220 IH_DUMMY_RD_OVERRIDE, 0);
221
222 /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
223 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL,
224 IH_REQ_NONSNOOP_EN, 0);
225
226 WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
227 }
228
nbio_v2_3_update_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)229 static void nbio_v2_3_update_medium_grain_clock_gating(struct amdgpu_device *adev,
230 bool enable)
231 {
232 uint32_t def, data;
233
234 if (!(adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
235 return;
236
237 def = data = RREG32_PCIE(smnCPM_CONTROL);
238 if (enable) {
239 data |= (CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
240 CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
241 CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
242 CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
243 CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
244 CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
245 } else {
246 data &= ~(CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
247 CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
248 CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
249 CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
250 CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
251 CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
252 }
253
254 if (def != data)
255 WREG32_PCIE(smnCPM_CONTROL, data);
256 }
257
nbio_v2_3_update_medium_grain_light_sleep(struct amdgpu_device * adev,bool enable)258 static void nbio_v2_3_update_medium_grain_light_sleep(struct amdgpu_device *adev,
259 bool enable)
260 {
261 uint32_t def, data;
262
263 if (!(adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
264 return;
265
266 def = data = RREG32_PCIE(smnPCIE_CNTL2);
267 if (enable) {
268 data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
269 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
270 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
271 } else {
272 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
273 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
274 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
275 }
276
277 if (def != data)
278 WREG32_PCIE(smnPCIE_CNTL2, data);
279 }
280
nbio_v2_3_get_clockgating_state(struct amdgpu_device * adev,u64 * flags)281 static void nbio_v2_3_get_clockgating_state(struct amdgpu_device *adev,
282 u64 *flags)
283 {
284 int data;
285
286 /* AMD_CG_SUPPORT_BIF_MGCG */
287 data = RREG32_PCIE(smnCPM_CONTROL);
288 if (data & CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
289 *flags |= AMD_CG_SUPPORT_BIF_MGCG;
290
291 /* AMD_CG_SUPPORT_BIF_LS */
292 data = RREG32_PCIE(smnPCIE_CNTL2);
293 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
294 *flags |= AMD_CG_SUPPORT_BIF_LS;
295 }
296
nbio_v2_3_get_hdp_flush_req_offset(struct amdgpu_device * adev)297 static u32 nbio_v2_3_get_hdp_flush_req_offset(struct amdgpu_device *adev)
298 {
299 return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF_GPU_HDP_FLUSH_REQ);
300 }
301
nbio_v2_3_get_hdp_flush_done_offset(struct amdgpu_device * adev)302 static u32 nbio_v2_3_get_hdp_flush_done_offset(struct amdgpu_device *adev)
303 {
304 return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF_GPU_HDP_FLUSH_DONE);
305 }
306
nbio_v2_3_get_pcie_index_offset(struct amdgpu_device * adev)307 static u32 nbio_v2_3_get_pcie_index_offset(struct amdgpu_device *adev)
308 {
309 return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
310 }
311
nbio_v2_3_get_pcie_data_offset(struct amdgpu_device * adev)312 static u32 nbio_v2_3_get_pcie_data_offset(struct amdgpu_device *adev)
313 {
314 return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
315 }
316
317 const struct nbio_hdp_flush_reg nbio_v2_3_hdp_flush_reg = {
318 .ref_and_mask_cp0 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP0_MASK,
319 .ref_and_mask_cp1 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP1_MASK,
320 .ref_and_mask_cp2 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP2_MASK,
321 .ref_and_mask_cp3 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP3_MASK,
322 .ref_and_mask_cp4 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP4_MASK,
323 .ref_and_mask_cp5 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP5_MASK,
324 .ref_and_mask_cp6 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP6_MASK,
325 .ref_and_mask_cp7 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP7_MASK,
326 .ref_and_mask_cp8 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP8_MASK,
327 .ref_and_mask_cp9 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP9_MASK,
328 .ref_and_mask_sdma0 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__SDMA0_MASK,
329 .ref_and_mask_sdma1 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__SDMA1_MASK,
330 };
331
nbio_v2_3_init_registers(struct amdgpu_device * adev)332 static void nbio_v2_3_init_registers(struct amdgpu_device *adev)
333 {
334 uint32_t def, data;
335
336 def = data = RREG32_PCIE(smnPCIE_CONFIG_CNTL);
337 data = REG_SET_FIELD(data, PCIE_CONFIG_CNTL, CI_SWUS_MAX_READ_REQUEST_SIZE_MODE, 1);
338 data = REG_SET_FIELD(data, PCIE_CONFIG_CNTL, CI_SWUS_MAX_READ_REQUEST_SIZE_PRIV, 1);
339
340 if (def != data)
341 WREG32_PCIE(smnPCIE_CONFIG_CNTL, data);
342 }
343
344 #define NAVI10_PCIE__LC_L0S_INACTIVITY_DEFAULT 0x00000000 // off by default, no gains over L1
345 #define NAVI10_PCIE__LC_L1_INACTIVITY_DEFAULT 0x0000000A // 1=1us, 9=1ms, 10=4ms
346 #define NAVI10_PCIE__LC_L1_INACTIVITY_TBT_DEFAULT 0x0000000E // 400ms
347
nbio_v2_3_enable_aspm(struct amdgpu_device * adev,bool enable)348 static void nbio_v2_3_enable_aspm(struct amdgpu_device *adev,
349 bool enable)
350 {
351 uint32_t def, data;
352
353 def = data = RREG32_PCIE(smnPCIE_LC_CNTL);
354
355 if (enable) {
356 /* Disable ASPM L0s/L1 first */
357 data &= ~(PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK | PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK);
358
359 data |= NAVI10_PCIE__LC_L0S_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT;
360
361 if (dev_is_removable(&adev->pdev->dev))
362 data |= NAVI10_PCIE__LC_L1_INACTIVITY_TBT_DEFAULT << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
363 else
364 data |= NAVI10_PCIE__LC_L1_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
365
366 data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
367 } else {
368 /* Disable ASPM L1 */
369 data &= ~PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK;
370 /* Disable ASPM TxL0s */
371 data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
372 /* Disable ACPI L1 */
373 data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
374 }
375
376 if (def != data)
377 WREG32_PCIE(smnPCIE_LC_CNTL, data);
378 }
379
380 #ifdef CONFIG_PCIEASPM
nbio_v2_3_program_ltr(struct amdgpu_device * adev)381 static void nbio_v2_3_program_ltr(struct amdgpu_device *adev)
382 {
383 uint32_t def, data;
384
385 WREG32_PCIE(smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL, 0x75EB);
386
387 def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP2);
388 data &= ~RCC_BIF_STRAP2__STRAP_LTR_IN_ASPML1_DIS_MASK;
389 if (def != data)
390 WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP2, data);
391
392 def = data = RREG32_PCIE(smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL);
393 data &= ~EP_PCIE_TX_LTR_CNTL__LTR_PRIV_MSG_DIS_IN_PM_NON_D0_MASK;
394 if (def != data)
395 WREG32_PCIE(smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL, data);
396
397 def = data = RREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2);
398 data |= BIF_CFG_DEV0_EPF0_DEVICE_CNTL2__LTR_EN_MASK;
399 if (def != data)
400 WREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2, data);
401 }
402 #endif
403
nbio_v2_3_program_aspm(struct amdgpu_device * adev)404 static void nbio_v2_3_program_aspm(struct amdgpu_device *adev)
405 {
406 #ifdef CONFIG_PCIEASPM
407 uint32_t def, data;
408
409 def = data = RREG32_PCIE(smnPCIE_LC_CNTL);
410 data &= ~PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK;
411 data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
412 data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
413 if (def != data)
414 WREG32_PCIE(smnPCIE_LC_CNTL, data);
415
416 def = data = RREG32_PCIE(smnPCIE_LC_CNTL7);
417 data |= PCIE_LC_CNTL7__LC_NBIF_ASPM_INPUT_EN_MASK;
418 if (def != data)
419 WREG32_PCIE(smnPCIE_LC_CNTL7, data);
420
421 def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
422 data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_REG_DIS_LCLK_MASK;
423 if (def != data)
424 WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
425
426 def = data = RREG32_PCIE(smnPCIE_LC_CNTL3);
427 data |= PCIE_LC_CNTL3__LC_DSC_DONT_ENTER_L23_AFTER_PME_ACK_MASK;
428 if (def != data)
429 WREG32_PCIE(smnPCIE_LC_CNTL3, data);
430
431 def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3);
432 data &= ~RCC_BIF_STRAP3__STRAP_VLINK_ASPM_IDLE_TIMER_MASK;
433 data &= ~RCC_BIF_STRAP3__STRAP_VLINK_PM_L1_ENTRY_TIMER_MASK;
434 if (def != data)
435 WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3, data);
436
437 def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5);
438 data &= ~RCC_BIF_STRAP5__STRAP_VLINK_LDN_ENTRY_TIMER_MASK;
439 if (def != data)
440 WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5, data);
441
442 def = data = RREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2);
443 data &= ~BIF_CFG_DEV0_EPF0_DEVICE_CNTL2__LTR_EN_MASK;
444 if (def != data)
445 WREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2, data);
446
447 WREG32_PCIE(smnBIF_CFG_DEV0_EPF0_PCIE_LTR_CAP, 0x10011001);
448
449 def = data = RREG32_PCIE(smnPSWUSP0_PCIE_LC_CNTL2);
450 data |= PSWUSP0_PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK |
451 PSWUSP0_PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L23_MASK;
452 data &= ~PSWUSP0_PCIE_LC_CNTL2__LC_RCV_L0_TO_RCV_L0S_DIS_MASK;
453 if (def != data)
454 WREG32_PCIE(smnPSWUSP0_PCIE_LC_CNTL2, data);
455
456 def = data = RREG32_PCIE(smnPCIE_LC_CNTL6);
457 data |= PCIE_LC_CNTL6__LC_L1_POWERDOWN_MASK |
458 PCIE_LC_CNTL6__LC_RX_L0S_STANDBY_EN_MASK;
459 if (def != data)
460 WREG32_PCIE(smnPCIE_LC_CNTL6, data);
461
462 /* Don't bother about LTR if LTR is not enabled
463 * in the path */
464 if (adev->pdev->ltr_path)
465 nbio_v2_3_program_ltr(adev);
466
467 def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3);
468 data |= 0x5DE0 << RCC_BIF_STRAP3__STRAP_VLINK_ASPM_IDLE_TIMER__SHIFT;
469 data |= 0x0010 << RCC_BIF_STRAP3__STRAP_VLINK_PM_L1_ENTRY_TIMER__SHIFT;
470 if (def != data)
471 WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3, data);
472
473 def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5);
474 data |= 0x0010 << RCC_BIF_STRAP5__STRAP_VLINK_LDN_ENTRY_TIMER__SHIFT;
475 if (def != data)
476 WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5, data);
477
478 def = data = RREG32_PCIE(smnPCIE_LC_CNTL);
479 data |= NAVI10_PCIE__LC_L0S_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT;
480 if (dev_is_removable(&adev->pdev->dev))
481 data |= NAVI10_PCIE__LC_L1_INACTIVITY_TBT_DEFAULT << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
482 else
483 data |= NAVI10_PCIE__LC_L1_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
484 data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
485 if (def != data)
486 WREG32_PCIE(smnPCIE_LC_CNTL, data);
487
488 def = data = RREG32_PCIE(smnPCIE_LC_CNTL3);
489 data &= ~PCIE_LC_CNTL3__LC_DSC_DONT_ENTER_L23_AFTER_PME_ACK_MASK;
490 if (def != data)
491 WREG32_PCIE(smnPCIE_LC_CNTL3, data);
492 #endif
493 }
494
nbio_v2_3_apply_lc_spc_mode_wa(struct amdgpu_device * adev)495 static void nbio_v2_3_apply_lc_spc_mode_wa(struct amdgpu_device *adev)
496 {
497 uint32_t reg_data = 0;
498 uint32_t link_width = 0;
499
500 if (!((adev->asic_type >= CHIP_NAVI10) &&
501 (adev->asic_type <= CHIP_NAVI12)))
502 return;
503
504 reg_data = RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL);
505 link_width = (reg_data & PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK)
506 >> PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
507
508 /*
509 * Program PCIE_LC_CNTL6.LC_SPC_MODE_8GT to 0x2 (4 symbols per clock data)
510 * if link_width is 0x3 (x4)
511 */
512 if (0x3 == link_width) {
513 reg_data = RREG32_PCIE(smnPCIE_LC_CNTL6);
514 reg_data &= ~PCIE_LC_CNTL6__LC_SPC_MODE_8GT_MASK;
515 reg_data |= (0x2 << PCIE_LC_CNTL6__LC_SPC_MODE_8GT__SHIFT);
516 WREG32_PCIE(smnPCIE_LC_CNTL6, reg_data);
517 }
518 }
519
nbio_v2_3_apply_l1_link_width_reconfig_wa(struct amdgpu_device * adev)520 static void nbio_v2_3_apply_l1_link_width_reconfig_wa(struct amdgpu_device *adev)
521 {
522 uint32_t reg_data = 0;
523
524 if (adev->asic_type != CHIP_NAVI10)
525 return;
526
527 reg_data = RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL);
528 reg_data |= PCIE_LC_LINK_WIDTH_CNTL__LC_L1_RECONFIG_EN_MASK;
529 WREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL, reg_data);
530 }
531
nbio_v2_3_clear_doorbell_interrupt(struct amdgpu_device * adev)532 static void nbio_v2_3_clear_doorbell_interrupt(struct amdgpu_device *adev)
533 {
534 uint32_t reg, reg_data;
535
536 if (amdgpu_ip_version(adev, NBIO_HWIP, 0) != IP_VERSION(3, 3, 0))
537 return;
538
539 reg = RREG32_SOC15(NBIO, 0, mmBIF_RB_CNTL);
540
541 /* Clear Interrupt Status
542 */
543 if ((reg & BIF_RB_CNTL__RB_ENABLE_MASK) == 0) {
544 reg = RREG32_SOC15(NBIO, 0, mmBIF_DOORBELL_INT_CNTL);
545 if (reg & BIF_DOORBELL_INT_CNTL__DOORBELL_INTERRUPT_STATUS_MASK) {
546 reg_data = 1 << BIF_DOORBELL_INT_CNTL__DOORBELL_INTERRUPT_CLEAR__SHIFT;
547 WREG32_SOC15(NBIO, 0, mmBIF_DOORBELL_INT_CNTL, reg_data);
548 }
549 }
550 }
551
552 #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
553
nbio_v2_3_set_reg_remap(struct amdgpu_device * adev)554 static void nbio_v2_3_set_reg_remap(struct amdgpu_device *adev)
555 {
556 if (!amdgpu_sriov_vf(adev) && (PAGE_SIZE <= 4096)) {
557 adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
558 adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
559 } else {
560 adev->rmmio_remap.reg_offset = SOC15_REG_OFFSET(NBIO, 0,
561 mmBIF_BX_DEV0_EPF0_VF0_HDP_MEM_COHERENCY_FLUSH_CNTL) << 2;
562 adev->rmmio_remap.bus_addr = 0;
563 }
564 }
565
566 const struct amdgpu_nbio_funcs nbio_v2_3_funcs = {
567 .get_hdp_flush_req_offset = nbio_v2_3_get_hdp_flush_req_offset,
568 .get_hdp_flush_done_offset = nbio_v2_3_get_hdp_flush_done_offset,
569 .get_pcie_index_offset = nbio_v2_3_get_pcie_index_offset,
570 .get_pcie_data_offset = nbio_v2_3_get_pcie_data_offset,
571 .get_rev_id = nbio_v2_3_get_rev_id,
572 .mc_access_enable = nbio_v2_3_mc_access_enable,
573 .get_memsize = nbio_v2_3_get_memsize,
574 .sdma_doorbell_range = nbio_v2_3_sdma_doorbell_range,
575 .vcn_doorbell_range = nbio_v2_3_vcn_doorbell_range,
576 .enable_doorbell_aperture = nbio_v2_3_enable_doorbell_aperture,
577 .enable_doorbell_selfring_aperture = nbio_v2_3_enable_doorbell_selfring_aperture,
578 .ih_doorbell_range = nbio_v2_3_ih_doorbell_range,
579 .update_medium_grain_clock_gating = nbio_v2_3_update_medium_grain_clock_gating,
580 .update_medium_grain_light_sleep = nbio_v2_3_update_medium_grain_light_sleep,
581 .get_clockgating_state = nbio_v2_3_get_clockgating_state,
582 .ih_control = nbio_v2_3_ih_control,
583 .init_registers = nbio_v2_3_init_registers,
584 .remap_hdp_registers = nbio_v2_3_remap_hdp_registers,
585 .enable_aspm = nbio_v2_3_enable_aspm,
586 .program_aspm = nbio_v2_3_program_aspm,
587 .apply_lc_spc_mode_wa = nbio_v2_3_apply_lc_spc_mode_wa,
588 .apply_l1_link_width_reconfig_wa = nbio_v2_3_apply_l1_link_width_reconfig_wa,
589 .clear_doorbell_interrupt = nbio_v2_3_clear_doorbell_interrupt,
590 .set_reg_remap = nbio_v2_3_set_reg_remap,
591 };
592