1 /*-
2 * Copyright (c) 2013-2019, Mellanox Technologies, Ltd. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
6 * are met:
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 *
13 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23 * SUCH DAMAGE.
24 */
25
26 #include "opt_rss.h"
27 #include "opt_ratelimit.h"
28
29 #include <linux/module.h>
30 #include <linux/errno.h>
31 #include <linux/pci.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/slab.h>
34 #include <linux/delay.h>
35 #include <linux/random.h>
36 #include <linux/io-mapping.h>
37 #include <linux/hardirq.h>
38 #include <linux/ktime.h>
39 #include <dev/mlx5/driver.h>
40 #include <dev/mlx5/cmd.h>
41 #include <dev/mlx5/mlx5_core/mlx5_core.h>
42
43 static int mlx5_copy_from_msg(void *to, struct mlx5_cmd_msg *from, int size);
44 static void mlx5_free_cmd_msg(struct mlx5_core_dev *dev,
45 struct mlx5_cmd_msg *msg);
46 static void free_msg(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *msg);
47
48 enum {
49 CMD_IF_REV = 5,
50 };
51
52 enum {
53 NUM_LONG_LISTS = 2,
54 NUM_MED_LISTS = 64,
55 LONG_LIST_SIZE = (2ULL * 1024 * 1024 * 1024 / PAGE_SIZE) * 8 + 16 +
56 MLX5_CMD_DATA_BLOCK_SIZE,
57 MED_LIST_SIZE = 16 + MLX5_CMD_DATA_BLOCK_SIZE,
58 };
59
60 enum {
61 MLX5_CMD_DELIVERY_STAT_OK = 0x0,
62 MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR = 0x1,
63 MLX5_CMD_DELIVERY_STAT_TOK_ERR = 0x2,
64 MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR = 0x3,
65 MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR = 0x4,
66 MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR = 0x5,
67 MLX5_CMD_DELIVERY_STAT_FW_ERR = 0x6,
68 MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR = 0x7,
69 MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR = 0x8,
70 MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR = 0x9,
71 MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR = 0x10,
72 };
73
74 struct mlx5_ifc_mbox_out_bits {
75 u8 status[0x8];
76 u8 reserved_at_8[0x18];
77
78 u8 syndrome[0x20];
79
80 u8 reserved_at_40[0x40];
81 };
82
83 struct mlx5_ifc_mbox_in_bits {
84 u8 opcode[0x10];
85 u8 reserved_at_10[0x10];
86
87 u8 reserved_at_20[0x10];
88 u8 op_mod[0x10];
89
90 u8 reserved_at_40[0x40];
91 };
92
93
alloc_cmd(struct mlx5_cmd * cmd,struct mlx5_cmd_msg * in,int uin_size,struct mlx5_cmd_msg * out,void * uout,int uout_size,mlx5_cmd_cbk_t cbk,void * context,int page_queue)94 static struct mlx5_cmd_work_ent *alloc_cmd(struct mlx5_cmd *cmd,
95 struct mlx5_cmd_msg *in,
96 int uin_size,
97 struct mlx5_cmd_msg *out,
98 void *uout, int uout_size,
99 mlx5_cmd_cbk_t cbk,
100 void *context, int page_queue)
101 {
102 gfp_t alloc_flags = cbk ? GFP_ATOMIC : GFP_KERNEL;
103 struct mlx5_cmd_work_ent *ent;
104
105 ent = kzalloc(sizeof(*ent), alloc_flags);
106 if (!ent)
107 return ERR_PTR(-ENOMEM);
108
109 ent->in = in;
110 ent->uin_size = uin_size;
111 ent->out = out;
112 ent->uout = uout;
113 ent->uout_size = uout_size;
114 ent->callback = cbk;
115 ent->context = context;
116 ent->cmd = cmd;
117 ent->page_queue = page_queue;
118
119 return ent;
120 }
121
alloc_token(struct mlx5_cmd * cmd)122 static u8 alloc_token(struct mlx5_cmd *cmd)
123 {
124 u8 token;
125
126 spin_lock(&cmd->token_lock);
127 cmd->token++;
128 if (cmd->token == 0)
129 cmd->token++;
130 token = cmd->token;
131 spin_unlock(&cmd->token_lock);
132
133 return token;
134 }
135
alloc_ent(struct mlx5_cmd_work_ent * ent)136 static int alloc_ent(struct mlx5_cmd_work_ent *ent)
137 {
138 unsigned long flags;
139 struct mlx5_cmd *cmd = ent->cmd;
140 struct mlx5_core_dev *dev =
141 container_of(cmd, struct mlx5_core_dev, cmd);
142 int ret = cmd->max_reg_cmds;
143
144 spin_lock_irqsave(&cmd->alloc_lock, flags);
145 if (!ent->page_queue) {
146 ret = find_first_bit(&cmd->bitmask, cmd->max_reg_cmds);
147 if (ret >= cmd->max_reg_cmds)
148 ret = -1;
149 }
150
151 if (dev->state != MLX5_DEVICE_STATE_UP)
152 ret = -1;
153
154 if (ret != -1) {
155 ent->busy = 1;
156 ent->idx = ret;
157 clear_bit(ent->idx, &cmd->bitmask);
158 cmd->ent_mode[ent->idx] =
159 ent->polling ? MLX5_CMD_MODE_POLLING : MLX5_CMD_MODE_EVENTS;
160 cmd->ent_arr[ent->idx] = ent;
161 }
162 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
163
164 return ret;
165 }
166
free_ent(struct mlx5_cmd * cmd,int idx)167 static void free_ent(struct mlx5_cmd *cmd, int idx)
168 {
169 unsigned long flags;
170
171 spin_lock_irqsave(&cmd->alloc_lock, flags);
172 cmd->ent_arr[idx] = NULL; /* safety clear */
173 cmd->ent_mode[idx] = MLX5_CMD_MODE_POLLING; /* reset mode */
174 set_bit(idx, &cmd->bitmask);
175 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
176 }
177
get_inst(struct mlx5_cmd * cmd,int idx)178 static struct mlx5_cmd_layout *get_inst(struct mlx5_cmd *cmd, int idx)
179 {
180 return cmd->cmd_buf + (idx << cmd->log_stride);
181 }
182
xor8_buf(void * buf,int len)183 static u8 xor8_buf(void *buf, int len)
184 {
185 u8 *ptr = buf;
186 u8 sum = 0;
187 int i;
188
189 for (i = 0; i < len; i++)
190 sum ^= ptr[i];
191
192 return sum;
193 }
194
verify_block_sig(struct mlx5_cmd_prot_block * block)195 static int verify_block_sig(struct mlx5_cmd_prot_block *block)
196 {
197 if (xor8_buf(block->rsvd0, sizeof(*block) - sizeof(block->data) - 1) != 0xff)
198 return -EINVAL;
199
200 if (xor8_buf(block, sizeof(*block)) != 0xff)
201 return -EINVAL;
202
203 return 0;
204 }
205
calc_block_sig(struct mlx5_cmd_prot_block * block,u8 token,int csum)206 static void calc_block_sig(struct mlx5_cmd_prot_block *block, u8 token,
207 int csum)
208 {
209 block->token = token;
210 if (csum) {
211 block->ctrl_sig = ~xor8_buf(block->rsvd0, sizeof(*block) -
212 sizeof(block->data) - 2);
213 block->sig = ~xor8_buf(block, sizeof(*block) - 1);
214 }
215 }
216
217 static void
calc_chain_sig(struct mlx5_cmd_msg * msg,u8 token,int csum)218 calc_chain_sig(struct mlx5_cmd_msg *msg, u8 token, int csum)
219 {
220 size_t i;
221
222 for (i = 0; i != (msg->numpages * MLX5_NUM_CMDS_IN_ADAPTER_PAGE); i++) {
223 struct mlx5_cmd_prot_block *block;
224
225 block = mlx5_fwp_get_virt(msg, i * MLX5_CMD_MBOX_SIZE);
226
227 /* compute signature */
228 calc_block_sig(block, token, csum);
229
230 /* check for last block */
231 if (block->next == 0)
232 break;
233 }
234
235 /* make sure data gets written to RAM */
236 mlx5_fwp_flush(msg);
237 }
238
set_signature(struct mlx5_cmd_work_ent * ent,int csum)239 static void set_signature(struct mlx5_cmd_work_ent *ent, int csum)
240 {
241 ent->lay->sig = ~xor8_buf(ent->lay, sizeof(*ent->lay));
242 calc_chain_sig(ent->in, ent->token, csum);
243 calc_chain_sig(ent->out, ent->token, csum);
244 }
245
poll_timeout(struct mlx5_cmd_work_ent * ent)246 static void poll_timeout(struct mlx5_cmd_work_ent *ent)
247 {
248 struct mlx5_core_dev *dev = container_of(ent->cmd,
249 struct mlx5_core_dev, cmd);
250 int poll_end = jiffies +
251 msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC + 1000);
252 u8 own;
253
254 do {
255 own = ent->lay->status_own;
256 if (!(own & CMD_OWNER_HW) ||
257 dev->state != MLX5_DEVICE_STATE_UP) {
258 ent->ret = 0;
259 return;
260 }
261 usleep_range(5000, 10000);
262 } while (time_before(jiffies, poll_end));
263
264 ent->ret = -ETIMEDOUT;
265 }
266
free_cmd(struct mlx5_cmd_work_ent * ent)267 static void free_cmd(struct mlx5_cmd_work_ent *ent)
268 {
269 cancel_delayed_work_sync(&ent->cb_timeout_work);
270 kfree(ent);
271 }
272
273 static int
verify_signature(struct mlx5_cmd_work_ent * ent)274 verify_signature(struct mlx5_cmd_work_ent *ent)
275 {
276 struct mlx5_cmd_msg *msg = ent->out;
277 size_t i;
278 int err;
279 u8 sig;
280
281 sig = xor8_buf(ent->lay, sizeof(*ent->lay));
282 if (sig != 0xff)
283 return -EINVAL;
284
285 for (i = 0; i != (msg->numpages * MLX5_NUM_CMDS_IN_ADAPTER_PAGE); i++) {
286 struct mlx5_cmd_prot_block *block;
287
288 block = mlx5_fwp_get_virt(msg, i * MLX5_CMD_MBOX_SIZE);
289
290 /* compute signature */
291 err = verify_block_sig(block);
292 if (err != 0)
293 return (err);
294
295 /* check for last block */
296 if (block->next == 0)
297 break;
298 }
299 return (0);
300 }
301
dump_buf(void * buf,int size,int data_only,int offset)302 static void dump_buf(void *buf, int size, int data_only, int offset)
303 {
304 __be32 *p = buf;
305 int i;
306
307 for (i = 0; i < size; i += 16) {
308 pr_debug("%03x: %08x %08x %08x %08x\n", offset, be32_to_cpu(p[0]),
309 be32_to_cpu(p[1]), be32_to_cpu(p[2]),
310 be32_to_cpu(p[3]));
311 p += 4;
312 offset += 16;
313 }
314 if (!data_only)
315 pr_debug("\n");
316 }
317
318 enum {
319 MLX5_DRIVER_STATUS_ABORTED = 0xfe,
320 MLX5_DRIVER_SYND = 0xbadd00de,
321 };
322
mlx5_internal_err_ret_value(struct mlx5_core_dev * dev,u16 op,u32 * synd,u8 * status)323 static int mlx5_internal_err_ret_value(struct mlx5_core_dev *dev, u16 op,
324 u32 *synd, u8 *status)
325 {
326 *synd = 0;
327 *status = 0;
328
329 switch (op) {
330 case MLX5_CMD_OP_TEARDOWN_HCA:
331 case MLX5_CMD_OP_DISABLE_HCA:
332 case MLX5_CMD_OP_MANAGE_PAGES:
333 case MLX5_CMD_OP_DESTROY_MKEY:
334 case MLX5_CMD_OP_DESTROY_EQ:
335 case MLX5_CMD_OP_DESTROY_CQ:
336 case MLX5_CMD_OP_DESTROY_QP:
337 case MLX5_CMD_OP_DESTROY_PSV:
338 case MLX5_CMD_OP_DESTROY_SRQ:
339 case MLX5_CMD_OP_DESTROY_XRC_SRQ:
340 case MLX5_CMD_OP_DESTROY_DCT:
341 case MLX5_CMD_OP_DEALLOC_Q_COUNTER:
342 case MLX5_CMD_OP_DEALLOC_PD:
343 case MLX5_CMD_OP_DEALLOC_UAR:
344 case MLX5_CMD_OP_DETACH_FROM_MCG:
345 case MLX5_CMD_OP_DEALLOC_XRCD:
346 case MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN:
347 case MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT:
348 case MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY:
349 case MLX5_CMD_OP_DESTROY_TIR:
350 case MLX5_CMD_OP_DESTROY_SQ:
351 case MLX5_CMD_OP_DESTROY_RQ:
352 case MLX5_CMD_OP_DESTROY_RMP:
353 case MLX5_CMD_OP_DESTROY_TIS:
354 case MLX5_CMD_OP_DESTROY_RQT:
355 case MLX5_CMD_OP_DESTROY_FLOW_TABLE:
356 case MLX5_CMD_OP_DESTROY_FLOW_GROUP:
357 case MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY:
358 case MLX5_CMD_OP_2ERR_QP:
359 case MLX5_CMD_OP_2RST_QP:
360 case MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT:
361 case MLX5_CMD_OP_MODIFY_FLOW_TABLE:
362 case MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY:
363 case MLX5_CMD_OP_SET_FLOW_TABLE_ROOT:
364 case MLX5_CMD_OP_DESTROY_GENERAL_OBJ:
365 return MLX5_CMD_STAT_OK;
366
367 case MLX5_CMD_OP_QUERY_HCA_CAP:
368 case MLX5_CMD_OP_QUERY_ADAPTER:
369 case MLX5_CMD_OP_INIT_HCA:
370 case MLX5_CMD_OP_ENABLE_HCA:
371 case MLX5_CMD_OP_QUERY_PAGES:
372 case MLX5_CMD_OP_SET_HCA_CAP:
373 case MLX5_CMD_OP_QUERY_ISSI:
374 case MLX5_CMD_OP_SET_ISSI:
375 case MLX5_CMD_OP_CREATE_MKEY:
376 case MLX5_CMD_OP_QUERY_MKEY:
377 case MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS:
378 case MLX5_CMD_OP_PAGE_FAULT_RESUME:
379 case MLX5_CMD_OP_CREATE_EQ:
380 case MLX5_CMD_OP_QUERY_EQ:
381 case MLX5_CMD_OP_GEN_EQE:
382 case MLX5_CMD_OP_CREATE_CQ:
383 case MLX5_CMD_OP_QUERY_CQ:
384 case MLX5_CMD_OP_MODIFY_CQ:
385 case MLX5_CMD_OP_CREATE_QP:
386 case MLX5_CMD_OP_RST2INIT_QP:
387 case MLX5_CMD_OP_INIT2RTR_QP:
388 case MLX5_CMD_OP_RTR2RTS_QP:
389 case MLX5_CMD_OP_RTS2RTS_QP:
390 case MLX5_CMD_OP_SQERR2RTS_QP:
391 case MLX5_CMD_OP_QUERY_QP:
392 case MLX5_CMD_OP_SQD_RTS_QP:
393 case MLX5_CMD_OP_INIT2INIT_QP:
394 case MLX5_CMD_OP_CREATE_PSV:
395 case MLX5_CMD_OP_CREATE_SRQ:
396 case MLX5_CMD_OP_QUERY_SRQ:
397 case MLX5_CMD_OP_ARM_RQ:
398 case MLX5_CMD_OP_CREATE_XRC_SRQ:
399 case MLX5_CMD_OP_QUERY_XRC_SRQ:
400 case MLX5_CMD_OP_ARM_XRC_SRQ:
401 case MLX5_CMD_OP_CREATE_DCT:
402 case MLX5_CMD_OP_DRAIN_DCT:
403 case MLX5_CMD_OP_QUERY_DCT:
404 case MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION:
405 case MLX5_CMD_OP_QUERY_VPORT_STATE:
406 case MLX5_CMD_OP_MODIFY_VPORT_STATE:
407 case MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT:
408 case MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT:
409 case MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT:
410 case MLX5_CMD_OP_QUERY_ROCE_ADDRESS:
411 case MLX5_CMD_OP_SET_ROCE_ADDRESS:
412 case MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT:
413 case MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT:
414 case MLX5_CMD_OP_QUERY_HCA_VPORT_GID:
415 case MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY:
416 case MLX5_CMD_OP_QUERY_VNIC_ENV:
417 case MLX5_CMD_OP_QUERY_VPORT_COUNTER:
418 case MLX5_CMD_OP_ALLOC_Q_COUNTER:
419 case MLX5_CMD_OP_QUERY_Q_COUNTER:
420 case MLX5_CMD_OP_QUERY_FLOW_COUNTER:
421 case MLX5_CMD_OP_ALLOC_PD:
422 case MLX5_CMD_OP_ALLOC_UAR:
423 case MLX5_CMD_OP_CONFIG_INT_MODERATION:
424 case MLX5_CMD_OP_ACCESS_REG:
425 case MLX5_CMD_OP_ATTACH_TO_MCG:
426 case MLX5_CMD_OP_GET_DROPPED_PACKET_LOG:
427 case MLX5_CMD_OP_MAD_IFC:
428 case MLX5_CMD_OP_QUERY_MAD_DEMUX:
429 case MLX5_CMD_OP_SET_MAD_DEMUX:
430 case MLX5_CMD_OP_NOP:
431 case MLX5_CMD_OP_ALLOC_XRCD:
432 case MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN:
433 case MLX5_CMD_OP_QUERY_CONG_STATUS:
434 case MLX5_CMD_OP_MODIFY_CONG_STATUS:
435 case MLX5_CMD_OP_QUERY_CONG_PARAMS:
436 case MLX5_CMD_OP_MODIFY_CONG_PARAMS:
437 case MLX5_CMD_OP_QUERY_CONG_STATISTICS:
438 case MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT:
439 case MLX5_CMD_OP_SET_L2_TABLE_ENTRY:
440 case MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY:
441 case MLX5_CMD_OP_CREATE_TIR:
442 case MLX5_CMD_OP_MODIFY_TIR:
443 case MLX5_CMD_OP_QUERY_TIR:
444 case MLX5_CMD_OP_CREATE_SQ:
445 case MLX5_CMD_OP_MODIFY_SQ:
446 case MLX5_CMD_OP_QUERY_SQ:
447 case MLX5_CMD_OP_CREATE_RQ:
448 case MLX5_CMD_OP_MODIFY_RQ:
449 case MLX5_CMD_OP_QUERY_RQ:
450 case MLX5_CMD_OP_CREATE_RMP:
451 case MLX5_CMD_OP_MODIFY_RMP:
452 case MLX5_CMD_OP_QUERY_RMP:
453 case MLX5_CMD_OP_CREATE_TIS:
454 case MLX5_CMD_OP_MODIFY_TIS:
455 case MLX5_CMD_OP_QUERY_TIS:
456 case MLX5_CMD_OP_CREATE_RQT:
457 case MLX5_CMD_OP_MODIFY_RQT:
458 case MLX5_CMD_OP_QUERY_RQT:
459 case MLX5_CMD_OP_CREATE_FLOW_TABLE:
460 case MLX5_CMD_OP_QUERY_FLOW_TABLE:
461 case MLX5_CMD_OP_CREATE_FLOW_GROUP:
462 case MLX5_CMD_OP_QUERY_FLOW_GROUP:
463 case MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY:
464 case MLX5_CMD_OP_CREATE_GENERAL_OBJ:
465 case MLX5_CMD_OP_MODIFY_GENERAL_OBJ:
466 case MLX5_CMD_OP_QUERY_GENERAL_OBJ:
467 *status = MLX5_DRIVER_STATUS_ABORTED;
468 *synd = MLX5_DRIVER_SYND;
469 return -EIO;
470 default:
471 mlx5_core_err(dev, "Unknown FW command (%d)\n", op);
472 return -EINVAL;
473 }
474 }
475
mlx5_command_str(int command)476 const char *mlx5_command_str(int command)
477 {
478 #define MLX5_COMMAND_STR_CASE(__cmd) case MLX5_CMD_OP_ ## __cmd: return #__cmd
479
480 switch (command) {
481 MLX5_COMMAND_STR_CASE(QUERY_HCA_CAP);
482 MLX5_COMMAND_STR_CASE(SET_HCA_CAP);
483 MLX5_COMMAND_STR_CASE(QUERY_ADAPTER);
484 MLX5_COMMAND_STR_CASE(INIT_HCA);
485 MLX5_COMMAND_STR_CASE(TEARDOWN_HCA);
486 MLX5_COMMAND_STR_CASE(ENABLE_HCA);
487 MLX5_COMMAND_STR_CASE(DISABLE_HCA);
488 MLX5_COMMAND_STR_CASE(QUERY_PAGES);
489 MLX5_COMMAND_STR_CASE(MANAGE_PAGES);
490 MLX5_COMMAND_STR_CASE(QUERY_ISSI);
491 MLX5_COMMAND_STR_CASE(SET_ISSI);
492 MLX5_COMMAND_STR_CASE(CREATE_MKEY);
493 MLX5_COMMAND_STR_CASE(QUERY_MKEY);
494 MLX5_COMMAND_STR_CASE(DESTROY_MKEY);
495 MLX5_COMMAND_STR_CASE(QUERY_SPECIAL_CONTEXTS);
496 MLX5_COMMAND_STR_CASE(PAGE_FAULT_RESUME);
497 MLX5_COMMAND_STR_CASE(CREATE_EQ);
498 MLX5_COMMAND_STR_CASE(DESTROY_EQ);
499 MLX5_COMMAND_STR_CASE(QUERY_EQ);
500 MLX5_COMMAND_STR_CASE(GEN_EQE);
501 MLX5_COMMAND_STR_CASE(CREATE_CQ);
502 MLX5_COMMAND_STR_CASE(DESTROY_CQ);
503 MLX5_COMMAND_STR_CASE(QUERY_CQ);
504 MLX5_COMMAND_STR_CASE(MODIFY_CQ);
505 MLX5_COMMAND_STR_CASE(CREATE_QP);
506 MLX5_COMMAND_STR_CASE(DESTROY_QP);
507 MLX5_COMMAND_STR_CASE(RST2INIT_QP);
508 MLX5_COMMAND_STR_CASE(INIT2RTR_QP);
509 MLX5_COMMAND_STR_CASE(RTR2RTS_QP);
510 MLX5_COMMAND_STR_CASE(RTS2RTS_QP);
511 MLX5_COMMAND_STR_CASE(SQERR2RTS_QP);
512 MLX5_COMMAND_STR_CASE(2ERR_QP);
513 MLX5_COMMAND_STR_CASE(2RST_QP);
514 MLX5_COMMAND_STR_CASE(QUERY_QP);
515 MLX5_COMMAND_STR_CASE(SQD_RTS_QP);
516 MLX5_COMMAND_STR_CASE(MAD_IFC);
517 MLX5_COMMAND_STR_CASE(INIT2INIT_QP);
518 MLX5_COMMAND_STR_CASE(CREATE_PSV);
519 MLX5_COMMAND_STR_CASE(DESTROY_PSV);
520 MLX5_COMMAND_STR_CASE(CREATE_SRQ);
521 MLX5_COMMAND_STR_CASE(DESTROY_SRQ);
522 MLX5_COMMAND_STR_CASE(QUERY_SRQ);
523 MLX5_COMMAND_STR_CASE(ARM_RQ);
524 MLX5_COMMAND_STR_CASE(CREATE_XRC_SRQ);
525 MLX5_COMMAND_STR_CASE(DESTROY_XRC_SRQ);
526 MLX5_COMMAND_STR_CASE(QUERY_XRC_SRQ);
527 MLX5_COMMAND_STR_CASE(ARM_XRC_SRQ);
528 MLX5_COMMAND_STR_CASE(CREATE_DCT);
529 MLX5_COMMAND_STR_CASE(SET_DC_CNAK_TRACE);
530 MLX5_COMMAND_STR_CASE(DESTROY_DCT);
531 MLX5_COMMAND_STR_CASE(DRAIN_DCT);
532 MLX5_COMMAND_STR_CASE(QUERY_DCT);
533 MLX5_COMMAND_STR_CASE(ARM_DCT_FOR_KEY_VIOLATION);
534 MLX5_COMMAND_STR_CASE(QUERY_VPORT_STATE);
535 MLX5_COMMAND_STR_CASE(MODIFY_VPORT_STATE);
536 MLX5_COMMAND_STR_CASE(QUERY_ESW_VPORT_CONTEXT);
537 MLX5_COMMAND_STR_CASE(MODIFY_ESW_VPORT_CONTEXT);
538 MLX5_COMMAND_STR_CASE(QUERY_NIC_VPORT_CONTEXT);
539 MLX5_COMMAND_STR_CASE(MODIFY_NIC_VPORT_CONTEXT);
540 MLX5_COMMAND_STR_CASE(QUERY_ROCE_ADDRESS);
541 MLX5_COMMAND_STR_CASE(SET_ROCE_ADDRESS);
542 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_CONTEXT);
543 MLX5_COMMAND_STR_CASE(MODIFY_HCA_VPORT_CONTEXT);
544 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_GID);
545 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_PKEY);
546 MLX5_COMMAND_STR_CASE(QUERY_VNIC_ENV);
547 MLX5_COMMAND_STR_CASE(QUERY_VPORT_COUNTER);
548 MLX5_COMMAND_STR_CASE(SET_WOL_ROL);
549 MLX5_COMMAND_STR_CASE(QUERY_WOL_ROL);
550 MLX5_COMMAND_STR_CASE(ALLOC_Q_COUNTER);
551 MLX5_COMMAND_STR_CASE(DEALLOC_Q_COUNTER);
552 MLX5_COMMAND_STR_CASE(QUERY_Q_COUNTER);
553 MLX5_COMMAND_STR_CASE(ALLOC_PD);
554 MLX5_COMMAND_STR_CASE(DEALLOC_PD);
555 MLX5_COMMAND_STR_CASE(ALLOC_UAR);
556 MLX5_COMMAND_STR_CASE(DEALLOC_UAR);
557 MLX5_COMMAND_STR_CASE(CONFIG_INT_MODERATION);
558 MLX5_COMMAND_STR_CASE(ATTACH_TO_MCG);
559 MLX5_COMMAND_STR_CASE(DETACH_FROM_MCG);
560 MLX5_COMMAND_STR_CASE(GET_DROPPED_PACKET_LOG);
561 MLX5_COMMAND_STR_CASE(QUERY_MAD_DEMUX);
562 MLX5_COMMAND_STR_CASE(SET_MAD_DEMUX);
563 MLX5_COMMAND_STR_CASE(NOP);
564 MLX5_COMMAND_STR_CASE(ALLOC_XRCD);
565 MLX5_COMMAND_STR_CASE(DEALLOC_XRCD);
566 MLX5_COMMAND_STR_CASE(ALLOC_TRANSPORT_DOMAIN);
567 MLX5_COMMAND_STR_CASE(DEALLOC_TRANSPORT_DOMAIN);
568 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATUS);
569 MLX5_COMMAND_STR_CASE(MODIFY_CONG_STATUS);
570 MLX5_COMMAND_STR_CASE(QUERY_CONG_PARAMS);
571 MLX5_COMMAND_STR_CASE(MODIFY_CONG_PARAMS);
572 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATISTICS);
573 MLX5_COMMAND_STR_CASE(ADD_VXLAN_UDP_DPORT);
574 MLX5_COMMAND_STR_CASE(DELETE_VXLAN_UDP_DPORT);
575 MLX5_COMMAND_STR_CASE(SET_L2_TABLE_ENTRY);
576 MLX5_COMMAND_STR_CASE(QUERY_L2_TABLE_ENTRY);
577 MLX5_COMMAND_STR_CASE(DELETE_L2_TABLE_ENTRY);
578 MLX5_COMMAND_STR_CASE(CREATE_RMP);
579 MLX5_COMMAND_STR_CASE(MODIFY_RMP);
580 MLX5_COMMAND_STR_CASE(DESTROY_RMP);
581 MLX5_COMMAND_STR_CASE(QUERY_RMP);
582 MLX5_COMMAND_STR_CASE(CREATE_RQT);
583 MLX5_COMMAND_STR_CASE(MODIFY_RQT);
584 MLX5_COMMAND_STR_CASE(DESTROY_RQT);
585 MLX5_COMMAND_STR_CASE(QUERY_RQT);
586 MLX5_COMMAND_STR_CASE(ACCESS_REG);
587 MLX5_COMMAND_STR_CASE(CREATE_SQ);
588 MLX5_COMMAND_STR_CASE(MODIFY_SQ);
589 MLX5_COMMAND_STR_CASE(DESTROY_SQ);
590 MLX5_COMMAND_STR_CASE(QUERY_SQ);
591 MLX5_COMMAND_STR_CASE(CREATE_RQ);
592 MLX5_COMMAND_STR_CASE(MODIFY_RQ);
593 MLX5_COMMAND_STR_CASE(DESTROY_RQ);
594 MLX5_COMMAND_STR_CASE(QUERY_RQ);
595 MLX5_COMMAND_STR_CASE(CREATE_TIR);
596 MLX5_COMMAND_STR_CASE(MODIFY_TIR);
597 MLX5_COMMAND_STR_CASE(DESTROY_TIR);
598 MLX5_COMMAND_STR_CASE(QUERY_TIR);
599 MLX5_COMMAND_STR_CASE(CREATE_TIS);
600 MLX5_COMMAND_STR_CASE(MODIFY_TIS);
601 MLX5_COMMAND_STR_CASE(DESTROY_TIS);
602 MLX5_COMMAND_STR_CASE(QUERY_TIS);
603 MLX5_COMMAND_STR_CASE(CREATE_FLOW_TABLE);
604 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_TABLE);
605 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE);
606 MLX5_COMMAND_STR_CASE(CREATE_FLOW_GROUP);
607 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_GROUP);
608 MLX5_COMMAND_STR_CASE(QUERY_FLOW_GROUP);
609 MLX5_COMMAND_STR_CASE(SET_FLOW_TABLE_ENTRY);
610 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE_ENTRY);
611 MLX5_COMMAND_STR_CASE(DELETE_FLOW_TABLE_ENTRY);
612 MLX5_COMMAND_STR_CASE(SET_DIAGNOSTICS);
613 MLX5_COMMAND_STR_CASE(QUERY_DIAGNOSTICS);
614 MLX5_COMMAND_STR_CASE(CREATE_GENERAL_OBJ);
615 MLX5_COMMAND_STR_CASE(MODIFY_GENERAL_OBJ);
616 MLX5_COMMAND_STR_CASE(QUERY_GENERAL_OBJ);
617 MLX5_COMMAND_STR_CASE(DESTROY_GENERAL_OBJ);
618 MLX5_COMMAND_STR_CASE(ALLOC_FLOW_COUNTER);
619 MLX5_COMMAND_STR_CASE(DEALLOC_FLOW_COUNTER);
620 MLX5_COMMAND_STR_CASE(QUERY_FLOW_COUNTER);
621 default: return "unknown command opcode";
622 }
623 }
624
cmd_status_str(u8 status)625 static const char *cmd_status_str(u8 status)
626 {
627 switch (status) {
628 case MLX5_CMD_STAT_OK:
629 return "OK";
630 case MLX5_CMD_STAT_INT_ERR:
631 return "internal error";
632 case MLX5_CMD_STAT_BAD_OP_ERR:
633 return "bad operation";
634 case MLX5_CMD_STAT_BAD_PARAM_ERR:
635 return "bad parameter";
636 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR:
637 return "bad system state";
638 case MLX5_CMD_STAT_BAD_RES_ERR:
639 return "bad resource";
640 case MLX5_CMD_STAT_RES_BUSY:
641 return "resource busy";
642 case MLX5_CMD_STAT_LIM_ERR:
643 return "limits exceeded";
644 case MLX5_CMD_STAT_BAD_RES_STATE_ERR:
645 return "bad resource state";
646 case MLX5_CMD_STAT_IX_ERR:
647 return "bad index";
648 case MLX5_CMD_STAT_NO_RES_ERR:
649 return "no resources";
650 case MLX5_CMD_STAT_BAD_INP_LEN_ERR:
651 return "bad input length";
652 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR:
653 return "bad output length";
654 case MLX5_CMD_STAT_BAD_QP_STATE_ERR:
655 return "bad QP state";
656 case MLX5_CMD_STAT_BAD_PKT_ERR:
657 return "bad packet (discarded)";
658 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR:
659 return "bad size too many outstanding CQEs";
660 default:
661 return "unknown status";
662 }
663 }
664
cmd_status_to_err_helper(u8 status)665 static int cmd_status_to_err_helper(u8 status)
666 {
667 switch (status) {
668 case MLX5_CMD_STAT_OK: return 0;
669 case MLX5_CMD_STAT_INT_ERR: return -EIO;
670 case MLX5_CMD_STAT_BAD_OP_ERR: return -EINVAL;
671 case MLX5_CMD_STAT_BAD_PARAM_ERR: return -EINVAL;
672 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR: return -EIO;
673 case MLX5_CMD_STAT_BAD_RES_ERR: return -EINVAL;
674 case MLX5_CMD_STAT_RES_BUSY: return -EBUSY;
675 case MLX5_CMD_STAT_LIM_ERR: return -ENOMEM;
676 case MLX5_CMD_STAT_BAD_RES_STATE_ERR: return -EINVAL;
677 case MLX5_CMD_STAT_IX_ERR: return -EINVAL;
678 case MLX5_CMD_STAT_NO_RES_ERR: return -EAGAIN;
679 case MLX5_CMD_STAT_BAD_INP_LEN_ERR: return -EIO;
680 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR: return -EIO;
681 case MLX5_CMD_STAT_BAD_QP_STATE_ERR: return -EINVAL;
682 case MLX5_CMD_STAT_BAD_PKT_ERR: return -EINVAL;
683 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR: return -EINVAL;
684 default: return -EIO;
685 }
686 }
687
mlx5_cmd_mbox_status(void * out,u8 * status,u32 * syndrome)688 void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome)
689 {
690 *status = MLX5_GET(mbox_out, out, status);
691 *syndrome = MLX5_GET(mbox_out, out, syndrome);
692 }
693
mlx5_cmd_check(struct mlx5_core_dev * dev,void * in,void * out)694 static int mlx5_cmd_check(struct mlx5_core_dev *dev, void *in, void *out)
695 {
696 u32 syndrome;
697 u8 status;
698 u16 opcode;
699 u16 op_mod;
700
701 mlx5_cmd_mbox_status(out, &status, &syndrome);
702 if (!status)
703 return 0;
704
705 opcode = MLX5_GET(mbox_in, in, opcode);
706 op_mod = MLX5_GET(mbox_in, in, op_mod);
707
708 mlx5_core_err(dev,
709 "%s(0x%x) op_mod(0x%x) failed, status %s(0x%x), syndrome (0x%x)\n",
710 mlx5_command_str(opcode),
711 opcode, op_mod,
712 cmd_status_str(status),
713 status,
714 syndrome);
715
716 return cmd_status_to_err_helper(status);
717 }
718
dump_command(struct mlx5_core_dev * dev,struct mlx5_cmd_work_ent * ent,int input)719 static void dump_command(struct mlx5_core_dev *dev,
720 struct mlx5_cmd_work_ent *ent, int input)
721 {
722 struct mlx5_cmd_msg *msg = input ? ent->in : ent->out;
723 u16 op = MLX5_GET(mbox_in, ent->lay->in, opcode);
724 size_t i;
725 int data_only;
726 int offset = 0;
727 int msg_len = input ? ent->uin_size : ent->uout_size;
728 int dump_len;
729
730 data_only = !!(mlx5_core_debug_mask & (1 << MLX5_CMD_DATA));
731
732 if (data_only)
733 mlx5_core_dbg_mask(dev, 1 << MLX5_CMD_DATA,
734 "dump command data %s(0x%x) %s\n",
735 mlx5_command_str(op), op,
736 input ? "INPUT" : "OUTPUT");
737 else
738 mlx5_core_dbg(dev, "dump command %s(0x%x) %s\n",
739 mlx5_command_str(op), op,
740 input ? "INPUT" : "OUTPUT");
741
742 if (data_only) {
743 if (input) {
744 dump_buf(ent->lay->in, sizeof(ent->lay->in), 1, offset);
745 offset += sizeof(ent->lay->in);
746 } else {
747 dump_buf(ent->lay->out, sizeof(ent->lay->out), 1, offset);
748 offset += sizeof(ent->lay->out);
749 }
750 } else {
751 dump_buf(ent->lay, sizeof(*ent->lay), 0, offset);
752 offset += sizeof(*ent->lay);
753 }
754
755 for (i = 0; i != (msg->numpages * MLX5_NUM_CMDS_IN_ADAPTER_PAGE); i++) {
756 struct mlx5_cmd_prot_block *block;
757
758 block = mlx5_fwp_get_virt(msg, i * MLX5_CMD_MBOX_SIZE);
759
760 if (data_only) {
761 if (offset >= msg_len)
762 break;
763 dump_len = min_t(int,
764 MLX5_CMD_DATA_BLOCK_SIZE, msg_len - offset);
765
766 dump_buf(block->data, dump_len, 1, offset);
767 offset += MLX5_CMD_DATA_BLOCK_SIZE;
768 } else {
769 mlx5_core_dbg(dev, "command block:\n");
770 dump_buf(block, sizeof(*block), 0, offset);
771 offset += sizeof(*block);
772 }
773
774 /* check for last block */
775 if (block->next == 0)
776 break;
777 }
778
779 if (data_only)
780 pr_debug("\n");
781 }
782
msg_to_opcode(struct mlx5_cmd_msg * in)783 static u16 msg_to_opcode(struct mlx5_cmd_msg *in)
784 {
785 return MLX5_GET(mbox_in, in->first.data, opcode);
786 }
787
cb_timeout_handler(struct work_struct * work)788 static void cb_timeout_handler(struct work_struct *work)
789 {
790 struct delayed_work *dwork = container_of(work, struct delayed_work,
791 work);
792 struct mlx5_cmd_work_ent *ent = container_of(dwork,
793 struct mlx5_cmd_work_ent,
794 cb_timeout_work);
795 struct mlx5_core_dev *dev = container_of(ent->cmd, struct mlx5_core_dev,
796 cmd);
797
798 ent->ret = -ETIMEDOUT;
799 mlx5_core_warn(dev, "%s(0x%x) timeout. Will cause a leak of a command resource\n",
800 mlx5_command_str(msg_to_opcode(ent->in)),
801 msg_to_opcode(ent->in));
802 mlx5_cmd_comp_handler(dev, 1UL << ent->idx, MLX5_CMD_MODE_EVENTS);
803 }
804
complete_command(struct mlx5_cmd_work_ent * ent)805 static void complete_command(struct mlx5_cmd_work_ent *ent)
806 {
807 struct mlx5_cmd *cmd = ent->cmd;
808 struct mlx5_core_dev *dev = container_of(cmd, struct mlx5_core_dev,
809 cmd);
810 mlx5_cmd_cbk_t callback;
811 void *context;
812
813 s64 ds;
814 struct mlx5_cmd_stats *stats;
815 unsigned long flags;
816 int err;
817 struct semaphore *sem;
818
819 if (ent->page_queue)
820 sem = &cmd->pages_sem;
821 else
822 sem = &cmd->sem;
823
824 if (dev->state != MLX5_DEVICE_STATE_UP) {
825 u8 status = 0;
826 u32 drv_synd;
827
828 ent->ret = mlx5_internal_err_ret_value(dev, msg_to_opcode(ent->in), &drv_synd, &status);
829 MLX5_SET(mbox_out, ent->out, status, status);
830 MLX5_SET(mbox_out, ent->out, syndrome, drv_synd);
831 }
832
833 if (ent->callback) {
834 ds = ent->ts2 - ent->ts1;
835 if (ent->op < ARRAY_SIZE(cmd->stats)) {
836 stats = &cmd->stats[ent->op];
837 spin_lock_irqsave(&stats->lock, flags);
838 stats->sum += ds;
839 ++stats->n;
840 spin_unlock_irqrestore(&stats->lock, flags);
841 }
842
843 callback = ent->callback;
844 context = ent->context;
845 err = ent->ret;
846 if (!err) {
847 err = mlx5_copy_from_msg(ent->uout,
848 ent->out,
849 ent->uout_size);
850 err = err ? err : mlx5_cmd_check(dev,
851 ent->in->first.data,
852 ent->uout);
853 }
854
855 mlx5_free_cmd_msg(dev, ent->out);
856 free_msg(dev, ent->in);
857
858 err = err ? err : ent->status;
859 free_cmd(ent);
860 callback(err, context);
861 } else {
862 complete(&ent->done);
863 }
864 up(sem);
865 }
866
cmd_work_handler(struct work_struct * work)867 static void cmd_work_handler(struct work_struct *work)
868 {
869 struct mlx5_cmd_work_ent *ent = container_of(work, struct mlx5_cmd_work_ent, work);
870 struct mlx5_cmd *cmd = ent->cmd;
871 struct mlx5_core_dev *dev = container_of(cmd, struct mlx5_core_dev, cmd);
872 unsigned long cb_timeout = msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC);
873 struct mlx5_cmd_layout *lay;
874 struct semaphore *sem;
875 bool poll_cmd = ent->polling;
876
877 sem = ent->page_queue ? &cmd->pages_sem : &cmd->sem;
878 down(sem);
879
880 if (alloc_ent(ent) < 0) {
881 complete_command(ent);
882 return;
883 }
884
885 ent->token = alloc_token(cmd);
886 lay = get_inst(cmd, ent->idx);
887 ent->lay = lay;
888 memset(lay, 0, sizeof(*lay));
889 memcpy(lay->in, ent->in->first.data, sizeof(lay->in));
890 ent->op = be32_to_cpu(lay->in[0]) >> 16;
891 if (ent->in->numpages != 0)
892 lay->in_ptr = cpu_to_be64(mlx5_fwp_get_dma(ent->in, 0));
893 if (ent->out->numpages != 0)
894 lay->out_ptr = cpu_to_be64(mlx5_fwp_get_dma(ent->out, 0));
895 lay->inlen = cpu_to_be32(ent->uin_size);
896 lay->outlen = cpu_to_be32(ent->uout_size);
897 lay->type = MLX5_PCI_CMD_XPORT;
898 lay->token = ent->token;
899 lay->status_own = CMD_OWNER_HW;
900 set_signature(ent, !cmd->checksum_disabled);
901 dump_command(dev, ent, 1);
902 ent->ts1 = ktime_get_ns();
903 ent->busy = 0;
904 if (ent->callback)
905 schedule_delayed_work(&ent->cb_timeout_work, cb_timeout);
906
907 /* ring doorbell after the descriptor is valid */
908 mlx5_core_dbg(dev, "writing 0x%x to command doorbell\n", 1 << ent->idx);
909 /* make sure data is written to RAM */
910 mlx5_fwp_flush(cmd->cmd_page);
911 iowrite32be(1 << ent->idx, &dev->iseg->cmd_dbell);
912 mmiowb();
913
914 /* if not in polling don't use ent after this point */
915 if (poll_cmd) {
916 poll_timeout(ent);
917 /* make sure we read the descriptor after ownership is SW */
918 mlx5_cmd_comp_handler(dev, 1U << ent->idx, MLX5_CMD_MODE_POLLING);
919 }
920 }
921
deliv_status_to_str(u8 status)922 static const char *deliv_status_to_str(u8 status)
923 {
924 switch (status) {
925 case MLX5_CMD_DELIVERY_STAT_OK:
926 return "no errors";
927 case MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR:
928 return "signature error";
929 case MLX5_CMD_DELIVERY_STAT_TOK_ERR:
930 return "token error";
931 case MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR:
932 return "bad block number";
933 case MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR:
934 return "output pointer not aligned to block size";
935 case MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR:
936 return "input pointer not aligned to block size";
937 case MLX5_CMD_DELIVERY_STAT_FW_ERR:
938 return "firmware internal error";
939 case MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR:
940 return "command input length error";
941 case MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR:
942 return "command output length error";
943 case MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR:
944 return "reserved fields not cleared";
945 case MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR:
946 return "bad command descriptor type";
947 default:
948 return "unknown status code";
949 }
950 }
951
wait_func(struct mlx5_core_dev * dev,struct mlx5_cmd_work_ent * ent)952 static int wait_func(struct mlx5_core_dev *dev, struct mlx5_cmd_work_ent *ent)
953 {
954 int timeout = msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC);
955 int err;
956
957 if (ent->polling) {
958 wait_for_completion(&ent->done);
959 } else if (!wait_for_completion_timeout(&ent->done, timeout)) {
960 ent->ret = -ETIMEDOUT;
961 mlx5_cmd_comp_handler(dev, 1UL << ent->idx, MLX5_CMD_MODE_EVENTS);
962 }
963
964 err = ent->ret;
965
966 if (err == -ETIMEDOUT) {
967 mlx5_core_warn(dev, "%s(0x%x) timeout. Will cause a leak of a command resource\n",
968 mlx5_command_str(msg_to_opcode(ent->in)),
969 msg_to_opcode(ent->in));
970 }
971 mlx5_core_dbg(dev, "err %d, delivery status %s(%d)\n",
972 err, deliv_status_to_str(ent->status), ent->status);
973
974 return err;
975 }
976
977 /* Notes:
978 * 1. Callback functions may not sleep
979 * 2. page queue commands do not support asynchrous completion
980 */
mlx5_cmd_invoke(struct mlx5_core_dev * dev,struct mlx5_cmd_msg * in,int uin_size,struct mlx5_cmd_msg * out,void * uout,int uout_size,mlx5_cmd_cbk_t callback,void * context,int page_queue,u8 * status,bool force_polling)981 static int mlx5_cmd_invoke(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *in,
982 int uin_size,
983 struct mlx5_cmd_msg *out, void *uout, int uout_size,
984 mlx5_cmd_cbk_t callback,
985 void *context, int page_queue, u8 *status,
986 bool force_polling)
987 {
988 struct mlx5_cmd *cmd = &dev->cmd;
989 struct mlx5_cmd_work_ent *ent;
990 struct mlx5_cmd_stats *stats;
991 int err = 0;
992 s64 ds;
993 u16 op;
994
995 if (callback && page_queue)
996 return -EINVAL;
997
998 ent = alloc_cmd(cmd, in, uin_size, out, uout, uout_size, callback,
999 context, page_queue);
1000 if (IS_ERR(ent))
1001 return PTR_ERR(ent);
1002
1003 ent->polling = force_polling || (cmd->mode == MLX5_CMD_MODE_POLLING);
1004
1005 if (!callback)
1006 init_completion(&ent->done);
1007
1008 INIT_DELAYED_WORK(&ent->cb_timeout_work, cb_timeout_handler);
1009 INIT_WORK(&ent->work, cmd_work_handler);
1010 if (page_queue) {
1011 cmd_work_handler(&ent->work);
1012 } else if (!queue_work(dev->priv.health.wq_cmd, &ent->work)) {
1013 mlx5_core_warn(dev, "failed to queue work\n");
1014 err = -ENOMEM;
1015 goto out_free;
1016 }
1017
1018 if (callback)
1019 goto out;
1020
1021 err = wait_func(dev, ent);
1022 if (err == -ETIMEDOUT)
1023 goto out;
1024
1025 ds = ent->ts2 - ent->ts1;
1026 op = MLX5_GET(mbox_in, in->first.data, opcode);
1027 if (op < ARRAY_SIZE(cmd->stats)) {
1028 stats = &cmd->stats[op];
1029 spin_lock_irq(&stats->lock);
1030 stats->sum += ds;
1031 ++stats->n;
1032 spin_unlock_irq(&stats->lock);
1033 }
1034 mlx5_core_dbg_mask(dev, 1 << MLX5_CMD_TIME,
1035 "fw exec time for %s is %lld nsec\n",
1036 mlx5_command_str(op), (long long)ds);
1037 *status = ent->status;
1038 free_cmd(ent);
1039
1040 return err;
1041
1042 out_free:
1043 free_cmd(ent);
1044 out:
1045 return err;
1046 }
1047
mlx5_copy_to_msg(struct mlx5_cmd_msg * to,void * from,size_t size)1048 static int mlx5_copy_to_msg(struct mlx5_cmd_msg *to, void *from, size_t size)
1049 {
1050 size_t delta;
1051 size_t i;
1052
1053 if (to == NULL || from == NULL)
1054 return (-ENOMEM);
1055
1056 delta = min_t(size_t, size, sizeof(to->first.data));
1057 memcpy(to->first.data, from, delta);
1058 from = (char *)from + delta;
1059 size -= delta;
1060
1061 for (i = 0; size != 0; i++) {
1062 struct mlx5_cmd_prot_block *block;
1063
1064 block = mlx5_fwp_get_virt(to, i * MLX5_CMD_MBOX_SIZE);
1065
1066 delta = min_t(size_t, size, MLX5_CMD_DATA_BLOCK_SIZE);
1067 memcpy(block->data, from, delta);
1068 from = (char *)from + delta;
1069 size -= delta;
1070 }
1071 return (0);
1072 }
1073
mlx5_copy_from_msg(void * to,struct mlx5_cmd_msg * from,int size)1074 static int mlx5_copy_from_msg(void *to, struct mlx5_cmd_msg *from, int size)
1075 {
1076 size_t delta;
1077 size_t i;
1078
1079 if (to == NULL || from == NULL)
1080 return (-ENOMEM);
1081
1082 delta = min_t(size_t, size, sizeof(from->first.data));
1083 memcpy(to, from->first.data, delta);
1084 to = (char *)to + delta;
1085 size -= delta;
1086
1087 for (i = 0; size != 0; i++) {
1088 struct mlx5_cmd_prot_block *block;
1089
1090 block = mlx5_fwp_get_virt(from, i * MLX5_CMD_MBOX_SIZE);
1091
1092 delta = min_t(size_t, size, MLX5_CMD_DATA_BLOCK_SIZE);
1093 memcpy(to, block->data, delta);
1094 to = (char *)to + delta;
1095 size -= delta;
1096 }
1097 return (0);
1098 }
1099
1100 static struct mlx5_cmd_msg *
mlx5_alloc_cmd_msg(struct mlx5_core_dev * dev,gfp_t flags,size_t size)1101 mlx5_alloc_cmd_msg(struct mlx5_core_dev *dev, gfp_t flags, size_t size)
1102 {
1103 struct mlx5_cmd_msg *msg;
1104 size_t blen;
1105 size_t n;
1106 size_t i;
1107
1108 blen = size - min_t(size_t, sizeof(msg->first.data), size);
1109 n = howmany(blen, MLX5_CMD_DATA_BLOCK_SIZE);
1110
1111 msg = mlx5_fwp_alloc(dev, flags, howmany(n, MLX5_NUM_CMDS_IN_ADAPTER_PAGE));
1112 if (msg == NULL)
1113 return (ERR_PTR(-ENOMEM));
1114
1115 for (i = 0; i != n; i++) {
1116 struct mlx5_cmd_prot_block *block;
1117
1118 block = mlx5_fwp_get_virt(msg, i * MLX5_CMD_MBOX_SIZE);
1119
1120 if (i != (n - 1)) {
1121 memset(block, 0, MLX5_CMD_MBOX_SIZE);
1122
1123 u64 dma = mlx5_fwp_get_dma(msg, (i + 1) * MLX5_CMD_MBOX_SIZE);
1124 block->next = cpu_to_be64(dma);
1125 } else {
1126 /* Zero the rest of the page to satisfy KMSAN. */
1127 memset(block, 0, MLX5_ADAPTER_PAGE_SIZE -
1128 (i % MLX5_NUM_CMDS_IN_ADAPTER_PAGE) *
1129 MLX5_CMD_MBOX_SIZE);
1130 }
1131 block->block_num = cpu_to_be32(i);
1132 }
1133
1134 /* make sure initial data is written to RAM */
1135 mlx5_fwp_flush(msg);
1136
1137 return (msg);
1138 }
1139
1140 static void
mlx5_free_cmd_msg(struct mlx5_core_dev * dev,struct mlx5_cmd_msg * msg)1141 mlx5_free_cmd_msg(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *msg)
1142 {
1143
1144 mlx5_fwp_free(msg);
1145 }
1146
clean_debug_files(struct mlx5_core_dev * dev)1147 static void clean_debug_files(struct mlx5_core_dev *dev)
1148 {
1149 }
1150
1151
mlx5_cmd_change_mod(struct mlx5_core_dev * dev,int mode)1152 static void mlx5_cmd_change_mod(struct mlx5_core_dev *dev, int mode)
1153 {
1154 struct mlx5_cmd *cmd = &dev->cmd;
1155 int i;
1156
1157 if (cmd->mode == mode)
1158 return;
1159
1160 for (i = 0; i < cmd->max_reg_cmds; i++)
1161 down(&cmd->sem);
1162
1163 down(&cmd->pages_sem);
1164 cmd->mode = mode;
1165
1166 up(&cmd->pages_sem);
1167 for (i = 0; i < cmd->max_reg_cmds; i++)
1168 up(&cmd->sem);
1169 }
1170
mlx5_cmd_use_events(struct mlx5_core_dev * dev)1171 void mlx5_cmd_use_events(struct mlx5_core_dev *dev)
1172 {
1173 mlx5_cmd_change_mod(dev, MLX5_CMD_MODE_EVENTS);
1174 }
1175
mlx5_cmd_use_polling(struct mlx5_core_dev * dev)1176 void mlx5_cmd_use_polling(struct mlx5_core_dev *dev)
1177 {
1178 mlx5_cmd_change_mod(dev, MLX5_CMD_MODE_POLLING);
1179 }
1180
free_msg(struct mlx5_core_dev * dev,struct mlx5_cmd_msg * msg)1181 static void free_msg(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *msg)
1182 {
1183 unsigned long flags;
1184
1185 if (msg->cache) {
1186 spin_lock_irqsave(&msg->cache->lock, flags);
1187 list_add_tail(&msg->list, &msg->cache->head);
1188 spin_unlock_irqrestore(&msg->cache->lock, flags);
1189 } else {
1190 mlx5_free_cmd_msg(dev, msg);
1191 }
1192 }
1193
mlx5_cmd_comp_handler(struct mlx5_core_dev * dev,u64 vector_flags,enum mlx5_cmd_mode cmd_mode)1194 void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vector_flags,
1195 enum mlx5_cmd_mode cmd_mode)
1196 {
1197 struct mlx5_cmd *cmd = &dev->cmd;
1198 struct mlx5_cmd_work_ent *ent;
1199 bool triggered = (vector_flags & MLX5_TRIGGERED_CMD_COMP) ? 1 : 0;
1200 u32 vector = vector_flags; /* discard flags in the upper dword */
1201 int i;
1202
1203 /* make sure data gets read from RAM */
1204 mlx5_fwp_invalidate(cmd->cmd_page);
1205
1206 while (vector != 0) {
1207 i = ffs(vector) - 1;
1208 vector &= ~(1U << i);
1209 /* check command mode */
1210 if (cmd->ent_mode[i] != cmd_mode)
1211 continue;
1212 ent = cmd->ent_arr[i];
1213 /* check if command was already handled */
1214 if (ent == NULL)
1215 continue;
1216 if (ent->callback)
1217 cancel_delayed_work(&ent->cb_timeout_work);
1218 ent->ts2 = ktime_get_ns();
1219 memcpy(ent->out->first.data, ent->lay->out,
1220 sizeof(ent->lay->out));
1221 /* make sure data gets read from RAM */
1222 mlx5_fwp_invalidate(ent->out);
1223 dump_command(dev, ent, 0);
1224 if (!ent->ret) {
1225 if (!cmd->checksum_disabled)
1226 ent->ret = verify_signature(ent);
1227 else
1228 ent->ret = 0;
1229
1230 if (triggered)
1231 ent->status = MLX5_DRIVER_STATUS_ABORTED;
1232 else
1233 ent->status = ent->lay->status_own >> 1;
1234
1235 mlx5_core_dbg(dev,
1236 "FW command ret 0x%x, status %s(0x%x)\n",
1237 ent->ret,
1238 deliv_status_to_str(ent->status),
1239 ent->status);
1240 }
1241 free_ent(cmd, ent->idx);
1242 complete_command(ent);
1243 }
1244 }
1245 EXPORT_SYMBOL(mlx5_cmd_comp_handler);
1246
status_to_err(u8 status)1247 static int status_to_err(u8 status)
1248 {
1249 return status ? -EIO : 0; /* TBD more meaningful codes */
1250 }
1251
alloc_msg(struct mlx5_core_dev * dev,int in_size,gfp_t gfp)1252 static struct mlx5_cmd_msg *alloc_msg(struct mlx5_core_dev *dev, int in_size,
1253 gfp_t gfp)
1254 {
1255 struct mlx5_cmd_msg *msg = ERR_PTR(-ENOMEM);
1256 struct mlx5_cmd *cmd = &dev->cmd;
1257 struct cache_ent *ent = NULL;
1258
1259 if (in_size > MED_LIST_SIZE && in_size <= LONG_LIST_SIZE)
1260 ent = &cmd->cache.large;
1261 else if (in_size > 16 && in_size <= MED_LIST_SIZE)
1262 ent = &cmd->cache.med;
1263
1264 if (ent) {
1265 spin_lock_irq(&ent->lock);
1266 if (!list_empty(&ent->head)) {
1267 msg = list_entry(ent->head.next, struct mlx5_cmd_msg,
1268 list);
1269 list_del(&msg->list);
1270 }
1271 spin_unlock_irq(&ent->lock);
1272 }
1273
1274 if (IS_ERR(msg))
1275 msg = mlx5_alloc_cmd_msg(dev, gfp, in_size);
1276
1277 return msg;
1278 }
1279
is_manage_pages(void * in)1280 static int is_manage_pages(void *in)
1281 {
1282 return MLX5_GET(mbox_in, in, opcode) == MLX5_CMD_OP_MANAGE_PAGES;
1283 }
1284
cmd_exec_helper(struct mlx5_core_dev * dev,void * in,int in_size,void * out,int out_size,mlx5_cmd_cbk_t callback,void * context,bool force_polling)1285 static int cmd_exec_helper(struct mlx5_core_dev *dev,
1286 void *in, int in_size,
1287 void *out, int out_size,
1288 mlx5_cmd_cbk_t callback, void *context,
1289 bool force_polling)
1290 {
1291 struct mlx5_cmd_msg *inb;
1292 struct mlx5_cmd_msg *outb;
1293 int pages_queue;
1294 const gfp_t gfp = GFP_KERNEL;
1295 int err;
1296 u8 status = 0;
1297 u32 drv_synd;
1298
1299 if (dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
1300 u16 opcode = MLX5_GET(mbox_in, in, opcode);
1301 err = mlx5_internal_err_ret_value(dev, opcode, &drv_synd, &status);
1302 MLX5_SET(mbox_out, out, status, status);
1303 MLX5_SET(mbox_out, out, syndrome, drv_synd);
1304 return err;
1305 }
1306
1307 pages_queue = is_manage_pages(in);
1308
1309 inb = alloc_msg(dev, in_size, gfp);
1310 if (IS_ERR(inb)) {
1311 err = PTR_ERR(inb);
1312 return err;
1313 }
1314
1315 err = mlx5_copy_to_msg(inb, in, in_size);
1316 if (err) {
1317 mlx5_core_warn(dev, "err %d\n", err);
1318 goto out_in;
1319 }
1320
1321 outb = mlx5_alloc_cmd_msg(dev, gfp, out_size);
1322 if (IS_ERR(outb)) {
1323 err = PTR_ERR(outb);
1324 goto out_in;
1325 }
1326
1327 err = mlx5_cmd_invoke(dev, inb, in_size, outb, out, out_size, callback,
1328 context, pages_queue, &status, force_polling);
1329 if (err) {
1330 if (err == -ETIMEDOUT)
1331 return err;
1332 goto out_out;
1333 }
1334
1335 mlx5_core_dbg(dev, "err %d, status %d\n", err, status);
1336 if (status) {
1337 err = status_to_err(status);
1338 goto out_out;
1339 }
1340
1341 if (callback)
1342 return err;
1343
1344 err = mlx5_copy_from_msg(out, outb, out_size);
1345
1346 out_out:
1347 mlx5_free_cmd_msg(dev, outb);
1348
1349 out_in:
1350 free_msg(dev, inb);
1351 return err;
1352 }
1353
mlx5_cmd_exec(struct mlx5_core_dev * dev,void * in,int in_size,void * out,int out_size)1354 int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1355 int out_size)
1356 {
1357 int err;
1358
1359 err = cmd_exec_helper(dev, in, in_size, out, out_size, NULL, NULL, false);
1360 return err ? : mlx5_cmd_check(dev, in, out);
1361 }
1362 EXPORT_SYMBOL(mlx5_cmd_exec);
1363
mlx5_cmd_init_async_ctx(struct mlx5_core_dev * dev,struct mlx5_async_ctx * ctx)1364 void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
1365 struct mlx5_async_ctx *ctx)
1366 {
1367 ctx->dev = dev;
1368 /* Starts at 1 to avoid doing wake_up if we are not cleaning up */
1369 atomic_set(&ctx->num_inflight, 1);
1370 init_waitqueue_head(&ctx->wait);
1371 }
1372 EXPORT_SYMBOL(mlx5_cmd_init_async_ctx);
1373
1374 /**
1375 * mlx5_cmd_cleanup_async_ctx - Clean up an async_ctx
1376 * @ctx: The ctx to clean
1377 *
1378 * Upon return all callbacks given to mlx5_cmd_exec_cb() have been called. The
1379 * caller must ensure that mlx5_cmd_exec_cb() is not called during or after
1380 * the call mlx5_cleanup_async_ctx().
1381 */
mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx * ctx)1382 void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx)
1383 {
1384 atomic_dec(&ctx->num_inflight);
1385 wait_event(ctx->wait, atomic_read(&ctx->num_inflight) == 0);
1386 }
1387 EXPORT_SYMBOL(mlx5_cmd_cleanup_async_ctx);
1388
mlx5_cmd_exec_cb_handler(int status,void * _work)1389 static void mlx5_cmd_exec_cb_handler(int status, void *_work)
1390 {
1391 struct mlx5_async_work *work = _work;
1392 struct mlx5_async_ctx *ctx = work->ctx;
1393
1394 work->user_callback(status, work);
1395 if (atomic_dec_and_test(&ctx->num_inflight))
1396 wake_up(&ctx->wait);
1397 }
1398
mlx5_cmd_exec_cb(struct mlx5_async_ctx * ctx,void * in,int in_size,void * out,int out_size,mlx5_async_cbk_t callback,struct mlx5_async_work * work)1399 int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
1400 void *out, int out_size, mlx5_async_cbk_t callback,
1401 struct mlx5_async_work *work)
1402 {
1403 int ret;
1404
1405 work->ctx = ctx;
1406 work->user_callback = callback;
1407 if (WARN_ON(!atomic_inc_not_zero(&ctx->num_inflight)))
1408 return -EIO;
1409 ret = cmd_exec_helper(ctx->dev, in, in_size, out, out_size,
1410 mlx5_cmd_exec_cb_handler, work, false);
1411 if (ret && atomic_dec_and_test(&ctx->num_inflight))
1412 wake_up(&ctx->wait);
1413
1414 return ret;
1415 }
1416 EXPORT_SYMBOL(mlx5_cmd_exec_cb);
1417
mlx5_cmd_exec_polling(struct mlx5_core_dev * dev,void * in,int in_size,void * out,int out_size)1418 int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1419 void *out, int out_size)
1420 {
1421 int err;
1422
1423 err = cmd_exec_helper(dev, in, in_size, out, out_size, NULL, NULL, true);
1424 return err ? : mlx5_cmd_check(dev, in, out);
1425 }
1426 EXPORT_SYMBOL(mlx5_cmd_exec_polling);
1427
destroy_msg_cache(struct mlx5_core_dev * dev)1428 static void destroy_msg_cache(struct mlx5_core_dev *dev)
1429 {
1430 struct mlx5_cmd *cmd = &dev->cmd;
1431 struct mlx5_cmd_msg *msg;
1432 struct mlx5_cmd_msg *n;
1433
1434 list_for_each_entry_safe(msg, n, &cmd->cache.large.head, list) {
1435 list_del(&msg->list);
1436 mlx5_free_cmd_msg(dev, msg);
1437 }
1438
1439 list_for_each_entry_safe(msg, n, &cmd->cache.med.head, list) {
1440 list_del(&msg->list);
1441 mlx5_free_cmd_msg(dev, msg);
1442 }
1443 }
1444
create_msg_cache(struct mlx5_core_dev * dev)1445 static int create_msg_cache(struct mlx5_core_dev *dev)
1446 {
1447 struct mlx5_cmd *cmd = &dev->cmd;
1448 struct mlx5_cmd_msg *msg;
1449 int err;
1450 int i;
1451
1452 spin_lock_init(&cmd->cache.large.lock);
1453 INIT_LIST_HEAD(&cmd->cache.large.head);
1454 spin_lock_init(&cmd->cache.med.lock);
1455 INIT_LIST_HEAD(&cmd->cache.med.head);
1456
1457 for (i = 0; i < NUM_LONG_LISTS; i++) {
1458 msg = mlx5_alloc_cmd_msg(dev, GFP_KERNEL, LONG_LIST_SIZE);
1459 if (IS_ERR(msg)) {
1460 err = PTR_ERR(msg);
1461 goto ex_err;
1462 }
1463 msg->cache = &cmd->cache.large;
1464 list_add_tail(&msg->list, &cmd->cache.large.head);
1465 }
1466
1467 for (i = 0; i < NUM_MED_LISTS; i++) {
1468 msg = mlx5_alloc_cmd_msg(dev, GFP_KERNEL, MED_LIST_SIZE);
1469 if (IS_ERR(msg)) {
1470 err = PTR_ERR(msg);
1471 goto ex_err;
1472 }
1473 msg->cache = &cmd->cache.med;
1474 list_add_tail(&msg->list, &cmd->cache.med.head);
1475 }
1476
1477 return 0;
1478
1479 ex_err:
1480 destroy_msg_cache(dev);
1481 return err;
1482 }
1483
1484 static int
alloc_cmd_page(struct mlx5_core_dev * dev,struct mlx5_cmd * cmd)1485 alloc_cmd_page(struct mlx5_core_dev *dev, struct mlx5_cmd *cmd)
1486 {
1487 int err;
1488
1489 sx_init(&cmd->dma_sx, "MLX5-DMA-SX");
1490 mtx_init(&cmd->dma_mtx, "MLX5-DMA-MTX", NULL, MTX_DEF);
1491 cv_init(&cmd->dma_cv, "MLX5-DMA-CV");
1492
1493 /*
1494 * Create global DMA descriptor tag for allocating
1495 * 4K firmware pages:
1496 */
1497 err = -bus_dma_tag_create(
1498 bus_get_dma_tag(dev->pdev->dev.bsddev),
1499 MLX5_ADAPTER_PAGE_SIZE, /* alignment */
1500 0, /* no boundary */
1501 BUS_SPACE_MAXADDR, /* lowaddr */
1502 BUS_SPACE_MAXADDR, /* highaddr */
1503 NULL, NULL, /* filter, filterarg */
1504 MLX5_ADAPTER_PAGE_SIZE, /* maxsize */
1505 1, /* nsegments */
1506 MLX5_ADAPTER_PAGE_SIZE, /* maxsegsize */
1507 0, /* flags */
1508 NULL, NULL, /* lockfunc, lockfuncarg */
1509 &cmd->dma_tag);
1510 if (err != 0)
1511 goto failure_destroy_sx;
1512
1513 cmd->cmd_page = mlx5_fwp_alloc(dev, GFP_KERNEL, 1);
1514 if (cmd->cmd_page == NULL) {
1515 err = -ENOMEM;
1516 goto failure_alloc_page;
1517 }
1518 cmd->dma = mlx5_fwp_get_dma(cmd->cmd_page, 0);
1519 cmd->cmd_buf = mlx5_fwp_get_virt(cmd->cmd_page, 0);
1520 memset(cmd->cmd_buf, 0, MLX5_ADAPTER_PAGE_SIZE);
1521 return (0);
1522
1523 failure_alloc_page:
1524 bus_dma_tag_destroy(cmd->dma_tag);
1525
1526 failure_destroy_sx:
1527 cv_destroy(&cmd->dma_cv);
1528 mtx_destroy(&cmd->dma_mtx);
1529 sx_destroy(&cmd->dma_sx);
1530 return (err);
1531 }
1532
1533 static void
free_cmd_page(struct mlx5_core_dev * dev,struct mlx5_cmd * cmd)1534 free_cmd_page(struct mlx5_core_dev *dev, struct mlx5_cmd *cmd)
1535 {
1536
1537 mlx5_fwp_free(cmd->cmd_page);
1538 bus_dma_tag_destroy(cmd->dma_tag);
1539 cv_destroy(&cmd->dma_cv);
1540 mtx_destroy(&cmd->dma_mtx);
1541 sx_destroy(&cmd->dma_sx);
1542 }
1543
mlx5_cmd_init(struct mlx5_core_dev * dev)1544 int mlx5_cmd_init(struct mlx5_core_dev *dev)
1545 {
1546 struct mlx5_cmd *cmd = &dev->cmd;
1547 u32 cmd_h, cmd_l;
1548 u16 cmd_if_rev;
1549 int err;
1550 int i;
1551
1552 memset(cmd, 0, sizeof(*cmd));
1553 cmd_if_rev = cmdif_rev_get(dev);
1554 if (cmd_if_rev != CMD_IF_REV) {
1555 mlx5_core_err(dev,
1556 "Driver cmdif rev(%d) differs from firmware's(%d)\n",
1557 CMD_IF_REV, cmd_if_rev);
1558 return -EINVAL;
1559 }
1560
1561 err = alloc_cmd_page(dev, cmd);
1562 if (err)
1563 goto err_free_pool;
1564
1565 cmd_l = ioread32be(&dev->iseg->cmdq_addr_l_sz) & 0xff;
1566 cmd->log_sz = cmd_l >> 4 & 0xf;
1567 cmd->log_stride = cmd_l & 0xf;
1568 if (1 << cmd->log_sz > MLX5_MAX_COMMANDS) {
1569 mlx5_core_err(dev,
1570 "firmware reports too many outstanding commands %d\n",
1571 1 << cmd->log_sz);
1572 err = -EINVAL;
1573 goto err_free_page;
1574 }
1575
1576 if (cmd->log_sz + cmd->log_stride > MLX5_ADAPTER_PAGE_SHIFT) {
1577 mlx5_core_err(dev,
1578 "command queue size overflow\n");
1579 err = -EINVAL;
1580 goto err_free_page;
1581 }
1582
1583 cmd->checksum_disabled = 1;
1584 cmd->max_reg_cmds = (1 << cmd->log_sz) - 1;
1585 cmd->bitmask = (1 << cmd->max_reg_cmds) - 1;
1586
1587 cmd->cmdif_rev = ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
1588 if (cmd->cmdif_rev > CMD_IF_REV) {
1589 mlx5_core_err(dev,
1590 "driver does not support command interface version. driver %d, firmware %d\n",
1591 CMD_IF_REV, cmd->cmdif_rev);
1592 err = -ENOTSUPP;
1593 goto err_free_page;
1594 }
1595
1596 spin_lock_init(&cmd->alloc_lock);
1597 spin_lock_init(&cmd->token_lock);
1598 for (i = 0; i < ARRAY_SIZE(cmd->stats); i++)
1599 spin_lock_init(&cmd->stats[i].lock);
1600
1601 sema_init(&cmd->sem, cmd->max_reg_cmds);
1602 sema_init(&cmd->pages_sem, 1);
1603
1604 cmd_h = (u32)((u64)(cmd->dma) >> 32);
1605 cmd_l = (u32)(cmd->dma);
1606 if (cmd_l & 0xfff) {
1607 mlx5_core_err(dev, "invalid command queue address\n");
1608 err = -ENOMEM;
1609 goto err_free_page;
1610 }
1611
1612 iowrite32be(cmd_h, &dev->iseg->cmdq_addr_h);
1613 iowrite32be(cmd_l, &dev->iseg->cmdq_addr_l_sz);
1614
1615 /* Make sure firmware sees the complete address before we proceed */
1616 wmb();
1617
1618 mlx5_core_dbg(dev, "descriptor at dma 0x%llx\n", (unsigned long long)(cmd->dma));
1619
1620 cmd->mode = MLX5_CMD_MODE_POLLING;
1621
1622 err = create_msg_cache(dev);
1623 if (err) {
1624 mlx5_core_err(dev, "failed to create command cache\n");
1625 goto err_free_page;
1626 }
1627 return 0;
1628
1629 err_free_page:
1630 free_cmd_page(dev, cmd);
1631
1632 err_free_pool:
1633 return err;
1634 }
1635 EXPORT_SYMBOL(mlx5_cmd_init);
1636
mlx5_cmd_cleanup(struct mlx5_core_dev * dev)1637 void mlx5_cmd_cleanup(struct mlx5_core_dev *dev)
1638 {
1639 struct mlx5_cmd *cmd = &dev->cmd;
1640
1641 clean_debug_files(dev);
1642 flush_workqueue(dev->priv.health.wq_cmd);
1643 destroy_msg_cache(dev);
1644 free_cmd_page(dev, cmd);
1645 }
1646 EXPORT_SYMBOL(mlx5_cmd_cleanup);
1647
mlx5_cmd_query_cong_counter(struct mlx5_core_dev * dev,bool reset,void * out,int out_size)1648 int mlx5_cmd_query_cong_counter(struct mlx5_core_dev *dev,
1649 bool reset, void *out, int out_size)
1650 {
1651 u32 in[MLX5_ST_SZ_DW(query_cong_statistics_in)] = { };
1652
1653 MLX5_SET(query_cong_statistics_in, in, opcode,
1654 MLX5_CMD_OP_QUERY_CONG_STATISTICS);
1655 MLX5_SET(query_cong_statistics_in, in, clear, reset);
1656 return mlx5_cmd_exec(dev, in, sizeof(in), out, out_size);
1657 }
1658 EXPORT_SYMBOL(mlx5_cmd_query_cong_counter);
1659
mlx5_cmd_query_cong_params(struct mlx5_core_dev * dev,int cong_point,void * out,int out_size)1660 int mlx5_cmd_query_cong_params(struct mlx5_core_dev *dev, int cong_point,
1661 void *out, int out_size)
1662 {
1663 u32 in[MLX5_ST_SZ_DW(query_cong_params_in)] = { };
1664
1665 MLX5_SET(query_cong_params_in, in, opcode,
1666 MLX5_CMD_OP_QUERY_CONG_PARAMS);
1667 MLX5_SET(query_cong_params_in, in, cong_protocol, cong_point);
1668
1669 return mlx5_cmd_exec(dev, in, sizeof(in), out, out_size);
1670 }
1671 EXPORT_SYMBOL(mlx5_cmd_query_cong_params);
1672
mlx5_cmd_modify_cong_params(struct mlx5_core_dev * dev,void * in,int in_size)1673 int mlx5_cmd_modify_cong_params(struct mlx5_core_dev *dev,
1674 void *in, int in_size)
1675 {
1676 u32 out[MLX5_ST_SZ_DW(modify_cong_params_out)] = { };
1677
1678 return mlx5_cmd_exec(dev, in, in_size, out, sizeof(out));
1679 }
1680 EXPORT_SYMBOL(mlx5_cmd_modify_cong_params);
1681
mlx5_cmd_query_cong_status(struct mlx5_core_dev * dev,int cong_point,int prio,void * out,int out_size)1682 int mlx5_cmd_query_cong_status(struct mlx5_core_dev *dev, int cong_point,
1683 int prio, void *out, int out_size)
1684 {
1685 u32 in[MLX5_ST_SZ_DW(query_cong_status_in)] = { };
1686
1687 MLX5_SET(query_cong_status_in, in, opcode,
1688 MLX5_CMD_OP_QUERY_CONG_STATUS);
1689 MLX5_SET(query_cong_status_in, in, priority, prio);
1690 MLX5_SET(query_cong_status_in, in, cong_protocol, cong_point);
1691
1692 return mlx5_cmd_exec(dev, in, sizeof(in), out, out_size);
1693 }
1694 EXPORT_SYMBOL(mlx5_cmd_query_cong_status);
1695
mlx5_cmd_modify_cong_status(struct mlx5_core_dev * dev,void * in,int in_size)1696 int mlx5_cmd_modify_cong_status(struct mlx5_core_dev *dev,
1697 void *in, int in_size)
1698 {
1699 u32 out[MLX5_ST_SZ_DW(modify_cong_status_out)] = { };
1700
1701 return mlx5_cmd_exec(dev, in, in_size, out, sizeof(out));
1702 }
1703 EXPORT_SYMBOL(mlx5_cmd_modify_cong_status);
1704