1 /*
2 * Copyright 2018 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/list_sort.h>
32
33 #include "amdgpu.h"
34 #include "amdgpu_ras.h"
35 #include "amdgpu_atomfirmware.h"
36 #include "amdgpu_xgmi.h"
37 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
38 #include "nbio_v4_3.h"
39 #include "nbif_v6_3_1.h"
40 #include "nbio_v7_9.h"
41 #include "atom.h"
42 #include "amdgpu_reset.h"
43 #include "amdgpu_psp.h"
44
45 #ifdef CONFIG_X86_MCE_AMD
46 #include <asm/mce.h>
47
48 static bool notifier_registered;
49 #endif
50 static const char *RAS_FS_NAME = "ras";
51
52 const char *ras_error_string[] = {
53 "none",
54 "parity",
55 "single_correctable",
56 "multi_uncorrectable",
57 "poison",
58 };
59
60 const char *ras_block_string[] = {
61 "umc",
62 "sdma",
63 "gfx",
64 "mmhub",
65 "athub",
66 "pcie_bif",
67 "hdp",
68 "xgmi_wafl",
69 "df",
70 "smn",
71 "sem",
72 "mp0",
73 "mp1",
74 "fuse",
75 "mca",
76 "vcn",
77 "jpeg",
78 "ih",
79 "mpio",
80 "mmsch",
81 };
82
83 const char *ras_mca_block_string[] = {
84 "mca_mp0",
85 "mca_mp1",
86 "mca_mpio",
87 "mca_iohc",
88 };
89
90 struct amdgpu_ras_block_list {
91 /* ras block link */
92 struct list_head node;
93
94 struct amdgpu_ras_block_object *ras_obj;
95 };
96
get_ras_block_str(struct ras_common_if * ras_block)97 const char *get_ras_block_str(struct ras_common_if *ras_block)
98 {
99 if (!ras_block)
100 return "NULL";
101
102 if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT ||
103 ras_block->block >= ARRAY_SIZE(ras_block_string))
104 return "OUT OF RANGE";
105
106 if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
107 return ras_mca_block_string[ras_block->sub_block_index];
108
109 return ras_block_string[ras_block->block];
110 }
111
112 #define ras_block_str(_BLOCK_) \
113 (((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
114
115 #define ras_err_str(i) (ras_error_string[ffs(i)])
116
117 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
118
119 /* inject address is 52 bits */
120 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52)
121
122 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */
123 #define RAS_BAD_PAGE_COVER (100 * 1024 * 1024ULL)
124
125 #define MAX_UMC_POISON_POLLING_TIME_ASYNC 300 //ms
126
127 #define AMDGPU_RAS_RETIRE_PAGE_INTERVAL 100 //ms
128
129 #define MAX_FLUSH_RETIRE_DWORK_TIMES 100
130
131 enum amdgpu_ras_retire_page_reservation {
132 AMDGPU_RAS_RETIRE_PAGE_RESERVED,
133 AMDGPU_RAS_RETIRE_PAGE_PENDING,
134 AMDGPU_RAS_RETIRE_PAGE_FAULT,
135 };
136
137 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
138
139 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
140 uint64_t addr);
141 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
142 uint64_t addr);
143 #ifdef CONFIG_X86_MCE_AMD
144 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
145 struct mce_notifier_adev_list {
146 struct amdgpu_device *devs[MAX_GPU_INSTANCE];
147 int num_gpu;
148 };
149 static struct mce_notifier_adev_list mce_adev_list;
150 #endif
151
amdgpu_ras_set_error_query_ready(struct amdgpu_device * adev,bool ready)152 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
153 {
154 if (adev && amdgpu_ras_get_context(adev))
155 amdgpu_ras_get_context(adev)->error_query_ready = ready;
156 }
157
amdgpu_ras_get_error_query_ready(struct amdgpu_device * adev)158 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
159 {
160 if (adev && amdgpu_ras_get_context(adev))
161 return amdgpu_ras_get_context(adev)->error_query_ready;
162
163 return false;
164 }
165
amdgpu_reserve_page_direct(struct amdgpu_device * adev,uint64_t address)166 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
167 {
168 struct ras_err_data err_data;
169 struct eeprom_table_record err_rec;
170 int ret;
171
172 if ((address >= adev->gmc.mc_vram_size) ||
173 (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
174 dev_warn(adev->dev,
175 "RAS WARN: input address 0x%llx is invalid.\n",
176 address);
177 return -EINVAL;
178 }
179
180 if (amdgpu_ras_check_bad_page(adev, address)) {
181 dev_warn(adev->dev,
182 "RAS WARN: 0x%llx has already been marked as bad page!\n",
183 address);
184 return 0;
185 }
186
187 ret = amdgpu_ras_error_data_init(&err_data);
188 if (ret)
189 return ret;
190
191 memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
192 err_data.err_addr = &err_rec;
193 amdgpu_umc_fill_error_record(&err_data, address, address, 0, 0);
194
195 if (amdgpu_bad_page_threshold != 0) {
196 amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
197 err_data.err_addr_cnt, false);
198 amdgpu_ras_save_bad_pages(adev, NULL);
199 }
200
201 amdgpu_ras_error_data_fini(&err_data);
202
203 dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
204 dev_warn(adev->dev, "Clear EEPROM:\n");
205 dev_warn(adev->dev, " echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
206
207 return 0;
208 }
209
amdgpu_ras_debugfs_read(struct file * f,char __user * buf,size_t size,loff_t * pos)210 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
211 size_t size, loff_t *pos)
212 {
213 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
214 struct ras_query_if info = {
215 .head = obj->head,
216 };
217 ssize_t s;
218 char val[128];
219
220 if (amdgpu_ras_query_error_status(obj->adev, &info))
221 return -EINVAL;
222
223 /* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
224 if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
225 amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
226 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
227 dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
228 }
229
230 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
231 "ue", info.ue_count,
232 "ce", info.ce_count);
233 if (*pos >= s)
234 return 0;
235
236 s -= *pos;
237 s = min_t(u64, s, size);
238
239
240 if (copy_to_user(buf, &val[*pos], s))
241 return -EINVAL;
242
243 *pos += s;
244
245 return s;
246 }
247
248 static const struct file_operations amdgpu_ras_debugfs_ops = {
249 .owner = THIS_MODULE,
250 .read = amdgpu_ras_debugfs_read,
251 .write = NULL,
252 .llseek = default_llseek
253 };
254
amdgpu_ras_find_block_id_by_name(const char * name,int * block_id)255 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
256 {
257 int i;
258
259 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
260 *block_id = i;
261 if (strcmp(name, ras_block_string[i]) == 0)
262 return 0;
263 }
264 return -EINVAL;
265 }
266
amdgpu_ras_debugfs_ctrl_parse_data(struct file * f,const char __user * buf,size_t size,loff_t * pos,struct ras_debug_if * data)267 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
268 const char __user *buf, size_t size,
269 loff_t *pos, struct ras_debug_if *data)
270 {
271 ssize_t s = min_t(u64, 64, size);
272 char str[65];
273 char block_name[33];
274 char err[9] = "ue";
275 int op = -1;
276 int block_id;
277 uint32_t sub_block;
278 u64 address, value;
279 /* default value is 0 if the mask is not set by user */
280 u32 instance_mask = 0;
281
282 if (*pos)
283 return -EINVAL;
284 *pos = size;
285
286 memset(str, 0, sizeof(str));
287 memset(data, 0, sizeof(*data));
288
289 if (copy_from_user(str, buf, s))
290 return -EINVAL;
291
292 if (sscanf(str, "disable %32s", block_name) == 1)
293 op = 0;
294 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
295 op = 1;
296 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
297 op = 2;
298 else if (strstr(str, "retire_page") != NULL)
299 op = 3;
300 else if (str[0] && str[1] && str[2] && str[3])
301 /* ascii string, but commands are not matched. */
302 return -EINVAL;
303
304 if (op != -1) {
305 if (op == 3) {
306 if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
307 sscanf(str, "%*s %llu", &address) != 1)
308 return -EINVAL;
309
310 data->op = op;
311 data->inject.address = address;
312
313 return 0;
314 }
315
316 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
317 return -EINVAL;
318
319 data->head.block = block_id;
320 /* only ue, ce and poison errors are supported */
321 if (!memcmp("ue", err, 2))
322 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
323 else if (!memcmp("ce", err, 2))
324 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
325 else if (!memcmp("poison", err, 6))
326 data->head.type = AMDGPU_RAS_ERROR__POISON;
327 else
328 return -EINVAL;
329
330 data->op = op;
331
332 if (op == 2) {
333 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx 0x%x",
334 &sub_block, &address, &value, &instance_mask) != 4 &&
335 sscanf(str, "%*s %*s %*s %u %llu %llu %u",
336 &sub_block, &address, &value, &instance_mask) != 4 &&
337 sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
338 &sub_block, &address, &value) != 3 &&
339 sscanf(str, "%*s %*s %*s %u %llu %llu",
340 &sub_block, &address, &value) != 3)
341 return -EINVAL;
342 data->head.sub_block_index = sub_block;
343 data->inject.address = address;
344 data->inject.value = value;
345 data->inject.instance_mask = instance_mask;
346 }
347 } else {
348 if (size < sizeof(*data))
349 return -EINVAL;
350
351 if (copy_from_user(data, buf, sizeof(*data)))
352 return -EINVAL;
353 }
354
355 return 0;
356 }
357
amdgpu_ras_instance_mask_check(struct amdgpu_device * adev,struct ras_debug_if * data)358 static void amdgpu_ras_instance_mask_check(struct amdgpu_device *adev,
359 struct ras_debug_if *data)
360 {
361 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1;
362 uint32_t mask, inst_mask = data->inject.instance_mask;
363
364 /* no need to set instance mask if there is only one instance */
365 if (num_xcc <= 1 && inst_mask) {
366 data->inject.instance_mask = 0;
367 dev_dbg(adev->dev,
368 "RAS inject mask(0x%x) isn't supported and force it to 0.\n",
369 inst_mask);
370
371 return;
372 }
373
374 switch (data->head.block) {
375 case AMDGPU_RAS_BLOCK__GFX:
376 mask = GENMASK(num_xcc - 1, 0);
377 break;
378 case AMDGPU_RAS_BLOCK__SDMA:
379 mask = GENMASK(adev->sdma.num_instances - 1, 0);
380 break;
381 case AMDGPU_RAS_BLOCK__VCN:
382 case AMDGPU_RAS_BLOCK__JPEG:
383 mask = GENMASK(adev->vcn.num_vcn_inst - 1, 0);
384 break;
385 default:
386 mask = inst_mask;
387 break;
388 }
389
390 /* remove invalid bits in instance mask */
391 data->inject.instance_mask &= mask;
392 if (inst_mask != data->inject.instance_mask)
393 dev_dbg(adev->dev,
394 "Adjust RAS inject mask 0x%x to 0x%x\n",
395 inst_mask, data->inject.instance_mask);
396 }
397
398 /**
399 * DOC: AMDGPU RAS debugfs control interface
400 *
401 * The control interface accepts struct ras_debug_if which has two members.
402 *
403 * First member: ras_debug_if::head or ras_debug_if::inject.
404 *
405 * head is used to indicate which IP block will be under control.
406 *
407 * head has four members, they are block, type, sub_block_index, name.
408 * block: which IP will be under control.
409 * type: what kind of error will be enabled/disabled/injected.
410 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
411 * name: the name of IP.
412 *
413 * inject has three more members than head, they are address, value and mask.
414 * As their names indicate, inject operation will write the
415 * value to the address.
416 *
417 * The second member: struct ras_debug_if::op.
418 * It has three kinds of operations.
419 *
420 * - 0: disable RAS on the block. Take ::head as its data.
421 * - 1: enable RAS on the block. Take ::head as its data.
422 * - 2: inject errors on the block. Take ::inject as its data.
423 *
424 * How to use the interface?
425 *
426 * In a program
427 *
428 * Copy the struct ras_debug_if in your code and initialize it.
429 * Write the struct to the control interface.
430 *
431 * From shell
432 *
433 * .. code-block:: bash
434 *
435 * echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
436 * echo "enable <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
437 * echo "inject <block> <error> <sub-block> <address> <value> <mask>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
438 *
439 * Where N, is the card which you want to affect.
440 *
441 * "disable" requires only the block.
442 * "enable" requires the block and error type.
443 * "inject" requires the block, error type, address, and value.
444 *
445 * The block is one of: umc, sdma, gfx, etc.
446 * see ras_block_string[] for details
447 *
448 * The error type is one of: ue, ce and poison where,
449 * ue is multi-uncorrectable
450 * ce is single-correctable
451 * poison is poison
452 *
453 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
454 * The address and value are hexadecimal numbers, leading 0x is optional.
455 * The mask means instance mask, is optional, default value is 0x1.
456 *
457 * For instance,
458 *
459 * .. code-block:: bash
460 *
461 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
462 * echo inject umc ce 0 0 0 3 > /sys/kernel/debug/dri/0/ras/ras_ctrl
463 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
464 *
465 * How to check the result of the operation?
466 *
467 * To check disable/enable, see "ras" features at,
468 * /sys/class/drm/card[0/1/2...]/device/ras/features
469 *
470 * To check inject, see the corresponding error count at,
471 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
472 *
473 * .. note::
474 * Operations are only allowed on blocks which are supported.
475 * Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
476 * to see which blocks support RAS on a particular asic.
477 *
478 */
amdgpu_ras_debugfs_ctrl_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)479 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
480 const char __user *buf,
481 size_t size, loff_t *pos)
482 {
483 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
484 struct ras_debug_if data;
485 int ret = 0;
486
487 if (!amdgpu_ras_get_error_query_ready(adev)) {
488 dev_warn(adev->dev, "RAS WARN: error injection "
489 "currently inaccessible\n");
490 return size;
491 }
492
493 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
494 if (ret)
495 return ret;
496
497 if (data.op == 3) {
498 ret = amdgpu_reserve_page_direct(adev, data.inject.address);
499 if (!ret)
500 return size;
501 else
502 return ret;
503 }
504
505 if (!amdgpu_ras_is_supported(adev, data.head.block))
506 return -EINVAL;
507
508 switch (data.op) {
509 case 0:
510 ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
511 break;
512 case 1:
513 ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
514 break;
515 case 2:
516 if ((data.inject.address >= adev->gmc.mc_vram_size &&
517 adev->gmc.mc_vram_size) ||
518 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
519 dev_warn(adev->dev, "RAS WARN: input address "
520 "0x%llx is invalid.",
521 data.inject.address);
522 ret = -EINVAL;
523 break;
524 }
525
526 /* umc ce/ue error injection for a bad page is not allowed */
527 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
528 amdgpu_ras_check_bad_page(adev, data.inject.address)) {
529 dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
530 "already been marked as bad!\n",
531 data.inject.address);
532 break;
533 }
534
535 amdgpu_ras_instance_mask_check(adev, &data);
536
537 /* data.inject.address is offset instead of absolute gpu address */
538 ret = amdgpu_ras_error_inject(adev, &data.inject);
539 break;
540 default:
541 ret = -EINVAL;
542 break;
543 }
544
545 if (ret)
546 return ret;
547
548 return size;
549 }
550
551 /**
552 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
553 *
554 * Some boards contain an EEPROM which is used to persistently store a list of
555 * bad pages which experiences ECC errors in vram. This interface provides
556 * a way to reset the EEPROM, e.g., after testing error injection.
557 *
558 * Usage:
559 *
560 * .. code-block:: bash
561 *
562 * echo 1 > ../ras/ras_eeprom_reset
563 *
564 * will reset EEPROM table to 0 entries.
565 *
566 */
amdgpu_ras_debugfs_eeprom_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)567 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
568 const char __user *buf,
569 size_t size, loff_t *pos)
570 {
571 struct amdgpu_device *adev =
572 (struct amdgpu_device *)file_inode(f)->i_private;
573 int ret;
574
575 ret = amdgpu_ras_eeprom_reset_table(
576 &(amdgpu_ras_get_context(adev)->eeprom_control));
577
578 if (!ret) {
579 /* Something was written to EEPROM.
580 */
581 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
582 return size;
583 } else {
584 return ret;
585 }
586 }
587
588 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
589 .owner = THIS_MODULE,
590 .read = NULL,
591 .write = amdgpu_ras_debugfs_ctrl_write,
592 .llseek = default_llseek
593 };
594
595 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
596 .owner = THIS_MODULE,
597 .read = NULL,
598 .write = amdgpu_ras_debugfs_eeprom_write,
599 .llseek = default_llseek
600 };
601
602 /**
603 * DOC: AMDGPU RAS sysfs Error Count Interface
604 *
605 * It allows the user to read the error count for each IP block on the gpu through
606 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
607 *
608 * It outputs the multiple lines which report the uncorrected (ue) and corrected
609 * (ce) error counts.
610 *
611 * The format of one line is below,
612 *
613 * [ce|ue]: count
614 *
615 * Example:
616 *
617 * .. code-block:: bash
618 *
619 * ue: 0
620 * ce: 1
621 *
622 */
amdgpu_ras_sysfs_read(struct device * dev,struct device_attribute * attr,char * buf)623 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
624 struct device_attribute *attr, char *buf)
625 {
626 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
627 struct ras_query_if info = {
628 .head = obj->head,
629 };
630
631 if (!amdgpu_ras_get_error_query_ready(obj->adev))
632 return sysfs_emit(buf, "Query currently inaccessible\n");
633
634 if (amdgpu_ras_query_error_status(obj->adev, &info))
635 return -EINVAL;
636
637 if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
638 amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
639 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
640 dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
641 }
642
643 if (info.head.block == AMDGPU_RAS_BLOCK__UMC)
644 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count,
645 "ce", info.ce_count, "de", info.de_count);
646 else
647 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
648 "ce", info.ce_count);
649 }
650
651 /* obj begin */
652
653 #define get_obj(obj) do { (obj)->use++; } while (0)
654 #define alive_obj(obj) ((obj)->use)
655
put_obj(struct ras_manager * obj)656 static inline void put_obj(struct ras_manager *obj)
657 {
658 if (obj && (--obj->use == 0)) {
659 list_del(&obj->node);
660 amdgpu_ras_error_data_fini(&obj->err_data);
661 }
662
663 if (obj && (obj->use < 0))
664 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
665 }
666
667 /* make one obj and return it. */
amdgpu_ras_create_obj(struct amdgpu_device * adev,struct ras_common_if * head)668 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
669 struct ras_common_if *head)
670 {
671 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
672 struct ras_manager *obj;
673
674 if (!adev->ras_enabled || !con)
675 return NULL;
676
677 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
678 return NULL;
679
680 if (head->block == AMDGPU_RAS_BLOCK__MCA) {
681 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
682 return NULL;
683
684 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
685 } else
686 obj = &con->objs[head->block];
687
688 /* already exist. return obj? */
689 if (alive_obj(obj))
690 return NULL;
691
692 if (amdgpu_ras_error_data_init(&obj->err_data))
693 return NULL;
694
695 obj->head = *head;
696 obj->adev = adev;
697 list_add(&obj->node, &con->head);
698 get_obj(obj);
699
700 return obj;
701 }
702
703 /* return an obj equal to head, or the first when head is NULL */
amdgpu_ras_find_obj(struct amdgpu_device * adev,struct ras_common_if * head)704 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
705 struct ras_common_if *head)
706 {
707 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
708 struct ras_manager *obj;
709 int i;
710
711 if (!adev->ras_enabled || !con)
712 return NULL;
713
714 if (head) {
715 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
716 return NULL;
717
718 if (head->block == AMDGPU_RAS_BLOCK__MCA) {
719 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
720 return NULL;
721
722 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
723 } else
724 obj = &con->objs[head->block];
725
726 if (alive_obj(obj))
727 return obj;
728 } else {
729 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
730 obj = &con->objs[i];
731 if (alive_obj(obj))
732 return obj;
733 }
734 }
735
736 return NULL;
737 }
738 /* obj end */
739
740 /* feature ctl begin */
amdgpu_ras_is_feature_allowed(struct amdgpu_device * adev,struct ras_common_if * head)741 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
742 struct ras_common_if *head)
743 {
744 return adev->ras_hw_enabled & BIT(head->block);
745 }
746
amdgpu_ras_is_feature_enabled(struct amdgpu_device * adev,struct ras_common_if * head)747 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
748 struct ras_common_if *head)
749 {
750 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
751
752 return con->features & BIT(head->block);
753 }
754
755 /*
756 * if obj is not created, then create one.
757 * set feature enable flag.
758 */
__amdgpu_ras_feature_enable(struct amdgpu_device * adev,struct ras_common_if * head,int enable)759 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
760 struct ras_common_if *head, int enable)
761 {
762 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
763 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
764
765 /* If hardware does not support ras, then do not create obj.
766 * But if hardware support ras, we can create the obj.
767 * Ras framework checks con->hw_supported to see if it need do
768 * corresponding initialization.
769 * IP checks con->support to see if it need disable ras.
770 */
771 if (!amdgpu_ras_is_feature_allowed(adev, head))
772 return 0;
773
774 if (enable) {
775 if (!obj) {
776 obj = amdgpu_ras_create_obj(adev, head);
777 if (!obj)
778 return -EINVAL;
779 } else {
780 /* In case we create obj somewhere else */
781 get_obj(obj);
782 }
783 con->features |= BIT(head->block);
784 } else {
785 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
786 con->features &= ~BIT(head->block);
787 put_obj(obj);
788 }
789 }
790
791 return 0;
792 }
793
794 /* wrapper of psp_ras_enable_features */
amdgpu_ras_feature_enable(struct amdgpu_device * adev,struct ras_common_if * head,bool enable)795 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
796 struct ras_common_if *head, bool enable)
797 {
798 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
799 union ta_ras_cmd_input *info;
800 int ret;
801
802 if (!con)
803 return -EINVAL;
804
805 /* For non-gfx ip, do not enable ras feature if it is not allowed */
806 /* For gfx ip, regardless of feature support status, */
807 /* Force issue enable or disable ras feature commands */
808 if (head->block != AMDGPU_RAS_BLOCK__GFX &&
809 !amdgpu_ras_is_feature_allowed(adev, head))
810 return 0;
811
812 /* Only enable gfx ras feature from host side */
813 if (head->block == AMDGPU_RAS_BLOCK__GFX &&
814 !amdgpu_sriov_vf(adev) &&
815 !amdgpu_ras_intr_triggered()) {
816 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
817 if (!info)
818 return -ENOMEM;
819
820 if (!enable) {
821 info->disable_features = (struct ta_ras_disable_features_input) {
822 .block_id = amdgpu_ras_block_to_ta(head->block),
823 .error_type = amdgpu_ras_error_to_ta(head->type),
824 };
825 } else {
826 info->enable_features = (struct ta_ras_enable_features_input) {
827 .block_id = amdgpu_ras_block_to_ta(head->block),
828 .error_type = amdgpu_ras_error_to_ta(head->type),
829 };
830 }
831
832 ret = psp_ras_enable_features(&adev->psp, info, enable);
833 if (ret) {
834 dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
835 enable ? "enable":"disable",
836 get_ras_block_str(head),
837 amdgpu_ras_is_poison_mode_supported(adev), ret);
838 kfree(info);
839 return ret;
840 }
841
842 kfree(info);
843 }
844
845 /* setup the obj */
846 __amdgpu_ras_feature_enable(adev, head, enable);
847
848 return 0;
849 }
850
851 /* Only used in device probe stage and called only once. */
amdgpu_ras_feature_enable_on_boot(struct amdgpu_device * adev,struct ras_common_if * head,bool enable)852 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
853 struct ras_common_if *head, bool enable)
854 {
855 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
856 int ret;
857
858 if (!con)
859 return -EINVAL;
860
861 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
862 if (enable) {
863 /* There is no harm to issue a ras TA cmd regardless of
864 * the currecnt ras state.
865 * If current state == target state, it will do nothing
866 * But sometimes it requests driver to reset and repost
867 * with error code -EAGAIN.
868 */
869 ret = amdgpu_ras_feature_enable(adev, head, 1);
870 /* With old ras TA, we might fail to enable ras.
871 * Log it and just setup the object.
872 * TODO need remove this WA in the future.
873 */
874 if (ret == -EINVAL) {
875 ret = __amdgpu_ras_feature_enable(adev, head, 1);
876 if (!ret)
877 dev_info(adev->dev,
878 "RAS INFO: %s setup object\n",
879 get_ras_block_str(head));
880 }
881 } else {
882 /* setup the object then issue a ras TA disable cmd.*/
883 ret = __amdgpu_ras_feature_enable(adev, head, 1);
884 if (ret)
885 return ret;
886
887 /* gfx block ras disable cmd must send to ras-ta */
888 if (head->block == AMDGPU_RAS_BLOCK__GFX)
889 con->features |= BIT(head->block);
890
891 ret = amdgpu_ras_feature_enable(adev, head, 0);
892
893 /* clean gfx block ras features flag */
894 if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
895 con->features &= ~BIT(head->block);
896 }
897 } else
898 ret = amdgpu_ras_feature_enable(adev, head, enable);
899
900 return ret;
901 }
902
amdgpu_ras_disable_all_features(struct amdgpu_device * adev,bool bypass)903 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
904 bool bypass)
905 {
906 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
907 struct ras_manager *obj, *tmp;
908
909 list_for_each_entry_safe(obj, tmp, &con->head, node) {
910 /* bypass psp.
911 * aka just release the obj and corresponding flags
912 */
913 if (bypass) {
914 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
915 break;
916 } else {
917 if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
918 break;
919 }
920 }
921
922 return con->features;
923 }
924
amdgpu_ras_enable_all_features(struct amdgpu_device * adev,bool bypass)925 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
926 bool bypass)
927 {
928 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
929 int i;
930 const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
931
932 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
933 struct ras_common_if head = {
934 .block = i,
935 .type = default_ras_type,
936 .sub_block_index = 0,
937 };
938
939 if (i == AMDGPU_RAS_BLOCK__MCA)
940 continue;
941
942 if (bypass) {
943 /*
944 * bypass psp. vbios enable ras for us.
945 * so just create the obj
946 */
947 if (__amdgpu_ras_feature_enable(adev, &head, 1))
948 break;
949 } else {
950 if (amdgpu_ras_feature_enable(adev, &head, 1))
951 break;
952 }
953 }
954
955 for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
956 struct ras_common_if head = {
957 .block = AMDGPU_RAS_BLOCK__MCA,
958 .type = default_ras_type,
959 .sub_block_index = i,
960 };
961
962 if (bypass) {
963 /*
964 * bypass psp. vbios enable ras for us.
965 * so just create the obj
966 */
967 if (__amdgpu_ras_feature_enable(adev, &head, 1))
968 break;
969 } else {
970 if (amdgpu_ras_feature_enable(adev, &head, 1))
971 break;
972 }
973 }
974
975 return con->features;
976 }
977 /* feature ctl end */
978
amdgpu_ras_block_match_default(struct amdgpu_ras_block_object * block_obj,enum amdgpu_ras_block block)979 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
980 enum amdgpu_ras_block block)
981 {
982 if (!block_obj)
983 return -EINVAL;
984
985 if (block_obj->ras_comm.block == block)
986 return 0;
987
988 return -EINVAL;
989 }
990
amdgpu_ras_get_ras_block(struct amdgpu_device * adev,enum amdgpu_ras_block block,uint32_t sub_block_index)991 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
992 enum amdgpu_ras_block block, uint32_t sub_block_index)
993 {
994 struct amdgpu_ras_block_list *node, *tmp;
995 struct amdgpu_ras_block_object *obj;
996
997 if (block >= AMDGPU_RAS_BLOCK__LAST)
998 return NULL;
999
1000 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
1001 if (!node->ras_obj) {
1002 dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
1003 continue;
1004 }
1005
1006 obj = node->ras_obj;
1007 if (obj->ras_block_match) {
1008 if (obj->ras_block_match(obj, block, sub_block_index) == 0)
1009 return obj;
1010 } else {
1011 if (amdgpu_ras_block_match_default(obj, block) == 0)
1012 return obj;
1013 }
1014 }
1015
1016 return NULL;
1017 }
1018
amdgpu_ras_get_ecc_info(struct amdgpu_device * adev,struct ras_err_data * err_data)1019 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
1020 {
1021 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1022 int ret = 0;
1023
1024 /*
1025 * choosing right query method according to
1026 * whether smu support query error information
1027 */
1028 ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
1029 if (ret == -EOPNOTSUPP) {
1030 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1031 adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
1032 adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
1033
1034 /* umc query_ras_error_address is also responsible for clearing
1035 * error status
1036 */
1037 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1038 adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
1039 adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
1040 } else if (!ret) {
1041 if (adev->umc.ras &&
1042 adev->umc.ras->ecc_info_query_ras_error_count)
1043 adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
1044
1045 if (adev->umc.ras &&
1046 adev->umc.ras->ecc_info_query_ras_error_address)
1047 adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
1048 }
1049 }
1050
amdgpu_ras_error_print_error_data(struct amdgpu_device * adev,struct ras_manager * ras_mgr,struct ras_err_data * err_data,struct ras_query_context * qctx,const char * blk_name,bool is_ue,bool is_de)1051 static void amdgpu_ras_error_print_error_data(struct amdgpu_device *adev,
1052 struct ras_manager *ras_mgr,
1053 struct ras_err_data *err_data,
1054 struct ras_query_context *qctx,
1055 const char *blk_name,
1056 bool is_ue,
1057 bool is_de)
1058 {
1059 struct amdgpu_smuio_mcm_config_info *mcm_info;
1060 struct ras_err_node *err_node;
1061 struct ras_err_info *err_info;
1062 u64 event_id = qctx->evid.event_id;
1063
1064 if (is_ue) {
1065 for_each_ras_error(err_node, err_data) {
1066 err_info = &err_node->err_info;
1067 mcm_info = &err_info->mcm_info;
1068 if (err_info->ue_count) {
1069 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1070 "%lld new uncorrectable hardware errors detected in %s block\n",
1071 mcm_info->socket_id,
1072 mcm_info->die_id,
1073 err_info->ue_count,
1074 blk_name);
1075 }
1076 }
1077
1078 for_each_ras_error(err_node, &ras_mgr->err_data) {
1079 err_info = &err_node->err_info;
1080 mcm_info = &err_info->mcm_info;
1081 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1082 "%lld uncorrectable hardware errors detected in total in %s block\n",
1083 mcm_info->socket_id, mcm_info->die_id, err_info->ue_count, blk_name);
1084 }
1085
1086 } else {
1087 if (is_de) {
1088 for_each_ras_error(err_node, err_data) {
1089 err_info = &err_node->err_info;
1090 mcm_info = &err_info->mcm_info;
1091 if (err_info->de_count) {
1092 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1093 "%lld new deferred hardware errors detected in %s block\n",
1094 mcm_info->socket_id,
1095 mcm_info->die_id,
1096 err_info->de_count,
1097 blk_name);
1098 }
1099 }
1100
1101 for_each_ras_error(err_node, &ras_mgr->err_data) {
1102 err_info = &err_node->err_info;
1103 mcm_info = &err_info->mcm_info;
1104 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1105 "%lld deferred hardware errors detected in total in %s block\n",
1106 mcm_info->socket_id, mcm_info->die_id,
1107 err_info->de_count, blk_name);
1108 }
1109 } else {
1110 for_each_ras_error(err_node, err_data) {
1111 err_info = &err_node->err_info;
1112 mcm_info = &err_info->mcm_info;
1113 if (err_info->ce_count) {
1114 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1115 "%lld new correctable hardware errors detected in %s block\n",
1116 mcm_info->socket_id,
1117 mcm_info->die_id,
1118 err_info->ce_count,
1119 blk_name);
1120 }
1121 }
1122
1123 for_each_ras_error(err_node, &ras_mgr->err_data) {
1124 err_info = &err_node->err_info;
1125 mcm_info = &err_info->mcm_info;
1126 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1127 "%lld correctable hardware errors detected in total in %s block\n",
1128 mcm_info->socket_id, mcm_info->die_id,
1129 err_info->ce_count, blk_name);
1130 }
1131 }
1132 }
1133 }
1134
err_data_has_source_info(struct ras_err_data * data)1135 static inline bool err_data_has_source_info(struct ras_err_data *data)
1136 {
1137 return !list_empty(&data->err_node_list);
1138 }
1139
amdgpu_ras_error_generate_report(struct amdgpu_device * adev,struct ras_query_if * query_if,struct ras_err_data * err_data,struct ras_query_context * qctx)1140 static void amdgpu_ras_error_generate_report(struct amdgpu_device *adev,
1141 struct ras_query_if *query_if,
1142 struct ras_err_data *err_data,
1143 struct ras_query_context *qctx)
1144 {
1145 struct ras_manager *ras_mgr = amdgpu_ras_find_obj(adev, &query_if->head);
1146 const char *blk_name = get_ras_block_str(&query_if->head);
1147 u64 event_id = qctx->evid.event_id;
1148
1149 if (err_data->ce_count) {
1150 if (err_data_has_source_info(err_data)) {
1151 amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1152 blk_name, false, false);
1153 } else if (!adev->aid_mask &&
1154 adev->smuio.funcs &&
1155 adev->smuio.funcs->get_socket_id &&
1156 adev->smuio.funcs->get_die_id) {
1157 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1158 "%ld correctable hardware errors "
1159 "detected in %s block\n",
1160 adev->smuio.funcs->get_socket_id(adev),
1161 adev->smuio.funcs->get_die_id(adev),
1162 ras_mgr->err_data.ce_count,
1163 blk_name);
1164 } else {
1165 RAS_EVENT_LOG(adev, event_id, "%ld correctable hardware errors "
1166 "detected in %s block\n",
1167 ras_mgr->err_data.ce_count,
1168 blk_name);
1169 }
1170 }
1171
1172 if (err_data->ue_count) {
1173 if (err_data_has_source_info(err_data)) {
1174 amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1175 blk_name, true, false);
1176 } else if (!adev->aid_mask &&
1177 adev->smuio.funcs &&
1178 adev->smuio.funcs->get_socket_id &&
1179 adev->smuio.funcs->get_die_id) {
1180 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1181 "%ld uncorrectable hardware errors "
1182 "detected in %s block\n",
1183 adev->smuio.funcs->get_socket_id(adev),
1184 adev->smuio.funcs->get_die_id(adev),
1185 ras_mgr->err_data.ue_count,
1186 blk_name);
1187 } else {
1188 RAS_EVENT_LOG(adev, event_id, "%ld uncorrectable hardware errors "
1189 "detected in %s block\n",
1190 ras_mgr->err_data.ue_count,
1191 blk_name);
1192 }
1193 }
1194
1195 if (err_data->de_count) {
1196 if (err_data_has_source_info(err_data)) {
1197 amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1198 blk_name, false, true);
1199 } else if (!adev->aid_mask &&
1200 adev->smuio.funcs &&
1201 adev->smuio.funcs->get_socket_id &&
1202 adev->smuio.funcs->get_die_id) {
1203 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1204 "%ld deferred hardware errors "
1205 "detected in %s block\n",
1206 adev->smuio.funcs->get_socket_id(adev),
1207 adev->smuio.funcs->get_die_id(adev),
1208 ras_mgr->err_data.de_count,
1209 blk_name);
1210 } else {
1211 RAS_EVENT_LOG(adev, event_id, "%ld deferred hardware errors "
1212 "detected in %s block\n",
1213 ras_mgr->err_data.de_count,
1214 blk_name);
1215 }
1216 }
1217 }
1218
amdgpu_ras_virt_error_generate_report(struct amdgpu_device * adev,struct ras_query_if * query_if,struct ras_err_data * err_data,struct ras_query_context * qctx)1219 static void amdgpu_ras_virt_error_generate_report(struct amdgpu_device *adev,
1220 struct ras_query_if *query_if,
1221 struct ras_err_data *err_data,
1222 struct ras_query_context *qctx)
1223 {
1224 unsigned long new_ue, new_ce, new_de;
1225 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &query_if->head);
1226 const char *blk_name = get_ras_block_str(&query_if->head);
1227 u64 event_id = qctx->evid.event_id;
1228
1229 new_ce = err_data->ce_count - obj->err_data.ce_count;
1230 new_ue = err_data->ue_count - obj->err_data.ue_count;
1231 new_de = err_data->de_count - obj->err_data.de_count;
1232
1233 if (new_ce) {
1234 RAS_EVENT_LOG(adev, event_id, "%lu correctable hardware errors "
1235 "detected in %s block\n",
1236 new_ce,
1237 blk_name);
1238 }
1239
1240 if (new_ue) {
1241 RAS_EVENT_LOG(adev, event_id, "%lu uncorrectable hardware errors "
1242 "detected in %s block\n",
1243 new_ue,
1244 blk_name);
1245 }
1246
1247 if (new_de) {
1248 RAS_EVENT_LOG(adev, event_id, "%lu deferred hardware errors "
1249 "detected in %s block\n",
1250 new_de,
1251 blk_name);
1252 }
1253 }
1254
amdgpu_rasmgr_error_data_statistic_update(struct ras_manager * obj,struct ras_err_data * err_data)1255 static void amdgpu_rasmgr_error_data_statistic_update(struct ras_manager *obj, struct ras_err_data *err_data)
1256 {
1257 struct ras_err_node *err_node;
1258 struct ras_err_info *err_info;
1259
1260 if (err_data_has_source_info(err_data)) {
1261 for_each_ras_error(err_node, err_data) {
1262 err_info = &err_node->err_info;
1263 amdgpu_ras_error_statistic_de_count(&obj->err_data,
1264 &err_info->mcm_info, err_info->de_count);
1265 amdgpu_ras_error_statistic_ce_count(&obj->err_data,
1266 &err_info->mcm_info, err_info->ce_count);
1267 amdgpu_ras_error_statistic_ue_count(&obj->err_data,
1268 &err_info->mcm_info, err_info->ue_count);
1269 }
1270 } else {
1271 /* for legacy asic path which doesn't has error source info */
1272 obj->err_data.ue_count += err_data->ue_count;
1273 obj->err_data.ce_count += err_data->ce_count;
1274 obj->err_data.de_count += err_data->de_count;
1275 }
1276 }
1277
amdgpu_ras_mgr_virt_error_data_statistics_update(struct ras_manager * obj,struct ras_err_data * err_data)1278 static void amdgpu_ras_mgr_virt_error_data_statistics_update(struct ras_manager *obj,
1279 struct ras_err_data *err_data)
1280 {
1281 /* Host reports absolute counts */
1282 obj->err_data.ue_count = err_data->ue_count;
1283 obj->err_data.ce_count = err_data->ce_count;
1284 obj->err_data.de_count = err_data->de_count;
1285 }
1286
get_ras_manager(struct amdgpu_device * adev,enum amdgpu_ras_block blk)1287 static struct ras_manager *get_ras_manager(struct amdgpu_device *adev, enum amdgpu_ras_block blk)
1288 {
1289 struct ras_common_if head;
1290
1291 memset(&head, 0, sizeof(head));
1292 head.block = blk;
1293
1294 return amdgpu_ras_find_obj(adev, &head);
1295 }
1296
amdgpu_ras_bind_aca(struct amdgpu_device * adev,enum amdgpu_ras_block blk,const struct aca_info * aca_info,void * data)1297 int amdgpu_ras_bind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
1298 const struct aca_info *aca_info, void *data)
1299 {
1300 struct ras_manager *obj;
1301
1302 /* in resume phase, no need to create aca fs node */
1303 if (adev->in_suspend || amdgpu_reset_in_recovery(adev))
1304 return 0;
1305
1306 obj = get_ras_manager(adev, blk);
1307 if (!obj)
1308 return -EINVAL;
1309
1310 return amdgpu_aca_add_handle(adev, &obj->aca_handle, ras_block_str(blk), aca_info, data);
1311 }
1312
amdgpu_ras_unbind_aca(struct amdgpu_device * adev,enum amdgpu_ras_block blk)1313 int amdgpu_ras_unbind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk)
1314 {
1315 struct ras_manager *obj;
1316
1317 obj = get_ras_manager(adev, blk);
1318 if (!obj)
1319 return -EINVAL;
1320
1321 amdgpu_aca_remove_handle(&obj->aca_handle);
1322
1323 return 0;
1324 }
1325
amdgpu_aca_log_ras_error_data(struct amdgpu_device * adev,enum amdgpu_ras_block blk,enum aca_error_type type,struct ras_err_data * err_data,struct ras_query_context * qctx)1326 static int amdgpu_aca_log_ras_error_data(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
1327 enum aca_error_type type, struct ras_err_data *err_data,
1328 struct ras_query_context *qctx)
1329 {
1330 struct ras_manager *obj;
1331
1332 obj = get_ras_manager(adev, blk);
1333 if (!obj)
1334 return -EINVAL;
1335
1336 return amdgpu_aca_get_error_data(adev, &obj->aca_handle, type, err_data, qctx);
1337 }
1338
amdgpu_ras_aca_sysfs_read(struct device * dev,struct device_attribute * attr,struct aca_handle * handle,char * buf,void * data)1339 ssize_t amdgpu_ras_aca_sysfs_read(struct device *dev, struct device_attribute *attr,
1340 struct aca_handle *handle, char *buf, void *data)
1341 {
1342 struct ras_manager *obj = container_of(handle, struct ras_manager, aca_handle);
1343 struct ras_query_if info = {
1344 .head = obj->head,
1345 };
1346
1347 if (!amdgpu_ras_get_error_query_ready(obj->adev))
1348 return sysfs_emit(buf, "Query currently inaccessible\n");
1349
1350 if (amdgpu_ras_query_error_status(obj->adev, &info))
1351 return -EINVAL;
1352
1353 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count,
1354 "ce", info.ce_count, "de", info.de_count);
1355 }
1356
amdgpu_ras_query_error_status_helper(struct amdgpu_device * adev,struct ras_query_if * info,struct ras_err_data * err_data,struct ras_query_context * qctx,unsigned int error_query_mode)1357 static int amdgpu_ras_query_error_status_helper(struct amdgpu_device *adev,
1358 struct ras_query_if *info,
1359 struct ras_err_data *err_data,
1360 struct ras_query_context *qctx,
1361 unsigned int error_query_mode)
1362 {
1363 enum amdgpu_ras_block blk = info ? info->head.block : AMDGPU_RAS_BLOCK_COUNT;
1364 struct amdgpu_ras_block_object *block_obj = NULL;
1365 int ret;
1366
1367 if (blk == AMDGPU_RAS_BLOCK_COUNT)
1368 return -EINVAL;
1369
1370 if (error_query_mode == AMDGPU_RAS_INVALID_ERROR_QUERY)
1371 return -EINVAL;
1372
1373 if (error_query_mode == AMDGPU_RAS_VIRT_ERROR_COUNT_QUERY) {
1374 return amdgpu_virt_req_ras_err_count(adev, blk, err_data);
1375 } else if (error_query_mode == AMDGPU_RAS_DIRECT_ERROR_QUERY) {
1376 if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
1377 amdgpu_ras_get_ecc_info(adev, err_data);
1378 } else {
1379 block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
1380 if (!block_obj || !block_obj->hw_ops) {
1381 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1382 get_ras_block_str(&info->head));
1383 return -EINVAL;
1384 }
1385
1386 if (block_obj->hw_ops->query_ras_error_count)
1387 block_obj->hw_ops->query_ras_error_count(adev, err_data);
1388
1389 if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
1390 (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
1391 (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
1392 if (block_obj->hw_ops->query_ras_error_status)
1393 block_obj->hw_ops->query_ras_error_status(adev);
1394 }
1395 }
1396 } else {
1397 if (amdgpu_aca_is_enabled(adev)) {
1398 ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_UE, err_data, qctx);
1399 if (ret)
1400 return ret;
1401
1402 ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_CE, err_data, qctx);
1403 if (ret)
1404 return ret;
1405
1406 ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_DEFERRED, err_data, qctx);
1407 if (ret)
1408 return ret;
1409 } else {
1410 /* FIXME: add code to check return value later */
1411 amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_UE, err_data, qctx);
1412 amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_CE, err_data, qctx);
1413 }
1414 }
1415
1416 return 0;
1417 }
1418
1419 /* query/inject/cure begin */
amdgpu_ras_query_error_status_with_event(struct amdgpu_device * adev,struct ras_query_if * info,enum ras_event_type type)1420 static int amdgpu_ras_query_error_status_with_event(struct amdgpu_device *adev,
1421 struct ras_query_if *info,
1422 enum ras_event_type type)
1423 {
1424 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1425 struct ras_err_data err_data;
1426 struct ras_query_context qctx;
1427 unsigned int error_query_mode;
1428 int ret;
1429
1430 if (!obj)
1431 return -EINVAL;
1432
1433 ret = amdgpu_ras_error_data_init(&err_data);
1434 if (ret)
1435 return ret;
1436
1437 if (!amdgpu_ras_get_error_query_mode(adev, &error_query_mode))
1438 return -EINVAL;
1439
1440 memset(&qctx, 0, sizeof(qctx));
1441 qctx.evid.type = type;
1442 qctx.evid.event_id = amdgpu_ras_acquire_event_id(adev, type);
1443
1444 if (!down_read_trylock(&adev->reset_domain->sem)) {
1445 ret = -EIO;
1446 goto out_fini_err_data;
1447 }
1448
1449 ret = amdgpu_ras_query_error_status_helper(adev, info,
1450 &err_data,
1451 &qctx,
1452 error_query_mode);
1453 up_read(&adev->reset_domain->sem);
1454 if (ret)
1455 goto out_fini_err_data;
1456
1457 if (error_query_mode != AMDGPU_RAS_VIRT_ERROR_COUNT_QUERY) {
1458 amdgpu_rasmgr_error_data_statistic_update(obj, &err_data);
1459 amdgpu_ras_error_generate_report(adev, info, &err_data, &qctx);
1460 } else {
1461 /* Host provides absolute error counts. First generate the report
1462 * using the previous VF internal count against new host count.
1463 * Then Update VF internal count.
1464 */
1465 amdgpu_ras_virt_error_generate_report(adev, info, &err_data, &qctx);
1466 amdgpu_ras_mgr_virt_error_data_statistics_update(obj, &err_data);
1467 }
1468
1469 info->ue_count = obj->err_data.ue_count;
1470 info->ce_count = obj->err_data.ce_count;
1471 info->de_count = obj->err_data.de_count;
1472
1473 out_fini_err_data:
1474 amdgpu_ras_error_data_fini(&err_data);
1475
1476 return ret;
1477 }
1478
amdgpu_ras_query_error_status(struct amdgpu_device * adev,struct ras_query_if * info)1479 int amdgpu_ras_query_error_status(struct amdgpu_device *adev, struct ras_query_if *info)
1480 {
1481 return amdgpu_ras_query_error_status_with_event(adev, info, RAS_EVENT_TYPE_INVALID);
1482 }
1483
amdgpu_ras_reset_error_count(struct amdgpu_device * adev,enum amdgpu_ras_block block)1484 int amdgpu_ras_reset_error_count(struct amdgpu_device *adev,
1485 enum amdgpu_ras_block block)
1486 {
1487 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1488 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
1489 const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
1490
1491 if (!block_obj || !block_obj->hw_ops) {
1492 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1493 ras_block_str(block));
1494 return -EOPNOTSUPP;
1495 }
1496
1497 if (!amdgpu_ras_is_supported(adev, block) ||
1498 !amdgpu_ras_get_aca_debug_mode(adev))
1499 return -EOPNOTSUPP;
1500
1501 if (amdgpu_sriov_vf(adev))
1502 return -EOPNOTSUPP;
1503
1504 /* skip ras error reset in gpu reset */
1505 if ((amdgpu_in_reset(adev) || amdgpu_ras_in_recovery(adev)) &&
1506 ((smu_funcs && smu_funcs->set_debug_mode) ||
1507 (mca_funcs && mca_funcs->mca_set_debug_mode)))
1508 return -EOPNOTSUPP;
1509
1510 if (block_obj->hw_ops->reset_ras_error_count)
1511 block_obj->hw_ops->reset_ras_error_count(adev);
1512
1513 return 0;
1514 }
1515
amdgpu_ras_reset_error_status(struct amdgpu_device * adev,enum amdgpu_ras_block block)1516 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
1517 enum amdgpu_ras_block block)
1518 {
1519 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1520
1521 if (amdgpu_ras_reset_error_count(adev, block) == -EOPNOTSUPP)
1522 return 0;
1523
1524 if ((block == AMDGPU_RAS_BLOCK__GFX) ||
1525 (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1526 if (block_obj->hw_ops->reset_ras_error_status)
1527 block_obj->hw_ops->reset_ras_error_status(adev);
1528 }
1529
1530 return 0;
1531 }
1532
1533 /* wrapper of psp_ras_trigger_error */
amdgpu_ras_error_inject(struct amdgpu_device * adev,struct ras_inject_if * info)1534 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
1535 struct ras_inject_if *info)
1536 {
1537 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1538 struct ta_ras_trigger_error_input block_info = {
1539 .block_id = amdgpu_ras_block_to_ta(info->head.block),
1540 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1541 .sub_block_index = info->head.sub_block_index,
1542 .address = info->address,
1543 .value = info->value,
1544 };
1545 int ret = -EINVAL;
1546 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
1547 info->head.block,
1548 info->head.sub_block_index);
1549
1550 /* inject on guest isn't allowed, return success directly */
1551 if (amdgpu_sriov_vf(adev))
1552 return 0;
1553
1554 if (!obj)
1555 return -EINVAL;
1556
1557 if (!block_obj || !block_obj->hw_ops) {
1558 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1559 get_ras_block_str(&info->head));
1560 return -EINVAL;
1561 }
1562
1563 /* Calculate XGMI relative offset */
1564 if (adev->gmc.xgmi.num_physical_nodes > 1 &&
1565 info->head.block != AMDGPU_RAS_BLOCK__GFX) {
1566 block_info.address =
1567 amdgpu_xgmi_get_relative_phy_addr(adev,
1568 block_info.address);
1569 }
1570
1571 if (block_obj->hw_ops->ras_error_inject) {
1572 if (info->head.block == AMDGPU_RAS_BLOCK__GFX)
1573 ret = block_obj->hw_ops->ras_error_inject(adev, info, info->instance_mask);
1574 else /* Special ras_error_inject is defined (e.g: xgmi) */
1575 ret = block_obj->hw_ops->ras_error_inject(adev, &block_info,
1576 info->instance_mask);
1577 } else {
1578 /* default path */
1579 ret = psp_ras_trigger_error(&adev->psp, &block_info, info->instance_mask);
1580 }
1581
1582 if (ret)
1583 dev_err(adev->dev, "ras inject %s failed %d\n",
1584 get_ras_block_str(&info->head), ret);
1585
1586 return ret;
1587 }
1588
1589 /**
1590 * amdgpu_ras_query_error_count_helper -- Get error counter for specific IP
1591 * @adev: pointer to AMD GPU device
1592 * @ce_count: pointer to an integer to be set to the count of correctible errors.
1593 * @ue_count: pointer to an integer to be set to the count of uncorrectible errors.
1594 * @query_info: pointer to ras_query_if
1595 *
1596 * Return 0 for query success or do nothing, otherwise return an error
1597 * on failures
1598 */
amdgpu_ras_query_error_count_helper(struct amdgpu_device * adev,unsigned long * ce_count,unsigned long * ue_count,struct ras_query_if * query_info)1599 static int amdgpu_ras_query_error_count_helper(struct amdgpu_device *adev,
1600 unsigned long *ce_count,
1601 unsigned long *ue_count,
1602 struct ras_query_if *query_info)
1603 {
1604 int ret;
1605
1606 if (!query_info)
1607 /* do nothing if query_info is not specified */
1608 return 0;
1609
1610 ret = amdgpu_ras_query_error_status(adev, query_info);
1611 if (ret)
1612 return ret;
1613
1614 *ce_count += query_info->ce_count;
1615 *ue_count += query_info->ue_count;
1616
1617 /* some hardware/IP supports read to clear
1618 * no need to explictly reset the err status after the query call */
1619 if (amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
1620 amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
1621 if (amdgpu_ras_reset_error_status(adev, query_info->head.block))
1622 dev_warn(adev->dev,
1623 "Failed to reset error counter and error status\n");
1624 }
1625
1626 return 0;
1627 }
1628
1629 /**
1630 * amdgpu_ras_query_error_count -- Get error counts of all IPs or specific IP
1631 * @adev: pointer to AMD GPU device
1632 * @ce_count: pointer to an integer to be set to the count of correctible errors.
1633 * @ue_count: pointer to an integer to be set to the count of uncorrectible
1634 * errors.
1635 * @query_info: pointer to ras_query_if if the query request is only for
1636 * specific ip block; if info is NULL, then the qurey request is for
1637 * all the ip blocks that support query ras error counters/status
1638 *
1639 * If set, @ce_count or @ue_count, count and return the corresponding
1640 * error counts in those integer pointers. Return 0 if the device
1641 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
1642 */
amdgpu_ras_query_error_count(struct amdgpu_device * adev,unsigned long * ce_count,unsigned long * ue_count,struct ras_query_if * query_info)1643 int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1644 unsigned long *ce_count,
1645 unsigned long *ue_count,
1646 struct ras_query_if *query_info)
1647 {
1648 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1649 struct ras_manager *obj;
1650 unsigned long ce, ue;
1651 int ret;
1652
1653 if (!adev->ras_enabled || !con)
1654 return -EOPNOTSUPP;
1655
1656 /* Don't count since no reporting.
1657 */
1658 if (!ce_count && !ue_count)
1659 return 0;
1660
1661 ce = 0;
1662 ue = 0;
1663 if (!query_info) {
1664 /* query all the ip blocks that support ras query interface */
1665 list_for_each_entry(obj, &con->head, node) {
1666 struct ras_query_if info = {
1667 .head = obj->head,
1668 };
1669
1670 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, &info);
1671 }
1672 } else {
1673 /* query specific ip block */
1674 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, query_info);
1675 }
1676
1677 if (ret)
1678 return ret;
1679
1680 if (ce_count)
1681 *ce_count = ce;
1682
1683 if (ue_count)
1684 *ue_count = ue;
1685
1686 return 0;
1687 }
1688 /* query/inject/cure end */
1689
1690
1691 /* sysfs begin */
1692
1693 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1694 struct ras_badpage **bps, unsigned int *count);
1695
amdgpu_ras_badpage_flags_str(unsigned int flags)1696 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1697 {
1698 switch (flags) {
1699 case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1700 return "R";
1701 case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1702 return "P";
1703 case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1704 default:
1705 return "F";
1706 }
1707 }
1708
1709 /**
1710 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1711 *
1712 * It allows user to read the bad pages of vram on the gpu through
1713 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1714 *
1715 * It outputs multiple lines, and each line stands for one gpu page.
1716 *
1717 * The format of one line is below,
1718 * gpu pfn : gpu page size : flags
1719 *
1720 * gpu pfn and gpu page size are printed in hex format.
1721 * flags can be one of below character,
1722 *
1723 * R: reserved, this gpu page is reserved and not able to use.
1724 *
1725 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1726 * in next window of page_reserve.
1727 *
1728 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1729 *
1730 * Examples:
1731 *
1732 * .. code-block:: bash
1733 *
1734 * 0x00000001 : 0x00001000 : R
1735 * 0x00000002 : 0x00001000 : P
1736 *
1737 */
1738
amdgpu_ras_sysfs_badpages_read(struct file * f,struct kobject * kobj,const struct bin_attribute * attr,char * buf,loff_t ppos,size_t count)1739 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1740 struct kobject *kobj, const struct bin_attribute *attr,
1741 char *buf, loff_t ppos, size_t count)
1742 {
1743 struct amdgpu_ras *con =
1744 container_of(attr, struct amdgpu_ras, badpages_attr);
1745 struct amdgpu_device *adev = con->adev;
1746 const unsigned int element_size =
1747 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1748 unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1749 unsigned int end = div64_ul(ppos + count - 1, element_size);
1750 ssize_t s = 0;
1751 struct ras_badpage *bps = NULL;
1752 unsigned int bps_count = 0;
1753
1754 memset(buf, 0, count);
1755
1756 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1757 return 0;
1758
1759 for (; start < end && start < bps_count; start++)
1760 s += scnprintf(&buf[s], element_size + 1,
1761 "0x%08x : 0x%08x : %1s\n",
1762 bps[start].bp,
1763 bps[start].size,
1764 amdgpu_ras_badpage_flags_str(bps[start].flags));
1765
1766 kfree(bps);
1767
1768 return s;
1769 }
1770
amdgpu_ras_sysfs_features_read(struct device * dev,struct device_attribute * attr,char * buf)1771 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1772 struct device_attribute *attr, char *buf)
1773 {
1774 struct amdgpu_ras *con =
1775 container_of(attr, struct amdgpu_ras, features_attr);
1776
1777 return sysfs_emit(buf, "feature mask: 0x%x\n", con->features);
1778 }
1779
amdgpu_ras_sysfs_version_show(struct device * dev,struct device_attribute * attr,char * buf)1780 static ssize_t amdgpu_ras_sysfs_version_show(struct device *dev,
1781 struct device_attribute *attr, char *buf)
1782 {
1783 struct amdgpu_ras *con =
1784 container_of(attr, struct amdgpu_ras, version_attr);
1785 return sysfs_emit(buf, "table version: 0x%x\n", con->eeprom_control.tbl_hdr.version);
1786 }
1787
amdgpu_ras_sysfs_schema_show(struct device * dev,struct device_attribute * attr,char * buf)1788 static ssize_t amdgpu_ras_sysfs_schema_show(struct device *dev,
1789 struct device_attribute *attr, char *buf)
1790 {
1791 struct amdgpu_ras *con =
1792 container_of(attr, struct amdgpu_ras, schema_attr);
1793 return sysfs_emit(buf, "schema: 0x%x\n", con->schema);
1794 }
1795
1796 static struct {
1797 enum ras_event_type type;
1798 const char *name;
1799 } dump_event[] = {
1800 {RAS_EVENT_TYPE_FATAL, "Fatal Error"},
1801 {RAS_EVENT_TYPE_POISON_CREATION, "Poison Creation"},
1802 {RAS_EVENT_TYPE_POISON_CONSUMPTION, "Poison Consumption"},
1803 };
1804
amdgpu_ras_sysfs_event_state_show(struct device * dev,struct device_attribute * attr,char * buf)1805 static ssize_t amdgpu_ras_sysfs_event_state_show(struct device *dev,
1806 struct device_attribute *attr, char *buf)
1807 {
1808 struct amdgpu_ras *con =
1809 container_of(attr, struct amdgpu_ras, event_state_attr);
1810 struct ras_event_manager *event_mgr = con->event_mgr;
1811 struct ras_event_state *event_state;
1812 int i, size = 0;
1813
1814 if (!event_mgr)
1815 return -EINVAL;
1816
1817 size += sysfs_emit_at(buf, size, "current seqno: %llu\n", atomic64_read(&event_mgr->seqno));
1818 for (i = 0; i < ARRAY_SIZE(dump_event); i++) {
1819 event_state = &event_mgr->event_state[dump_event[i].type];
1820 size += sysfs_emit_at(buf, size, "%s: count:%llu, last_seqno:%llu\n",
1821 dump_event[i].name,
1822 atomic64_read(&event_state->count),
1823 event_state->last_seqno);
1824 }
1825
1826 return (ssize_t)size;
1827 }
1828
amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device * adev)1829 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1830 {
1831 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1832
1833 if (adev->dev->kobj.sd)
1834 sysfs_remove_file_from_group(&adev->dev->kobj,
1835 &con->badpages_attr.attr,
1836 RAS_FS_NAME);
1837 }
1838
amdgpu_ras_sysfs_remove_dev_attr_node(struct amdgpu_device * adev)1839 static int amdgpu_ras_sysfs_remove_dev_attr_node(struct amdgpu_device *adev)
1840 {
1841 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1842 struct attribute *attrs[] = {
1843 &con->features_attr.attr,
1844 &con->version_attr.attr,
1845 &con->schema_attr.attr,
1846 &con->event_state_attr.attr,
1847 NULL
1848 };
1849 struct attribute_group group = {
1850 .name = RAS_FS_NAME,
1851 .attrs = attrs,
1852 };
1853
1854 if (adev->dev->kobj.sd)
1855 sysfs_remove_group(&adev->dev->kobj, &group);
1856
1857 return 0;
1858 }
1859
amdgpu_ras_sysfs_create(struct amdgpu_device * adev,struct ras_common_if * head)1860 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1861 struct ras_common_if *head)
1862 {
1863 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1864
1865 if (amdgpu_aca_is_enabled(adev))
1866 return 0;
1867
1868 if (!obj || obj->attr_inuse)
1869 return -EINVAL;
1870
1871 if (amdgpu_sriov_vf(adev) && !amdgpu_virt_ras_telemetry_block_en(adev, head->block))
1872 return 0;
1873
1874 get_obj(obj);
1875
1876 snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
1877 "%s_err_count", head->name);
1878
1879 obj->sysfs_attr = (struct device_attribute){
1880 .attr = {
1881 .name = obj->fs_data.sysfs_name,
1882 .mode = S_IRUGO,
1883 },
1884 .show = amdgpu_ras_sysfs_read,
1885 };
1886 sysfs_attr_init(&obj->sysfs_attr.attr);
1887
1888 if (sysfs_add_file_to_group(&adev->dev->kobj,
1889 &obj->sysfs_attr.attr,
1890 RAS_FS_NAME)) {
1891 put_obj(obj);
1892 return -EINVAL;
1893 }
1894
1895 obj->attr_inuse = 1;
1896
1897 return 0;
1898 }
1899
amdgpu_ras_sysfs_remove(struct amdgpu_device * adev,struct ras_common_if * head)1900 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1901 struct ras_common_if *head)
1902 {
1903 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1904
1905 if (amdgpu_aca_is_enabled(adev))
1906 return 0;
1907
1908 if (!obj || !obj->attr_inuse)
1909 return -EINVAL;
1910
1911 if (adev->dev->kobj.sd)
1912 sysfs_remove_file_from_group(&adev->dev->kobj,
1913 &obj->sysfs_attr.attr,
1914 RAS_FS_NAME);
1915 obj->attr_inuse = 0;
1916 put_obj(obj);
1917
1918 return 0;
1919 }
1920
amdgpu_ras_sysfs_remove_all(struct amdgpu_device * adev)1921 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1922 {
1923 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1924 struct ras_manager *obj, *tmp;
1925
1926 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1927 amdgpu_ras_sysfs_remove(adev, &obj->head);
1928 }
1929
1930 if (amdgpu_bad_page_threshold != 0)
1931 amdgpu_ras_sysfs_remove_bad_page_node(adev);
1932
1933 amdgpu_ras_sysfs_remove_dev_attr_node(adev);
1934
1935 return 0;
1936 }
1937 /* sysfs end */
1938
1939 /**
1940 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1941 *
1942 * Normally when there is an uncorrectable error, the driver will reset
1943 * the GPU to recover. However, in the event of an unrecoverable error,
1944 * the driver provides an interface to reboot the system automatically
1945 * in that event.
1946 *
1947 * The following file in debugfs provides that interface:
1948 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1949 *
1950 * Usage:
1951 *
1952 * .. code-block:: bash
1953 *
1954 * echo true > .../ras/auto_reboot
1955 *
1956 */
1957 /* debugfs begin */
amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device * adev)1958 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1959 {
1960 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1961 struct amdgpu_ras_eeprom_control *eeprom = &con->eeprom_control;
1962 struct drm_minor *minor = adev_to_drm(adev)->primary;
1963 struct dentry *dir;
1964
1965 dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1966 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1967 &amdgpu_ras_debugfs_ctrl_ops);
1968 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1969 &amdgpu_ras_debugfs_eeprom_ops);
1970 debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1971 &con->bad_page_cnt_threshold);
1972 debugfs_create_u32("ras_num_recs", 0444, dir, &eeprom->ras_num_recs);
1973 debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1974 debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1975 debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1976 &amdgpu_ras_debugfs_eeprom_size_ops);
1977 con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1978 S_IRUGO, dir, adev,
1979 &amdgpu_ras_debugfs_eeprom_table_ops);
1980 amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1981
1982 /*
1983 * After one uncorrectable error happens, usually GPU recovery will
1984 * be scheduled. But due to the known problem in GPU recovery failing
1985 * to bring GPU back, below interface provides one direct way to
1986 * user to reboot system automatically in such case within
1987 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1988 * will never be called.
1989 */
1990 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1991
1992 /*
1993 * User could set this not to clean up hardware's error count register
1994 * of RAS IPs during ras recovery.
1995 */
1996 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1997 &con->disable_ras_err_cnt_harvest);
1998 return dir;
1999 }
2000
amdgpu_ras_debugfs_create(struct amdgpu_device * adev,struct ras_fs_if * head,struct dentry * dir)2001 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
2002 struct ras_fs_if *head,
2003 struct dentry *dir)
2004 {
2005 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
2006
2007 if (!obj || !dir)
2008 return;
2009
2010 get_obj(obj);
2011
2012 memcpy(obj->fs_data.debugfs_name,
2013 head->debugfs_name,
2014 sizeof(obj->fs_data.debugfs_name));
2015
2016 debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
2017 obj, &amdgpu_ras_debugfs_ops);
2018 }
2019
amdgpu_ras_aca_is_supported(struct amdgpu_device * adev)2020 static bool amdgpu_ras_aca_is_supported(struct amdgpu_device *adev)
2021 {
2022 bool ret;
2023
2024 switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
2025 case IP_VERSION(13, 0, 6):
2026 case IP_VERSION(13, 0, 12):
2027 case IP_VERSION(13, 0, 14):
2028 ret = true;
2029 break;
2030 default:
2031 ret = false;
2032 break;
2033 }
2034
2035 return ret;
2036 }
2037
amdgpu_ras_debugfs_create_all(struct amdgpu_device * adev)2038 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
2039 {
2040 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2041 struct dentry *dir;
2042 struct ras_manager *obj;
2043 struct ras_fs_if fs_info;
2044
2045 /*
2046 * it won't be called in resume path, no need to check
2047 * suspend and gpu reset status
2048 */
2049 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
2050 return;
2051
2052 dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
2053
2054 list_for_each_entry(obj, &con->head, node) {
2055 if (amdgpu_ras_is_supported(adev, obj->head.block) &&
2056 (obj->attr_inuse == 1)) {
2057 sprintf(fs_info.debugfs_name, "%s_err_inject",
2058 get_ras_block_str(&obj->head));
2059 fs_info.head = obj->head;
2060 amdgpu_ras_debugfs_create(adev, &fs_info, dir);
2061 }
2062 }
2063
2064 if (amdgpu_ras_aca_is_supported(adev)) {
2065 if (amdgpu_aca_is_enabled(adev))
2066 amdgpu_aca_smu_debugfs_init(adev, dir);
2067 else
2068 amdgpu_mca_smu_debugfs_init(adev, dir);
2069 }
2070 }
2071
2072 /* debugfs end */
2073
2074 /* ras fs */
2075 static const BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
2076 amdgpu_ras_sysfs_badpages_read, NULL, 0);
2077 static DEVICE_ATTR(features, S_IRUGO,
2078 amdgpu_ras_sysfs_features_read, NULL);
2079 static DEVICE_ATTR(version, 0444,
2080 amdgpu_ras_sysfs_version_show, NULL);
2081 static DEVICE_ATTR(schema, 0444,
2082 amdgpu_ras_sysfs_schema_show, NULL);
2083 static DEVICE_ATTR(event_state, 0444,
2084 amdgpu_ras_sysfs_event_state_show, NULL);
amdgpu_ras_fs_init(struct amdgpu_device * adev)2085 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
2086 {
2087 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2088 struct attribute_group group = {
2089 .name = RAS_FS_NAME,
2090 };
2091 struct attribute *attrs[] = {
2092 &con->features_attr.attr,
2093 &con->version_attr.attr,
2094 &con->schema_attr.attr,
2095 &con->event_state_attr.attr,
2096 NULL
2097 };
2098 const struct bin_attribute *bin_attrs[] = {
2099 NULL,
2100 NULL,
2101 };
2102 int r;
2103
2104 group.attrs = attrs;
2105
2106 /* add features entry */
2107 con->features_attr = dev_attr_features;
2108 sysfs_attr_init(attrs[0]);
2109
2110 /* add version entry */
2111 con->version_attr = dev_attr_version;
2112 sysfs_attr_init(attrs[1]);
2113
2114 /* add schema entry */
2115 con->schema_attr = dev_attr_schema;
2116 sysfs_attr_init(attrs[2]);
2117
2118 /* add event_state entry */
2119 con->event_state_attr = dev_attr_event_state;
2120 sysfs_attr_init(attrs[3]);
2121
2122 if (amdgpu_bad_page_threshold != 0) {
2123 /* add bad_page_features entry */
2124 con->badpages_attr = bin_attr_gpu_vram_bad_pages;
2125 sysfs_bin_attr_init(&con->badpages_attr);
2126 bin_attrs[0] = &con->badpages_attr;
2127 group.bin_attrs_new = bin_attrs;
2128 }
2129
2130 r = sysfs_create_group(&adev->dev->kobj, &group);
2131 if (r)
2132 dev_err(adev->dev, "Failed to create RAS sysfs group!");
2133
2134 return 0;
2135 }
2136
amdgpu_ras_fs_fini(struct amdgpu_device * adev)2137 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
2138 {
2139 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2140 struct ras_manager *con_obj, *ip_obj, *tmp;
2141
2142 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
2143 list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
2144 ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
2145 if (ip_obj)
2146 put_obj(ip_obj);
2147 }
2148 }
2149
2150 amdgpu_ras_sysfs_remove_all(adev);
2151 return 0;
2152 }
2153 /* ras fs end */
2154
2155 /* ih begin */
2156
2157 /* For the hardware that cannot enable bif ring for both ras_controller_irq
2158 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
2159 * register to check whether the interrupt is triggered or not, and properly
2160 * ack the interrupt if it is there
2161 */
amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device * adev)2162 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
2163 {
2164 /* Fatal error events are handled on host side */
2165 if (amdgpu_sriov_vf(adev))
2166 return;
2167 /*
2168 * If the current interrupt is caused by a non-fatal RAS error, skip
2169 * check for fatal error. For fatal errors, FED status of all devices
2170 * in XGMI hive gets set when the first device gets fatal error
2171 * interrupt. The error gets propagated to other devices as well, so
2172 * make sure to ack the interrupt regardless of FED status.
2173 */
2174 if (!amdgpu_ras_get_fed_status(adev) &&
2175 amdgpu_ras_is_err_state(adev, AMDGPU_RAS_BLOCK__ANY))
2176 return;
2177
2178 if (adev->nbio.ras &&
2179 adev->nbio.ras->handle_ras_controller_intr_no_bifring)
2180 adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);
2181
2182 if (adev->nbio.ras &&
2183 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
2184 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
2185 }
2186
amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager * obj,struct amdgpu_iv_entry * entry)2187 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
2188 struct amdgpu_iv_entry *entry)
2189 {
2190 bool poison_stat = false;
2191 struct amdgpu_device *adev = obj->adev;
2192 struct amdgpu_ras_block_object *block_obj =
2193 amdgpu_ras_get_ras_block(adev, obj->head.block, 0);
2194 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2195 enum ras_event_type type = RAS_EVENT_TYPE_POISON_CONSUMPTION;
2196 u64 event_id;
2197 int ret;
2198
2199 if (!block_obj || !con)
2200 return;
2201
2202 ret = amdgpu_ras_mark_ras_event(adev, type);
2203 if (ret)
2204 return;
2205
2206 amdgpu_ras_set_err_poison(adev, block_obj->ras_comm.block);
2207 /* both query_poison_status and handle_poison_consumption are optional,
2208 * but at least one of them should be implemented if we need poison
2209 * consumption handler
2210 */
2211 if (block_obj->hw_ops && block_obj->hw_ops->query_poison_status) {
2212 poison_stat = block_obj->hw_ops->query_poison_status(adev);
2213 if (!poison_stat) {
2214 /* Not poison consumption interrupt, no need to handle it */
2215 dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
2216 block_obj->ras_comm.name);
2217
2218 return;
2219 }
2220 }
2221
2222 amdgpu_umc_poison_handler(adev, obj->head.block, 0);
2223
2224 if (block_obj->hw_ops && block_obj->hw_ops->handle_poison_consumption)
2225 poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);
2226
2227 /* gpu reset is fallback for failed and default cases.
2228 * For RMA case, amdgpu_umc_poison_handler will handle gpu reset.
2229 */
2230 if (poison_stat && !amdgpu_ras_is_rma(adev)) {
2231 event_id = amdgpu_ras_acquire_event_id(adev, type);
2232 RAS_EVENT_LOG(adev, event_id,
2233 "GPU reset for %s RAS poison consumption is issued!\n",
2234 block_obj->ras_comm.name);
2235 amdgpu_ras_reset_gpu(adev);
2236 }
2237
2238 if (!poison_stat)
2239 amdgpu_gfx_poison_consumption_handler(adev, entry);
2240 }
2241
amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager * obj,struct amdgpu_iv_entry * entry)2242 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
2243 struct amdgpu_iv_entry *entry)
2244 {
2245 struct amdgpu_device *adev = obj->adev;
2246 enum ras_event_type type = RAS_EVENT_TYPE_POISON_CREATION;
2247 u64 event_id;
2248 int ret;
2249
2250 ret = amdgpu_ras_mark_ras_event(adev, type);
2251 if (ret)
2252 return;
2253
2254 event_id = amdgpu_ras_acquire_event_id(adev, type);
2255 RAS_EVENT_LOG(adev, event_id, "Poison is created\n");
2256
2257 if (amdgpu_ip_version(obj->adev, UMC_HWIP, 0) >= IP_VERSION(12, 0, 0)) {
2258 struct amdgpu_ras *con = amdgpu_ras_get_context(obj->adev);
2259
2260 atomic_inc(&con->page_retirement_req_cnt);
2261 atomic_inc(&con->poison_creation_count);
2262
2263 wake_up(&con->page_retirement_wq);
2264 }
2265 }
2266
amdgpu_ras_interrupt_umc_handler(struct ras_manager * obj,struct amdgpu_iv_entry * entry)2267 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
2268 struct amdgpu_iv_entry *entry)
2269 {
2270 struct ras_ih_data *data = &obj->ih_data;
2271 struct ras_err_data err_data;
2272 int ret;
2273
2274 if (!data->cb)
2275 return;
2276
2277 ret = amdgpu_ras_error_data_init(&err_data);
2278 if (ret)
2279 return;
2280
2281 /* Let IP handle its data, maybe we need get the output
2282 * from the callback to update the error type/count, etc
2283 */
2284 amdgpu_ras_set_fed(obj->adev, true);
2285 ret = data->cb(obj->adev, &err_data, entry);
2286 /* ue will trigger an interrupt, and in that case
2287 * we need do a reset to recovery the whole system.
2288 * But leave IP do that recovery, here we just dispatch
2289 * the error.
2290 */
2291 if (ret == AMDGPU_RAS_SUCCESS) {
2292 /* these counts could be left as 0 if
2293 * some blocks do not count error number
2294 */
2295 obj->err_data.ue_count += err_data.ue_count;
2296 obj->err_data.ce_count += err_data.ce_count;
2297 obj->err_data.de_count += err_data.de_count;
2298 }
2299
2300 amdgpu_ras_error_data_fini(&err_data);
2301 }
2302
amdgpu_ras_interrupt_handler(struct ras_manager * obj)2303 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
2304 {
2305 struct ras_ih_data *data = &obj->ih_data;
2306 struct amdgpu_iv_entry entry;
2307
2308 while (data->rptr != data->wptr) {
2309 rmb();
2310 memcpy(&entry, &data->ring[data->rptr],
2311 data->element_size);
2312
2313 wmb();
2314 data->rptr = (data->aligned_element_size +
2315 data->rptr) % data->ring_size;
2316
2317 if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
2318 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
2319 amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
2320 else
2321 amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
2322 } else {
2323 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
2324 amdgpu_ras_interrupt_umc_handler(obj, &entry);
2325 else
2326 dev_warn(obj->adev->dev,
2327 "No RAS interrupt handler for non-UMC block with poison disabled.\n");
2328 }
2329 }
2330 }
2331
amdgpu_ras_interrupt_process_handler(struct work_struct * work)2332 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
2333 {
2334 struct ras_ih_data *data =
2335 container_of(work, struct ras_ih_data, ih_work);
2336 struct ras_manager *obj =
2337 container_of(data, struct ras_manager, ih_data);
2338
2339 amdgpu_ras_interrupt_handler(obj);
2340 }
2341
amdgpu_ras_interrupt_dispatch(struct amdgpu_device * adev,struct ras_dispatch_if * info)2342 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
2343 struct ras_dispatch_if *info)
2344 {
2345 struct ras_manager *obj;
2346 struct ras_ih_data *data;
2347
2348 obj = amdgpu_ras_find_obj(adev, &info->head);
2349 if (!obj)
2350 return -EINVAL;
2351
2352 data = &obj->ih_data;
2353
2354 if (data->inuse == 0)
2355 return 0;
2356
2357 /* Might be overflow... */
2358 memcpy(&data->ring[data->wptr], info->entry,
2359 data->element_size);
2360
2361 wmb();
2362 data->wptr = (data->aligned_element_size +
2363 data->wptr) % data->ring_size;
2364
2365 schedule_work(&data->ih_work);
2366
2367 return 0;
2368 }
2369
amdgpu_ras_interrupt_remove_handler(struct amdgpu_device * adev,struct ras_common_if * head)2370 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
2371 struct ras_common_if *head)
2372 {
2373 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
2374 struct ras_ih_data *data;
2375
2376 if (!obj)
2377 return -EINVAL;
2378
2379 data = &obj->ih_data;
2380 if (data->inuse == 0)
2381 return 0;
2382
2383 cancel_work_sync(&data->ih_work);
2384
2385 kfree(data->ring);
2386 memset(data, 0, sizeof(*data));
2387 put_obj(obj);
2388
2389 return 0;
2390 }
2391
amdgpu_ras_interrupt_add_handler(struct amdgpu_device * adev,struct ras_common_if * head)2392 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
2393 struct ras_common_if *head)
2394 {
2395 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
2396 struct ras_ih_data *data;
2397 struct amdgpu_ras_block_object *ras_obj;
2398
2399 if (!obj) {
2400 /* in case we registe the IH before enable ras feature */
2401 obj = amdgpu_ras_create_obj(adev, head);
2402 if (!obj)
2403 return -EINVAL;
2404 } else
2405 get_obj(obj);
2406
2407 ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);
2408
2409 data = &obj->ih_data;
2410 /* add the callback.etc */
2411 *data = (struct ras_ih_data) {
2412 .inuse = 0,
2413 .cb = ras_obj->ras_cb,
2414 .element_size = sizeof(struct amdgpu_iv_entry),
2415 .rptr = 0,
2416 .wptr = 0,
2417 };
2418
2419 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
2420
2421 data->aligned_element_size = ALIGN(data->element_size, 8);
2422 /* the ring can store 64 iv entries. */
2423 data->ring_size = 64 * data->aligned_element_size;
2424 data->ring = kmalloc(data->ring_size, GFP_KERNEL);
2425 if (!data->ring) {
2426 put_obj(obj);
2427 return -ENOMEM;
2428 }
2429
2430 /* IH is ready */
2431 data->inuse = 1;
2432
2433 return 0;
2434 }
2435
amdgpu_ras_interrupt_remove_all(struct amdgpu_device * adev)2436 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
2437 {
2438 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2439 struct ras_manager *obj, *tmp;
2440
2441 list_for_each_entry_safe(obj, tmp, &con->head, node) {
2442 amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
2443 }
2444
2445 return 0;
2446 }
2447 /* ih end */
2448
2449 /* traversal all IPs except NBIO to query error counter */
amdgpu_ras_log_on_err_counter(struct amdgpu_device * adev,enum ras_event_type type)2450 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev, enum ras_event_type type)
2451 {
2452 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2453 struct ras_manager *obj;
2454
2455 if (!adev->ras_enabled || !con)
2456 return;
2457
2458 list_for_each_entry(obj, &con->head, node) {
2459 struct ras_query_if info = {
2460 .head = obj->head,
2461 };
2462
2463 /*
2464 * PCIE_BIF IP has one different isr by ras controller
2465 * interrupt, the specific ras counter query will be
2466 * done in that isr. So skip such block from common
2467 * sync flood interrupt isr calling.
2468 */
2469 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
2470 continue;
2471
2472 /*
2473 * this is a workaround for aldebaran, skip send msg to
2474 * smu to get ecc_info table due to smu handle get ecc
2475 * info table failed temporarily.
2476 * should be removed until smu fix handle ecc_info table.
2477 */
2478 if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
2479 (amdgpu_ip_version(adev, MP1_HWIP, 0) ==
2480 IP_VERSION(13, 0, 2)))
2481 continue;
2482
2483 amdgpu_ras_query_error_status_with_event(adev, &info, type);
2484
2485 if (amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2486 IP_VERSION(11, 0, 2) &&
2487 amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2488 IP_VERSION(11, 0, 4) &&
2489 amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2490 IP_VERSION(13, 0, 0)) {
2491 if (amdgpu_ras_reset_error_status(adev, info.head.block))
2492 dev_warn(adev->dev, "Failed to reset error counter and error status");
2493 }
2494 }
2495 }
2496
2497 /* Parse RdRspStatus and WrRspStatus */
amdgpu_ras_error_status_query(struct amdgpu_device * adev,struct ras_query_if * info)2498 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
2499 struct ras_query_if *info)
2500 {
2501 struct amdgpu_ras_block_object *block_obj;
2502 /*
2503 * Only two block need to query read/write
2504 * RspStatus at current state
2505 */
2506 if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
2507 (info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
2508 return;
2509
2510 block_obj = amdgpu_ras_get_ras_block(adev,
2511 info->head.block,
2512 info->head.sub_block_index);
2513
2514 if (!block_obj || !block_obj->hw_ops) {
2515 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
2516 get_ras_block_str(&info->head));
2517 return;
2518 }
2519
2520 if (block_obj->hw_ops->query_ras_error_status)
2521 block_obj->hw_ops->query_ras_error_status(adev);
2522
2523 }
2524
amdgpu_ras_query_err_status(struct amdgpu_device * adev)2525 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
2526 {
2527 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2528 struct ras_manager *obj;
2529
2530 if (!adev->ras_enabled || !con)
2531 return;
2532
2533 list_for_each_entry(obj, &con->head, node) {
2534 struct ras_query_if info = {
2535 .head = obj->head,
2536 };
2537
2538 amdgpu_ras_error_status_query(adev, &info);
2539 }
2540 }
2541
2542 /* recovery begin */
2543
2544 /* return 0 on success.
2545 * caller need free bps.
2546 */
amdgpu_ras_badpages_read(struct amdgpu_device * adev,struct ras_badpage ** bps,unsigned int * count)2547 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
2548 struct ras_badpage **bps, unsigned int *count)
2549 {
2550 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2551 struct ras_err_handler_data *data;
2552 int i = 0;
2553 int ret = 0, status;
2554
2555 if (!con || !con->eh_data || !bps || !count)
2556 return -EINVAL;
2557
2558 mutex_lock(&con->recovery_lock);
2559 data = con->eh_data;
2560 if (!data || data->count == 0) {
2561 *bps = NULL;
2562 ret = -EINVAL;
2563 goto out;
2564 }
2565
2566 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
2567 if (!*bps) {
2568 ret = -ENOMEM;
2569 goto out;
2570 }
2571
2572 for (; i < data->count; i++) {
2573 (*bps)[i] = (struct ras_badpage){
2574 .bp = data->bps[i].retired_page,
2575 .size = AMDGPU_GPU_PAGE_SIZE,
2576 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
2577 };
2578 status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
2579 data->bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT);
2580 if (status == -EBUSY)
2581 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
2582 else if (status == -ENOENT)
2583 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
2584 }
2585
2586 *count = data->count;
2587 out:
2588 mutex_unlock(&con->recovery_lock);
2589 return ret;
2590 }
2591
amdgpu_ras_set_fed_all(struct amdgpu_device * adev,struct amdgpu_hive_info * hive,bool status)2592 static void amdgpu_ras_set_fed_all(struct amdgpu_device *adev,
2593 struct amdgpu_hive_info *hive, bool status)
2594 {
2595 struct amdgpu_device *tmp_adev;
2596
2597 if (hive) {
2598 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
2599 amdgpu_ras_set_fed(tmp_adev, status);
2600 } else {
2601 amdgpu_ras_set_fed(adev, status);
2602 }
2603 }
2604
amdgpu_ras_in_recovery(struct amdgpu_device * adev)2605 bool amdgpu_ras_in_recovery(struct amdgpu_device *adev)
2606 {
2607 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2608 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
2609 int hive_ras_recovery = 0;
2610
2611 if (hive) {
2612 hive_ras_recovery = atomic_read(&hive->ras_recovery);
2613 amdgpu_put_xgmi_hive(hive);
2614 }
2615
2616 if (ras && (atomic_read(&ras->in_recovery) || hive_ras_recovery))
2617 return true;
2618
2619 return false;
2620 }
2621
amdgpu_ras_get_fatal_error_event(struct amdgpu_device * adev)2622 static enum ras_event_type amdgpu_ras_get_fatal_error_event(struct amdgpu_device *adev)
2623 {
2624 if (amdgpu_ras_intr_triggered())
2625 return RAS_EVENT_TYPE_FATAL;
2626 else
2627 return RAS_EVENT_TYPE_POISON_CONSUMPTION;
2628 }
2629
amdgpu_ras_do_recovery(struct work_struct * work)2630 static void amdgpu_ras_do_recovery(struct work_struct *work)
2631 {
2632 struct amdgpu_ras *ras =
2633 container_of(work, struct amdgpu_ras, recovery_work);
2634 struct amdgpu_device *remote_adev = NULL;
2635 struct amdgpu_device *adev = ras->adev;
2636 struct list_head device_list, *device_list_handle = NULL;
2637 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2638 enum ras_event_type type;
2639
2640 if (hive) {
2641 atomic_set(&hive->ras_recovery, 1);
2642
2643 /* If any device which is part of the hive received RAS fatal
2644 * error interrupt, set fatal error status on all. This
2645 * condition will need a recovery, and flag will be cleared
2646 * as part of recovery.
2647 */
2648 list_for_each_entry(remote_adev, &hive->device_list,
2649 gmc.xgmi.head)
2650 if (amdgpu_ras_get_fed_status(remote_adev)) {
2651 amdgpu_ras_set_fed_all(adev, hive, true);
2652 break;
2653 }
2654 }
2655 if (!ras->disable_ras_err_cnt_harvest) {
2656
2657 /* Build list of devices to query RAS related errors */
2658 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
2659 device_list_handle = &hive->device_list;
2660 } else {
2661 INIT_LIST_HEAD(&device_list);
2662 list_add_tail(&adev->gmc.xgmi.head, &device_list);
2663 device_list_handle = &device_list;
2664 }
2665
2666 type = amdgpu_ras_get_fatal_error_event(adev);
2667 list_for_each_entry(remote_adev,
2668 device_list_handle, gmc.xgmi.head) {
2669 amdgpu_ras_query_err_status(remote_adev);
2670 amdgpu_ras_log_on_err_counter(remote_adev, type);
2671 }
2672
2673 }
2674
2675 if (amdgpu_device_should_recover_gpu(ras->adev)) {
2676 struct amdgpu_reset_context reset_context;
2677 memset(&reset_context, 0, sizeof(reset_context));
2678
2679 reset_context.method = AMD_RESET_METHOD_NONE;
2680 reset_context.reset_req_dev = adev;
2681 reset_context.src = AMDGPU_RESET_SRC_RAS;
2682 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags);
2683
2684 /* Perform full reset in fatal error mode */
2685 if (!amdgpu_ras_is_poison_mode_supported(ras->adev))
2686 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2687 else {
2688 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2689
2690 if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE2_RESET) {
2691 ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE2_RESET;
2692 reset_context.method = AMD_RESET_METHOD_MODE2;
2693 }
2694
2695 /* Fatal error occurs in poison mode, mode1 reset is used to
2696 * recover gpu.
2697 */
2698 if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE1_RESET) {
2699 ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE1_RESET;
2700 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2701
2702 psp_fatal_error_recovery_quirk(&adev->psp);
2703 }
2704 }
2705
2706 amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context);
2707 }
2708 atomic_set(&ras->in_recovery, 0);
2709 if (hive) {
2710 atomic_set(&hive->ras_recovery, 0);
2711 amdgpu_put_xgmi_hive(hive);
2712 }
2713 }
2714
2715 /* alloc/realloc bps array */
amdgpu_ras_realloc_eh_data_space(struct amdgpu_device * adev,struct ras_err_handler_data * data,int pages)2716 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
2717 struct ras_err_handler_data *data, int pages)
2718 {
2719 unsigned int old_space = data->count + data->space_left;
2720 unsigned int new_space = old_space + pages;
2721 unsigned int align_space = ALIGN(new_space, 512);
2722 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
2723
2724 if (!bps) {
2725 return -ENOMEM;
2726 }
2727
2728 if (data->bps) {
2729 memcpy(bps, data->bps,
2730 data->count * sizeof(*data->bps));
2731 kfree(data->bps);
2732 }
2733
2734 data->bps = bps;
2735 data->space_left += align_space - old_space;
2736 return 0;
2737 }
2738
amdgpu_ras_mca2pa_by_idx(struct amdgpu_device * adev,struct eeprom_table_record * bps,struct ras_err_data * err_data)2739 static int amdgpu_ras_mca2pa_by_idx(struct amdgpu_device *adev,
2740 struct eeprom_table_record *bps,
2741 struct ras_err_data *err_data)
2742 {
2743 struct ta_ras_query_address_input addr_in;
2744 uint32_t socket = 0;
2745 int ret = 0;
2746
2747 if (adev->smuio.funcs && adev->smuio.funcs->get_socket_id)
2748 socket = adev->smuio.funcs->get_socket_id(adev);
2749
2750 /* reinit err_data */
2751 err_data->err_addr_cnt = 0;
2752 err_data->err_addr_len = adev->umc.retire_unit;
2753
2754 memset(&addr_in, 0, sizeof(addr_in));
2755 addr_in.ma.err_addr = bps->address;
2756 addr_in.ma.socket_id = socket;
2757 addr_in.ma.ch_inst = bps->mem_channel;
2758 /* tell RAS TA the node instance is not used */
2759 addr_in.ma.node_inst = TA_RAS_INV_NODE;
2760
2761 if (adev->umc.ras && adev->umc.ras->convert_ras_err_addr)
2762 ret = adev->umc.ras->convert_ras_err_addr(adev, err_data,
2763 &addr_in, NULL, false);
2764
2765 return ret;
2766 }
2767
amdgpu_ras_mca2pa(struct amdgpu_device * adev,struct eeprom_table_record * bps,struct ras_err_data * err_data)2768 static int amdgpu_ras_mca2pa(struct amdgpu_device *adev,
2769 struct eeprom_table_record *bps,
2770 struct ras_err_data *err_data)
2771 {
2772 struct ta_ras_query_address_input addr_in;
2773 uint32_t die_id, socket = 0;
2774
2775 if (adev->smuio.funcs && adev->smuio.funcs->get_socket_id)
2776 socket = adev->smuio.funcs->get_socket_id(adev);
2777
2778 /* although die id is gotten from PA in nps1 mode, the id is
2779 * fitable for any nps mode
2780 */
2781 if (adev->umc.ras && adev->umc.ras->get_die_id_from_pa)
2782 die_id = adev->umc.ras->get_die_id_from_pa(adev, bps->address,
2783 bps->retired_page << AMDGPU_GPU_PAGE_SHIFT);
2784 else
2785 return -EINVAL;
2786
2787 /* reinit err_data */
2788 err_data->err_addr_cnt = 0;
2789 err_data->err_addr_len = adev->umc.retire_unit;
2790
2791 memset(&addr_in, 0, sizeof(addr_in));
2792 addr_in.ma.err_addr = bps->address;
2793 addr_in.ma.ch_inst = bps->mem_channel;
2794 addr_in.ma.umc_inst = bps->mcumc_id;
2795 addr_in.ma.node_inst = die_id;
2796 addr_in.ma.socket_id = socket;
2797
2798 if (adev->umc.ras && adev->umc.ras->convert_ras_err_addr)
2799 return adev->umc.ras->convert_ras_err_addr(adev, err_data,
2800 &addr_in, NULL, false);
2801 else
2802 return -EINVAL;
2803 }
2804
__amdgpu_ras_restore_bad_pages(struct amdgpu_device * adev,struct eeprom_table_record * bps,int count)2805 static int __amdgpu_ras_restore_bad_pages(struct amdgpu_device *adev,
2806 struct eeprom_table_record *bps, int count)
2807 {
2808 int j;
2809 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2810 struct ras_err_handler_data *data = con->eh_data;
2811
2812 for (j = 0; j < count; j++) {
2813 if (amdgpu_ras_check_bad_page_unlock(con,
2814 bps[j].retired_page << AMDGPU_GPU_PAGE_SHIFT))
2815 continue;
2816
2817 if (!data->space_left &&
2818 amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
2819 return -ENOMEM;
2820 }
2821
2822 amdgpu_ras_reserve_page(adev, bps[j].retired_page);
2823
2824 memcpy(&data->bps[data->count], &(bps[j]),
2825 sizeof(struct eeprom_table_record));
2826 data->count++;
2827 data->space_left--;
2828 }
2829
2830 return 0;
2831 }
2832
__amdgpu_ras_convert_rec_array_from_rom(struct amdgpu_device * adev,struct eeprom_table_record * bps,struct ras_err_data * err_data,enum amdgpu_memory_partition nps)2833 static int __amdgpu_ras_convert_rec_array_from_rom(struct amdgpu_device *adev,
2834 struct eeprom_table_record *bps, struct ras_err_data *err_data,
2835 enum amdgpu_memory_partition nps)
2836 {
2837 int i = 0;
2838 enum amdgpu_memory_partition save_nps;
2839
2840 save_nps = (bps[0].retired_page >> UMC_NPS_SHIFT) & UMC_NPS_MASK;
2841
2842 /*old asics just have pa in eeprom*/
2843 if (IP_VERSION_MAJ(amdgpu_ip_version(adev, UMC_HWIP, 0)) < 12) {
2844 memcpy(err_data->err_addr, bps,
2845 sizeof(struct eeprom_table_record) * adev->umc.retire_unit);
2846 goto out;
2847 }
2848
2849 for (i = 0; i < adev->umc.retire_unit; i++)
2850 bps[i].retired_page &= ~(UMC_NPS_MASK << UMC_NPS_SHIFT);
2851
2852 if (save_nps) {
2853 if (save_nps == nps) {
2854 if (amdgpu_umc_pages_in_a_row(adev, err_data,
2855 bps[0].retired_page << AMDGPU_GPU_PAGE_SHIFT))
2856 return -EINVAL;
2857 } else {
2858 if (amdgpu_ras_mca2pa_by_idx(adev, &bps[0], err_data))
2859 return -EINVAL;
2860 }
2861 } else {
2862 if (bps[0].address == 0) {
2863 /* for specific old eeprom data, mca address is not stored,
2864 * calc it from pa
2865 */
2866 if (amdgpu_umc_pa2mca(adev, bps[0].retired_page << AMDGPU_GPU_PAGE_SHIFT,
2867 &(bps[0].address), AMDGPU_NPS1_PARTITION_MODE))
2868 return -EINVAL;
2869 }
2870
2871 if (amdgpu_ras_mca2pa(adev, &bps[0], err_data)) {
2872 if (nps == AMDGPU_NPS1_PARTITION_MODE)
2873 memcpy(err_data->err_addr, bps,
2874 sizeof(struct eeprom_table_record) * adev->umc.retire_unit);
2875 else
2876 return -EOPNOTSUPP;
2877 }
2878 }
2879
2880 out:
2881 return __amdgpu_ras_restore_bad_pages(adev, err_data->err_addr, adev->umc.retire_unit);
2882 }
2883
__amdgpu_ras_convert_rec_from_rom(struct amdgpu_device * adev,struct eeprom_table_record * bps,struct ras_err_data * err_data,enum amdgpu_memory_partition nps)2884 static int __amdgpu_ras_convert_rec_from_rom(struct amdgpu_device *adev,
2885 struct eeprom_table_record *bps, struct ras_err_data *err_data,
2886 enum amdgpu_memory_partition nps)
2887 {
2888 enum amdgpu_memory_partition save_nps;
2889
2890 save_nps = (bps->retired_page >> UMC_NPS_SHIFT) & UMC_NPS_MASK;
2891 bps->retired_page &= ~(UMC_NPS_MASK << UMC_NPS_SHIFT);
2892
2893 if (save_nps == nps) {
2894 if (amdgpu_umc_pages_in_a_row(adev, err_data,
2895 bps->retired_page << AMDGPU_GPU_PAGE_SHIFT))
2896 return -EINVAL;
2897 } else {
2898 if (bps->address) {
2899 if (amdgpu_ras_mca2pa_by_idx(adev, bps, err_data))
2900 return -EINVAL;
2901 } else {
2902 /* for specific old eeprom data, mca address is not stored,
2903 * calc it from pa
2904 */
2905 if (amdgpu_umc_pa2mca(adev, bps->retired_page << AMDGPU_GPU_PAGE_SHIFT,
2906 &(bps->address), AMDGPU_NPS1_PARTITION_MODE))
2907 return -EINVAL;
2908
2909 if (amdgpu_ras_mca2pa(adev, bps, err_data))
2910 return -EOPNOTSUPP;
2911 }
2912 }
2913
2914 return __amdgpu_ras_restore_bad_pages(adev, err_data->err_addr,
2915 adev->umc.retire_unit);
2916 }
2917
2918 /* it deal with vram only. */
amdgpu_ras_add_bad_pages(struct amdgpu_device * adev,struct eeprom_table_record * bps,int pages,bool from_rom)2919 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
2920 struct eeprom_table_record *bps, int pages, bool from_rom)
2921 {
2922 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2923 struct ras_err_data err_data;
2924 struct amdgpu_ras_eeprom_control *control =
2925 &adev->psp.ras_context.ras->eeprom_control;
2926 enum amdgpu_memory_partition nps = AMDGPU_NPS1_PARTITION_MODE;
2927 int ret = 0;
2928 uint32_t i = 0;
2929
2930 if (!con || !con->eh_data || !bps || pages <= 0)
2931 return 0;
2932
2933 if (from_rom) {
2934 err_data.err_addr =
2935 kcalloc(adev->umc.retire_unit,
2936 sizeof(struct eeprom_table_record), GFP_KERNEL);
2937 if (!err_data.err_addr) {
2938 dev_warn(adev->dev, "Failed to alloc UMC error address record in mca2pa conversion!\n");
2939 return -ENOMEM;
2940 }
2941
2942 if (adev->gmc.gmc_funcs->query_mem_partition_mode)
2943 nps = adev->gmc.gmc_funcs->query_mem_partition_mode(adev);
2944 }
2945
2946 mutex_lock(&con->recovery_lock);
2947
2948 if (from_rom) {
2949 /* there is no pa recs in V3, so skip pa recs processing */
2950 if (control->tbl_hdr.version < RAS_TABLE_VER_V3) {
2951 for (i = 0; i < pages; i++) {
2952 if (control->ras_num_recs - i >= adev->umc.retire_unit) {
2953 if ((bps[i].address == bps[i + 1].address) &&
2954 (bps[i].mem_channel == bps[i + 1].mem_channel)) {
2955 /* deal with retire_unit records a time */
2956 ret = __amdgpu_ras_convert_rec_array_from_rom(adev,
2957 &bps[i], &err_data, nps);
2958 if (ret)
2959 control->ras_num_bad_pages -= adev->umc.retire_unit;
2960 i += (adev->umc.retire_unit - 1);
2961 } else {
2962 break;
2963 }
2964 } else {
2965 break;
2966 }
2967 }
2968 }
2969 for (; i < pages; i++) {
2970 ret = __amdgpu_ras_convert_rec_from_rom(adev,
2971 &bps[i], &err_data, nps);
2972 if (ret)
2973 control->ras_num_bad_pages -= adev->umc.retire_unit;
2974 }
2975 } else {
2976 ret = __amdgpu_ras_restore_bad_pages(adev, bps, pages);
2977 }
2978
2979 if (from_rom)
2980 kfree(err_data.err_addr);
2981 mutex_unlock(&con->recovery_lock);
2982
2983 return ret;
2984 }
2985
2986 /*
2987 * write error record array to eeprom, the function should be
2988 * protected by recovery_lock
2989 * new_cnt: new added UE count, excluding reserved bad pages, can be NULL
2990 */
amdgpu_ras_save_bad_pages(struct amdgpu_device * adev,unsigned long * new_cnt)2991 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev,
2992 unsigned long *new_cnt)
2993 {
2994 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2995 struct ras_err_handler_data *data;
2996 struct amdgpu_ras_eeprom_control *control;
2997 int save_count, unit_num, bad_page_num, i;
2998
2999 if (!con || !con->eh_data) {
3000 if (new_cnt)
3001 *new_cnt = 0;
3002
3003 return 0;
3004 }
3005
3006 mutex_lock(&con->recovery_lock);
3007 control = &con->eeprom_control;
3008 data = con->eh_data;
3009 bad_page_num = control->ras_num_bad_pages;
3010 save_count = data->count - bad_page_num;
3011 mutex_unlock(&con->recovery_lock);
3012
3013 unit_num = save_count / adev->umc.retire_unit;
3014 if (new_cnt)
3015 *new_cnt = unit_num;
3016
3017 /* only new entries are saved */
3018 if (save_count > 0) {
3019 /*old asics only save pa to eeprom like before*/
3020 if (IP_VERSION_MAJ(amdgpu_ip_version(adev, UMC_HWIP, 0)) < 12) {
3021 if (amdgpu_ras_eeprom_append(control,
3022 &data->bps[bad_page_num], save_count)) {
3023 dev_err(adev->dev, "Failed to save EEPROM table data!");
3024 return -EIO;
3025 }
3026 } else {
3027 for (i = 0; i < unit_num; i++) {
3028 if (amdgpu_ras_eeprom_append(control,
3029 &data->bps[bad_page_num +
3030 i * adev->umc.retire_unit], 1)) {
3031 dev_err(adev->dev, "Failed to save EEPROM table data!");
3032 return -EIO;
3033 }
3034 }
3035 }
3036
3037 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
3038 }
3039
3040 return 0;
3041 }
3042
3043 /*
3044 * read error record array in eeprom and reserve enough space for
3045 * storing new bad pages
3046 */
amdgpu_ras_load_bad_pages(struct amdgpu_device * adev)3047 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
3048 {
3049 struct amdgpu_ras_eeprom_control *control =
3050 &adev->psp.ras_context.ras->eeprom_control;
3051 struct eeprom_table_record *bps;
3052 int ret, i = 0;
3053
3054 /* no bad page record, skip eeprom access */
3055 if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
3056 return 0;
3057
3058 bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
3059 if (!bps)
3060 return -ENOMEM;
3061
3062 ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
3063 if (ret) {
3064 dev_err(adev->dev, "Failed to load EEPROM table records!");
3065 } else {
3066 if (adev->umc.ras && adev->umc.ras->convert_ras_err_addr) {
3067 /*In V3, there is no pa recs, and some cases(when address==0) may be parsed
3068 as pa recs, so add verion check to avoid it.
3069 */
3070 if (control->tbl_hdr.version < RAS_TABLE_VER_V3) {
3071 for (i = 0; i < control->ras_num_recs; i++) {
3072 if ((control->ras_num_recs - i) >= adev->umc.retire_unit) {
3073 if ((bps[i].address == bps[i + 1].address) &&
3074 (bps[i].mem_channel == bps[i + 1].mem_channel)) {
3075 control->ras_num_pa_recs += adev->umc.retire_unit;
3076 i += (adev->umc.retire_unit - 1);
3077 } else {
3078 control->ras_num_mca_recs +=
3079 (control->ras_num_recs - i);
3080 break;
3081 }
3082 } else {
3083 control->ras_num_mca_recs += (control->ras_num_recs - i);
3084 break;
3085 }
3086 }
3087 } else {
3088 control->ras_num_mca_recs = control->ras_num_recs;
3089 }
3090 }
3091
3092 ret = amdgpu_ras_eeprom_check(control);
3093 if (ret)
3094 goto out;
3095
3096 /* HW not usable */
3097 if (amdgpu_ras_is_rma(adev)) {
3098 ret = -EHWPOISON;
3099 goto out;
3100 }
3101
3102 ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs, true);
3103 }
3104
3105 out:
3106 kfree(bps);
3107 return ret;
3108 }
3109
amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras * con,uint64_t addr)3110 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
3111 uint64_t addr)
3112 {
3113 struct ras_err_handler_data *data = con->eh_data;
3114 int i;
3115
3116 addr >>= AMDGPU_GPU_PAGE_SHIFT;
3117 for (i = 0; i < data->count; i++)
3118 if (addr == data->bps[i].retired_page)
3119 return true;
3120
3121 return false;
3122 }
3123
3124 /*
3125 * check if an address belongs to bad page
3126 *
3127 * Note: this check is only for umc block
3128 */
amdgpu_ras_check_bad_page(struct amdgpu_device * adev,uint64_t addr)3129 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
3130 uint64_t addr)
3131 {
3132 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3133 bool ret = false;
3134
3135 if (!con || !con->eh_data)
3136 return ret;
3137
3138 mutex_lock(&con->recovery_lock);
3139 ret = amdgpu_ras_check_bad_page_unlock(con, addr);
3140 mutex_unlock(&con->recovery_lock);
3141 return ret;
3142 }
3143
amdgpu_ras_validate_threshold(struct amdgpu_device * adev,uint32_t max_count)3144 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
3145 uint32_t max_count)
3146 {
3147 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3148
3149 /*
3150 * amdgpu_bad_page_threshold is used to config
3151 * the threshold for the number of bad pages.
3152 * -1: Threshold is set to default value
3153 * Driver will issue a warning message when threshold is reached
3154 * and continue runtime services.
3155 * 0: Disable bad page retirement
3156 * Driver will not retire bad pages
3157 * which is intended for debugging purpose.
3158 * -2: Threshold is determined by a formula
3159 * that assumes 1 bad page per 100M of local memory.
3160 * Driver will continue runtime services when threhold is reached.
3161 * 0 < threshold < max number of bad page records in EEPROM,
3162 * A user-defined threshold is set
3163 * Driver will halt runtime services when this custom threshold is reached.
3164 */
3165 if (amdgpu_bad_page_threshold == -2) {
3166 u64 val = adev->gmc.mc_vram_size;
3167
3168 do_div(val, RAS_BAD_PAGE_COVER);
3169 con->bad_page_cnt_threshold = min(lower_32_bits(val),
3170 max_count);
3171 } else if (amdgpu_bad_page_threshold == -1) {
3172 con->bad_page_cnt_threshold = ((con->reserved_pages_in_bytes) >> 21) << 4;
3173 } else {
3174 con->bad_page_cnt_threshold = min_t(int, max_count,
3175 amdgpu_bad_page_threshold);
3176 }
3177 }
3178
amdgpu_ras_put_poison_req(struct amdgpu_device * adev,enum amdgpu_ras_block block,uint16_t pasid,pasid_notify pasid_fn,void * data,uint32_t reset)3179 int amdgpu_ras_put_poison_req(struct amdgpu_device *adev,
3180 enum amdgpu_ras_block block, uint16_t pasid,
3181 pasid_notify pasid_fn, void *data, uint32_t reset)
3182 {
3183 int ret = 0;
3184 struct ras_poison_msg poison_msg;
3185 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3186
3187 memset(&poison_msg, 0, sizeof(poison_msg));
3188 poison_msg.block = block;
3189 poison_msg.pasid = pasid;
3190 poison_msg.reset = reset;
3191 poison_msg.pasid_fn = pasid_fn;
3192 poison_msg.data = data;
3193
3194 ret = kfifo_put(&con->poison_fifo, poison_msg);
3195 if (!ret) {
3196 dev_err(adev->dev, "Poison message fifo is full!\n");
3197 return -ENOSPC;
3198 }
3199
3200 return 0;
3201 }
3202
amdgpu_ras_get_poison_req(struct amdgpu_device * adev,struct ras_poison_msg * poison_msg)3203 static int amdgpu_ras_get_poison_req(struct amdgpu_device *adev,
3204 struct ras_poison_msg *poison_msg)
3205 {
3206 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3207
3208 return kfifo_get(&con->poison_fifo, poison_msg);
3209 }
3210
amdgpu_ras_ecc_log_init(struct ras_ecc_log_info * ecc_log)3211 static void amdgpu_ras_ecc_log_init(struct ras_ecc_log_info *ecc_log)
3212 {
3213 mutex_init(&ecc_log->lock);
3214
3215 INIT_RADIX_TREE(&ecc_log->de_page_tree, GFP_KERNEL);
3216 ecc_log->de_queried_count = 0;
3217 ecc_log->prev_de_queried_count = 0;
3218 }
3219
amdgpu_ras_ecc_log_fini(struct ras_ecc_log_info * ecc_log)3220 static void amdgpu_ras_ecc_log_fini(struct ras_ecc_log_info *ecc_log)
3221 {
3222 struct radix_tree_iter iter;
3223 void __rcu **slot;
3224 struct ras_ecc_err *ecc_err;
3225
3226 mutex_lock(&ecc_log->lock);
3227 radix_tree_for_each_slot(slot, &ecc_log->de_page_tree, &iter, 0) {
3228 ecc_err = radix_tree_deref_slot(slot);
3229 kfree(ecc_err->err_pages.pfn);
3230 kfree(ecc_err);
3231 radix_tree_iter_delete(&ecc_log->de_page_tree, &iter, slot);
3232 }
3233 mutex_unlock(&ecc_log->lock);
3234
3235 mutex_destroy(&ecc_log->lock);
3236 ecc_log->de_queried_count = 0;
3237 ecc_log->prev_de_queried_count = 0;
3238 }
3239
amdgpu_ras_schedule_retirement_dwork(struct amdgpu_ras * con,uint32_t delayed_ms)3240 static bool amdgpu_ras_schedule_retirement_dwork(struct amdgpu_ras *con,
3241 uint32_t delayed_ms)
3242 {
3243 int ret;
3244
3245 mutex_lock(&con->umc_ecc_log.lock);
3246 ret = radix_tree_tagged(&con->umc_ecc_log.de_page_tree,
3247 UMC_ECC_NEW_DETECTED_TAG);
3248 mutex_unlock(&con->umc_ecc_log.lock);
3249
3250 if (ret)
3251 schedule_delayed_work(&con->page_retirement_dwork,
3252 msecs_to_jiffies(delayed_ms));
3253
3254 return ret ? true : false;
3255 }
3256
amdgpu_ras_do_page_retirement(struct work_struct * work)3257 static void amdgpu_ras_do_page_retirement(struct work_struct *work)
3258 {
3259 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
3260 page_retirement_dwork.work);
3261 struct amdgpu_device *adev = con->adev;
3262 struct ras_err_data err_data;
3263 unsigned long err_cnt;
3264
3265 /* If gpu reset is ongoing, delay retiring the bad pages */
3266 if (amdgpu_in_reset(adev) || amdgpu_ras_in_recovery(adev)) {
3267 amdgpu_ras_schedule_retirement_dwork(con,
3268 AMDGPU_RAS_RETIRE_PAGE_INTERVAL * 3);
3269 return;
3270 }
3271
3272 amdgpu_ras_error_data_init(&err_data);
3273
3274 amdgpu_umc_handle_bad_pages(adev, &err_data);
3275 err_cnt = err_data.err_addr_cnt;
3276
3277 amdgpu_ras_error_data_fini(&err_data);
3278
3279 if (err_cnt && amdgpu_ras_is_rma(adev))
3280 amdgpu_ras_reset_gpu(adev);
3281
3282 amdgpu_ras_schedule_retirement_dwork(con,
3283 AMDGPU_RAS_RETIRE_PAGE_INTERVAL);
3284 }
3285
amdgpu_ras_poison_creation_handler(struct amdgpu_device * adev,uint32_t poison_creation_count)3286 static int amdgpu_ras_poison_creation_handler(struct amdgpu_device *adev,
3287 uint32_t poison_creation_count)
3288 {
3289 int ret = 0;
3290 struct ras_ecc_log_info *ecc_log;
3291 struct ras_query_if info;
3292 uint32_t timeout = 0;
3293 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3294 uint64_t de_queried_count;
3295 uint32_t new_detect_count, total_detect_count;
3296 uint32_t need_query_count = poison_creation_count;
3297 bool query_data_timeout = false;
3298 enum ras_event_type type = RAS_EVENT_TYPE_POISON_CREATION;
3299
3300 memset(&info, 0, sizeof(info));
3301 info.head.block = AMDGPU_RAS_BLOCK__UMC;
3302
3303 ecc_log = &ras->umc_ecc_log;
3304 total_detect_count = 0;
3305 do {
3306 ret = amdgpu_ras_query_error_status_with_event(adev, &info, type);
3307 if (ret)
3308 return ret;
3309
3310 de_queried_count = ecc_log->de_queried_count;
3311 if (de_queried_count > ecc_log->prev_de_queried_count) {
3312 new_detect_count = de_queried_count - ecc_log->prev_de_queried_count;
3313 ecc_log->prev_de_queried_count = de_queried_count;
3314 timeout = 0;
3315 } else {
3316 new_detect_count = 0;
3317 }
3318
3319 if (new_detect_count) {
3320 total_detect_count += new_detect_count;
3321 } else {
3322 if (!timeout && need_query_count)
3323 timeout = MAX_UMC_POISON_POLLING_TIME_ASYNC;
3324
3325 if (timeout) {
3326 if (!--timeout) {
3327 query_data_timeout = true;
3328 break;
3329 }
3330 msleep(1);
3331 }
3332 }
3333 } while (total_detect_count < need_query_count);
3334
3335 if (query_data_timeout) {
3336 dev_warn(adev->dev, "Can't find deferred error! count: %u\n",
3337 (need_query_count - total_detect_count));
3338 return -ENOENT;
3339 }
3340
3341 if (total_detect_count)
3342 schedule_delayed_work(&ras->page_retirement_dwork, 0);
3343
3344 return 0;
3345 }
3346
amdgpu_ras_clear_poison_fifo(struct amdgpu_device * adev)3347 static void amdgpu_ras_clear_poison_fifo(struct amdgpu_device *adev)
3348 {
3349 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3350 struct ras_poison_msg msg;
3351 int ret;
3352
3353 do {
3354 ret = kfifo_get(&con->poison_fifo, &msg);
3355 } while (ret);
3356 }
3357
amdgpu_ras_poison_consumption_handler(struct amdgpu_device * adev,uint32_t msg_count,uint32_t * gpu_reset)3358 static int amdgpu_ras_poison_consumption_handler(struct amdgpu_device *adev,
3359 uint32_t msg_count, uint32_t *gpu_reset)
3360 {
3361 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3362 uint32_t reset_flags = 0, reset = 0;
3363 struct ras_poison_msg msg;
3364 int ret, i;
3365
3366 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
3367
3368 for (i = 0; i < msg_count; i++) {
3369 ret = amdgpu_ras_get_poison_req(adev, &msg);
3370 if (!ret)
3371 continue;
3372
3373 if (msg.pasid_fn)
3374 msg.pasid_fn(adev, msg.pasid, msg.data);
3375
3376 reset_flags |= msg.reset;
3377 }
3378
3379 /* for RMA, amdgpu_ras_poison_creation_handler will trigger gpu reset */
3380 if (reset_flags && !amdgpu_ras_is_rma(adev)) {
3381 if (reset_flags & AMDGPU_RAS_GPU_RESET_MODE1_RESET)
3382 reset = AMDGPU_RAS_GPU_RESET_MODE1_RESET;
3383 else if (reset_flags & AMDGPU_RAS_GPU_RESET_MODE2_RESET)
3384 reset = AMDGPU_RAS_GPU_RESET_MODE2_RESET;
3385 else
3386 reset = reset_flags;
3387
3388 flush_delayed_work(&con->page_retirement_dwork);
3389
3390 con->gpu_reset_flags |= reset;
3391 amdgpu_ras_reset_gpu(adev);
3392
3393 *gpu_reset = reset;
3394
3395 /* Wait for gpu recovery to complete */
3396 flush_work(&con->recovery_work);
3397 }
3398
3399 return 0;
3400 }
3401
amdgpu_ras_page_retirement_thread(void * param)3402 static int amdgpu_ras_page_retirement_thread(void *param)
3403 {
3404 struct amdgpu_device *adev = (struct amdgpu_device *)param;
3405 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3406 uint32_t poison_creation_count, msg_count;
3407 uint32_t gpu_reset;
3408 int ret;
3409
3410 while (!kthread_should_stop()) {
3411
3412 wait_event_interruptible(con->page_retirement_wq,
3413 kthread_should_stop() ||
3414 atomic_read(&con->page_retirement_req_cnt));
3415
3416 if (kthread_should_stop())
3417 break;
3418
3419 gpu_reset = 0;
3420
3421 do {
3422 poison_creation_count = atomic_read(&con->poison_creation_count);
3423 ret = amdgpu_ras_poison_creation_handler(adev, poison_creation_count);
3424 if (ret == -EIO)
3425 break;
3426
3427 if (poison_creation_count) {
3428 atomic_sub(poison_creation_count, &con->poison_creation_count);
3429 atomic_sub(poison_creation_count, &con->page_retirement_req_cnt);
3430 }
3431 } while (atomic_read(&con->poison_creation_count));
3432
3433 if (ret != -EIO) {
3434 msg_count = kfifo_len(&con->poison_fifo);
3435 if (msg_count) {
3436 ret = amdgpu_ras_poison_consumption_handler(adev,
3437 msg_count, &gpu_reset);
3438 if ((ret != -EIO) &&
3439 (gpu_reset != AMDGPU_RAS_GPU_RESET_MODE1_RESET))
3440 atomic_sub(msg_count, &con->page_retirement_req_cnt);
3441 }
3442 }
3443
3444 if ((ret == -EIO) || (gpu_reset == AMDGPU_RAS_GPU_RESET_MODE1_RESET)) {
3445 /* gpu mode-1 reset is ongoing or just completed ras mode-1 reset */
3446 /* Clear poison creation request */
3447 atomic_set(&con->poison_creation_count, 0);
3448
3449 /* Clear poison fifo */
3450 amdgpu_ras_clear_poison_fifo(adev);
3451
3452 /* Clear all poison requests */
3453 atomic_set(&con->page_retirement_req_cnt, 0);
3454
3455 if (ret == -EIO) {
3456 /* Wait for mode-1 reset to complete */
3457 down_read(&adev->reset_domain->sem);
3458 up_read(&adev->reset_domain->sem);
3459 }
3460
3461 /* Wake up work to save bad pages to eeprom */
3462 schedule_delayed_work(&con->page_retirement_dwork, 0);
3463 } else if (gpu_reset) {
3464 /* gpu just completed mode-2 reset or other reset */
3465 /* Clear poison consumption messages cached in fifo */
3466 msg_count = kfifo_len(&con->poison_fifo);
3467 if (msg_count) {
3468 amdgpu_ras_clear_poison_fifo(adev);
3469 atomic_sub(msg_count, &con->page_retirement_req_cnt);
3470 }
3471
3472 /* Wake up work to save bad pages to eeprom */
3473 schedule_delayed_work(&con->page_retirement_dwork, 0);
3474 }
3475 }
3476
3477 return 0;
3478 }
3479
amdgpu_ras_init_badpage_info(struct amdgpu_device * adev)3480 int amdgpu_ras_init_badpage_info(struct amdgpu_device *adev)
3481 {
3482 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3483 struct amdgpu_ras_eeprom_control *control;
3484 int ret;
3485
3486 if (!con || amdgpu_sriov_vf(adev))
3487 return 0;
3488
3489 control = &con->eeprom_control;
3490 ret = amdgpu_ras_eeprom_init(control);
3491 if (ret)
3492 return ret;
3493
3494 if (!adev->umc.ras || !adev->umc.ras->convert_ras_err_addr)
3495 control->ras_num_pa_recs = control->ras_num_recs;
3496
3497 if (adev->umc.ras &&
3498 adev->umc.ras->get_retire_flip_bits)
3499 adev->umc.ras->get_retire_flip_bits(adev);
3500
3501 if (control->ras_num_recs) {
3502 ret = amdgpu_ras_load_bad_pages(adev);
3503 if (ret)
3504 return ret;
3505
3506 amdgpu_dpm_send_hbm_bad_pages_num(
3507 adev, control->ras_num_bad_pages);
3508
3509 if (con->update_channel_flag == true) {
3510 amdgpu_dpm_send_hbm_bad_channel_flag(
3511 adev, control->bad_channel_bitmap);
3512 con->update_channel_flag = false;
3513 }
3514
3515 /* The format action is only applied to new ASICs */
3516 if (IP_VERSION_MAJ(amdgpu_ip_version(adev, UMC_HWIP, 0)) >= 12 &&
3517 control->tbl_hdr.version < RAS_TABLE_VER_V3)
3518 if (!amdgpu_ras_eeprom_reset_table(control))
3519 if (amdgpu_ras_save_bad_pages(adev, NULL))
3520 dev_warn(adev->dev, "Failed to format RAS EEPROM data in V3 version!\n");
3521 }
3522
3523 return ret;
3524 }
3525
amdgpu_ras_recovery_init(struct amdgpu_device * adev,bool init_bp_info)3526 int amdgpu_ras_recovery_init(struct amdgpu_device *adev, bool init_bp_info)
3527 {
3528 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3529 struct ras_err_handler_data **data;
3530 u32 max_eeprom_records_count = 0;
3531 int ret;
3532
3533 if (!con || amdgpu_sriov_vf(adev))
3534 return 0;
3535
3536 /* Allow access to RAS EEPROM via debugfs, when the ASIC
3537 * supports RAS and debugfs is enabled, but when
3538 * adev->ras_enabled is unset, i.e. when "ras_enable"
3539 * module parameter is set to 0.
3540 */
3541 con->adev = adev;
3542
3543 if (!adev->ras_enabled)
3544 return 0;
3545
3546 data = &con->eh_data;
3547 *data = kzalloc(sizeof(**data), GFP_KERNEL);
3548 if (!*data) {
3549 ret = -ENOMEM;
3550 goto out;
3551 }
3552
3553 mutex_init(&con->recovery_lock);
3554 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
3555 atomic_set(&con->in_recovery, 0);
3556 con->eeprom_control.bad_channel_bitmap = 0;
3557
3558 max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count(&con->eeprom_control);
3559 amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
3560
3561 if (init_bp_info) {
3562 ret = amdgpu_ras_init_badpage_info(adev);
3563 if (ret)
3564 goto free;
3565 }
3566
3567 mutex_init(&con->page_rsv_lock);
3568 INIT_KFIFO(con->poison_fifo);
3569 mutex_init(&con->page_retirement_lock);
3570 init_waitqueue_head(&con->page_retirement_wq);
3571 atomic_set(&con->page_retirement_req_cnt, 0);
3572 atomic_set(&con->poison_creation_count, 0);
3573 con->page_retirement_thread =
3574 kthread_run(amdgpu_ras_page_retirement_thread, adev, "umc_page_retirement");
3575 if (IS_ERR(con->page_retirement_thread)) {
3576 con->page_retirement_thread = NULL;
3577 dev_warn(adev->dev, "Failed to create umc_page_retirement thread!!!\n");
3578 }
3579
3580 INIT_DELAYED_WORK(&con->page_retirement_dwork, amdgpu_ras_do_page_retirement);
3581 amdgpu_ras_ecc_log_init(&con->umc_ecc_log);
3582 #ifdef CONFIG_X86_MCE_AMD
3583 if ((adev->asic_type == CHIP_ALDEBARAN) &&
3584 (adev->gmc.xgmi.connected_to_cpu))
3585 amdgpu_register_bad_pages_mca_notifier(adev);
3586 #endif
3587 return 0;
3588
3589 free:
3590 kfree((*data)->bps);
3591 kfree(*data);
3592 con->eh_data = NULL;
3593 out:
3594 dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
3595
3596 /*
3597 * Except error threshold exceeding case, other failure cases in this
3598 * function would not fail amdgpu driver init.
3599 */
3600 if (!amdgpu_ras_is_rma(adev))
3601 ret = 0;
3602 else
3603 ret = -EINVAL;
3604
3605 return ret;
3606 }
3607
amdgpu_ras_recovery_fini(struct amdgpu_device * adev)3608 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
3609 {
3610 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3611 struct ras_err_handler_data *data = con->eh_data;
3612 int max_flush_timeout = MAX_FLUSH_RETIRE_DWORK_TIMES;
3613 bool ret;
3614
3615 /* recovery_init failed to init it, fini is useless */
3616 if (!data)
3617 return 0;
3618
3619 /* Save all cached bad pages to eeprom */
3620 do {
3621 flush_delayed_work(&con->page_retirement_dwork);
3622 ret = amdgpu_ras_schedule_retirement_dwork(con, 0);
3623 } while (ret && max_flush_timeout--);
3624
3625 if (con->page_retirement_thread)
3626 kthread_stop(con->page_retirement_thread);
3627
3628 atomic_set(&con->page_retirement_req_cnt, 0);
3629 atomic_set(&con->poison_creation_count, 0);
3630
3631 mutex_destroy(&con->page_rsv_lock);
3632
3633 cancel_work_sync(&con->recovery_work);
3634
3635 cancel_delayed_work_sync(&con->page_retirement_dwork);
3636
3637 amdgpu_ras_ecc_log_fini(&con->umc_ecc_log);
3638
3639 mutex_lock(&con->recovery_lock);
3640 con->eh_data = NULL;
3641 kfree(data->bps);
3642 kfree(data);
3643 mutex_unlock(&con->recovery_lock);
3644
3645 return 0;
3646 }
3647 /* recovery end */
3648
amdgpu_ras_asic_supported(struct amdgpu_device * adev)3649 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
3650 {
3651 if (amdgpu_sriov_vf(adev)) {
3652 switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
3653 case IP_VERSION(13, 0, 2):
3654 case IP_VERSION(13, 0, 6):
3655 case IP_VERSION(13, 0, 12):
3656 case IP_VERSION(13, 0, 14):
3657 return true;
3658 default:
3659 return false;
3660 }
3661 }
3662
3663 if (adev->asic_type == CHIP_IP_DISCOVERY) {
3664 switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
3665 case IP_VERSION(13, 0, 0):
3666 case IP_VERSION(13, 0, 6):
3667 case IP_VERSION(13, 0, 10):
3668 case IP_VERSION(13, 0, 12):
3669 case IP_VERSION(13, 0, 14):
3670 case IP_VERSION(14, 0, 3):
3671 return true;
3672 default:
3673 return false;
3674 }
3675 }
3676
3677 return adev->asic_type == CHIP_VEGA10 ||
3678 adev->asic_type == CHIP_VEGA20 ||
3679 adev->asic_type == CHIP_ARCTURUS ||
3680 adev->asic_type == CHIP_ALDEBARAN ||
3681 adev->asic_type == CHIP_SIENNA_CICHLID;
3682 }
3683
3684 /*
3685 * this is workaround for vega20 workstation sku,
3686 * force enable gfx ras, ignore vbios gfx ras flag
3687 * due to GC EDC can not write
3688 */
amdgpu_ras_get_quirks(struct amdgpu_device * adev)3689 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
3690 {
3691 struct atom_context *ctx = adev->mode_info.atom_context;
3692
3693 if (!ctx)
3694 return;
3695
3696 if (strnstr(ctx->vbios_pn, "D16406",
3697 sizeof(ctx->vbios_pn)) ||
3698 strnstr(ctx->vbios_pn, "D36002",
3699 sizeof(ctx->vbios_pn)))
3700 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
3701 }
3702
3703 /* Query ras capablity via atomfirmware interface */
amdgpu_ras_query_ras_capablity_from_vbios(struct amdgpu_device * adev)3704 static void amdgpu_ras_query_ras_capablity_from_vbios(struct amdgpu_device *adev)
3705 {
3706 /* mem_ecc cap */
3707 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
3708 dev_info(adev->dev, "MEM ECC is active.\n");
3709 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
3710 1 << AMDGPU_RAS_BLOCK__DF);
3711 } else {
3712 dev_info(adev->dev, "MEM ECC is not presented.\n");
3713 }
3714
3715 /* sram_ecc cap */
3716 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
3717 dev_info(adev->dev, "SRAM ECC is active.\n");
3718 if (!amdgpu_sriov_vf(adev))
3719 adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
3720 1 << AMDGPU_RAS_BLOCK__DF);
3721 else
3722 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
3723 1 << AMDGPU_RAS_BLOCK__SDMA |
3724 1 << AMDGPU_RAS_BLOCK__GFX);
3725
3726 /*
3727 * VCN/JPEG RAS can be supported on both bare metal and
3728 * SRIOV environment
3729 */
3730 if (amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(2, 6, 0) ||
3731 amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 0) ||
3732 amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 3) ||
3733 amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(5, 0, 1))
3734 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
3735 1 << AMDGPU_RAS_BLOCK__JPEG);
3736 else
3737 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
3738 1 << AMDGPU_RAS_BLOCK__JPEG);
3739
3740 /*
3741 * XGMI RAS is not supported if xgmi num physical nodes
3742 * is zero
3743 */
3744 if (!adev->gmc.xgmi.num_physical_nodes)
3745 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__XGMI_WAFL);
3746 } else {
3747 dev_info(adev->dev, "SRAM ECC is not presented.\n");
3748 }
3749 }
3750
3751 /* Query poison mode from umc/df IP callbacks */
amdgpu_ras_query_poison_mode(struct amdgpu_device * adev)3752 static void amdgpu_ras_query_poison_mode(struct amdgpu_device *adev)
3753 {
3754 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3755 bool df_poison, umc_poison;
3756
3757 /* poison setting is useless on SRIOV guest */
3758 if (amdgpu_sriov_vf(adev) || !con)
3759 return;
3760
3761 /* Init poison supported flag, the default value is false */
3762 if (adev->gmc.xgmi.connected_to_cpu ||
3763 adev->gmc.is_app_apu) {
3764 /* enabled by default when GPU is connected to CPU */
3765 con->poison_supported = true;
3766 } else if (adev->df.funcs &&
3767 adev->df.funcs->query_ras_poison_mode &&
3768 adev->umc.ras &&
3769 adev->umc.ras->query_ras_poison_mode) {
3770 df_poison =
3771 adev->df.funcs->query_ras_poison_mode(adev);
3772 umc_poison =
3773 adev->umc.ras->query_ras_poison_mode(adev);
3774
3775 /* Only poison is set in both DF and UMC, we can support it */
3776 if (df_poison && umc_poison)
3777 con->poison_supported = true;
3778 else if (df_poison != umc_poison)
3779 dev_warn(adev->dev,
3780 "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
3781 df_poison, umc_poison);
3782 }
3783 }
3784
3785 /*
3786 * check hardware's ras ability which will be saved in hw_supported.
3787 * if hardware does not support ras, we can skip some ras initializtion and
3788 * forbid some ras operations from IP.
3789 * if software itself, say boot parameter, limit the ras ability. We still
3790 * need allow IP do some limited operations, like disable. In such case,
3791 * we have to initialize ras as normal. but need check if operation is
3792 * allowed or not in each function.
3793 */
amdgpu_ras_check_supported(struct amdgpu_device * adev)3794 static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
3795 {
3796 adev->ras_hw_enabled = adev->ras_enabled = 0;
3797
3798 if (!amdgpu_ras_asic_supported(adev))
3799 return;
3800
3801 if (amdgpu_sriov_vf(adev)) {
3802 if (amdgpu_virt_get_ras_capability(adev))
3803 goto init_ras_enabled_flag;
3804 }
3805
3806 /* query ras capability from psp */
3807 if (amdgpu_psp_get_ras_capability(&adev->psp))
3808 goto init_ras_enabled_flag;
3809
3810 /* query ras capablity from bios */
3811 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
3812 amdgpu_ras_query_ras_capablity_from_vbios(adev);
3813 } else {
3814 /* driver only manages a few IP blocks RAS feature
3815 * when GPU is connected cpu through XGMI */
3816 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
3817 1 << AMDGPU_RAS_BLOCK__SDMA |
3818 1 << AMDGPU_RAS_BLOCK__MMHUB);
3819 }
3820
3821 /* apply asic specific settings (vega20 only for now) */
3822 amdgpu_ras_get_quirks(adev);
3823
3824 /* query poison mode from umc/df ip callback */
3825 amdgpu_ras_query_poison_mode(adev);
3826
3827 init_ras_enabled_flag:
3828 /* hw_supported needs to be aligned with RAS block mask. */
3829 adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
3830
3831 adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
3832 adev->ras_hw_enabled & amdgpu_ras_mask;
3833
3834 /* aca is disabled by default except for psp v13_0_6/v13_0_12/v13_0_14 */
3835 if (!amdgpu_sriov_vf(adev)) {
3836 adev->aca.is_enabled =
3837 (amdgpu_ip_version(adev, MP0_HWIP, 0) == IP_VERSION(13, 0, 6) ||
3838 amdgpu_ip_version(adev, MP0_HWIP, 0) == IP_VERSION(13, 0, 12) ||
3839 amdgpu_ip_version(adev, MP0_HWIP, 0) == IP_VERSION(13, 0, 14));
3840 }
3841
3842 /* bad page feature is not applicable to specific app platform */
3843 if (adev->gmc.is_app_apu &&
3844 amdgpu_ip_version(adev, UMC_HWIP, 0) == IP_VERSION(12, 0, 0))
3845 amdgpu_bad_page_threshold = 0;
3846 }
3847
amdgpu_ras_counte_dw(struct work_struct * work)3848 static void amdgpu_ras_counte_dw(struct work_struct *work)
3849 {
3850 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
3851 ras_counte_delay_work.work);
3852 struct amdgpu_device *adev = con->adev;
3853 struct drm_device *dev = adev_to_drm(adev);
3854 unsigned long ce_count, ue_count;
3855 int res;
3856
3857 res = pm_runtime_get_sync(dev->dev);
3858 if (res < 0)
3859 goto Out;
3860
3861 /* Cache new values.
3862 */
3863 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, NULL) == 0) {
3864 atomic_set(&con->ras_ce_count, ce_count);
3865 atomic_set(&con->ras_ue_count, ue_count);
3866 }
3867
3868 pm_runtime_mark_last_busy(dev->dev);
3869 Out:
3870 pm_runtime_put_autosuspend(dev->dev);
3871 }
3872
amdgpu_get_ras_schema(struct amdgpu_device * adev)3873 static int amdgpu_get_ras_schema(struct amdgpu_device *adev)
3874 {
3875 return amdgpu_ras_is_poison_mode_supported(adev) ? AMDGPU_RAS_ERROR__POISON : 0 |
3876 AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE |
3877 AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE |
3878 AMDGPU_RAS_ERROR__PARITY;
3879 }
3880
ras_event_mgr_init(struct ras_event_manager * mgr)3881 static void ras_event_mgr_init(struct ras_event_manager *mgr)
3882 {
3883 struct ras_event_state *event_state;
3884 int i;
3885
3886 memset(mgr, 0, sizeof(*mgr));
3887 atomic64_set(&mgr->seqno, 0);
3888
3889 for (i = 0; i < ARRAY_SIZE(mgr->event_state); i++) {
3890 event_state = &mgr->event_state[i];
3891 event_state->last_seqno = RAS_EVENT_INVALID_ID;
3892 atomic64_set(&event_state->count, 0);
3893 }
3894 }
3895
amdgpu_ras_event_mgr_init(struct amdgpu_device * adev)3896 static void amdgpu_ras_event_mgr_init(struct amdgpu_device *adev)
3897 {
3898 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3899 struct amdgpu_hive_info *hive;
3900
3901 if (!ras)
3902 return;
3903
3904 hive = amdgpu_get_xgmi_hive(adev);
3905 ras->event_mgr = hive ? &hive->event_mgr : &ras->__event_mgr;
3906
3907 /* init event manager with node 0 on xgmi system */
3908 if (!amdgpu_reset_in_recovery(adev)) {
3909 if (!hive || adev->gmc.xgmi.node_id == 0)
3910 ras_event_mgr_init(ras->event_mgr);
3911 }
3912
3913 if (hive)
3914 amdgpu_put_xgmi_hive(hive);
3915 }
3916
amdgpu_ras_init_reserved_vram_size(struct amdgpu_device * adev)3917 static void amdgpu_ras_init_reserved_vram_size(struct amdgpu_device *adev)
3918 {
3919 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3920
3921 if (!con || (adev->flags & AMD_IS_APU))
3922 return;
3923
3924 switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
3925 case IP_VERSION(13, 0, 2):
3926 case IP_VERSION(13, 0, 6):
3927 case IP_VERSION(13, 0, 12):
3928 con->reserved_pages_in_bytes = AMDGPU_RAS_RESERVED_VRAM_SIZE_DEFAULT;
3929 break;
3930 case IP_VERSION(13, 0, 14):
3931 con->reserved_pages_in_bytes = (AMDGPU_RAS_RESERVED_VRAM_SIZE_DEFAULT << 1);
3932 break;
3933 default:
3934 break;
3935 }
3936 }
3937
amdgpu_ras_init(struct amdgpu_device * adev)3938 int amdgpu_ras_init(struct amdgpu_device *adev)
3939 {
3940 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3941 int r;
3942
3943 if (con)
3944 return 0;
3945
3946 con = kzalloc(sizeof(*con) +
3947 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
3948 sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
3949 GFP_KERNEL);
3950 if (!con)
3951 return -ENOMEM;
3952
3953 con->adev = adev;
3954 INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
3955 atomic_set(&con->ras_ce_count, 0);
3956 atomic_set(&con->ras_ue_count, 0);
3957
3958 con->objs = (struct ras_manager *)(con + 1);
3959
3960 amdgpu_ras_set_context(adev, con);
3961
3962 amdgpu_ras_check_supported(adev);
3963
3964 if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
3965 /* set gfx block ras context feature for VEGA20 Gaming
3966 * send ras disable cmd to ras ta during ras late init.
3967 */
3968 if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
3969 con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
3970
3971 return 0;
3972 }
3973
3974 r = 0;
3975 goto release_con;
3976 }
3977
3978 con->update_channel_flag = false;
3979 con->features = 0;
3980 con->schema = 0;
3981 INIT_LIST_HEAD(&con->head);
3982 /* Might need get this flag from vbios. */
3983 con->flags = RAS_DEFAULT_FLAGS;
3984
3985 /* initialize nbio ras function ahead of any other
3986 * ras functions so hardware fatal error interrupt
3987 * can be enabled as early as possible */
3988 switch (amdgpu_ip_version(adev, NBIO_HWIP, 0)) {
3989 case IP_VERSION(7, 4, 0):
3990 case IP_VERSION(7, 4, 1):
3991 case IP_VERSION(7, 4, 4):
3992 if (!adev->gmc.xgmi.connected_to_cpu)
3993 adev->nbio.ras = &nbio_v7_4_ras;
3994 break;
3995 case IP_VERSION(4, 3, 0):
3996 if (adev->ras_hw_enabled & (1 << AMDGPU_RAS_BLOCK__DF))
3997 /* unlike other generation of nbio ras,
3998 * nbio v4_3 only support fatal error interrupt
3999 * to inform software that DF is freezed due to
4000 * system fatal error event. driver should not
4001 * enable nbio ras in such case. Instead,
4002 * check DF RAS */
4003 adev->nbio.ras = &nbio_v4_3_ras;
4004 break;
4005 case IP_VERSION(6, 3, 1):
4006 if (adev->ras_hw_enabled & (1 << AMDGPU_RAS_BLOCK__DF))
4007 /* unlike other generation of nbio ras,
4008 * nbif v6_3_1 only support fatal error interrupt
4009 * to inform software that DF is freezed due to
4010 * system fatal error event. driver should not
4011 * enable nbio ras in such case. Instead,
4012 * check DF RAS
4013 */
4014 adev->nbio.ras = &nbif_v6_3_1_ras;
4015 break;
4016 case IP_VERSION(7, 9, 0):
4017 case IP_VERSION(7, 9, 1):
4018 if (!adev->gmc.is_app_apu)
4019 adev->nbio.ras = &nbio_v7_9_ras;
4020 break;
4021 default:
4022 /* nbio ras is not available */
4023 break;
4024 }
4025
4026 /* nbio ras block needs to be enabled ahead of other ras blocks
4027 * to handle fatal error */
4028 r = amdgpu_nbio_ras_sw_init(adev);
4029 if (r)
4030 return r;
4031
4032 if (adev->nbio.ras &&
4033 adev->nbio.ras->init_ras_controller_interrupt) {
4034 r = adev->nbio.ras->init_ras_controller_interrupt(adev);
4035 if (r)
4036 goto release_con;
4037 }
4038
4039 if (adev->nbio.ras &&
4040 adev->nbio.ras->init_ras_err_event_athub_interrupt) {
4041 r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
4042 if (r)
4043 goto release_con;
4044 }
4045
4046 /* Packed socket_id to ras feature mask bits[31:29] */
4047 if (adev->smuio.funcs &&
4048 adev->smuio.funcs->get_socket_id)
4049 con->features |= ((adev->smuio.funcs->get_socket_id(adev)) <<
4050 AMDGPU_RAS_FEATURES_SOCKETID_SHIFT);
4051
4052 /* Get RAS schema for particular SOC */
4053 con->schema = amdgpu_get_ras_schema(adev);
4054
4055 amdgpu_ras_init_reserved_vram_size(adev);
4056
4057 if (amdgpu_ras_fs_init(adev)) {
4058 r = -EINVAL;
4059 goto release_con;
4060 }
4061
4062 if (amdgpu_ras_aca_is_supported(adev)) {
4063 if (amdgpu_aca_is_enabled(adev))
4064 r = amdgpu_aca_init(adev);
4065 else
4066 r = amdgpu_mca_init(adev);
4067 if (r)
4068 goto release_con;
4069 }
4070
4071 dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
4072 "hardware ability[%x] ras_mask[%x]\n",
4073 adev->ras_hw_enabled, adev->ras_enabled);
4074
4075 return 0;
4076 release_con:
4077 amdgpu_ras_set_context(adev, NULL);
4078 kfree(con);
4079
4080 return r;
4081 }
4082
amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device * adev)4083 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
4084 {
4085 if (adev->gmc.xgmi.connected_to_cpu ||
4086 adev->gmc.is_app_apu)
4087 return 1;
4088 return 0;
4089 }
4090
amdgpu_persistent_edc_harvesting(struct amdgpu_device * adev,struct ras_common_if * ras_block)4091 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
4092 struct ras_common_if *ras_block)
4093 {
4094 struct ras_query_if info = {
4095 .head = *ras_block,
4096 };
4097
4098 if (!amdgpu_persistent_edc_harvesting_supported(adev))
4099 return 0;
4100
4101 if (amdgpu_ras_query_error_status(adev, &info) != 0)
4102 DRM_WARN("RAS init harvest failure");
4103
4104 if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
4105 DRM_WARN("RAS init harvest reset failure");
4106
4107 return 0;
4108 }
4109
amdgpu_ras_is_poison_mode_supported(struct amdgpu_device * adev)4110 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
4111 {
4112 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4113
4114 if (!con)
4115 return false;
4116
4117 return con->poison_supported;
4118 }
4119
4120 /* helper function to handle common stuff in ip late init phase */
amdgpu_ras_block_late_init(struct amdgpu_device * adev,struct ras_common_if * ras_block)4121 int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
4122 struct ras_common_if *ras_block)
4123 {
4124 struct amdgpu_ras_block_object *ras_obj = NULL;
4125 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4126 struct ras_query_if *query_info;
4127 unsigned long ue_count, ce_count;
4128 int r;
4129
4130 /* disable RAS feature per IP block if it is not supported */
4131 if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
4132 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
4133 return 0;
4134 }
4135
4136 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
4137 if (r) {
4138 if (adev->in_suspend || amdgpu_reset_in_recovery(adev)) {
4139 /* in resume phase, if fail to enable ras,
4140 * clean up all ras fs nodes, and disable ras */
4141 goto cleanup;
4142 } else
4143 return r;
4144 }
4145
4146 /* check for errors on warm reset edc persisant supported ASIC */
4147 amdgpu_persistent_edc_harvesting(adev, ras_block);
4148
4149 /* in resume phase, no need to create ras fs node */
4150 if (adev->in_suspend || amdgpu_reset_in_recovery(adev))
4151 return 0;
4152
4153 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
4154 if (ras_obj->ras_cb || (ras_obj->hw_ops &&
4155 (ras_obj->hw_ops->query_poison_status ||
4156 ras_obj->hw_ops->handle_poison_consumption))) {
4157 r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
4158 if (r)
4159 goto cleanup;
4160 }
4161
4162 if (ras_obj->hw_ops &&
4163 (ras_obj->hw_ops->query_ras_error_count ||
4164 ras_obj->hw_ops->query_ras_error_status)) {
4165 r = amdgpu_ras_sysfs_create(adev, ras_block);
4166 if (r)
4167 goto interrupt;
4168
4169 /* Those are the cached values at init.
4170 */
4171 query_info = kzalloc(sizeof(*query_info), GFP_KERNEL);
4172 if (!query_info)
4173 return -ENOMEM;
4174 memcpy(&query_info->head, ras_block, sizeof(struct ras_common_if));
4175
4176 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, query_info) == 0) {
4177 atomic_set(&con->ras_ce_count, ce_count);
4178 atomic_set(&con->ras_ue_count, ue_count);
4179 }
4180
4181 kfree(query_info);
4182 }
4183
4184 return 0;
4185
4186 interrupt:
4187 if (ras_obj->ras_cb)
4188 amdgpu_ras_interrupt_remove_handler(adev, ras_block);
4189 cleanup:
4190 amdgpu_ras_feature_enable(adev, ras_block, 0);
4191 return r;
4192 }
4193
amdgpu_ras_block_late_init_default(struct amdgpu_device * adev,struct ras_common_if * ras_block)4194 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
4195 struct ras_common_if *ras_block)
4196 {
4197 return amdgpu_ras_block_late_init(adev, ras_block);
4198 }
4199
4200 /* helper function to remove ras fs node and interrupt handler */
amdgpu_ras_block_late_fini(struct amdgpu_device * adev,struct ras_common_if * ras_block)4201 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
4202 struct ras_common_if *ras_block)
4203 {
4204 struct amdgpu_ras_block_object *ras_obj;
4205 if (!ras_block)
4206 return;
4207
4208 amdgpu_ras_sysfs_remove(adev, ras_block);
4209
4210 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
4211 if (ras_obj->ras_cb)
4212 amdgpu_ras_interrupt_remove_handler(adev, ras_block);
4213 }
4214
amdgpu_ras_block_late_fini_default(struct amdgpu_device * adev,struct ras_common_if * ras_block)4215 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
4216 struct ras_common_if *ras_block)
4217 {
4218 return amdgpu_ras_block_late_fini(adev, ras_block);
4219 }
4220
4221 /* do some init work after IP late init as dependence.
4222 * and it runs in resume/gpu reset/booting up cases.
4223 */
amdgpu_ras_resume(struct amdgpu_device * adev)4224 void amdgpu_ras_resume(struct amdgpu_device *adev)
4225 {
4226 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4227 struct ras_manager *obj, *tmp;
4228
4229 if (!adev->ras_enabled || !con) {
4230 /* clean ras context for VEGA20 Gaming after send ras disable cmd */
4231 amdgpu_release_ras_context(adev);
4232
4233 return;
4234 }
4235
4236 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
4237 /* Set up all other IPs which are not implemented. There is a
4238 * tricky thing that IP's actual ras error type should be
4239 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
4240 * ERROR_NONE make sense anyway.
4241 */
4242 amdgpu_ras_enable_all_features(adev, 1);
4243
4244 /* We enable ras on all hw_supported block, but as boot
4245 * parameter might disable some of them and one or more IP has
4246 * not implemented yet. So we disable them on behalf.
4247 */
4248 list_for_each_entry_safe(obj, tmp, &con->head, node) {
4249 if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
4250 amdgpu_ras_feature_enable(adev, &obj->head, 0);
4251 /* there should be no any reference. */
4252 WARN_ON(alive_obj(obj));
4253 }
4254 }
4255 }
4256 }
4257
amdgpu_ras_suspend(struct amdgpu_device * adev)4258 void amdgpu_ras_suspend(struct amdgpu_device *adev)
4259 {
4260 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4261
4262 if (!adev->ras_enabled || !con)
4263 return;
4264
4265 amdgpu_ras_disable_all_features(adev, 0);
4266 /* Make sure all ras objects are disabled. */
4267 if (AMDGPU_RAS_GET_FEATURES(con->features))
4268 amdgpu_ras_disable_all_features(adev, 1);
4269 }
4270
amdgpu_ras_late_init(struct amdgpu_device * adev)4271 int amdgpu_ras_late_init(struct amdgpu_device *adev)
4272 {
4273 struct amdgpu_ras_block_list *node, *tmp;
4274 struct amdgpu_ras_block_object *obj;
4275 int r;
4276
4277 amdgpu_ras_event_mgr_init(adev);
4278
4279 if (amdgpu_ras_aca_is_supported(adev)) {
4280 if (amdgpu_reset_in_recovery(adev)) {
4281 if (amdgpu_aca_is_enabled(adev))
4282 r = amdgpu_aca_reset(adev);
4283 else
4284 r = amdgpu_mca_reset(adev);
4285 if (r)
4286 return r;
4287 }
4288
4289 if (!amdgpu_sriov_vf(adev)) {
4290 if (amdgpu_aca_is_enabled(adev))
4291 amdgpu_ras_set_aca_debug_mode(adev, false);
4292 else
4293 amdgpu_ras_set_mca_debug_mode(adev, false);
4294 }
4295 }
4296
4297 /* Guest side doesn't need init ras feature */
4298 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_ras_telemetry_en(adev))
4299 return 0;
4300
4301 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
4302 obj = node->ras_obj;
4303 if (!obj) {
4304 dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
4305 continue;
4306 }
4307
4308 if (!amdgpu_ras_is_supported(adev, obj->ras_comm.block))
4309 continue;
4310
4311 if (obj->ras_late_init) {
4312 r = obj->ras_late_init(adev, &obj->ras_comm);
4313 if (r) {
4314 dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
4315 obj->ras_comm.name, r);
4316 return r;
4317 }
4318 } else
4319 amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
4320 }
4321
4322 return 0;
4323 }
4324
4325 /* do some fini work before IP fini as dependence */
amdgpu_ras_pre_fini(struct amdgpu_device * adev)4326 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
4327 {
4328 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4329
4330 if (!adev->ras_enabled || !con)
4331 return 0;
4332
4333
4334 /* Need disable ras on all IPs here before ip [hw/sw]fini */
4335 if (AMDGPU_RAS_GET_FEATURES(con->features))
4336 amdgpu_ras_disable_all_features(adev, 0);
4337 amdgpu_ras_recovery_fini(adev);
4338 return 0;
4339 }
4340
amdgpu_ras_fini(struct amdgpu_device * adev)4341 int amdgpu_ras_fini(struct amdgpu_device *adev)
4342 {
4343 struct amdgpu_ras_block_list *ras_node, *tmp;
4344 struct amdgpu_ras_block_object *obj = NULL;
4345 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4346
4347 if (!adev->ras_enabled || !con)
4348 return 0;
4349
4350 list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
4351 if (ras_node->ras_obj) {
4352 obj = ras_node->ras_obj;
4353 if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
4354 obj->ras_fini)
4355 obj->ras_fini(adev, &obj->ras_comm);
4356 else
4357 amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
4358 }
4359
4360 /* Clear ras blocks from ras_list and free ras block list node */
4361 list_del(&ras_node->node);
4362 kfree(ras_node);
4363 }
4364
4365 amdgpu_ras_fs_fini(adev);
4366 amdgpu_ras_interrupt_remove_all(adev);
4367
4368 if (amdgpu_ras_aca_is_supported(adev)) {
4369 if (amdgpu_aca_is_enabled(adev))
4370 amdgpu_aca_fini(adev);
4371 else
4372 amdgpu_mca_fini(adev);
4373 }
4374
4375 WARN(AMDGPU_RAS_GET_FEATURES(con->features), "Feature mask is not cleared");
4376
4377 if (AMDGPU_RAS_GET_FEATURES(con->features))
4378 amdgpu_ras_disable_all_features(adev, 0);
4379
4380 cancel_delayed_work_sync(&con->ras_counte_delay_work);
4381
4382 amdgpu_ras_set_context(adev, NULL);
4383 kfree(con);
4384
4385 return 0;
4386 }
4387
amdgpu_ras_get_fed_status(struct amdgpu_device * adev)4388 bool amdgpu_ras_get_fed_status(struct amdgpu_device *adev)
4389 {
4390 struct amdgpu_ras *ras;
4391
4392 ras = amdgpu_ras_get_context(adev);
4393 if (!ras)
4394 return false;
4395
4396 return test_bit(AMDGPU_RAS_BLOCK__LAST, &ras->ras_err_state);
4397 }
4398
amdgpu_ras_set_fed(struct amdgpu_device * adev,bool status)4399 void amdgpu_ras_set_fed(struct amdgpu_device *adev, bool status)
4400 {
4401 struct amdgpu_ras *ras;
4402
4403 ras = amdgpu_ras_get_context(adev);
4404 if (ras) {
4405 if (status)
4406 set_bit(AMDGPU_RAS_BLOCK__LAST, &ras->ras_err_state);
4407 else
4408 clear_bit(AMDGPU_RAS_BLOCK__LAST, &ras->ras_err_state);
4409 }
4410 }
4411
amdgpu_ras_clear_err_state(struct amdgpu_device * adev)4412 void amdgpu_ras_clear_err_state(struct amdgpu_device *adev)
4413 {
4414 struct amdgpu_ras *ras;
4415
4416 ras = amdgpu_ras_get_context(adev);
4417 if (ras)
4418 ras->ras_err_state = 0;
4419 }
4420
amdgpu_ras_set_err_poison(struct amdgpu_device * adev,enum amdgpu_ras_block block)4421 void amdgpu_ras_set_err_poison(struct amdgpu_device *adev,
4422 enum amdgpu_ras_block block)
4423 {
4424 struct amdgpu_ras *ras;
4425
4426 ras = amdgpu_ras_get_context(adev);
4427 if (ras)
4428 set_bit(block, &ras->ras_err_state);
4429 }
4430
amdgpu_ras_is_err_state(struct amdgpu_device * adev,int block)4431 bool amdgpu_ras_is_err_state(struct amdgpu_device *adev, int block)
4432 {
4433 struct amdgpu_ras *ras;
4434
4435 ras = amdgpu_ras_get_context(adev);
4436 if (ras) {
4437 if (block == AMDGPU_RAS_BLOCK__ANY)
4438 return (ras->ras_err_state != 0);
4439 else
4440 return test_bit(block, &ras->ras_err_state) ||
4441 test_bit(AMDGPU_RAS_BLOCK__LAST,
4442 &ras->ras_err_state);
4443 }
4444
4445 return false;
4446 }
4447
__get_ras_event_mgr(struct amdgpu_device * adev)4448 static struct ras_event_manager *__get_ras_event_mgr(struct amdgpu_device *adev)
4449 {
4450 struct amdgpu_ras *ras;
4451
4452 ras = amdgpu_ras_get_context(adev);
4453 if (!ras)
4454 return NULL;
4455
4456 return ras->event_mgr;
4457 }
4458
amdgpu_ras_mark_ras_event_caller(struct amdgpu_device * adev,enum ras_event_type type,const void * caller)4459 int amdgpu_ras_mark_ras_event_caller(struct amdgpu_device *adev, enum ras_event_type type,
4460 const void *caller)
4461 {
4462 struct ras_event_manager *event_mgr;
4463 struct ras_event_state *event_state;
4464 int ret = 0;
4465
4466 if (type >= RAS_EVENT_TYPE_COUNT) {
4467 ret = -EINVAL;
4468 goto out;
4469 }
4470
4471 event_mgr = __get_ras_event_mgr(adev);
4472 if (!event_mgr) {
4473 ret = -EINVAL;
4474 goto out;
4475 }
4476
4477 event_state = &event_mgr->event_state[type];
4478 event_state->last_seqno = atomic64_inc_return(&event_mgr->seqno);
4479 atomic64_inc(&event_state->count);
4480
4481 out:
4482 if (ret && caller)
4483 dev_warn(adev->dev, "failed mark ras event (%d) in %ps, ret:%d\n",
4484 (int)type, caller, ret);
4485
4486 return ret;
4487 }
4488
amdgpu_ras_acquire_event_id(struct amdgpu_device * adev,enum ras_event_type type)4489 u64 amdgpu_ras_acquire_event_id(struct amdgpu_device *adev, enum ras_event_type type)
4490 {
4491 struct ras_event_manager *event_mgr;
4492 u64 id;
4493
4494 if (type >= RAS_EVENT_TYPE_COUNT)
4495 return RAS_EVENT_INVALID_ID;
4496
4497 switch (type) {
4498 case RAS_EVENT_TYPE_FATAL:
4499 case RAS_EVENT_TYPE_POISON_CREATION:
4500 case RAS_EVENT_TYPE_POISON_CONSUMPTION:
4501 event_mgr = __get_ras_event_mgr(adev);
4502 if (!event_mgr)
4503 return RAS_EVENT_INVALID_ID;
4504
4505 id = event_mgr->event_state[type].last_seqno;
4506 break;
4507 case RAS_EVENT_TYPE_INVALID:
4508 default:
4509 id = RAS_EVENT_INVALID_ID;
4510 break;
4511 }
4512
4513 return id;
4514 }
4515
amdgpu_ras_global_ras_isr(struct amdgpu_device * adev)4516 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
4517 {
4518 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
4519 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
4520 enum ras_event_type type = RAS_EVENT_TYPE_FATAL;
4521 u64 event_id;
4522
4523 if (amdgpu_ras_mark_ras_event(adev, type)) {
4524 dev_err(adev->dev,
4525 "uncorrectable hardware error (ERREVENT_ATHUB_INTERRUPT) detected!\n");
4526 return;
4527 }
4528
4529 event_id = amdgpu_ras_acquire_event_id(adev, type);
4530
4531 RAS_EVENT_LOG(adev, event_id, "uncorrectable hardware error"
4532 "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
4533
4534 amdgpu_ras_set_fed(adev, true);
4535 ras->gpu_reset_flags |= AMDGPU_RAS_GPU_RESET_MODE1_RESET;
4536 amdgpu_ras_reset_gpu(adev);
4537 }
4538 }
4539
amdgpu_ras_need_emergency_restart(struct amdgpu_device * adev)4540 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
4541 {
4542 if (adev->asic_type == CHIP_VEGA20 &&
4543 adev->pm.fw_version <= 0x283400) {
4544 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
4545 amdgpu_ras_intr_triggered();
4546 }
4547
4548 return false;
4549 }
4550
amdgpu_release_ras_context(struct amdgpu_device * adev)4551 void amdgpu_release_ras_context(struct amdgpu_device *adev)
4552 {
4553 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4554
4555 if (!con)
4556 return;
4557
4558 if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
4559 con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
4560 amdgpu_ras_set_context(adev, NULL);
4561 kfree(con);
4562 }
4563 }
4564
4565 #ifdef CONFIG_X86_MCE_AMD
find_adev(uint32_t node_id)4566 static struct amdgpu_device *find_adev(uint32_t node_id)
4567 {
4568 int i;
4569 struct amdgpu_device *adev = NULL;
4570
4571 for (i = 0; i < mce_adev_list.num_gpu; i++) {
4572 adev = mce_adev_list.devs[i];
4573
4574 if (adev && adev->gmc.xgmi.connected_to_cpu &&
4575 adev->gmc.xgmi.physical_node_id == node_id)
4576 break;
4577 adev = NULL;
4578 }
4579
4580 return adev;
4581 }
4582
4583 #define GET_MCA_IPID_GPUID(m) (((m) >> 44) & 0xF)
4584 #define GET_UMC_INST(m) (((m) >> 21) & 0x7)
4585 #define GET_CHAN_INDEX(m) ((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
4586 #define GPU_ID_OFFSET 8
4587
amdgpu_bad_page_notifier(struct notifier_block * nb,unsigned long val,void * data)4588 static int amdgpu_bad_page_notifier(struct notifier_block *nb,
4589 unsigned long val, void *data)
4590 {
4591 struct mce *m = (struct mce *)data;
4592 struct amdgpu_device *adev = NULL;
4593 uint32_t gpu_id = 0;
4594 uint32_t umc_inst = 0, ch_inst = 0;
4595
4596 /*
4597 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
4598 * and error occurred in DramECC (Extended error code = 0) then only
4599 * process the error, else bail out.
4600 */
4601 if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
4602 (XEC(m->status, 0x3f) == 0x0)))
4603 return NOTIFY_DONE;
4604
4605 /*
4606 * If it is correctable error, return.
4607 */
4608 if (mce_is_correctable(m))
4609 return NOTIFY_OK;
4610
4611 /*
4612 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
4613 */
4614 gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;
4615
4616 adev = find_adev(gpu_id);
4617 if (!adev) {
4618 DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
4619 gpu_id);
4620 return NOTIFY_DONE;
4621 }
4622
4623 /*
4624 * If it is uncorrectable error, then find out UMC instance and
4625 * channel index.
4626 */
4627 umc_inst = GET_UMC_INST(m->ipid);
4628 ch_inst = GET_CHAN_INDEX(m->ipid);
4629
4630 dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
4631 umc_inst, ch_inst);
4632
4633 if (!amdgpu_umc_page_retirement_mca(adev, m->addr, ch_inst, umc_inst))
4634 return NOTIFY_OK;
4635 else
4636 return NOTIFY_DONE;
4637 }
4638
4639 static struct notifier_block amdgpu_bad_page_nb = {
4640 .notifier_call = amdgpu_bad_page_notifier,
4641 .priority = MCE_PRIO_UC,
4642 };
4643
amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device * adev)4644 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
4645 {
4646 /*
4647 * Add the adev to the mce_adev_list.
4648 * During mode2 reset, amdgpu device is temporarily
4649 * removed from the mgpu_info list which can cause
4650 * page retirement to fail.
4651 * Use this list instead of mgpu_info to find the amdgpu
4652 * device on which the UMC error was reported.
4653 */
4654 mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;
4655
4656 /*
4657 * Register the x86 notifier only once
4658 * with MCE subsystem.
4659 */
4660 if (notifier_registered == false) {
4661 mce_register_decode_chain(&amdgpu_bad_page_nb);
4662 notifier_registered = true;
4663 }
4664 }
4665 #endif
4666
amdgpu_ras_get_context(struct amdgpu_device * adev)4667 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
4668 {
4669 if (!adev)
4670 return NULL;
4671
4672 return adev->psp.ras_context.ras;
4673 }
4674
amdgpu_ras_set_context(struct amdgpu_device * adev,struct amdgpu_ras * ras_con)4675 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
4676 {
4677 if (!adev)
4678 return -EINVAL;
4679
4680 adev->psp.ras_context.ras = ras_con;
4681 return 0;
4682 }
4683
4684 /* check if ras is supported on block, say, sdma, gfx */
amdgpu_ras_is_supported(struct amdgpu_device * adev,unsigned int block)4685 int amdgpu_ras_is_supported(struct amdgpu_device *adev,
4686 unsigned int block)
4687 {
4688 int ret = 0;
4689 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
4690
4691 if (block >= AMDGPU_RAS_BLOCK_COUNT)
4692 return 0;
4693
4694 ret = ras && (adev->ras_enabled & (1 << block));
4695
4696 /* For the special asic with mem ecc enabled but sram ecc
4697 * not enabled, even if the ras block is not supported on
4698 * .ras_enabled, if the asic supports poison mode and the
4699 * ras block has ras configuration, it can be considered
4700 * that the ras block supports ras function.
4701 */
4702 if (!ret &&
4703 (block == AMDGPU_RAS_BLOCK__GFX ||
4704 block == AMDGPU_RAS_BLOCK__SDMA ||
4705 block == AMDGPU_RAS_BLOCK__VCN ||
4706 block == AMDGPU_RAS_BLOCK__JPEG) &&
4707 (amdgpu_ras_mask & (1 << block)) &&
4708 amdgpu_ras_is_poison_mode_supported(adev) &&
4709 amdgpu_ras_get_ras_block(adev, block, 0))
4710 ret = 1;
4711
4712 return ret;
4713 }
4714
amdgpu_ras_reset_gpu(struct amdgpu_device * adev)4715 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
4716 {
4717 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
4718
4719 /* mode1 is the only selection for RMA status */
4720 if (amdgpu_ras_is_rma(adev)) {
4721 ras->gpu_reset_flags = 0;
4722 ras->gpu_reset_flags |= AMDGPU_RAS_GPU_RESET_MODE1_RESET;
4723 }
4724
4725 if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0) {
4726 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
4727 int hive_ras_recovery = 0;
4728
4729 if (hive) {
4730 hive_ras_recovery = atomic_read(&hive->ras_recovery);
4731 amdgpu_put_xgmi_hive(hive);
4732 }
4733 /* In the case of multiple GPUs, after a GPU has started
4734 * resetting all GPUs on hive, other GPUs do not need to
4735 * trigger GPU reset again.
4736 */
4737 if (!hive_ras_recovery)
4738 amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
4739 else
4740 atomic_set(&ras->in_recovery, 0);
4741 } else {
4742 flush_work(&ras->recovery_work);
4743 amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
4744 }
4745
4746 return 0;
4747 }
4748
amdgpu_ras_set_mca_debug_mode(struct amdgpu_device * adev,bool enable)4749 int amdgpu_ras_set_mca_debug_mode(struct amdgpu_device *adev, bool enable)
4750 {
4751 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4752 int ret = 0;
4753
4754 if (con) {
4755 ret = amdgpu_mca_smu_set_debug_mode(adev, enable);
4756 if (!ret)
4757 con->is_aca_debug_mode = enable;
4758 }
4759
4760 return ret;
4761 }
4762
amdgpu_ras_set_aca_debug_mode(struct amdgpu_device * adev,bool enable)4763 int amdgpu_ras_set_aca_debug_mode(struct amdgpu_device *adev, bool enable)
4764 {
4765 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4766 int ret = 0;
4767
4768 if (con) {
4769 if (amdgpu_aca_is_enabled(adev))
4770 ret = amdgpu_aca_smu_set_debug_mode(adev, enable);
4771 else
4772 ret = amdgpu_mca_smu_set_debug_mode(adev, enable);
4773 if (!ret)
4774 con->is_aca_debug_mode = enable;
4775 }
4776
4777 return ret;
4778 }
4779
amdgpu_ras_get_aca_debug_mode(struct amdgpu_device * adev)4780 bool amdgpu_ras_get_aca_debug_mode(struct amdgpu_device *adev)
4781 {
4782 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4783 const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
4784 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
4785
4786 if (!con)
4787 return false;
4788
4789 if ((amdgpu_aca_is_enabled(adev) && smu_funcs && smu_funcs->set_debug_mode) ||
4790 (!amdgpu_aca_is_enabled(adev) && mca_funcs && mca_funcs->mca_set_debug_mode))
4791 return con->is_aca_debug_mode;
4792 else
4793 return true;
4794 }
4795
amdgpu_ras_get_error_query_mode(struct amdgpu_device * adev,unsigned int * error_query_mode)4796 bool amdgpu_ras_get_error_query_mode(struct amdgpu_device *adev,
4797 unsigned int *error_query_mode)
4798 {
4799 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4800 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
4801 const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
4802
4803 if (!con) {
4804 *error_query_mode = AMDGPU_RAS_INVALID_ERROR_QUERY;
4805 return false;
4806 }
4807
4808 if (amdgpu_sriov_vf(adev)) {
4809 *error_query_mode = AMDGPU_RAS_VIRT_ERROR_COUNT_QUERY;
4810 } else if ((smu_funcs && smu_funcs->set_debug_mode) || (mca_funcs && mca_funcs->mca_set_debug_mode)) {
4811 *error_query_mode =
4812 (con->is_aca_debug_mode) ? AMDGPU_RAS_DIRECT_ERROR_QUERY : AMDGPU_RAS_FIRMWARE_ERROR_QUERY;
4813 } else {
4814 *error_query_mode = AMDGPU_RAS_DIRECT_ERROR_QUERY;
4815 }
4816
4817 return true;
4818 }
4819
4820 /* Register each ip ras block into amdgpu ras */
amdgpu_ras_register_ras_block(struct amdgpu_device * adev,struct amdgpu_ras_block_object * ras_block_obj)4821 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
4822 struct amdgpu_ras_block_object *ras_block_obj)
4823 {
4824 struct amdgpu_ras_block_list *ras_node;
4825 if (!adev || !ras_block_obj)
4826 return -EINVAL;
4827
4828 ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
4829 if (!ras_node)
4830 return -ENOMEM;
4831
4832 INIT_LIST_HEAD(&ras_node->node);
4833 ras_node->ras_obj = ras_block_obj;
4834 list_add_tail(&ras_node->node, &adev->ras_list);
4835
4836 return 0;
4837 }
4838
amdgpu_ras_get_error_type_name(uint32_t err_type,char * err_type_name)4839 void amdgpu_ras_get_error_type_name(uint32_t err_type, char *err_type_name)
4840 {
4841 if (!err_type_name)
4842 return;
4843
4844 switch (err_type) {
4845 case AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE:
4846 sprintf(err_type_name, "correctable");
4847 break;
4848 case AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE:
4849 sprintf(err_type_name, "uncorrectable");
4850 break;
4851 default:
4852 sprintf(err_type_name, "unknown");
4853 break;
4854 }
4855 }
4856
amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device * adev,const struct amdgpu_ras_err_status_reg_entry * reg_entry,uint32_t instance,uint32_t * memory_id)4857 bool amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device *adev,
4858 const struct amdgpu_ras_err_status_reg_entry *reg_entry,
4859 uint32_t instance,
4860 uint32_t *memory_id)
4861 {
4862 uint32_t err_status_lo_data, err_status_lo_offset;
4863
4864 if (!reg_entry)
4865 return false;
4866
4867 err_status_lo_offset =
4868 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
4869 reg_entry->seg_lo, reg_entry->reg_lo);
4870 err_status_lo_data = RREG32(err_status_lo_offset);
4871
4872 if ((reg_entry->flags & AMDGPU_RAS_ERR_STATUS_VALID) &&
4873 !REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, ERR_STATUS_VALID_FLAG))
4874 return false;
4875
4876 *memory_id = REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, MEMORY_ID);
4877
4878 return true;
4879 }
4880
amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device * adev,const struct amdgpu_ras_err_status_reg_entry * reg_entry,uint32_t instance,unsigned long * err_cnt)4881 bool amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device *adev,
4882 const struct amdgpu_ras_err_status_reg_entry *reg_entry,
4883 uint32_t instance,
4884 unsigned long *err_cnt)
4885 {
4886 uint32_t err_status_hi_data, err_status_hi_offset;
4887
4888 if (!reg_entry)
4889 return false;
4890
4891 err_status_hi_offset =
4892 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
4893 reg_entry->seg_hi, reg_entry->reg_hi);
4894 err_status_hi_data = RREG32(err_status_hi_offset);
4895
4896 if ((reg_entry->flags & AMDGPU_RAS_ERR_INFO_VALID) &&
4897 !REG_GET_FIELD(err_status_hi_data, ERR_STATUS_HI, ERR_INFO_VALID_FLAG))
4898 /* keep the check here in case we need to refer to the result later */
4899 dev_dbg(adev->dev, "Invalid err_info field\n");
4900
4901 /* read err count */
4902 *err_cnt = REG_GET_FIELD(err_status_hi_data, ERR_STATUS, ERR_CNT);
4903
4904 return true;
4905 }
4906
amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device * adev,const struct amdgpu_ras_err_status_reg_entry * reg_list,uint32_t reg_list_size,const struct amdgpu_ras_memory_id_entry * mem_list,uint32_t mem_list_size,uint32_t instance,uint32_t err_type,unsigned long * err_count)4907 void amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device *adev,
4908 const struct amdgpu_ras_err_status_reg_entry *reg_list,
4909 uint32_t reg_list_size,
4910 const struct amdgpu_ras_memory_id_entry *mem_list,
4911 uint32_t mem_list_size,
4912 uint32_t instance,
4913 uint32_t err_type,
4914 unsigned long *err_count)
4915 {
4916 uint32_t memory_id;
4917 unsigned long err_cnt;
4918 char err_type_name[16];
4919 uint32_t i, j;
4920
4921 for (i = 0; i < reg_list_size; i++) {
4922 /* query memory_id from err_status_lo */
4923 if (!amdgpu_ras_inst_get_memory_id_field(adev, ®_list[i],
4924 instance, &memory_id))
4925 continue;
4926
4927 /* query err_cnt from err_status_hi */
4928 if (!amdgpu_ras_inst_get_err_cnt_field(adev, ®_list[i],
4929 instance, &err_cnt) ||
4930 !err_cnt)
4931 continue;
4932
4933 *err_count += err_cnt;
4934
4935 /* log the errors */
4936 amdgpu_ras_get_error_type_name(err_type, err_type_name);
4937 if (!mem_list) {
4938 /* memory_list is not supported */
4939 dev_info(adev->dev,
4940 "%ld %s hardware errors detected in %s, instance: %d, memory_id: %d\n",
4941 err_cnt, err_type_name,
4942 reg_list[i].block_name,
4943 instance, memory_id);
4944 } else {
4945 for (j = 0; j < mem_list_size; j++) {
4946 if (memory_id == mem_list[j].memory_id) {
4947 dev_info(adev->dev,
4948 "%ld %s hardware errors detected in %s, instance: %d, memory block: %s\n",
4949 err_cnt, err_type_name,
4950 reg_list[i].block_name,
4951 instance, mem_list[j].name);
4952 break;
4953 }
4954 }
4955 }
4956 }
4957 }
4958
amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device * adev,const struct amdgpu_ras_err_status_reg_entry * reg_list,uint32_t reg_list_size,uint32_t instance)4959 void amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device *adev,
4960 const struct amdgpu_ras_err_status_reg_entry *reg_list,
4961 uint32_t reg_list_size,
4962 uint32_t instance)
4963 {
4964 uint32_t err_status_lo_offset, err_status_hi_offset;
4965 uint32_t i;
4966
4967 for (i = 0; i < reg_list_size; i++) {
4968 err_status_lo_offset =
4969 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
4970 reg_list[i].seg_lo, reg_list[i].reg_lo);
4971 err_status_hi_offset =
4972 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
4973 reg_list[i].seg_hi, reg_list[i].reg_hi);
4974 WREG32(err_status_lo_offset, 0);
4975 WREG32(err_status_hi_offset, 0);
4976 }
4977 }
4978
amdgpu_ras_error_data_init(struct ras_err_data * err_data)4979 int amdgpu_ras_error_data_init(struct ras_err_data *err_data)
4980 {
4981 memset(err_data, 0, sizeof(*err_data));
4982
4983 INIT_LIST_HEAD(&err_data->err_node_list);
4984
4985 return 0;
4986 }
4987
amdgpu_ras_error_node_release(struct ras_err_node * err_node)4988 static void amdgpu_ras_error_node_release(struct ras_err_node *err_node)
4989 {
4990 if (!err_node)
4991 return;
4992
4993 list_del(&err_node->node);
4994 kvfree(err_node);
4995 }
4996
amdgpu_ras_error_data_fini(struct ras_err_data * err_data)4997 void amdgpu_ras_error_data_fini(struct ras_err_data *err_data)
4998 {
4999 struct ras_err_node *err_node, *tmp;
5000
5001 list_for_each_entry_safe(err_node, tmp, &err_data->err_node_list, node)
5002 amdgpu_ras_error_node_release(err_node);
5003 }
5004
amdgpu_ras_error_find_node_by_id(struct ras_err_data * err_data,struct amdgpu_smuio_mcm_config_info * mcm_info)5005 static struct ras_err_node *amdgpu_ras_error_find_node_by_id(struct ras_err_data *err_data,
5006 struct amdgpu_smuio_mcm_config_info *mcm_info)
5007 {
5008 struct ras_err_node *err_node;
5009 struct amdgpu_smuio_mcm_config_info *ref_id;
5010
5011 if (!err_data || !mcm_info)
5012 return NULL;
5013
5014 for_each_ras_error(err_node, err_data) {
5015 ref_id = &err_node->err_info.mcm_info;
5016
5017 if (mcm_info->socket_id == ref_id->socket_id &&
5018 mcm_info->die_id == ref_id->die_id)
5019 return err_node;
5020 }
5021
5022 return NULL;
5023 }
5024
amdgpu_ras_error_node_new(void)5025 static struct ras_err_node *amdgpu_ras_error_node_new(void)
5026 {
5027 struct ras_err_node *err_node;
5028
5029 err_node = kvzalloc(sizeof(*err_node), GFP_KERNEL);
5030 if (!err_node)
5031 return NULL;
5032
5033 INIT_LIST_HEAD(&err_node->node);
5034
5035 return err_node;
5036 }
5037
ras_err_info_cmp(void * priv,const struct list_head * a,const struct list_head * b)5038 static int ras_err_info_cmp(void *priv, const struct list_head *a, const struct list_head *b)
5039 {
5040 struct ras_err_node *nodea = container_of(a, struct ras_err_node, node);
5041 struct ras_err_node *nodeb = container_of(b, struct ras_err_node, node);
5042 struct amdgpu_smuio_mcm_config_info *infoa = &nodea->err_info.mcm_info;
5043 struct amdgpu_smuio_mcm_config_info *infob = &nodeb->err_info.mcm_info;
5044
5045 if (unlikely(infoa->socket_id != infob->socket_id))
5046 return infoa->socket_id - infob->socket_id;
5047 else
5048 return infoa->die_id - infob->die_id;
5049
5050 return 0;
5051 }
5052
amdgpu_ras_error_get_info(struct ras_err_data * err_data,struct amdgpu_smuio_mcm_config_info * mcm_info)5053 static struct ras_err_info *amdgpu_ras_error_get_info(struct ras_err_data *err_data,
5054 struct amdgpu_smuio_mcm_config_info *mcm_info)
5055 {
5056 struct ras_err_node *err_node;
5057
5058 err_node = amdgpu_ras_error_find_node_by_id(err_data, mcm_info);
5059 if (err_node)
5060 return &err_node->err_info;
5061
5062 err_node = amdgpu_ras_error_node_new();
5063 if (!err_node)
5064 return NULL;
5065
5066 memcpy(&err_node->err_info.mcm_info, mcm_info, sizeof(*mcm_info));
5067
5068 err_data->err_list_count++;
5069 list_add_tail(&err_node->node, &err_data->err_node_list);
5070 list_sort(NULL, &err_data->err_node_list, ras_err_info_cmp);
5071
5072 return &err_node->err_info;
5073 }
5074
amdgpu_ras_error_statistic_ue_count(struct ras_err_data * err_data,struct amdgpu_smuio_mcm_config_info * mcm_info,u64 count)5075 int amdgpu_ras_error_statistic_ue_count(struct ras_err_data *err_data,
5076 struct amdgpu_smuio_mcm_config_info *mcm_info,
5077 u64 count)
5078 {
5079 struct ras_err_info *err_info;
5080
5081 if (!err_data || !mcm_info)
5082 return -EINVAL;
5083
5084 if (!count)
5085 return 0;
5086
5087 err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
5088 if (!err_info)
5089 return -EINVAL;
5090
5091 err_info->ue_count += count;
5092 err_data->ue_count += count;
5093
5094 return 0;
5095 }
5096
amdgpu_ras_error_statistic_ce_count(struct ras_err_data * err_data,struct amdgpu_smuio_mcm_config_info * mcm_info,u64 count)5097 int amdgpu_ras_error_statistic_ce_count(struct ras_err_data *err_data,
5098 struct amdgpu_smuio_mcm_config_info *mcm_info,
5099 u64 count)
5100 {
5101 struct ras_err_info *err_info;
5102
5103 if (!err_data || !mcm_info)
5104 return -EINVAL;
5105
5106 if (!count)
5107 return 0;
5108
5109 err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
5110 if (!err_info)
5111 return -EINVAL;
5112
5113 err_info->ce_count += count;
5114 err_data->ce_count += count;
5115
5116 return 0;
5117 }
5118
amdgpu_ras_error_statistic_de_count(struct ras_err_data * err_data,struct amdgpu_smuio_mcm_config_info * mcm_info,u64 count)5119 int amdgpu_ras_error_statistic_de_count(struct ras_err_data *err_data,
5120 struct amdgpu_smuio_mcm_config_info *mcm_info,
5121 u64 count)
5122 {
5123 struct ras_err_info *err_info;
5124
5125 if (!err_data || !mcm_info)
5126 return -EINVAL;
5127
5128 if (!count)
5129 return 0;
5130
5131 err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
5132 if (!err_info)
5133 return -EINVAL;
5134
5135 err_info->de_count += count;
5136 err_data->de_count += count;
5137
5138 return 0;
5139 }
5140
5141 #define mmMP0_SMN_C2PMSG_92 0x1609C
5142 #define mmMP0_SMN_C2PMSG_126 0x160BE
amdgpu_ras_boot_time_error_reporting(struct amdgpu_device * adev,u32 instance)5143 static void amdgpu_ras_boot_time_error_reporting(struct amdgpu_device *adev,
5144 u32 instance)
5145 {
5146 u32 socket_id, aid_id, hbm_id;
5147 u32 fw_status;
5148 u32 boot_error;
5149 u64 reg_addr;
5150
5151 /* The pattern for smn addressing in other SOC could be different from
5152 * the one for aqua_vanjaram. We should revisit the code if the pattern
5153 * is changed. In such case, replace the aqua_vanjaram implementation
5154 * with more common helper */
5155 reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) +
5156 aqua_vanjaram_encode_ext_smn_addressing(instance);
5157 fw_status = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
5158
5159 reg_addr = (mmMP0_SMN_C2PMSG_126 << 2) +
5160 aqua_vanjaram_encode_ext_smn_addressing(instance);
5161 boot_error = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
5162
5163 socket_id = AMDGPU_RAS_GPU_ERR_SOCKET_ID(boot_error);
5164 aid_id = AMDGPU_RAS_GPU_ERR_AID_ID(boot_error);
5165 hbm_id = ((1 == AMDGPU_RAS_GPU_ERR_HBM_ID(boot_error)) ? 0 : 1);
5166
5167 if (AMDGPU_RAS_GPU_ERR_MEM_TRAINING(boot_error))
5168 dev_info(adev->dev,
5169 "socket: %d, aid: %d, hbm: %d, fw_status: 0x%x, memory training failed\n",
5170 socket_id, aid_id, hbm_id, fw_status);
5171
5172 if (AMDGPU_RAS_GPU_ERR_FW_LOAD(boot_error))
5173 dev_info(adev->dev,
5174 "socket: %d, aid: %d, fw_status: 0x%x, firmware load failed at boot time\n",
5175 socket_id, aid_id, fw_status);
5176
5177 if (AMDGPU_RAS_GPU_ERR_WAFL_LINK_TRAINING(boot_error))
5178 dev_info(adev->dev,
5179 "socket: %d, aid: %d, fw_status: 0x%x, wafl link training failed\n",
5180 socket_id, aid_id, fw_status);
5181
5182 if (AMDGPU_RAS_GPU_ERR_XGMI_LINK_TRAINING(boot_error))
5183 dev_info(adev->dev,
5184 "socket: %d, aid: %d, fw_status: 0x%x, xgmi link training failed\n",
5185 socket_id, aid_id, fw_status);
5186
5187 if (AMDGPU_RAS_GPU_ERR_USR_CP_LINK_TRAINING(boot_error))
5188 dev_info(adev->dev,
5189 "socket: %d, aid: %d, fw_status: 0x%x, usr cp link training failed\n",
5190 socket_id, aid_id, fw_status);
5191
5192 if (AMDGPU_RAS_GPU_ERR_USR_DP_LINK_TRAINING(boot_error))
5193 dev_info(adev->dev,
5194 "socket: %d, aid: %d, fw_status: 0x%x, usr dp link training failed\n",
5195 socket_id, aid_id, fw_status);
5196
5197 if (AMDGPU_RAS_GPU_ERR_HBM_MEM_TEST(boot_error))
5198 dev_info(adev->dev,
5199 "socket: %d, aid: %d, hbm: %d, fw_status: 0x%x, hbm memory test failed\n",
5200 socket_id, aid_id, hbm_id, fw_status);
5201
5202 if (AMDGPU_RAS_GPU_ERR_HBM_BIST_TEST(boot_error))
5203 dev_info(adev->dev,
5204 "socket: %d, aid: %d, hbm: %d, fw_status: 0x%x, hbm bist test failed\n",
5205 socket_id, aid_id, hbm_id, fw_status);
5206
5207 if (AMDGPU_RAS_GPU_ERR_DATA_ABORT(boot_error))
5208 dev_info(adev->dev,
5209 "socket: %d, aid: %d, fw_status: 0x%x, data abort exception\n",
5210 socket_id, aid_id, fw_status);
5211
5212 if (AMDGPU_RAS_GPU_ERR_GENERIC(boot_error))
5213 dev_info(adev->dev,
5214 "socket: %d, aid: %d, fw_status: 0x%x, Boot Controller Generic Error\n",
5215 socket_id, aid_id, fw_status);
5216 }
5217
amdgpu_ras_boot_error_detected(struct amdgpu_device * adev,u32 instance)5218 static bool amdgpu_ras_boot_error_detected(struct amdgpu_device *adev,
5219 u32 instance)
5220 {
5221 u64 reg_addr;
5222 u32 reg_data;
5223 int retry_loop;
5224
5225 reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) +
5226 aqua_vanjaram_encode_ext_smn_addressing(instance);
5227
5228 for (retry_loop = 0; retry_loop < AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT; retry_loop++) {
5229 reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
5230 if ((reg_data & AMDGPU_RAS_BOOT_STATUS_MASK) == AMDGPU_RAS_BOOT_STEADY_STATUS)
5231 return false;
5232 else
5233 msleep(1);
5234 }
5235
5236 return true;
5237 }
5238
amdgpu_ras_query_boot_status(struct amdgpu_device * adev,u32 num_instances)5239 void amdgpu_ras_query_boot_status(struct amdgpu_device *adev, u32 num_instances)
5240 {
5241 u32 i;
5242
5243 for (i = 0; i < num_instances; i++) {
5244 if (amdgpu_ras_boot_error_detected(adev, i))
5245 amdgpu_ras_boot_time_error_reporting(adev, i);
5246 }
5247 }
5248
amdgpu_ras_reserve_page(struct amdgpu_device * adev,uint64_t pfn)5249 int amdgpu_ras_reserve_page(struct amdgpu_device *adev, uint64_t pfn)
5250 {
5251 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5252 struct amdgpu_vram_mgr *mgr = &adev->mman.vram_mgr;
5253 uint64_t start = pfn << AMDGPU_GPU_PAGE_SHIFT;
5254 int ret = 0;
5255
5256 mutex_lock(&con->page_rsv_lock);
5257 ret = amdgpu_vram_mgr_query_page_status(mgr, start);
5258 if (ret == -ENOENT)
5259 ret = amdgpu_vram_mgr_reserve_range(mgr, start, AMDGPU_GPU_PAGE_SIZE);
5260 mutex_unlock(&con->page_rsv_lock);
5261
5262 return ret;
5263 }
5264
amdgpu_ras_event_log_print(struct amdgpu_device * adev,u64 event_id,const char * fmt,...)5265 void amdgpu_ras_event_log_print(struct amdgpu_device *adev, u64 event_id,
5266 const char *fmt, ...)
5267 {
5268 struct va_format vaf;
5269 va_list args;
5270
5271 va_start(args, fmt);
5272 vaf.fmt = fmt;
5273 vaf.va = &args;
5274
5275 if (RAS_EVENT_ID_IS_VALID(event_id))
5276 dev_printk(KERN_INFO, adev->dev, "{%llu}%pV", event_id, &vaf);
5277 else
5278 dev_printk(KERN_INFO, adev->dev, "%pV", &vaf);
5279
5280 va_end(args);
5281 }
5282
amdgpu_ras_is_rma(struct amdgpu_device * adev)5283 bool amdgpu_ras_is_rma(struct amdgpu_device *adev)
5284 {
5285 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5286
5287 if (!con)
5288 return false;
5289
5290 return con->is_rma;
5291 }
5292