1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _SPARC_PGTABLE_H
3 #define _SPARC_PGTABLE_H
4
5 /* asm/pgtable.h: Defines and functions used to work
6 * with Sparc page tables.
7 *
8 * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
9 * Copyright (C) 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
10 */
11
12 #include <linux/const.h>
13
14 #define PMD_SHIFT 18
15 #define PMD_SIZE (1UL << PMD_SHIFT)
16 #define PMD_MASK (~(PMD_SIZE-1))
17 #define PMD_ALIGN(__addr) (((__addr) + ~PMD_MASK) & PMD_MASK)
18
19 #define PGDIR_SHIFT 24
20 #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
21 #define PGDIR_MASK (~(PGDIR_SIZE-1))
22 #define PGDIR_ALIGN(__addr) (((__addr) + ~PGDIR_MASK) & PGDIR_MASK)
23
24 #ifndef __ASSEMBLY__
25 #include <asm-generic/pgtable-nopud.h>
26
27 #include <linux/spinlock.h>
28 #include <linux/mm_types.h>
29 #include <asm/types.h>
30 #include <asm/pgtsrmmu.h>
31 #include <asm/vaddrs.h>
32 #include <asm/oplib.h>
33 #include <asm/cpu_type.h>
34
35
36 struct vm_area_struct;
37 struct page;
38
39 void load_mmu(void);
40 unsigned long calc_highpages(void);
41 unsigned long __init bootmem_init(unsigned long *pages_avail);
42
43 #define pte_ERROR(e) __builtin_trap()
44 #define pmd_ERROR(e) __builtin_trap()
45 #define pgd_ERROR(e) __builtin_trap()
46
47 #define PTRS_PER_PTE 64
48 #define PTRS_PER_PMD 64
49 #define PTRS_PER_PGD 256
50 #define USER_PTRS_PER_PGD PAGE_OFFSET / PGDIR_SIZE
51 #define PTE_SIZE (PTRS_PER_PTE*4)
52
53 #define PAGE_NONE SRMMU_PAGE_NONE
54 #define PAGE_SHARED SRMMU_PAGE_SHARED
55 #define PAGE_COPY SRMMU_PAGE_COPY
56 #define PAGE_READONLY SRMMU_PAGE_RDONLY
57 #define PAGE_KERNEL SRMMU_PAGE_KERNEL
58
59 /* Top-level page directory - dummy used by init-mm.
60 * srmmu.c will assign the real one (which is dynamically sized) */
61 #define swapper_pg_dir NULL
62
63 void paging_init(void);
64
65 extern unsigned long ptr_in_current_pgd;
66
67 /* First physical page can be anywhere, the following is needed so that
68 * va-->pa and vice versa conversions work properly without performance
69 * hit for all __pa()/__va() operations.
70 */
71 extern unsigned long phys_base;
72 extern unsigned long pfn_base;
73
74 /*
75 * ZERO_PAGE is a global shared page that is always zero: used
76 * for zero-mapped memory areas etc..
77 */
78 extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
79
80 #define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
81
82 /*
83 * In general all page table modifications should use the V8 atomic
84 * swap instruction. This insures the mmu and the cpu are in sync
85 * with respect to ref/mod bits in the page tables.
86 */
srmmu_swap(unsigned long * addr,unsigned long value)87 static inline unsigned long srmmu_swap(unsigned long *addr, unsigned long value)
88 {
89 __asm__ __volatile__("swap [%2], %0" :
90 "=&r" (value) : "0" (value), "r" (addr) : "memory");
91 return value;
92 }
93
94 /* Certain architectures need to do special things when pte's
95 * within a page table are directly modified. Thus, the following
96 * hook is made available.
97 */
98
set_pte(pte_t * ptep,pte_t pteval)99 static inline void set_pte(pte_t *ptep, pte_t pteval)
100 {
101 srmmu_swap((unsigned long *)ptep, pte_val(pteval));
102 }
103
srmmu_device_memory(unsigned long x)104 static inline int srmmu_device_memory(unsigned long x)
105 {
106 return ((x & 0xF0000000) != 0);
107 }
108
pmd_pfn(pmd_t pmd)109 static inline unsigned long pmd_pfn(pmd_t pmd)
110 {
111 return (pmd_val(pmd) & SRMMU_PTD_PMASK) >> (PAGE_SHIFT-4);
112 }
113
pmd_page(pmd_t pmd)114 static inline struct page *pmd_page(pmd_t pmd)
115 {
116 if (srmmu_device_memory(pmd_val(pmd)))
117 BUG();
118 return pfn_to_page(pmd_pfn(pmd));
119 }
120
__pmd_page(pmd_t pmd)121 static inline unsigned long __pmd_page(pmd_t pmd)
122 {
123 unsigned long v;
124
125 if (srmmu_device_memory(pmd_val(pmd)))
126 BUG();
127
128 v = pmd_val(pmd) & SRMMU_PTD_PMASK;
129 return (unsigned long)__nocache_va(v << 4);
130 }
131
pmd_page_vaddr(pmd_t pmd)132 static inline unsigned long pmd_page_vaddr(pmd_t pmd)
133 {
134 unsigned long v = pmd_val(pmd) & SRMMU_PTD_PMASK;
135 return (unsigned long)__nocache_va(v << 4);
136 }
137
pud_pgtable(pud_t pud)138 static inline pmd_t *pud_pgtable(pud_t pud)
139 {
140 if (srmmu_device_memory(pud_val(pud))) {
141 return (pmd_t *)~0;
142 } else {
143 unsigned long v = pud_val(pud) & SRMMU_PTD_PMASK;
144 return (pmd_t *)__nocache_va(v << 4);
145 }
146 }
147
pte_present(pte_t pte)148 static inline int pte_present(pte_t pte)
149 {
150 return ((pte_val(pte) & SRMMU_ET_MASK) == SRMMU_ET_PTE);
151 }
152
pte_none(pte_t pte)153 static inline int pte_none(pte_t pte)
154 {
155 return !pte_val(pte);
156 }
157
__pte_clear(pte_t * ptep)158 static inline void __pte_clear(pte_t *ptep)
159 {
160 set_pte(ptep, __pte(0));
161 }
162
pte_clear(struct mm_struct * mm,unsigned long addr,pte_t * ptep)163 static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
164 {
165 __pte_clear(ptep);
166 }
167
pmd_bad(pmd_t pmd)168 static inline int pmd_bad(pmd_t pmd)
169 {
170 return (pmd_val(pmd) & SRMMU_ET_MASK) != SRMMU_ET_PTD;
171 }
172
pmd_present(pmd_t pmd)173 static inline int pmd_present(pmd_t pmd)
174 {
175 return ((pmd_val(pmd) & SRMMU_ET_MASK) == SRMMU_ET_PTD);
176 }
177
pmd_none(pmd_t pmd)178 static inline int pmd_none(pmd_t pmd)
179 {
180 return !pmd_val(pmd);
181 }
182
pmd_clear(pmd_t * pmdp)183 static inline void pmd_clear(pmd_t *pmdp)
184 {
185 set_pte((pte_t *)&pmd_val(*pmdp), __pte(0));
186 }
187
pud_none(pud_t pud)188 static inline int pud_none(pud_t pud)
189 {
190 return !(pud_val(pud) & 0xFFFFFFF);
191 }
192
pud_bad(pud_t pud)193 static inline int pud_bad(pud_t pud)
194 {
195 return (pud_val(pud) & SRMMU_ET_MASK) != SRMMU_ET_PTD;
196 }
197
pud_present(pud_t pud)198 static inline int pud_present(pud_t pud)
199 {
200 return ((pud_val(pud) & SRMMU_ET_MASK) == SRMMU_ET_PTD);
201 }
202
pud_clear(pud_t * pudp)203 static inline void pud_clear(pud_t *pudp)
204 {
205 set_pte((pte_t *)pudp, __pte(0));
206 }
207
208 /*
209 * The following only work if pte_present() is true.
210 * Undefined behaviour if not..
211 */
pte_write(pte_t pte)212 static inline int pte_write(pte_t pte)
213 {
214 return pte_val(pte) & SRMMU_WRITE;
215 }
216
pte_dirty(pte_t pte)217 static inline int pte_dirty(pte_t pte)
218 {
219 return pte_val(pte) & SRMMU_DIRTY;
220 }
221
pte_young(pte_t pte)222 static inline int pte_young(pte_t pte)
223 {
224 return pte_val(pte) & SRMMU_REF;
225 }
226
pte_wrprotect(pte_t pte)227 static inline pte_t pte_wrprotect(pte_t pte)
228 {
229 return __pte(pte_val(pte) & ~SRMMU_WRITE);
230 }
231
pte_mkclean(pte_t pte)232 static inline pte_t pte_mkclean(pte_t pte)
233 {
234 return __pte(pte_val(pte) & ~SRMMU_DIRTY);
235 }
236
pte_mkold(pte_t pte)237 static inline pte_t pte_mkold(pte_t pte)
238 {
239 return __pte(pte_val(pte) & ~SRMMU_REF);
240 }
241
pte_mkwrite_novma(pte_t pte)242 static inline pte_t pte_mkwrite_novma(pte_t pte)
243 {
244 return __pte(pte_val(pte) | SRMMU_WRITE);
245 }
246
pte_mkdirty(pte_t pte)247 static inline pte_t pte_mkdirty(pte_t pte)
248 {
249 return __pte(pte_val(pte) | SRMMU_DIRTY);
250 }
251
pte_mkyoung(pte_t pte)252 static inline pte_t pte_mkyoung(pte_t pte)
253 {
254 return __pte(pte_val(pte) | SRMMU_REF);
255 }
256
257 #define PFN_PTE_SHIFT (PAGE_SHIFT - 4)
258
pfn_pte(unsigned long pfn,pgprot_t pgprot)259 static inline pte_t pfn_pte(unsigned long pfn, pgprot_t pgprot)
260 {
261 return __pte((pfn << PFN_PTE_SHIFT) | pgprot_val(pgprot));
262 }
263
pte_pfn(pte_t pte)264 static inline unsigned long pte_pfn(pte_t pte)
265 {
266 if (srmmu_device_memory(pte_val(pte))) {
267 /* Just return something that will cause
268 * pfn_valid() to return false. This makes
269 * copy_one_pte() to just directly copy to
270 * PTE over.
271 */
272 return ~0UL;
273 }
274 return (pte_val(pte) & SRMMU_PTE_PMASK) >> PFN_PTE_SHIFT;
275 }
276
277 #define pte_page(pte) pfn_to_page(pte_pfn(pte))
278
mk_pte_phys(unsigned long page,pgprot_t pgprot)279 static inline pte_t mk_pte_phys(unsigned long page, pgprot_t pgprot)
280 {
281 return __pte(((page) >> 4) | pgprot_val(pgprot));
282 }
283
mk_pte_io(unsigned long page,pgprot_t pgprot,int space)284 static inline pte_t mk_pte_io(unsigned long page, pgprot_t pgprot, int space)
285 {
286 return __pte(((page) >> 4) | (space << 28) | pgprot_val(pgprot));
287 }
288
289 #define pgprot_noncached pgprot_noncached
pgprot_noncached(pgprot_t prot)290 static inline pgprot_t pgprot_noncached(pgprot_t prot)
291 {
292 pgprot_val(prot) &= ~pgprot_val(__pgprot(SRMMU_CACHE));
293 return prot;
294 }
295
296 static pte_t pte_modify(pte_t pte, pgprot_t newprot) __attribute_const__;
pte_modify(pte_t pte,pgprot_t newprot)297 static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
298 {
299 return __pte((pte_val(pte) & SRMMU_CHG_MASK) |
300 pgprot_val(newprot));
301 }
302
303 /* only used by the huge vmap code, should never be called */
304 #define pud_page(pud) NULL
305
306 struct seq_file;
307 void mmu_info(struct seq_file *m);
308
309 /* Fault handler stuff... */
310 #define FAULT_CODE_PROT 0x1
311 #define FAULT_CODE_WRITE 0x2
312 #define FAULT_CODE_USER 0x4
313
314 #define update_mmu_cache(vma, address, ptep) do { } while (0)
315 #define update_mmu_cache_range(vmf, vma, address, ptep, nr) do { } while (0)
316
317 void srmmu_mapiorange(unsigned int bus, unsigned long xpa,
318 unsigned long xva, unsigned int len);
319 void srmmu_unmapiorange(unsigned long virt_addr, unsigned int len);
320
321 /*
322 * Encode/decode swap entries and swap PTEs. Swap PTEs are all PTEs that
323 * are !pte_none() && !pte_present().
324 *
325 * Format of swap PTEs:
326 *
327 * 3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
328 * 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
329 * <-------------- offset ---------------> < type -> E 0 0 0 0 0 0
330 */
__swp_type(swp_entry_t entry)331 static inline unsigned long __swp_type(swp_entry_t entry)
332 {
333 return (entry.val >> SRMMU_SWP_TYPE_SHIFT) & SRMMU_SWP_TYPE_MASK;
334 }
335
__swp_offset(swp_entry_t entry)336 static inline unsigned long __swp_offset(swp_entry_t entry)
337 {
338 return (entry.val >> SRMMU_SWP_OFF_SHIFT) & SRMMU_SWP_OFF_MASK;
339 }
340
__swp_entry(unsigned long type,unsigned long offset)341 static inline swp_entry_t __swp_entry(unsigned long type, unsigned long offset)
342 {
343 return (swp_entry_t) {
344 (type & SRMMU_SWP_TYPE_MASK) << SRMMU_SWP_TYPE_SHIFT
345 | (offset & SRMMU_SWP_OFF_MASK) << SRMMU_SWP_OFF_SHIFT };
346 }
347
348 #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
349 #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
350
pte_swp_exclusive(pte_t pte)351 static inline bool pte_swp_exclusive(pte_t pte)
352 {
353 return pte_val(pte) & SRMMU_SWP_EXCLUSIVE;
354 }
355
pte_swp_mkexclusive(pte_t pte)356 static inline pte_t pte_swp_mkexclusive(pte_t pte)
357 {
358 return __pte(pte_val(pte) | SRMMU_SWP_EXCLUSIVE);
359 }
360
pte_swp_clear_exclusive(pte_t pte)361 static inline pte_t pte_swp_clear_exclusive(pte_t pte)
362 {
363 return __pte(pte_val(pte) & ~SRMMU_SWP_EXCLUSIVE);
364 }
365
366 static inline unsigned long
__get_phys(unsigned long addr)367 __get_phys (unsigned long addr)
368 {
369 switch (sparc_cpu_model){
370 case sun4m:
371 case sun4d:
372 return ((srmmu_get_pte (addr) & 0xffffff00) << 4);
373 default:
374 return 0;
375 }
376 }
377
378 static inline int
__get_iospace(unsigned long addr)379 __get_iospace (unsigned long addr)
380 {
381 switch (sparc_cpu_model){
382 case sun4m:
383 case sun4d:
384 return (srmmu_get_pte (addr) >> 28);
385 default:
386 return -1;
387 }
388 }
389
390 /*
391 * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
392 * its high 4 bits. These macros/functions put it there or get it from there.
393 */
394 #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
395 #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
396 #define GET_PFN(pfn) (pfn & 0x0fffffffUL)
397
398 int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
399 unsigned long, pgprot_t);
400
io_remap_pfn_range(struct vm_area_struct * vma,unsigned long from,unsigned long pfn,unsigned long size,pgprot_t prot)401 static inline int io_remap_pfn_range(struct vm_area_struct *vma,
402 unsigned long from, unsigned long pfn,
403 unsigned long size, pgprot_t prot)
404 {
405 unsigned long long offset, space, phys_base;
406
407 offset = ((unsigned long long) GET_PFN(pfn)) << PAGE_SHIFT;
408 space = GET_IOSPACE(pfn);
409 phys_base = offset | (space << 32ULL);
410
411 return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
412 }
413 #define io_remap_pfn_range io_remap_pfn_range
414
415 #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
416 #define ptep_set_access_flags(__vma, __address, __ptep, __entry, __dirty) \
417 ({ \
418 int __changed = !pte_same(*(__ptep), __entry); \
419 if (__changed) { \
420 set_pte(__ptep, __entry); \
421 flush_tlb_page(__vma, __address); \
422 } \
423 __changed; \
424 })
425
426 #endif /* !(__ASSEMBLY__) */
427
428 #define VMALLOC_START _AC(0xfe600000,UL)
429 #define VMALLOC_END _AC(0xffc00000,UL)
430 #define MODULES_VADDR VMALLOC_START
431 #define MODULES_END VMALLOC_END
432
433 /* We provide our own get_unmapped_area to cope with VA holes for userland */
434 #define HAVE_ARCH_UNMAPPED_AREA
435
436 #define pmd_pgtable(pmd) ((pgtable_t)__pmd_page(pmd))
437
438 #endif /* !(_SPARC_PGTABLE_H) */
439