xref: /linux/drivers/net/wireless/ath/wil6210/wil6210.h (revision dec6a3c6d6dfc6402118529de230e76e65df9a9b)
1 /* SPDX-License-Identifier: ISC */
2 /*
3  * Copyright (c) 2012-2017 Qualcomm Atheros, Inc.
4  * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
5  */
6 
7 #ifndef __WIL6210_H__
8 #define __WIL6210_H__
9 
10 #include <linux/etherdevice.h>
11 #include <linux/netdevice.h>
12 #include <linux/wireless.h>
13 #include <net/cfg80211.h>
14 #include <linux/timex.h>
15 #include <linux/types.h>
16 #include <linux/irqreturn.h>
17 #include "wmi.h"
18 #include "wil_platform.h"
19 #include "fw.h"
20 
21 extern bool no_fw_recovery;
22 extern unsigned int mtu_max;
23 extern unsigned short rx_ring_overflow_thrsh;
24 extern int agg_wsize;
25 extern bool rx_align_2;
26 extern bool rx_large_buf;
27 extern bool debug_fw;
28 extern bool disable_ap_sme;
29 extern bool ftm_mode;
30 extern bool drop_if_ring_full;
31 extern uint max_assoc_sta;
32 
33 struct wil6210_priv;
34 struct wil6210_vif;
35 union wil_tx_desc;
36 
37 #define WIL_NAME "wil6210"
38 
39 #define WIL_FW_NAME_DEFAULT "wil6210.fw"
40 #define WIL_FW_NAME_FTM_DEFAULT "wil6210_ftm.fw"
41 
42 #define WIL_FW_NAME_SPARROW_PLUS "wil6210_sparrow_plus.fw"
43 #define WIL_FW_NAME_FTM_SPARROW_PLUS "wil6210_sparrow_plus_ftm.fw"
44 
45 #define WIL_FW_NAME_TALYN "wil6436.fw"
46 #define WIL_FW_NAME_FTM_TALYN "wil6436_ftm.fw"
47 #define WIL_BRD_NAME_TALYN "wil6436.brd"
48 
49 #define WIL_BOARD_FILE_NAME "wil6210.brd" /* board & radio parameters */
50 
51 #define WIL_DEFAULT_BUS_REQUEST_KBPS 128000 /* ~1Gbps */
52 #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
53 
54 #define WIL_NUM_LATENCY_BINS 200
55 
56 /* maximum number of virtual interfaces the driver supports
57  * (including the main interface)
58  */
59 #define WIL_MAX_VIFS 4
60 
61 /*
62  * extract bits [@b0:@b1] (inclusive) from the value @x
63  * it should be @b0 <= @b1, or result is incorrect
64  */
65 static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
66 {
67 	return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
68 }
69 
70 #define WIL6210_MIN_MEM_SIZE (2 * 1024 * 1024UL)
71 #define WIL6210_MAX_MEM_SIZE (4 * 1024 * 1024UL)
72 
73 #define WIL_TX_Q_LEN_DEFAULT		(4000)
74 #define WIL_RX_RING_SIZE_ORDER_DEFAULT	(10)
75 #define WIL_RX_RING_SIZE_ORDER_TALYN_DEFAULT	(11)
76 #define WIL_TX_RING_SIZE_ORDER_DEFAULT	(12)
77 #define WIL_BCAST_RING_SIZE_ORDER_DEFAULT	(7)
78 #define WIL_BCAST_MCS0_LIMIT		(1024) /* limit for MCS0 frame size */
79 /* limit ring size in range [32..32k] */
80 #define WIL_RING_SIZE_ORDER_MIN	(5)
81 #define WIL_RING_SIZE_ORDER_MAX	(15)
82 #define WIL6210_MAX_TX_RINGS	(24) /* HW limit */
83 #define WIL6210_MAX_CID		(20) /* max number of stations */
84 #define WIL6210_RX_DESC_MAX_CID	(8)  /* HW limit */
85 #define WIL_MAX_AMPDU_SIZE	(64 * 1024) /* FW/HW limit */
86 #define WIL_MAX_AGG_WSIZE	(32) /* FW/HW limit */
87 #define WIL_MAX_AMPDU_SIZE_128	(128 * 1024) /* FW/HW limit */
88 #define WIL_MAX_AGG_WSIZE_64	(64) /* FW/HW limit */
89 #define WIL6210_MAX_STATUS_RINGS	(8)
90 #define WIL_WMI_CALL_GENERAL_TO_MS 100
91 #define WIL_EXTENDED_MCS_26 (26) /* FW reports MCS 12.1 to driver as "26" */
92 #define WIL_BASE_MCS_FOR_EXTENDED_26 (7) /* MCS 7 is base MCS for MCS 12.1 */
93 #define WIL_EXTENDED_MCS_CHECK(x) (((x) == WIL_EXTENDED_MCS_26) ? "12.1" : #x)
94 
95 /* Hardware offload block adds the following:
96  * 26 bytes - 3-address QoS data header
97  *  8 bytes - IV + EIV (for GCMP)
98  *  8 bytes - SNAP
99  * 16 bytes - MIC (for GCMP)
100  *  4 bytes - CRC
101  */
102 #define WIL_MAX_MPDU_OVERHEAD	(62)
103 
104 struct wil_suspend_count_stats {
105 	unsigned long successful_suspends;
106 	unsigned long successful_resumes;
107 	unsigned long failed_suspends;
108 	unsigned long failed_resumes;
109 };
110 
111 struct wil_suspend_stats {
112 	struct wil_suspend_count_stats r_off;
113 	struct wil_suspend_count_stats r_on;
114 	unsigned long rejected_by_device; /* only radio on */
115 	unsigned long rejected_by_host;
116 };
117 
118 /* Calculate MAC buffer size for the firmware. It includes all overhead,
119  * as it will go over the air, and need to be 8 byte aligned
120  */
121 static inline u32 wil_mtu2macbuf(u32 mtu)
122 {
123 	return ALIGN(mtu + WIL_MAX_MPDU_OVERHEAD, 8);
124 }
125 
126 /* MTU for Ethernet need to take into account 8-byte SNAP header
127  * to be added when encapsulating Ethernet frame into 802.11
128  */
129 #define WIL_MAX_ETH_MTU		(IEEE80211_MAX_DATA_LEN_DMG - 8)
130 /* Max supported by wil6210 value for interrupt threshold is 5sec. */
131 #define WIL6210_ITR_TRSH_MAX (5000000)
132 #define WIL6210_ITR_TX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
133 #define WIL6210_ITR_RX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
134 #define WIL6210_ITR_TX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
135 #define WIL6210_ITR_RX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
136 #define WIL6210_FW_RECOVERY_RETRIES	(5) /* try to recover this many times */
137 #define WIL6210_FW_RECOVERY_TO	msecs_to_jiffies(5000)
138 #define WIL6210_SCAN_TO		msecs_to_jiffies(10000)
139 #define WIL6210_DISCONNECT_TO_MS (2000)
140 #define WIL6210_RX_HIGH_TRSH_INIT		(0)
141 #define WIL6210_RX_HIGH_TRSH_DEFAULT \
142 				(1 << (WIL_RX_RING_SIZE_ORDER_DEFAULT - 3))
143 #define WIL_MAX_DMG_AID 254 /* for DMG only 1-254 allowed (see
144 			     * 802.11REVmc/D5.0, section 9.4.1.8)
145 			     */
146 /* Hardware definitions begin */
147 
148 /*
149  * Mapping
150  * RGF File      | Host addr    |  FW addr
151  *               |              |
152  * user_rgf      | 0x000000     | 0x880000
153  *  dma_rgf      | 0x001000     | 0x881000
154  * pcie_rgf      | 0x002000     | 0x882000
155  *               |              |
156  */
157 
158 /* Where various structures placed in host address space */
159 #define WIL6210_FW_HOST_OFF      (0x880000UL)
160 
161 #define HOSTADDR(fwaddr)        (fwaddr - WIL6210_FW_HOST_OFF)
162 
163 /*
164  * Interrupt control registers block
165  *
166  * each interrupt controlled by the same bit in all registers
167  */
168 struct RGF_ICR {
169 	u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
170 	u32 ICR; /* Cause, W1C/COR depending on ICC */
171 	u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
172 	u32 ICS; /* Cause Set, WO */
173 	u32 IMV; /* Mask, RW+S/C */
174 	u32 IMS; /* Mask Set, write 1 to set */
175 	u32 IMC; /* Mask Clear, write 1 to clear */
176 } __packed;
177 
178 /* registers - FW addresses */
179 #define RGF_USER_USAGE_1		(0x880004)
180 #define RGF_USER_USAGE_2		(0x880008)
181 #define RGF_USER_USAGE_6		(0x880018)
182 	#define BIT_USER_OOB_MODE		BIT(31)
183 	#define BIT_USER_OOB_R2_MODE		BIT(30)
184 #define RGF_USER_USAGE_8		(0x880020)
185 	#define BIT_USER_PREVENT_DEEP_SLEEP	BIT(0)
186 	#define BIT_USER_SUPPORT_T_POWER_ON_0	BIT(1)
187 	#define BIT_USER_EXT_CLK		BIT(2)
188 #define RGF_USER_HW_MACHINE_STATE	(0x8801dc)
189 	#define HW_MACHINE_BOOT_DONE	(0x3fffffd)
190 #define RGF_USER_USER_CPU_0		(0x8801e0)
191 	#define BIT_USER_USER_CPU_MAN_RST	BIT(1) /* user_cpu_man_rst */
192 #define RGF_USER_CPU_PC			(0x8801e8)
193 #define RGF_USER_MAC_CPU_0		(0x8801fc)
194 	#define BIT_USER_MAC_CPU_MAN_RST	BIT(1) /* mac_cpu_man_rst */
195 #define RGF_USER_USER_SCRATCH_PAD	(0x8802bc)
196 #define RGF_USER_BL			(0x880A3C) /* Boot Loader */
197 #define RGF_USER_FW_REV_ID		(0x880a8c) /* chip revision */
198 #define RGF_USER_FW_CALIB_RESULT	(0x880a90) /* b0-7:result
199 						    * b8-15:signature
200 						    */
201 	#define CALIB_RESULT_SIGNATURE	(0x11)
202 #define RGF_USER_CLKS_CTL_0		(0x880abc)
203 	#define BIT_USER_CLKS_CAR_AHB_SW_SEL	BIT(1) /* ref clk/PLL */
204 	#define BIT_USER_CLKS_RST_PWGD	BIT(11) /* reset on "power good" */
205 #define RGF_USER_CLKS_CTL_SW_RST_VEC_0	(0x880b04)
206 #define RGF_USER_CLKS_CTL_SW_RST_VEC_1	(0x880b08)
207 #define RGF_USER_CLKS_CTL_SW_RST_VEC_2	(0x880b0c)
208 #define RGF_USER_CLKS_CTL_SW_RST_VEC_3	(0x880b10)
209 #define RGF_USER_CLKS_CTL_SW_RST_MASK_0	(0x880b14)
210 	#define BIT_HPAL_PERST_FROM_PAD	BIT(6)
211 	#define BIT_CAR_PERST_RST	BIT(7)
212 #define RGF_USER_USER_ICR		(0x880b4c) /* struct RGF_ICR */
213 	#define BIT_USER_USER_ICR_SW_INT_2	BIT(18)
214 #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0	(0x880c18)
215 #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1	(0x880c2c)
216 #define RGF_USER_SPARROW_M_4			(0x880c50) /* Sparrow */
217 	#define BIT_SPARROW_M_4_SEL_SLEEP_OR_REF	BIT(2)
218 #define RGF_USER_OTP_HW_RD_MACHINE_1	(0x880ce0)
219 	#define BIT_OTP_SIGNATURE_ERR_TALYN_MB		BIT(0)
220 	#define BIT_OTP_HW_SECTION_DONE_TALYN_MB	BIT(2)
221 	#define BIT_NO_FLASH_INDICATION			BIT(8)
222 #define RGF_USER_XPM_IFC_RD_TIME1	(0x880cec)
223 #define RGF_USER_XPM_IFC_RD_TIME2	(0x880cf0)
224 #define RGF_USER_XPM_IFC_RD_TIME3	(0x880cf4)
225 #define RGF_USER_XPM_IFC_RD_TIME4	(0x880cf8)
226 #define RGF_USER_XPM_IFC_RD_TIME5	(0x880cfc)
227 #define RGF_USER_XPM_IFC_RD_TIME6	(0x880d00)
228 #define RGF_USER_XPM_IFC_RD_TIME7	(0x880d04)
229 #define RGF_USER_XPM_IFC_RD_TIME8	(0x880d08)
230 #define RGF_USER_XPM_IFC_RD_TIME9	(0x880d0c)
231 #define RGF_USER_XPM_IFC_RD_TIME10	(0x880d10)
232 #define RGF_USER_XPM_RD_DOUT_SAMPLE_TIME (0x880d64)
233 
234 #define RGF_DMA_EP_TX_ICR		(0x881bb4) /* struct RGF_ICR */
235 	#define BIT_DMA_EP_TX_ICR_TX_DONE	BIT(0)
236 	#define BIT_DMA_EP_TX_ICR_TX_DONE_N(n)	BIT(n+1) /* n = [0..23] */
237 #define RGF_DMA_EP_RX_ICR		(0x881bd0) /* struct RGF_ICR */
238 	#define BIT_DMA_EP_RX_ICR_RX_DONE	BIT(0)
239 	#define BIT_DMA_EP_RX_ICR_RX_HTRSH	BIT(1)
240 #define RGF_DMA_EP_MISC_ICR		(0x881bec) /* struct RGF_ICR */
241 	#define BIT_DMA_EP_MISC_ICR_RX_HTRSH	BIT(0)
242 	#define BIT_DMA_EP_MISC_ICR_TX_NO_ACT	BIT(1)
243 	#define BIT_DMA_EP_MISC_ICR_HALP	BIT(27)
244 	#define BIT_DMA_EP_MISC_ICR_FW_INT(n)	BIT(28+n) /* n = [0..3] */
245 
246 /* Legacy interrupt moderation control (before Sparrow v2)*/
247 #define RGF_DMA_ITR_CNT_TRSH		(0x881c5c)
248 #define RGF_DMA_ITR_CNT_DATA		(0x881c60)
249 #define RGF_DMA_ITR_CNT_CRL		(0x881c64)
250 	#define BIT_DMA_ITR_CNT_CRL_EN		BIT(0)
251 	#define BIT_DMA_ITR_CNT_CRL_EXT_TICK	BIT(1)
252 	#define BIT_DMA_ITR_CNT_CRL_FOREVER	BIT(2)
253 	#define BIT_DMA_ITR_CNT_CRL_CLR		BIT(3)
254 	#define BIT_DMA_ITR_CNT_CRL_REACH_TRSH	BIT(4)
255 
256 /* Offload control (Sparrow B0+) */
257 #define RGF_DMA_OFUL_NID_0		(0x881cd4)
258 	#define BIT_DMA_OFUL_NID_0_RX_EXT_TR_EN		BIT(0)
259 	#define BIT_DMA_OFUL_NID_0_TX_EXT_TR_EN		BIT(1)
260 	#define BIT_DMA_OFUL_NID_0_RX_EXT_A3_SRC	BIT(2)
261 	#define BIT_DMA_OFUL_NID_0_TX_EXT_A3_SRC	BIT(3)
262 
263 /* New (sparrow v2+) interrupt moderation control */
264 #define RGF_DMA_ITR_TX_DESQ_NO_MOD		(0x881d40)
265 #define RGF_DMA_ITR_TX_CNT_TRSH			(0x881d34)
266 #define RGF_DMA_ITR_TX_CNT_DATA			(0x881d38)
267 #define RGF_DMA_ITR_TX_CNT_CTL			(0x881d3c)
268 	#define BIT_DMA_ITR_TX_CNT_CTL_EN		BIT(0)
269 	#define BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL	BIT(1)
270 	#define BIT_DMA_ITR_TX_CNT_CTL_FOREVER		BIT(2)
271 	#define BIT_DMA_ITR_TX_CNT_CTL_CLR		BIT(3)
272 	#define BIT_DMA_ITR_TX_CNT_CTL_REACHED_TRESH	BIT(4)
273 	#define BIT_DMA_ITR_TX_CNT_CTL_CROSS_EN		BIT(5)
274 	#define BIT_DMA_ITR_TX_CNT_CTL_FREE_RUNNIG	BIT(6)
275 #define RGF_DMA_ITR_TX_IDL_CNT_TRSH			(0x881d60)
276 #define RGF_DMA_ITR_TX_IDL_CNT_DATA			(0x881d64)
277 #define RGF_DMA_ITR_TX_IDL_CNT_CTL			(0x881d68)
278 	#define BIT_DMA_ITR_TX_IDL_CNT_CTL_EN			BIT(0)
279 	#define BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL		BIT(1)
280 	#define BIT_DMA_ITR_TX_IDL_CNT_CTL_FOREVER		BIT(2)
281 	#define BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR			BIT(3)
282 	#define BIT_DMA_ITR_TX_IDL_CNT_CTL_REACHED_TRESH	BIT(4)
283 #define RGF_DMA_ITR_RX_DESQ_NO_MOD		(0x881d50)
284 #define RGF_DMA_ITR_RX_CNT_TRSH			(0x881d44)
285 #define RGF_DMA_ITR_RX_CNT_DATA			(0x881d48)
286 #define RGF_DMA_ITR_RX_CNT_CTL			(0x881d4c)
287 	#define BIT_DMA_ITR_RX_CNT_CTL_EN		BIT(0)
288 	#define BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL	BIT(1)
289 	#define BIT_DMA_ITR_RX_CNT_CTL_FOREVER		BIT(2)
290 	#define BIT_DMA_ITR_RX_CNT_CTL_CLR		BIT(3)
291 	#define BIT_DMA_ITR_RX_CNT_CTL_REACHED_TRESH	BIT(4)
292 	#define BIT_DMA_ITR_RX_CNT_CTL_CROSS_EN		BIT(5)
293 	#define BIT_DMA_ITR_RX_CNT_CTL_FREE_RUNNIG	BIT(6)
294 #define RGF_DMA_ITR_RX_IDL_CNT_TRSH			(0x881d54)
295 #define RGF_DMA_ITR_RX_IDL_CNT_DATA			(0x881d58)
296 #define RGF_DMA_ITR_RX_IDL_CNT_CTL			(0x881d5c)
297 	#define BIT_DMA_ITR_RX_IDL_CNT_CTL_EN			BIT(0)
298 	#define BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL		BIT(1)
299 	#define BIT_DMA_ITR_RX_IDL_CNT_CTL_FOREVER		BIT(2)
300 	#define BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR			BIT(3)
301 	#define BIT_DMA_ITR_RX_IDL_CNT_CTL_REACHED_TRESH	BIT(4)
302 #define RGF_DMA_MISC_CTL				(0x881d6c)
303 	#define BIT_OFUL34_RDY_VALID_BUG_FIX_EN			BIT(7)
304 
305 #define RGF_DMA_PSEUDO_CAUSE		(0x881c68)
306 #define RGF_DMA_PSEUDO_CAUSE_MASK_SW	(0x881c6c)
307 #define RGF_DMA_PSEUDO_CAUSE_MASK_FW	(0x881c70)
308 	#define BIT_DMA_PSEUDO_CAUSE_RX		BIT(0)
309 	#define BIT_DMA_PSEUDO_CAUSE_TX		BIT(1)
310 	#define BIT_DMA_PSEUDO_CAUSE_MISC	BIT(2)
311 
312 #define RGF_HP_CTRL			(0x88265c)
313 #define RGF_PAL_UNIT_ICR		(0x88266c) /* struct RGF_ICR */
314 #define RGF_PCIE_LOS_COUNTER_CTL	(0x882dc4)
315 
316 /* MAC timer, usec, for packet lifetime */
317 #define RGF_MAC_MTRL_COUNTER_0		(0x886aa8)
318 
319 #define RGF_CAF_ICR_TALYN_MB		(0x8893d4) /* struct RGF_ICR */
320 #define RGF_CAF_ICR			(0x88946c) /* struct RGF_ICR */
321 #define RGF_CAF_OSC_CONTROL		(0x88afa4)
322 	#define BIT_CAF_OSC_XTAL_EN		BIT(0)
323 #define RGF_CAF_PLL_LOCK_STATUS		(0x88afec)
324 	#define BIT_CAF_OSC_DIG_XTAL_STABLE	BIT(0)
325 
326 #define RGF_OTP_QC_SECURED		(0x8a0038)
327 	#define BIT_BOOT_FROM_ROM		BIT(31)
328 
329 /* eDMA */
330 #define RGF_SCM_PTRS_SUBQ_RD_PTR	(0x8b4000)
331 #define RGF_SCM_PTRS_COMPQ_RD_PTR	(0x8b4100)
332 #define RGF_DMA_SCM_SUBQ_CONS		(0x8b60ec)
333 #define RGF_DMA_SCM_COMPQ_PROD		(0x8b616c)
334 
335 #define RGF_INT_COUNT_ON_SPECIAL_EVT	(0x8b62d8)
336 
337 #define RGF_INT_CTRL_INT_GEN_CFG_0	(0x8bc000)
338 #define RGF_INT_CTRL_INT_GEN_CFG_1	(0x8bc004)
339 #define RGF_INT_GEN_TIME_UNIT_LIMIT	(0x8bc0c8)
340 
341 #define RGF_INT_GEN_CTRL		(0x8bc0ec)
342 	#define BIT_CONTROL_0			BIT(0)
343 
344 /* eDMA status interrupts */
345 #define RGF_INT_GEN_RX_ICR		(0x8bc0f4)
346 	#define BIT_RX_STATUS_IRQ BIT(WIL_RX_STATUS_IRQ_IDX)
347 #define RGF_INT_GEN_TX_ICR		(0x8bc110)
348 	#define BIT_TX_STATUS_IRQ BIT(WIL_TX_STATUS_IRQ_IDX)
349 #define RGF_INT_CTRL_RX_INT_MASK	(0x8bc12c)
350 #define RGF_INT_CTRL_TX_INT_MASK	(0x8bc130)
351 
352 #define RGF_INT_GEN_IDLE_TIME_LIMIT	(0x8bc134)
353 
354 #define USER_EXT_USER_PMU_3		(0x88d00c)
355 	#define BIT_PMU_DEVICE_RDY		BIT(0)
356 
357 #define RGF_USER_JTAG_DEV_ID	(0x880b34) /* device ID */
358 	#define JTAG_DEV_ID_SPARROW	(0x2632072f)
359 	#define JTAG_DEV_ID_TALYN	(0x7e0e1)
360 	#define JTAG_DEV_ID_TALYN_MB	(0x1007e0e1)
361 
362 #define RGF_USER_REVISION_ID		(0x88afe4)
363 #define RGF_USER_REVISION_ID_MASK	(3)
364 	#define REVISION_ID_SPARROW_B0	(0x0)
365 	#define REVISION_ID_SPARROW_D0	(0x3)
366 
367 #define RGF_OTP_MAC_TALYN_MB		(0x8a0304)
368 #define RGF_OTP_OEM_MAC			(0x8a0334)
369 #define RGF_OTP_MAC			(0x8a0620)
370 
371 /* Talyn-MB */
372 #define RGF_USER_USER_CPU_0_TALYN_MB	(0x8c0138)
373 #define RGF_USER_MAC_CPU_0_TALYN_MB	(0x8c0154)
374 
375 /* crash codes for FW/Ucode stored here */
376 
377 /* ASSERT RGFs */
378 #define SPARROW_RGF_FW_ASSERT_CODE	(0x91f020)
379 #define SPARROW_RGF_UCODE_ASSERT_CODE	(0x91f028)
380 #define TALYN_RGF_FW_ASSERT_CODE	(0xa37020)
381 #define TALYN_RGF_UCODE_ASSERT_CODE	(0xa37028)
382 
383 enum {
384 	HW_VER_UNKNOWN,
385 	HW_VER_SPARROW_B0, /* REVISION_ID_SPARROW_B0 */
386 	HW_VER_SPARROW_D0, /* REVISION_ID_SPARROW_D0 */
387 	HW_VER_TALYN,	/* JTAG_DEV_ID_TALYN */
388 	HW_VER_TALYN_MB	/* JTAG_DEV_ID_TALYN_MB */
389 };
390 
391 /* popular locations */
392 #define RGF_MBOX   RGF_USER_USER_SCRATCH_PAD
393 #define HOST_MBOX   HOSTADDR(RGF_MBOX)
394 #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
395 
396 /* ISR register bits */
397 #define ISR_MISC_FW_READY	BIT_DMA_EP_MISC_ICR_FW_INT(0)
398 #define ISR_MISC_MBOX_EVT	BIT_DMA_EP_MISC_ICR_FW_INT(1)
399 #define ISR_MISC_FW_ERROR	BIT_DMA_EP_MISC_ICR_FW_INT(3)
400 
401 #define WIL_DATA_COMPLETION_TO_MS 200
402 
403 /* Hardware definitions end */
404 #define SPARROW_FW_MAPPING_TABLE_SIZE 10
405 #define TALYN_FW_MAPPING_TABLE_SIZE 13
406 #define TALYN_MB_FW_MAPPING_TABLE_SIZE 19
407 #define MAX_FW_MAPPING_TABLE_SIZE 19
408 
409 /* Common representation of physical address in wil ring */
410 struct wil_ring_dma_addr {
411 	__le32 addr_low;
412 	__le16 addr_high;
413 } __packed;
414 
415 struct fw_map {
416 	u32 from; /* linker address - from, inclusive */
417 	u32 to;   /* linker address - to, exclusive */
418 	u32 host; /* PCI/Host address - BAR0 + 0x880000 */
419 	const char *name; /* for debugfs */
420 	bool fw; /* true if FW mapping, false if UCODE mapping */
421 	bool crash_dump; /* true if should be dumped during crash dump */
422 };
423 
424 /* array size should be in sync with actual definition in the wmi.c */
425 extern const struct fw_map sparrow_fw_mapping[SPARROW_FW_MAPPING_TABLE_SIZE];
426 extern const struct fw_map sparrow_d0_mac_rgf_ext;
427 extern const struct fw_map talyn_fw_mapping[TALYN_FW_MAPPING_TABLE_SIZE];
428 extern const struct fw_map talyn_mb_fw_mapping[TALYN_MB_FW_MAPPING_TABLE_SIZE];
429 extern struct fw_map fw_mapping[MAX_FW_MAPPING_TABLE_SIZE];
430 
431 /**
432  * mk_cidxtid - construct @cidxtid field
433  * @cid: CID value
434  * @tid: TID value
435  *
436  * Returns: @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
437  */
438 static inline u8 mk_cidxtid(u8 cid, u8 tid)
439 {
440 	return ((tid & 0xf) << 4) | (cid & 0xf);
441 }
442 
443 /**
444  * parse_cidxtid - parse @cidxtid field
445  * @cid: store CID value here
446  * @tid: store TID value here
447  * @cidxtid: field encoded as bits 0..3 - CID; 4..7 - TID
448  */
449 static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
450 {
451 	*cid = cidxtid & 0xf;
452 	*tid = (cidxtid >> 4) & 0xf;
453 }
454 
455 struct wil6210_mbox_ring {
456 	u32 base;
457 	u16 entry_size; /* max. size of mbox entry, incl. all headers */
458 	u16 size;
459 	u32 tail;
460 	u32 head;
461 } __packed;
462 
463 struct wil6210_mbox_ring_desc {
464 	__le32 sync;
465 	__le32 addr;
466 } __packed;
467 
468 /* at HOST_OFF_WIL6210_MBOX_CTL */
469 struct wil6210_mbox_ctl {
470 	struct wil6210_mbox_ring tx;
471 	struct wil6210_mbox_ring rx;
472 } __packed;
473 
474 struct wil6210_mbox_hdr {
475 	__le16 seq;
476 	__le16 len; /* payload, bytes after this header */
477 	__le16 type;
478 	u8 flags;
479 	u8 reserved;
480 } __packed;
481 
482 #define WIL_MBOX_HDR_TYPE_WMI (0)
483 
484 /* max. value for wil6210_mbox_hdr.len */
485 #define MAX_MBOXITEM_SIZE   (240)
486 
487 struct pending_wmi_event {
488 	struct list_head list;
489 	struct {
490 		struct wil6210_mbox_hdr hdr;
491 		struct wmi_cmd_hdr wmi;
492 		u8 data[0];
493 	} __packed event;
494 };
495 
496 enum { /* for wil_ctx.mapped_as */
497 	wil_mapped_as_none = 0,
498 	wil_mapped_as_single = 1,
499 	wil_mapped_as_page = 2,
500 };
501 
502 /*
503  * struct wil_ctx - software context for ring descriptor
504  */
505 struct wil_ctx {
506 	struct sk_buff *skb;
507 	u8 nr_frags;
508 	u8 mapped_as;
509 };
510 
511 struct wil_desc_ring_rx_swtail { /* relevant for enhanced DMA only */
512 	u32 *va;
513 	dma_addr_t pa;
514 };
515 
516 /*
517  * A general ring structure, used for RX and TX.
518  * In legacy DMA it represents the vring,
519  * In enahnced DMA it represents the descriptor ring (vrings are handled by FW)
520  */
521 struct wil_ring {
522 	dma_addr_t pa;
523 	volatile union wil_ring_desc *va;
524 	u16 size; /* number of wil_ring_desc elements */
525 	u32 swtail;
526 	u32 swhead;
527 	u32 hwtail; /* write here to inform hw */
528 	struct wil_ctx *ctx; /* ctx[size] - software context */
529 	struct wil_desc_ring_rx_swtail edma_rx_swtail;
530 	bool is_rx;
531 };
532 
533 /*
534  * Additional data for Rx ring.
535  * Used for enhanced DMA RX chaining.
536  */
537 struct wil_ring_rx_data {
538 	/* the skb being assembled */
539 	struct sk_buff *skb;
540 	/* true if we are skipping a bad fragmented packet */
541 	bool skipping;
542 	u16 buff_size;
543 };
544 
545 /*
546  * Status ring structure, used for enhanced DMA completions for RX and TX.
547  */
548 struct wil_status_ring {
549 	dma_addr_t pa;
550 	void *va; /* pointer to ring_[tr]x_status elements */
551 	u16 size; /* number of status elements */
552 	size_t elem_size; /* status element size in bytes */
553 	u32 swhead;
554 	u32 hwtail; /* write here to inform hw */
555 	bool is_rx;
556 	u8 desc_rdy_pol; /* Expected descriptor ready bit polarity */
557 	struct wil_ring_rx_data rx_data;
558 	u32 invalid_buff_id_cnt; /* relevant only for RX */
559 };
560 
561 #define WIL_STA_TID_NUM (16)
562 #define WIL_MCS_MAX (15) /* Maximum MCS supported */
563 
564 struct wil_net_stats {
565 	unsigned long	rx_packets;
566 	unsigned long	tx_packets;
567 	unsigned long	rx_bytes;
568 	unsigned long	tx_bytes;
569 	unsigned long	tx_errors;
570 	u32 tx_latency_min_us;
571 	u32 tx_latency_max_us;
572 	u64 tx_latency_total_us;
573 	unsigned long	rx_dropped;
574 	unsigned long	rx_non_data_frame;
575 	unsigned long	rx_short_frame;
576 	unsigned long	rx_large_frame;
577 	unsigned long	rx_replay;
578 	unsigned long	rx_mic_error;
579 	unsigned long	rx_key_error; /* eDMA specific */
580 	unsigned long	rx_amsdu_error; /* eDMA specific */
581 	unsigned long	rx_csum_err;
582 	u16 last_mcs_rx;
583 	u8 last_cb_mode_rx;
584 	u64 rx_per_mcs[WIL_MCS_MAX + 1];
585 	u32 ft_roams; /* relevant in STA mode */
586 };
587 
588 /*
589  * struct wil_txrx_ops - different TX/RX ops for legacy and enhanced
590  * DMA flow
591  */
592 struct wil_txrx_ops {
593 	void (*configure_interrupt_moderation)(struct wil6210_priv *wil);
594 	/* TX ops */
595 	int (*ring_init_tx)(struct wil6210_vif *vif, int ring_id,
596 			    int size, int cid, int tid);
597 	void (*ring_fini_tx)(struct wil6210_priv *wil, struct wil_ring *ring);
598 	int (*ring_init_bcast)(struct wil6210_vif *vif, int id, int size);
599 	int (*tx_init)(struct wil6210_priv *wil);
600 	void (*tx_fini)(struct wil6210_priv *wil);
601 	int (*tx_desc_map)(union wil_tx_desc *desc, dma_addr_t pa,
602 			   u32 len, int ring_index);
603 	void (*tx_desc_unmap)(struct device *dev,
604 			      union wil_tx_desc *desc,
605 			      struct wil_ctx *ctx);
606 	int (*tx_ring_tso)(struct wil6210_priv *wil, struct wil6210_vif *vif,
607 			   struct wil_ring *ring, struct sk_buff *skb);
608 	int (*tx_ring_modify)(struct wil6210_vif *vif, int ring_id,
609 			      int cid, int tid);
610 	irqreturn_t (*irq_tx)(int irq, void *cookie);
611 	/* RX ops */
612 	int (*rx_init)(struct wil6210_priv *wil, uint ring_order);
613 	void (*rx_fini)(struct wil6210_priv *wil);
614 	int (*wmi_addba_rx_resp)(struct wil6210_priv *wil, u8 mid, u8 cid,
615 				 u8 tid, u8 token, u16 status, bool amsdu,
616 				 u16 agg_wsize, u16 timeout);
617 	void (*get_reorder_params)(struct wil6210_priv *wil,
618 				   struct sk_buff *skb, int *tid, int *cid,
619 				   int *mid, u16 *seq, int *mcast, int *retry);
620 	void (*get_netif_rx_params)(struct sk_buff *skb,
621 				    int *cid, int *security);
622 	int (*rx_crypto_check)(struct wil6210_priv *wil, struct sk_buff *skb);
623 	int (*rx_error_check)(struct wil6210_priv *wil, struct sk_buff *skb,
624 			      struct wil_net_stats *stats);
625 	bool (*is_rx_idle)(struct wil6210_priv *wil);
626 	irqreturn_t (*irq_rx)(int irq, void *cookie);
627 };
628 
629 /*
630  * Additional data for Tx ring
631  */
632 struct wil_ring_tx_data {
633 	bool dot1x_open;
634 	int enabled;
635 	cycles_t idle, last_idle, begin;
636 	u8 agg_wsize; /* agreed aggregation window, 0 - no agg */
637 	u16 agg_timeout;
638 	u8 agg_amsdu;
639 	bool addba_in_progress; /* if set, agg_xxx is for request in progress */
640 	u8 mid;
641 	spinlock_t lock;
642 };
643 
644 enum { /* for wil6210_priv.status */
645 	wil_status_fwready = 0, /* FW operational */
646 	wil_status_dontscan,
647 	wil_status_mbox_ready, /* MBOX structures ready */
648 	wil_status_irqen, /* interrupts enabled - for debug */
649 	wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
650 	wil_status_resetting, /* reset in progress */
651 	wil_status_suspending, /* suspend in progress */
652 	wil_status_suspended, /* suspend completed, device is suspended */
653 	wil_status_resuming, /* resume in progress */
654 	wil_status_last /* keep last */
655 };
656 
657 struct pci_dev;
658 
659 /**
660  * struct wil_tid_ampdu_rx - TID aggregation information (Rx).
661  *
662  * @reorder_buf: buffer to reorder incoming aggregated MPDUs
663  * @last_rx: jiffies of last rx activity
664  * @head_seq_num: head sequence number in reordering buffer.
665  * @stored_mpdu_num: number of MPDUs in reordering buffer
666  * @ssn: Starting Sequence Number expected to be aggregated.
667  * @buf_size: buffer size for incoming A-MPDUs
668  * @ssn_last_drop: SSN of the last dropped frame
669  * @total: total number of processed incoming frames
670  * @drop_dup: duplicate frames dropped for this reorder buffer
671  * @drop_old: old frames dropped for this reorder buffer
672  * @first_time: true when this buffer used 1-st time
673  * @mcast_last_seq: sequence number (SN) of last received multicast packet
674  * @drop_dup_mcast: duplicate multicast frames dropped for this reorder buffer
675  */
676 struct wil_tid_ampdu_rx {
677 	struct sk_buff **reorder_buf;
678 	unsigned long last_rx;
679 	u16 head_seq_num;
680 	u16 stored_mpdu_num;
681 	u16 ssn;
682 	u16 buf_size;
683 	u16 ssn_last_drop;
684 	unsigned long long total; /* frames processed */
685 	unsigned long long drop_dup;
686 	unsigned long long drop_old;
687 	bool first_time; /* is it 1-st time this buffer used? */
688 	u16 mcast_last_seq; /* multicast dup detection */
689 	unsigned long long drop_dup_mcast;
690 };
691 
692 /**
693  * struct wil_tid_crypto_rx_single - TID crypto information (Rx).
694  *
695  * @pn: GCMP PN for the session
696  * @key_set: valid key present
697  */
698 struct wil_tid_crypto_rx_single {
699 	u8 pn[IEEE80211_GCMP_PN_LEN];
700 	bool key_set;
701 };
702 
703 struct wil_tid_crypto_rx {
704 	struct wil_tid_crypto_rx_single key_id[4];
705 };
706 
707 struct wil_p2p_info {
708 	struct ieee80211_channel listen_chan;
709 	u8 discovery_started;
710 	u64 cookie;
711 	struct wireless_dev *pending_listen_wdev;
712 	unsigned int listen_duration;
713 	struct timer_list discovery_timer; /* listen/search duration */
714 	struct work_struct discovery_expired_work; /* listen/search expire */
715 	struct work_struct delayed_listen_work; /* listen after scan done */
716 };
717 
718 enum wil_sta_status {
719 	wil_sta_unused = 0,
720 	wil_sta_conn_pending = 1,
721 	wil_sta_connected = 2,
722 };
723 
724 enum wil_rekey_state {
725 	WIL_REKEY_IDLE = 0,
726 	WIL_REKEY_M3_RECEIVED = 1,
727 	WIL_REKEY_WAIT_M4_SENT = 2,
728 };
729 
730 /*
731  * struct wil_sta_info - data for peer
732  *
733  * Peer identified by its CID (connection ID)
734  * NIC performs beam forming for each peer;
735  * if no beam forming done, frame exchange is not
736  * possible.
737  */
738 struct wil_sta_info {
739 	u8 addr[ETH_ALEN];
740 	u8 mid;
741 	enum wil_sta_status status;
742 	struct wil_net_stats stats;
743 	/*
744 	 * 20 latency bins. 1st bin counts packets with latency
745 	 * of 0..tx_latency_res, last bin counts packets with latency
746 	 * of 19*tx_latency_res and above.
747 	 * tx_latency_res is configured from "tx_latency" debug-fs.
748 	 */
749 	u64 *tx_latency_bins;
750 	struct wmi_link_stats_basic fw_stats_basic;
751 	/* Rx BACK */
752 	struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
753 	spinlock_t tid_rx_lock; /* guarding tid_rx array */
754 	unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
755 	unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
756 	struct wil_tid_crypto_rx tid_crypto_rx[WIL_STA_TID_NUM];
757 	struct wil_tid_crypto_rx group_crypto_rx;
758 	u8 aid; /* 1-254; 0 if unknown/not reported */
759 };
760 
761 enum {
762 	fw_recovery_idle = 0,
763 	fw_recovery_pending = 1,
764 	fw_recovery_running = 2,
765 };
766 
767 enum {
768 	hw_capa_no_flash,
769 	hw_capa_last
770 };
771 
772 struct wil_probe_client_req {
773 	struct list_head list;
774 	u64 cookie;
775 	u8 cid;
776 };
777 
778 struct pmc_ctx {
779 	/* alloc, free, and read operations must own the lock */
780 	struct mutex		lock;
781 	struct vring_tx_desc	*pring_va;
782 	dma_addr_t		pring_pa;
783 	struct desc_alloc_info  *descriptors;
784 	int			last_cmd_status;
785 	int			num_descriptors;
786 	int			descriptor_size;
787 };
788 
789 struct wil_halp {
790 	struct mutex		lock; /* protect halp ref_cnt */
791 	unsigned int		ref_cnt;
792 	struct completion	comp;
793 	u8			handle_icr;
794 };
795 
796 struct wil_blob_wrapper {
797 	struct wil6210_priv *wil;
798 	struct debugfs_blob_wrapper blob;
799 };
800 
801 #define WIL_LED_MAX_ID			(2)
802 #define WIL_LED_INVALID_ID		(0xF)
803 #define WIL_LED_BLINK_ON_SLOW_MS	(300)
804 #define WIL_LED_BLINK_OFF_SLOW_MS	(300)
805 #define WIL_LED_BLINK_ON_MED_MS		(200)
806 #define WIL_LED_BLINK_OFF_MED_MS	(200)
807 #define WIL_LED_BLINK_ON_FAST_MS	(100)
808 #define WIL_LED_BLINK_OFF_FAST_MS	(100)
809 enum {
810 	WIL_LED_TIME_SLOW = 0,
811 	WIL_LED_TIME_MED,
812 	WIL_LED_TIME_FAST,
813 	WIL_LED_TIME_LAST,
814 };
815 
816 struct blink_on_off_time {
817 	u32 on_ms;
818 	u32 off_ms;
819 };
820 
821 struct wil_debugfs_iomem_data {
822 	void *offset;
823 	struct wil6210_priv *wil;
824 };
825 
826 struct wil_debugfs_data {
827 	struct wil_debugfs_iomem_data *data_arr;
828 	int iomem_data_count;
829 };
830 
831 extern struct blink_on_off_time led_blink_time[WIL_LED_TIME_LAST];
832 extern u8 led_id;
833 extern u8 led_polarity;
834 
835 enum wil6210_vif_status {
836 	wil_vif_fwconnecting,
837 	wil_vif_fwconnected,
838 	wil_vif_ft_roam,
839 	wil_vif_status_last /* keep last */
840 };
841 
842 struct wil6210_vif {
843 	struct wireless_dev wdev;
844 	struct net_device *ndev;
845 	struct wil6210_priv *wil;
846 	u8 mid;
847 	DECLARE_BITMAP(status, wil_vif_status_last);
848 	u32 privacy; /* secure connection? */
849 	u16 channel; /* relevant in AP mode */
850 	u8 wmi_edmg_channel; /* relevant in AP mode */
851 	u8 hidden_ssid; /* relevant in AP mode */
852 	u32 ap_isolate; /* no intra-BSS communication */
853 	bool pbss;
854 	int bi;
855 	u8 *proberesp, *proberesp_ies, *assocresp_ies;
856 	size_t proberesp_len, proberesp_ies_len, assocresp_ies_len;
857 	u8 ssid[IEEE80211_MAX_SSID_LEN];
858 	size_t ssid_len;
859 	u8 gtk_index;
860 	u8 gtk[WMI_MAX_KEY_LEN];
861 	size_t gtk_len;
862 	int bcast_ring;
863 	struct cfg80211_bss *bss; /* connected bss, relevant in STA mode */
864 	int locally_generated_disc; /* relevant in STA mode */
865 	struct timer_list connect_timer;
866 	struct work_struct disconnect_worker;
867 	/* scan */
868 	struct cfg80211_scan_request *scan_request;
869 	struct timer_list scan_timer; /* detect scan timeout */
870 	struct wil_p2p_info p2p;
871 	/* keep alive */
872 	struct list_head probe_client_pending;
873 	struct mutex probe_client_mutex; /* protect @probe_client_pending */
874 	struct work_struct probe_client_worker;
875 	int net_queue_stopped; /* netif_tx_stop_all_queues invoked */
876 	bool fw_stats_ready; /* per-cid statistics are ready inside sta_info */
877 	u64 fw_stats_tsf; /* measurement timestamp */
878 
879 	/* PTK rekey race prevention, this is relevant to station mode only */
880 	enum wil_rekey_state ptk_rekey_state;
881 	struct work_struct enable_tx_key_worker;
882 };
883 
884 /*
885  * RX buffer allocated for enhanced DMA RX descriptors
886  */
887 struct wil_rx_buff {
888 	struct sk_buff *skb;
889 	struct list_head list;
890 	int id;
891 };
892 
893 /*
894  * During Rx completion processing, the driver extracts a buffer ID which
895  * is used as an index to the rx_buff_mgmt.buff_arr array and then the SKB
896  * is given to the network stack and the buffer is moved from the 'active'
897  * list to the 'free' list.
898  * During Rx refill, SKBs are attached to free buffers and moved to the
899  * 'active' list.
900  */
901 struct wil_rx_buff_mgmt {
902 	struct wil_rx_buff *buff_arr;
903 	size_t size; /* number of items in buff_arr */
904 	struct list_head active;
905 	struct list_head free;
906 	unsigned long free_list_empty_cnt; /* statistics */
907 };
908 
909 struct wil_fw_stats_global {
910 	bool ready;
911 	u64 tsf; /* measurement timestamp */
912 	struct wmi_link_stats_global stats;
913 };
914 
915 struct wil_brd_info {
916 	u32 file_addr;
917 	u32 file_max_size;
918 };
919 
920 struct wil6210_priv {
921 	struct pci_dev *pdev;
922 	u32 bar_size;
923 	struct wiphy *wiphy;
924 	struct net_device *main_ndev;
925 	int n_msi;
926 	void __iomem *csr;
927 	DECLARE_BITMAP(status, wil_status_last);
928 	u8 fw_version[ETHTOOL_FWVERS_LEN];
929 	u32 hw_version;
930 	u8 chip_revision;
931 	const char *hw_name;
932 	const char *wil_fw_name;
933 	char *board_file;
934 	u32 num_of_brd_entries;
935 	struct wil_brd_info *brd_info;
936 	DECLARE_BITMAP(hw_capa, hw_capa_last);
937 	DECLARE_BITMAP(fw_capabilities, WMI_FW_CAPABILITY_MAX);
938 	DECLARE_BITMAP(platform_capa, WIL_PLATFORM_CAPA_MAX);
939 	u32 recovery_count; /* num of FW recovery attempts in a short time */
940 	u32 recovery_state; /* FW recovery state machine */
941 	unsigned long last_fw_recovery; /* jiffies of last fw recovery */
942 	wait_queue_head_t wq; /* for all wait_event() use */
943 	u8 max_vifs; /* maximum number of interfaces, including main */
944 	struct wil6210_vif *vifs[WIL_MAX_VIFS];
945 	struct mutex vif_mutex; /* protects access to VIF entries */
946 	atomic_t connected_vifs;
947 	u32 max_assoc_sta; /* max sta's supported by the driver and the FW */
948 
949 	/* profile */
950 	struct cfg80211_chan_def monitor_chandef;
951 	u32 monitor_flags;
952 	int sinfo_gen;
953 	/* interrupt moderation */
954 	u32 tx_max_burst_duration;
955 	u32 tx_interframe_timeout;
956 	u32 rx_max_burst_duration;
957 	u32 rx_interframe_timeout;
958 	/* cached ISR registers */
959 	u32 isr_misc;
960 	/* mailbox related */
961 	struct mutex wmi_mutex;
962 	struct wil6210_mbox_ctl mbox_ctl;
963 	struct completion wmi_ready;
964 	struct completion wmi_call;
965 	u16 wmi_seq;
966 	u16 reply_id; /**< wait for this WMI event */
967 	u8 reply_mid;
968 	void *reply_buf;
969 	u16 reply_size;
970 	struct workqueue_struct *wmi_wq; /* for deferred calls */
971 	struct work_struct wmi_event_worker;
972 	struct workqueue_struct *wq_service;
973 	struct work_struct fw_error_worker;	/* for FW error recovery */
974 	struct list_head pending_wmi_ev;
975 	/*
976 	 * protect pending_wmi_ev
977 	 * - fill in IRQ from wil6210_irq_misc,
978 	 * - consumed in thread by wmi_event_worker
979 	 */
980 	spinlock_t wmi_ev_lock;
981 	spinlock_t net_queue_lock; /* guarding stop/wake netif queue */
982 	spinlock_t eap_lock; /* guarding access to eap rekey fields */
983 	struct napi_struct napi_rx;
984 	struct napi_struct napi_tx;
985 	struct net_device *napi_ndev; /* dummy net_device serving all VIFs */
986 
987 	/* DMA related */
988 	struct wil_ring ring_rx;
989 	unsigned int rx_buf_len;
990 	struct wil_ring ring_tx[WIL6210_MAX_TX_RINGS];
991 	struct wil_ring_tx_data ring_tx_data[WIL6210_MAX_TX_RINGS];
992 	struct wil_status_ring srings[WIL6210_MAX_STATUS_RINGS];
993 	u8 num_rx_status_rings;
994 	int tx_sring_idx;
995 	u8 ring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
996 	struct wil_sta_info sta[WIL6210_MAX_CID];
997 	u32 ring_idle_trsh; /* HW fetches up to 16 descriptors at once  */
998 	u32 dma_addr_size; /* indicates dma addr size */
999 	struct wil_rx_buff_mgmt rx_buff_mgmt;
1000 	bool use_enhanced_dma_hw;
1001 	struct wil_txrx_ops txrx_ops;
1002 
1003 	struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
1004 	/* for synchronizing device memory access while reset or suspend */
1005 	struct rw_semaphore mem_lock;
1006 	/* statistics */
1007 	atomic_t isr_count_rx, isr_count_tx;
1008 	/* debugfs */
1009 	struct dentry *debug;
1010 	struct wil_blob_wrapper blobs[MAX_FW_MAPPING_TABLE_SIZE];
1011 	u8 discovery_mode;
1012 	u8 abft_len;
1013 	u8 wakeup_trigger;
1014 	struct wil_suspend_stats suspend_stats;
1015 	struct wil_debugfs_data dbg_data;
1016 	bool tx_latency; /* collect TX latency measurements */
1017 	size_t tx_latency_res; /* bin resolution in usec */
1018 
1019 	void *platform_handle;
1020 	struct wil_platform_ops platform_ops;
1021 	bool keep_radio_on_during_sleep;
1022 
1023 	struct pmc_ctx pmc;
1024 
1025 	u8 p2p_dev_started;
1026 
1027 	/* P2P_DEVICE vif */
1028 	struct wireless_dev *p2p_wdev;
1029 	struct wireless_dev *radio_wdev;
1030 
1031 	/* High Access Latency Policy voting */
1032 	struct wil_halp halp;
1033 
1034 	enum wmi_ps_profile_type ps_profile;
1035 
1036 	int fw_calib_result;
1037 
1038 	struct notifier_block pm_notify;
1039 
1040 	bool suspend_resp_rcvd;
1041 	bool suspend_resp_comp;
1042 	u32 bus_request_kbps;
1043 	u32 bus_request_kbps_pre_suspend;
1044 
1045 	u32 rgf_fw_assert_code_addr;
1046 	u32 rgf_ucode_assert_code_addr;
1047 	u32 iccm_base;
1048 
1049 	/* relevant only for eDMA */
1050 	bool use_compressed_rx_status;
1051 	u32 rx_status_ring_order;
1052 	u32 tx_status_ring_order;
1053 	u32 rx_buff_id_count;
1054 	bool amsdu_en;
1055 	bool use_rx_hw_reordering;
1056 	bool secured_boot;
1057 	u8 boot_config;
1058 
1059 	struct wil_fw_stats_global fw_stats_global;
1060 
1061 	u32 max_agg_wsize;
1062 	u32 max_ampdu_size;
1063 	u8 multicast_to_unicast;
1064 	s32 cqm_rssi_thold;
1065 };
1066 
1067 #define wil_to_wiphy(i) (i->wiphy)
1068 #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
1069 #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
1070 #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
1071 #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
1072 #define ndev_to_vif(n) (struct wil6210_vif *)(netdev_priv(n))
1073 #define vif_to_wil(v) (v->wil)
1074 #define vif_to_ndev(v) (v->ndev)
1075 #define vif_to_wdev(v) (&v->wdev)
1076 #define GET_MAX_VIFS(wil) min_t(int, (wil)->max_vifs, WIL_MAX_VIFS)
1077 
1078 static inline struct wil6210_vif *wdev_to_vif(struct wil6210_priv *wil,
1079 					      struct wireless_dev *wdev)
1080 {
1081 	/* main interface is shared with P2P device */
1082 	if (wdev == wil->p2p_wdev)
1083 		return ndev_to_vif(wil->main_ndev);
1084 	else
1085 		return container_of(wdev, struct wil6210_vif, wdev);
1086 }
1087 
1088 static inline struct wireless_dev *
1089 vif_to_radio_wdev(struct wil6210_priv *wil, struct wil6210_vif *vif)
1090 {
1091 	/* main interface is shared with P2P device */
1092 	if (vif->mid)
1093 		return vif_to_wdev(vif);
1094 	else
1095 		return wil->radio_wdev;
1096 }
1097 
1098 __printf(2, 3)
1099 void wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
1100 __printf(2, 3)
1101 void __wil_err(struct wil6210_priv *wil, const char *fmt, ...);
1102 __printf(2, 3)
1103 void __wil_err_ratelimited(struct wil6210_priv *wil, const char *fmt, ...);
1104 __printf(2, 3)
1105 void __wil_info(struct wil6210_priv *wil, const char *fmt, ...);
1106 __printf(2, 3)
1107 void wil_dbg_ratelimited(const struct wil6210_priv *wil, const char *fmt, ...);
1108 #define wil_dbg(wil, fmt, arg...) do { \
1109 	netdev_dbg(wil->main_ndev, fmt, ##arg); \
1110 	wil_dbg_trace(wil, fmt, ##arg); \
1111 } while (0)
1112 
1113 #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
1114 #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
1115 #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
1116 #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
1117 #define wil_dbg_pm(wil, fmt, arg...) wil_dbg(wil, "DBG[ PM ]" fmt, ##arg)
1118 #define wil_err(wil, fmt, arg...) __wil_err(wil, "%s: " fmt, __func__, ##arg)
1119 #define wil_info(wil, fmt, arg...) __wil_info(wil, "%s: " fmt, __func__, ##arg)
1120 #define wil_err_ratelimited(wil, fmt, arg...) \
1121 	__wil_err_ratelimited(wil, "%s: " fmt, __func__, ##arg)
1122 
1123 /* target operations */
1124 /* register read */
1125 static inline u32 wil_r(struct wil6210_priv *wil, u32 reg)
1126 {
1127 	return readl(wil->csr + HOSTADDR(reg));
1128 }
1129 
1130 /* register write. wmb() to make sure it is completed */
1131 static inline void wil_w(struct wil6210_priv *wil, u32 reg, u32 val)
1132 {
1133 	writel(val, wil->csr + HOSTADDR(reg));
1134 	wmb(); /* wait for write to propagate to the HW */
1135 }
1136 
1137 /* register set = read, OR, write */
1138 static inline void wil_s(struct wil6210_priv *wil, u32 reg, u32 val)
1139 {
1140 	wil_w(wil, reg, wil_r(wil, reg) | val);
1141 }
1142 
1143 /* register clear = read, AND with inverted, write */
1144 static inline void wil_c(struct wil6210_priv *wil, u32 reg, u32 val)
1145 {
1146 	wil_w(wil, reg, wil_r(wil, reg) & ~val);
1147 }
1148 
1149 /*
1150  * wil_cid_valid - check cid is valid
1151  */
1152 static inline bool wil_cid_valid(struct wil6210_priv *wil, int cid)
1153 {
1154 	return (cid >= 0 && cid < wil->max_assoc_sta && cid < WIL6210_MAX_CID);
1155 }
1156 
1157 void wil_get_board_file(struct wil6210_priv *wil, char *buf, size_t len);
1158 
1159 #if defined(CONFIG_DYNAMIC_DEBUG)
1160 #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize,	\
1161 			  groupsize, buf, len, ascii)		\
1162 			  print_hex_dump_debug("DBG[TXRX]" prefix_str,\
1163 					 prefix_type, rowsize,	\
1164 					 groupsize, buf, len, ascii)
1165 
1166 #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize,	\
1167 			 groupsize, buf, len, ascii)		\
1168 			 print_hex_dump_debug("DBG[ WMI]" prefix_str,\
1169 					prefix_type, rowsize,	\
1170 					groupsize, buf, len, ascii)
1171 
1172 #define wil_hex_dump_misc(prefix_str, prefix_type, rowsize,	\
1173 			  groupsize, buf, len, ascii)		\
1174 			  print_hex_dump_debug("DBG[MISC]" prefix_str,\
1175 					prefix_type, rowsize,	\
1176 					groupsize, buf, len, ascii)
1177 #else /* defined(CONFIG_DYNAMIC_DEBUG) */
1178 static inline
1179 void wil_hex_dump_txrx(const char *prefix_str, int prefix_type, int rowsize,
1180 		       int groupsize, const void *buf, size_t len, bool ascii)
1181 {
1182 }
1183 
1184 static inline
1185 void wil_hex_dump_wmi(const char *prefix_str, int prefix_type, int rowsize,
1186 		      int groupsize, const void *buf, size_t len, bool ascii)
1187 {
1188 }
1189 
1190 static inline
1191 void wil_hex_dump_misc(const char *prefix_str, int prefix_type, int rowsize,
1192 		       int groupsize, const void *buf, size_t len, bool ascii)
1193 {
1194 }
1195 #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
1196 
1197 void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
1198 			  size_t count);
1199 void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
1200 			size_t count);
1201 int wil_mem_access_lock(struct wil6210_priv *wil);
1202 void wil_mem_access_unlock(struct wil6210_priv *wil);
1203 
1204 struct wil6210_vif *
1205 wil_vif_alloc(struct wil6210_priv *wil, const char *name,
1206 	      unsigned char name_assign_type, enum nl80211_iftype iftype);
1207 void wil_vif_free(struct wil6210_vif *vif);
1208 void *wil_if_alloc(struct device *dev);
1209 bool wil_has_other_active_ifaces(struct wil6210_priv *wil,
1210 				 struct net_device *ndev, bool up, bool ok);
1211 bool wil_has_active_ifaces(struct wil6210_priv *wil, bool up, bool ok);
1212 void wil_if_free(struct wil6210_priv *wil);
1213 int wil_vif_add(struct wil6210_priv *wil, struct wil6210_vif *vif);
1214 int wil_if_add(struct wil6210_priv *wil);
1215 void wil_vif_remove(struct wil6210_priv *wil, u8 mid);
1216 void wil_if_remove(struct wil6210_priv *wil);
1217 int wil_priv_init(struct wil6210_priv *wil);
1218 void wil_priv_deinit(struct wil6210_priv *wil);
1219 int wil_ps_update(struct wil6210_priv *wil,
1220 		  enum wmi_ps_profile_type ps_profile);
1221 int wil_reset(struct wil6210_priv *wil, bool no_fw);
1222 void wil_fw_error_recovery(struct wil6210_priv *wil);
1223 void wil_set_recovery_state(struct wil6210_priv *wil, int state);
1224 bool wil_is_recovery_blocked(struct wil6210_priv *wil);
1225 int wil_up(struct wil6210_priv *wil);
1226 int __wil_up(struct wil6210_priv *wil);
1227 int wil_down(struct wil6210_priv *wil);
1228 int __wil_down(struct wil6210_priv *wil);
1229 void wil_refresh_fw_capabilities(struct wil6210_priv *wil);
1230 void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
1231 int wil_find_cid(struct wil6210_priv *wil, u8 mid, const u8 *mac);
1232 int wil_find_cid_by_idx(struct wil6210_priv *wil, u8 mid, int idx);
1233 void wil_set_ethtoolops(struct net_device *ndev);
1234 
1235 struct fw_map *wil_find_fw_mapping(const char *section);
1236 void __iomem *wmi_buffer_block(struct wil6210_priv *wil, __le32 ptr, u32 size);
1237 void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
1238 void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
1239 int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
1240 		 struct wil6210_mbox_hdr *hdr);
1241 int wmi_send(struct wil6210_priv *wil, u16 cmdid, u8 mid, void *buf, u16 len);
1242 void wmi_recv_cmd(struct wil6210_priv *wil);
1243 int wmi_call(struct wil6210_priv *wil, u16 cmdid, u8 mid, void *buf, u16 len,
1244 	     u16 reply_id, void *reply, u16 reply_size, int to_msec);
1245 void wmi_event_worker(struct work_struct *work);
1246 void wmi_event_flush(struct wil6210_priv *wil);
1247 int wmi_set_ssid(struct wil6210_vif *vif, u8 ssid_len, const void *ssid);
1248 int wmi_get_ssid(struct wil6210_vif *vif, u8 *ssid_len, void *ssid);
1249 int wmi_set_channel(struct wil6210_priv *wil, int channel);
1250 int wmi_get_channel(struct wil6210_priv *wil, int *channel);
1251 int wmi_del_cipher_key(struct wil6210_vif *vif, u8 key_index,
1252 		       const void *mac_addr, int key_usage);
1253 int wmi_add_cipher_key(struct wil6210_vif *vif, u8 key_index,
1254 		       const void *mac_addr, int key_len, const void *key,
1255 		       int key_usage);
1256 int wmi_echo(struct wil6210_priv *wil);
1257 int wmi_set_ie(struct wil6210_vif *vif, u8 type, u16 ie_len, const void *ie);
1258 int wmi_rx_chain_add(struct wil6210_priv *wil, struct wil_ring *vring);
1259 int wmi_update_ft_ies(struct wil6210_vif *vif, u16 ie_len, const void *ie);
1260 int wmi_rxon(struct wil6210_priv *wil, bool on);
1261 int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
1262 int wmi_get_all_temperatures(struct wil6210_priv *wil,
1263 			     struct wmi_temp_sense_all_done_event
1264 			     *sense_all_evt);
1265 int wmi_disconnect_sta(struct wil6210_vif *vif, const u8 *mac, u16 reason,
1266 		       bool del_sta);
1267 int wmi_addba(struct wil6210_priv *wil, u8 mid,
1268 	      u8 ringid, u8 size, u16 timeout);
1269 int wmi_delba_tx(struct wil6210_priv *wil, u8 mid, u8 ringid, u16 reason);
1270 int wmi_delba_rx(struct wil6210_priv *wil, u8 mid, u8 cid, u8 tid, u16 reason);
1271 int wmi_addba_rx_resp(struct wil6210_priv *wil,
1272 		      u8 mid, u8 cid, u8 tid, u8 token,
1273 		      u16 status, bool amsdu, u16 agg_wsize, u16 timeout);
1274 int wmi_ps_dev_profile_cfg(struct wil6210_priv *wil,
1275 			   enum wmi_ps_profile_type ps_profile);
1276 int wmi_set_mgmt_retry(struct wil6210_priv *wil, u8 retry_short);
1277 int wmi_get_mgmt_retry(struct wil6210_priv *wil, u8 *retry_short);
1278 int wmi_new_sta(struct wil6210_vif *vif, const u8 *mac, u8 aid);
1279 int wmi_port_allocate(struct wil6210_priv *wil, u8 mid,
1280 		      const u8 *mac, enum nl80211_iftype iftype);
1281 int wmi_port_delete(struct wil6210_priv *wil, u8 mid);
1282 int wmi_link_stats_cfg(struct wil6210_vif *vif, u32 type, u8 cid, u32 interval);
1283 int wil_addba_rx_request(struct wil6210_priv *wil, u8 mid, u8 cid, u8 tid,
1284 			 u8 dialog_token, __le16 ba_param_set,
1285 			 __le16 ba_timeout, __le16 ba_seq_ctrl);
1286 int wil_addba_tx_request(struct wil6210_priv *wil, u8 ringid, u16 wsize);
1287 
1288 void wil6210_clear_irq(struct wil6210_priv *wil);
1289 int wil6210_init_irq(struct wil6210_priv *wil, int irq);
1290 void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
1291 void wil_mask_irq(struct wil6210_priv *wil);
1292 void wil_unmask_irq(struct wil6210_priv *wil);
1293 void wil_configure_interrupt_moderation(struct wil6210_priv *wil);
1294 void wil_disable_irq(struct wil6210_priv *wil);
1295 void wil_enable_irq(struct wil6210_priv *wil);
1296 void wil6210_mask_halp(struct wil6210_priv *wil);
1297 
1298 /* P2P */
1299 bool wil_p2p_is_social_scan(struct cfg80211_scan_request *request);
1300 int wil_p2p_search(struct wil6210_vif *vif,
1301 		   struct cfg80211_scan_request *request);
1302 int wil_p2p_listen(struct wil6210_priv *wil, struct wireless_dev *wdev,
1303 		   unsigned int duration, struct ieee80211_channel *chan,
1304 		   u64 *cookie);
1305 u8 wil_p2p_stop_discovery(struct wil6210_vif *vif);
1306 int wil_p2p_cancel_listen(struct wil6210_vif *vif, u64 cookie);
1307 void wil_p2p_listen_expired(struct work_struct *work);
1308 void wil_p2p_search_expired(struct work_struct *work);
1309 void wil_p2p_stop_radio_operations(struct wil6210_priv *wil);
1310 void wil_p2p_delayed_listen_work(struct work_struct *work);
1311 
1312 /* WMI for P2P */
1313 int wmi_p2p_cfg(struct wil6210_vif *vif, int channel, int bi);
1314 int wmi_start_listen(struct wil6210_vif *vif);
1315 int wmi_start_search(struct wil6210_vif *vif);
1316 int wmi_stop_discovery(struct wil6210_vif *vif);
1317 
1318 int wil_cfg80211_mgmt_tx(struct wiphy *wiphy, struct wireless_dev *wdev,
1319 			 struct cfg80211_mgmt_tx_params *params,
1320 			 u64 *cookie);
1321 void wil_cfg80211_ap_recovery(struct wil6210_priv *wil);
1322 int wil_cfg80211_iface_combinations_from_fw(
1323 	struct wil6210_priv *wil,
1324 	const struct wil_fw_record_concurrency *conc);
1325 int wil_vif_prepare_stop(struct wil6210_vif *vif);
1326 
1327 #if defined(CONFIG_WIL6210_DEBUGFS)
1328 int wil6210_debugfs_init(struct wil6210_priv *wil);
1329 void wil6210_debugfs_remove(struct wil6210_priv *wil);
1330 #else
1331 static inline int wil6210_debugfs_init(struct wil6210_priv *wil) { return 0; }
1332 static inline void wil6210_debugfs_remove(struct wil6210_priv *wil) {}
1333 #endif
1334 
1335 int wil_cid_fill_sinfo(struct wil6210_vif *vif, int cid,
1336 		       struct station_info *sinfo);
1337 
1338 struct wil6210_priv *wil_cfg80211_init(struct device *dev);
1339 void wil_cfg80211_deinit(struct wil6210_priv *wil);
1340 void wil_p2p_wdev_free(struct wil6210_priv *wil);
1341 
1342 int wmi_set_mac_address(struct wil6210_priv *wil, const void *addr);
1343 int wmi_pcp_start(struct wil6210_vif *vif, int bi, u8 wmi_nettype, u8 chan,
1344 		  u8 edmg_chan, u8 hidden_ssid, u8 is_go);
1345 int wmi_pcp_stop(struct wil6210_vif *vif);
1346 int wmi_led_cfg(struct wil6210_priv *wil, bool enable);
1347 int wmi_abort_scan(struct wil6210_vif *vif);
1348 void wil_abort_scan(struct wil6210_vif *vif, bool sync);
1349 void wil_abort_scan_all_vifs(struct wil6210_priv *wil, bool sync);
1350 void wil6210_bus_request(struct wil6210_priv *wil, u32 kbps);
1351 void wil6210_disconnect(struct wil6210_vif *vif, const u8 *bssid,
1352 			u16 reason_code);
1353 void wil6210_disconnect_complete(struct wil6210_vif *vif, const u8 *bssid,
1354 				 u16 reason_code);
1355 void wil_probe_client_flush(struct wil6210_vif *vif);
1356 void wil_probe_client_worker(struct work_struct *work);
1357 void wil_disconnect_worker(struct work_struct *work);
1358 void wil_enable_tx_key_worker(struct work_struct *work);
1359 
1360 void wil_init_txrx_ops(struct wil6210_priv *wil);
1361 
1362 /* TX API */
1363 int wil_ring_init_tx(struct wil6210_vif *vif, int cid);
1364 int wil_vring_init_bcast(struct wil6210_vif *vif, int id, int size);
1365 int wil_bcast_init(struct wil6210_vif *vif);
1366 void wil_bcast_fini(struct wil6210_vif *vif);
1367 void wil_bcast_fini_all(struct wil6210_priv *wil);
1368 
1369 void wil_update_net_queues(struct wil6210_priv *wil, struct wil6210_vif *vif,
1370 			   struct wil_ring *ring, bool should_stop);
1371 void wil_update_net_queues_bh(struct wil6210_priv *wil, struct wil6210_vif *vif,
1372 			      struct wil_ring *ring, bool check_stop);
1373 netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
1374 int wil_tx_complete(struct wil6210_vif *vif, int ringid);
1375 void wil_tx_complete_handle_eapol(struct wil6210_vif *vif,
1376 				  struct sk_buff *skb);
1377 void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
1378 void wil6210_unmask_irq_tx_edma(struct wil6210_priv *wil);
1379 
1380 /* RX API */
1381 void wil_rx_handle(struct wil6210_priv *wil, int *quota);
1382 void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
1383 void wil6210_unmask_irq_rx_edma(struct wil6210_priv *wil);
1384 void wil_set_crypto_rx(u8 key_index, enum wmi_key_usage key_usage,
1385 		       struct wil_sta_info *cs,
1386 		       struct key_params *params);
1387 
1388 int wil_iftype_nl2wmi(enum nl80211_iftype type);
1389 
1390 int wil_request_firmware(struct wil6210_priv *wil, const char *name,
1391 			 bool load);
1392 int wil_request_board(struct wil6210_priv *wil, const char *name);
1393 bool wil_fw_verify_file_exists(struct wil6210_priv *wil, const char *name);
1394 
1395 void wil_pm_runtime_allow(struct wil6210_priv *wil);
1396 void wil_pm_runtime_forbid(struct wil6210_priv *wil);
1397 int wil_pm_runtime_get(struct wil6210_priv *wil);
1398 void wil_pm_runtime_put(struct wil6210_priv *wil);
1399 
1400 int wil_can_suspend(struct wil6210_priv *wil, bool is_runtime);
1401 int wil_suspend(struct wil6210_priv *wil, bool is_runtime, bool keep_radio_on);
1402 int wil_resume(struct wil6210_priv *wil, bool is_runtime, bool keep_radio_on);
1403 bool wil_is_wmi_idle(struct wil6210_priv *wil);
1404 int wmi_resume(struct wil6210_priv *wil);
1405 int wmi_suspend(struct wil6210_priv *wil);
1406 bool wil_is_tx_idle(struct wil6210_priv *wil);
1407 
1408 int wil_fw_copy_crash_dump(struct wil6210_priv *wil, void *dest, u32 size);
1409 void wil_fw_core_dump(struct wil6210_priv *wil);
1410 
1411 void wil_halp_vote(struct wil6210_priv *wil);
1412 void wil_halp_unvote(struct wil6210_priv *wil);
1413 void wil6210_set_halp(struct wil6210_priv *wil);
1414 void wil6210_clear_halp(struct wil6210_priv *wil);
1415 
1416 int wmi_start_sched_scan(struct wil6210_priv *wil,
1417 			 struct cfg80211_sched_scan_request *request);
1418 int wmi_stop_sched_scan(struct wil6210_priv *wil);
1419 int wmi_mgmt_tx(struct wil6210_vif *vif, const u8 *buf, size_t len);
1420 int wmi_mgmt_tx_ext(struct wil6210_vif *vif, const u8 *buf, size_t len,
1421 		    u8 channel, u16 duration_ms);
1422 int wmi_rbufcap_cfg(struct wil6210_priv *wil, bool enable, u16 threshold);
1423 
1424 int wil_wmi2spec_ch(u8 wmi_ch, u8 *spec_ch);
1425 int wil_spec2wmi_ch(u8 spec_ch, u8 *wmi_ch);
1426 void wil_update_supported_bands(struct wil6210_priv *wil);
1427 
1428 int reverse_memcmp(const void *cs, const void *ct, size_t count);
1429 
1430 /* WMI for enhanced DMA */
1431 int wil_wmi_tx_sring_cfg(struct wil6210_priv *wil, int ring_id);
1432 int wil_wmi_cfg_def_rx_offload(struct wil6210_priv *wil,
1433 			       u16 max_rx_pl_per_desc);
1434 int wil_wmi_rx_sring_add(struct wil6210_priv *wil, u16 ring_id);
1435 int wil_wmi_rx_desc_ring_add(struct wil6210_priv *wil, int status_ring_id);
1436 int wil_wmi_tx_desc_ring_add(struct wil6210_vif *vif, int ring_id, int cid,
1437 			     int tid);
1438 int wil_wmi_bcast_desc_ring_add(struct wil6210_vif *vif, int ring_id);
1439 int wmi_addba_rx_resp_edma(struct wil6210_priv *wil, u8 mid, u8 cid,
1440 			   u8 tid, u8 token, u16 status, bool amsdu,
1441 			   u16 agg_wsize, u16 timeout);
1442 
1443 void update_supported_bands(struct wil6210_priv *wil);
1444 
1445 void wil_clear_fw_log_addr(struct wil6210_priv *wil);
1446 int wmi_set_cqm_rssi_config(struct wil6210_priv *wil,
1447 			    s32 rssi_thold, u32 rssi_hyst);
1448 #endif /* __WIL6210_H__ */
1449