/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | A15SDOptimizer.cpp | 133 const TargetRegisterClass *TRC) { in usesRegClass() 269 const TargetRegisterClass *TRC = in optimizeSDPattern() local 432 const TargetRegisterClass *TRC) { in createExtractSubreg()
|
H A D | ARMLoadStoreOptimizer.cpp | 2430 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF); in RescheduleOps() local 3025 const TargetRegisterClass *TRC = TII->getRegClass(MCID, BaseOp, TRI, *MF); in AdjustBaseAndOffset() local 3082 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF); in createPostIncLoadStore() local
|
/freebsd/contrib/llvm-project/llvm/lib/Target/WebAssembly/ |
H A D | WebAssemblyAsmPrinter.cpp | 64 const TargetRegisterClass *TRC = MRI->getRegClass(RegNo); in getRegType() local
|
H A D | WebAssemblyISelLowering.cpp | 571 const TargetRegisterClass *TRC = MRI.getRegClass(Reg); in LowerCallResults() local
|
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/ |
H A D | InstrEmitter.cpp | 526 const TargetRegisterClass *TRC = in EmitSubregNode() local 682 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg); in EmitRegSequence() local
|
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/ |
H A D | MachineRegisterInfo.cpp | 511 const TargetRegisterClass &TRC = *getRegClass(Reg); in getMaxLaneMaskForVReg() local
|
H A D | LiveDebugVariables.cpp | 1542 const TargetRegisterClass *TRC = MRI.getRegClass(VirtReg); in rewriteLocations() local 1854 const TargetRegisterClass *TRC = MRI.getRegClass(Reg); in emitDebugValues() local
|
H A D | RegAllocPBQP.cpp | 617 const TargetRegisterClass *TRC = MRI.getRegClass(VReg); in initializeGraph() local
|
H A D | MachinePipeliner.cpp | 1338 for (const TargetRegisterClass *TRC : TRI->regclasses()) { in computePressureSetLimit() local
|
/freebsd/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86AvoidStoreForwardingBlocks.cpp | 557 const auto *TRC = TII->getRegClass(TII->get(LoadInst->getOpcode()), 0, TRI, in getRegSizeInBytes() local
|
/freebsd/usr.sbin/lpr/lpd/ |
H A D | printjob.c | 1488 #define TRC(q) (((q)-' ')&0177) macro
|
/freebsd/contrib/llvm-project/clang/include/clang/AST/ |
H A D | ASTNodeTraverser.h | 529 if (const Expr *TRC = D->getTrailingRequiresClause()) in VisitFunctionDecl() local
|
H A D | Decl.h | 2625 if (auto *TRC = getTrailingRequiresClause()) in getAssociatedConstraints() local
|
/freebsd/contrib/llvm-project/clang/lib/Sema/ |
H A D | SemaTemplateVariadic.cpp | 993 if (Expr *TRC = D.getTrailingRequiresClause()) in containsUnexpandedParameterPacks() local
|
H A D | SemaLambda.cpp | 1515 if (Expr *TRC = Method->getTrailingRequiresClause()) { in ActOnStartOfLambdaDefinition() local
|
H A D | SemaLookup.cpp | 5361 TypoDiagnosticGenerator TDG, TypoRecoveryCallback TRC, CorrectTypoKind Mode, in CorrectTypoDelayed() 5718 TypoRecoveryCallback TRC, in createDelayedTypo()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/ |
H A D | PPCMIPeephole.cpp | 1169 const TargetRegisterClass *TRC = MI.getOpcode() == PPC::ADD8 in simplifyCode() local
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | SIInstrInfo.h | 1451 const TargetRegisterClass &TRC, in isOfRegClass()
|
/freebsd/contrib/llvm-project/llvm/include/llvm/CodeGen/GlobalISel/ |
H A D | MachineIRBuilder.h | 83 DstOp(const TargetRegisterClass *TRC) : RC(TRC), Ty(DstType::Ty_RC) {} in DstOp()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64InstrInfo.cpp | 4144 const TargetRegisterClass *TRC = ::getRegClass(MI, Reg); in isHForm() local 4158 const TargetRegisterClass *TRC = ::getRegClass(MI, Reg); in isQForm() local 4210 const TargetRegisterClass *TRC = ::getRegClass(MI, Reg); in isFpOrNEON() local
|
/freebsd/contrib/llvm-project/llvm/lib/Target/SystemZ/ |
H A D | SystemZISelDAGToDAG.cpp | 1842 const TargetRegisterClass *TRC = in SelectInlineAsmMemoryOperand() local
|
/freebsd/contrib/llvm-project/clang/lib/AST/ |
H A D | DeclTemplate.cpp | 274 if (const Expr *TRC = FD->getTrailingRequiresClause()) in getAssociatedConstraints() local
|
/freebsd/contrib/llvm-project/clang/include/clang/Sema/ |
H A D | DeclSpec.h | 2626 void setTrailingRequiresClause(Expr *TRC) { in setTrailingRequiresClause()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/Hexagon/ |
H A D | HexagonInstrInfo.cpp | 2103 const TargetRegisterClass *TRC; in createVR() local
|
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/LiveDebugValues/ |
H A D | InstrRefBasedImpl.cpp | 1560 const TargetRegisterClass *TRC = nullptr; in getValueForInstrRef() local
|