xref: /illumos-gate/usr/src/uts/common/sys/smbios.h (revision 49f72993927fbcc8093ddd143715f814931de21a)
1 /*
2  * CDDL HEADER START
3  *
4  * The contents of this file are subject to the terms of the
5  * Common Development and Distribution License (the "License").
6  * You may not use this file except in compliance with the License.
7  *
8  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9  * or http://www.opensolaris.org/os/licensing.
10  * See the License for the specific language governing permissions
11  * and limitations under the License.
12  *
13  * When distributing Covered Code, include this CDDL HEADER in each
14  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15  * If applicable, add the following below this CDDL HEADER, with the
16  * fields enclosed by brackets "[]" replaced with your own identifying
17  * information: Portions Copyright [yyyy] [name of copyright owner]
18  *
19  * CDDL HEADER END
20  */
21 
22 /*
23  * Copyright 2015 OmniTI Computer Consulting, Inc. All rights reserved.
24  * Copyright (c) 2018, Joyent, Inc.
25  * Copyright 2024 Oxide Computer Company
26  * Copyright 2010 Sun Microsystems, Inc.  All rights reserved.
27  * Use is subject to license terms.
28  */
29 
30 /*
31  * This header file defines the interfaces available from the SMBIOS access
32  * library, libsmbios, and an equivalent kernel module.  This API can be used
33  * to access DMTF SMBIOS data from a device, file, or raw memory buffer.
34  *
35  * This is NOT a Public interface, and should be considered Unstable, as it is
36  * subject to change without notice as the DMTF SMBIOS specification evolves.
37  * Therefore, be aware that any program linked with this API in this
38  * instance of illumos is almost guaranteed to break in the next release.
39  */
40 
41 #ifndef	_SYS_SMBIOS_H
42 #define	_SYS_SMBIOS_H
43 
44 #include <sys/types.h>
45 
46 #ifdef	__cplusplus
47 extern "C" {
48 #endif
49 
50 typedef enum smbios_entry_point_type {
51 	SMBIOS_ENTRY_POINT_21,
52 	SMBIOS_ENTRY_POINT_30
53 } smbios_entry_point_t;
54 
55 /*
56  * SMBIOS Structure Table Entry Point.  See DSP0134 5.2.1 for more information.
57  * The structure table entry point is located by searching for the anchor.
58  */
59 #pragma pack(1)
60 
61 typedef struct smbios_21_entry {
62 	char smbe_eanchor[4];		/* anchor tag (SMB_ENTRY_EANCHOR) */
63 	uint8_t smbe_ecksum;		/* checksum of entry point structure */
64 	uint8_t smbe_elen;		/* length in bytes of entry point */
65 	uint8_t smbe_major;		/* major version of the SMBIOS spec */
66 	uint8_t smbe_minor;		/* minor version of the SMBIOS spec */
67 	uint16_t smbe_maxssize;		/* maximum size in bytes of a struct */
68 	uint8_t smbe_revision;		/* entry point structure revision */
69 	uint8_t smbe_format[5];		/* entry point revision-specific data */
70 	char smbe_ianchor[5];		/* intermed. tag (SMB_ENTRY_IANCHOR) */
71 	uint8_t smbe_icksum;		/* intermed. checksum */
72 	uint16_t smbe_stlen;		/* length in bytes of structure table */
73 	uint32_t smbe_staddr;		/* physical addr of structure table */
74 	uint16_t smbe_stnum;		/* number of structure table entries */
75 	uint8_t smbe_bcdrev;		/* BCD value representing DMI version */
76 } smbios_21_entry_t;
77 
78 /*
79  * The 64-bit SMBIOS 3.0 Entry Point.  See DSP0134 5.2.2 for more information.
80  * The structure table entry point is located by searching for the anchor.
81  */
82 
83 typedef struct smbios_30_entry {
84 	char smbe_eanchor[5];		/* anchor tag (SMB3_ENTRY_EANCHOR) */
85 	uint8_t smbe_ecksum;		/* checksum of entry point structure */
86 	uint8_t smbe_elen;		/* length in bytes of entry point */
87 	uint8_t smbe_major;		/* major version of the SMBIOS spec */
88 	uint8_t smbe_minor;		/* minor version of the SMBIOS spec */
89 	uint8_t smbe_docrev;		/* specification docrev */
90 	uint8_t smbe_revision;		/* entry point structure revision */
91 	uint8_t smbe_reserved;
92 	uint32_t smbe_stlen;		/* length in bytes of structure table */
93 	uint64_t smbe_staddr;		/* physical addr of structure table */
94 } smbios_30_entry_t;
95 
96 typedef union {
97 	smbios_21_entry_t ep21;
98 	smbios_30_entry_t ep30;
99 } smbios_entry_t;
100 
101 #pragma pack()
102 
103 #define	SMB_ENTRY_EANCHOR	"_SM_"	/* structure table entry point anchor */
104 #define	SMB_ENTRY_EANCHORLEN	4	/* length of entry point anchor */
105 #define	SMB3_ENTRY_EANCHOR	"_SM3_"	/* structure table entry point anchor */
106 #define	SMB3_ENTRY_EANCHORLEN	5	/* length of entry point anchor */
107 #define	SMB_ENTRY_IANCHOR	"_DMI_"	/* intermediate anchor string */
108 #define	SMB_ENTRY_IANCHORLEN	5	/* length of intermediate anchor */
109 #define	SMB_ENTRY_MAXLEN	255	/* maximum length of entry point */
110 
111 /*
112  * Structure type codes.  The comments next to each type include an (R) note to
113  * indicate a structure that is required as of SMBIOS v2.8 and an (O) note to
114  * indicate a structure that is obsolete as of SMBIOS v2.8.
115  */
116 #define	SMB_TYPE_BIOS		0	/* BIOS information (R) */
117 #define	SMB_TYPE_SYSTEM		1	/* system information (R) */
118 #define	SMB_TYPE_BASEBOARD	2	/* base board */
119 #define	SMB_TYPE_CHASSIS	3	/* system enclosure or chassis (R) */
120 #define	SMB_TYPE_PROCESSOR	4	/* processor (R) */
121 #define	SMB_TYPE_MEMCTL		5	/* memory controller (O) */
122 #define	SMB_TYPE_MEMMOD		6	/* memory module (O) */
123 #define	SMB_TYPE_CACHE		7	/* processor cache (R) */
124 #define	SMB_TYPE_PORT		8	/* port connector */
125 #define	SMB_TYPE_SLOT		9	/* upgradeable system slot (R) */
126 #define	SMB_TYPE_OBDEVS		10	/* on-board devices (O) */
127 #define	SMB_TYPE_OEMSTR		11	/* OEM string table */
128 #define	SMB_TYPE_SYSCONFSTR	12	/* system configuration string table */
129 #define	SMB_TYPE_LANG		13	/* BIOS language information */
130 #define	SMB_TYPE_GROUP		14	/* group associations */
131 #define	SMB_TYPE_EVENTLOG	15	/* system event log */
132 #define	SMB_TYPE_MEMARRAY	16	/* physical memory array (R) */
133 #define	SMB_TYPE_MEMDEVICE	17	/* memory device (R) */
134 #define	SMB_TYPE_MEMERR32	18	/* 32-bit memory error information */
135 #define	SMB_TYPE_MEMARRAYMAP	19	/* memory array mapped address (R) */
136 #define	SMB_TYPE_MEMDEVICEMAP	20	/* memory device mapped address */
137 #define	SMB_TYPE_POINTDEV	21	/* built-in pointing device */
138 #define	SMB_TYPE_BATTERY	22	/* portable battery */
139 #define	SMB_TYPE_RESET		23	/* system reset settings */
140 #define	SMB_TYPE_SECURITY	24	/* hardware security settings */
141 #define	SMB_TYPE_POWERCTL	25	/* system power controls */
142 #define	SMB_TYPE_VPROBE		26	/* voltage probe */
143 #define	SMB_TYPE_COOLDEV	27	/* cooling device */
144 #define	SMB_TYPE_TPROBE		28	/* temperature probe */
145 #define	SMB_TYPE_IPROBE		29	/* current probe */
146 #define	SMB_TYPE_OOBRA		30	/* out-of-band remote access facility */
147 #define	SMB_TYPE_BIS		31	/* boot integrity services */
148 #define	SMB_TYPE_BOOT		32	/* system boot status (R) */
149 #define	SMB_TYPE_MEMERR64	33	/* 64-bit memory error information */
150 #define	SMB_TYPE_MGMTDEV	34	/* management device */
151 #define	SMB_TYPE_MGMTDEVCP	35	/* management device component */
152 #define	SMB_TYPE_MGMTDEVDATA	36	/* management device threshold data */
153 #define	SMB_TYPE_MEMCHAN	37	/* memory channel */
154 #define	SMB_TYPE_IPMIDEV	38	/* IPMI device information */
155 #define	SMB_TYPE_POWERSUP	39	/* system power supply */
156 #define	SMB_TYPE_ADDINFO	40	/* additional information */
157 #define	SMB_TYPE_OBDEVEXT	41	/* on-board device extended info */
158 #define	SMB_TYPE_MCHI		42	/* mgmt controller host interface */
159 #define	SMB_TYPE_TPM		43	/* TPM device */
160 #define	SMB_TYPE_PROCESSOR_INFO	44	/* Processor Additional Information */
161 #define	SMB_TYPE_FWINFO		45	/* Firmware Inventory Information */
162 #define	SMB_TYPE_STRPROP	46	/* String Property */
163 #define	SMB_TYPE_INACTIVE	126	/* inactive table entry */
164 #define	SMB_TYPE_EOT		127	/* end of table */
165 
166 #define	SMB_TYPE_OEM_LO		128	/* start of OEM-specific type range */
167 #define	SUN_OEM_EXT_PROCESSOR	132	/* processor extended info */
168 #define	SUN_OEM_EXT_PORT	136	/* port extended info */
169 #define	SUN_OEM_PCIEXRC		138	/* PCIE RootComplex/RootPort info */
170 #define	SUN_OEM_EXT_MEMARRAY	144	/* phys memory array extended info */
171 #define	SUN_OEM_EXT_MEMDEVICE	145	/* memory device extended info */
172 #define	SMB_TYPE_OEM_HI		256	/* end of OEM-specific type range */
173 
174 /*
175  * OEM string indicating "Platform Resource Management Specification"
176  * compliance.
177  */
178 #define	SMB_PRMS1	"SUNW-PRMS-1"
179 
180 /*
181  * Some default values set by BIOS vendor
182  */
183 #define	SMB_DEFAULT1	"To Be Filled By O.E.M."
184 #define	SMB_DEFAULT2	"Not Available"
185 #define	SMB_DEFAULT3	"Default string"
186 
187 /*
188  * SMBIOS Common Information.  These structures do not correspond to anything
189  * in the SMBIOS specification, but allow library clients to more easily read
190  * information that is frequently encoded into the various SMBIOS structures.
191  */
192 typedef struct smbios_info {
193 	const char *smbi_manufacturer;	/* manufacturer */
194 	const char *smbi_product;	/* product name */
195 	const char *smbi_version;	/* version */
196 	const char *smbi_serial;	/* serial number */
197 	const char *smbi_asset;		/* asset tag */
198 	const char *smbi_location;	/* location tag */
199 	const char *smbi_part;		/* part number */
200 } smbios_info_t;
201 
202 typedef struct smbios_version {
203 	uint8_t smbv_major;		/* version major number */
204 	uint8_t smbv_minor;		/* version minor number */
205 } smbios_version_t;
206 
207 #define	SMB_CONT_MAX	255		/* maximum contained objects */
208 
209 /*
210  * SMBIOS Bios Information.  See DSP0134 Section 7.1 for more information.
211  * smbb_romsize is converted from the implementation format into bytes. Note, if
212  * we do not have an extended BIOS ROM size, it is filled in with the default
213  * BIOS ROM size.
214  */
215 typedef struct smbios_bios {
216 	const char *smbb_vendor;	/* bios vendor string */
217 	const char *smbb_version;	/* bios version string */
218 	const char *smbb_reldate;	/* bios release date */
219 	uint32_t smbb_segment;		/* bios address segment location */
220 	uint32_t smbb_romsize;		/* bios rom size in bytes */
221 	uint32_t smbb_runsize;		/* bios image size in bytes */
222 	uint64_t smbb_cflags;		/* bios characteristics */
223 	const uint8_t *smbb_xcflags;	/* bios characteristics extensions */
224 	size_t smbb_nxcflags;		/* number of smbb_xcflags[] bytes */
225 	smbios_version_t smbb_biosv;	/* bios version */
226 	smbios_version_t smbb_ecfwv;	/* bios embedded ctrl f/w version */
227 	uint64_t smbb_extromsize;	/* Extended bios ROM Size */
228 } smbios_bios_t;
229 
230 #define	SMB_BIOSFL_RSV0		0x00000001	/* reserved bit zero */
231 #define	SMB_BIOSFL_RSV1		0x00000002	/* reserved bit one */
232 #define	SMB_BIOSFL_UNKNOWN	0x00000004	/* unknown */
233 #define	SMB_BIOSFL_BCNOTSUP	0x00000008	/* BIOS chars not supported */
234 #define	SMB_BIOSFL_ISA		0x00000010	/* ISA is supported */
235 #define	SMB_BIOSFL_MCA		0x00000020	/* MCA is supported */
236 #define	SMB_BIOSFL_EISA		0x00000040	/* EISA is supported */
237 #define	SMB_BIOSFL_PCI		0x00000080	/* PCI is supported */
238 #define	SMB_BIOSFL_PCMCIA	0x00000100	/* PCMCIA is supported */
239 #define	SMB_BIOSFL_PLUGNPLAY	0x00000200	/* Plug and Play is supported */
240 #define	SMB_BIOSFL_APM		0x00000400	/* APM is supported */
241 #define	SMB_BIOSFL_FLASH	0x00000800	/* BIOS is Flash Upgradeable */
242 #define	SMB_BIOSFL_SHADOW	0x00001000	/* BIOS shadowing is allowed */
243 #define	SMB_BIOSFL_VLVESA	0x00002000	/* VL-VESA is supported */
244 #define	SMB_BIOSFL_ESCD		0x00004000	/* ESCD support is available */
245 #define	SMB_BIOSFL_CDBOOT	0x00008000	/* Boot from CD is supported */
246 #define	SMB_BIOSFL_SELBOOT	0x00010000	/* Selectable Boot supported */
247 #define	SMB_BIOSFL_ROMSOCK	0x00020000	/* BIOS ROM is socketed */
248 #define	SMB_BIOSFL_PCMBOOT	0x00040000	/* Boot from PCMCIA supported */
249 #define	SMB_BIOSFL_EDD		0x00080000	/* EDD Spec is supported */
250 #define	SMB_BIOSFL_NEC9800	0x00100000	/* int 0x13 NEC 9800 floppy */
251 #define	SMB_BIOSFL_TOSHIBA	0x00200000	/* int 0x13 Toshiba floppy */
252 #define	SMB_BIOSFL_525_360K	0x00400000	/* int 0x13 5.25" 360K floppy */
253 #define	SMB_BIOSFL_525_12M	0x00800000	/* int 0x13 5.25" 1.2M floppy */
254 #define	SMB_BIOSFL_35_720K	0x01000000	/* int 0x13 3.5" 720K floppy */
255 #define	SMB_BIOSFL_35_288M	0x02000000	/* int 0x13 3.5" 2.88M floppy */
256 #define	SMB_BIOSFL_I5_PRINT	0x04000000	/* int 0x5 print screen svcs */
257 #define	SMB_BIOSFL_I9_KBD	0x08000000	/* int 0x9 8042 keyboard svcs */
258 #define	SMB_BIOSFL_I14_SER	0x10000000	/* int 0x14 serial svcs */
259 #define	SMB_BIOSFL_I17_PRINTER	0x20000000	/* int 0x17 printer svcs */
260 #define	SMB_BIOSFL_I10_CGA	0x40000000	/* int 0x10 CGA svcs */
261 #define	SMB_BIOSFL_NEC_PC98	0x80000000	/* NEC PC-98 */
262 
263 /*
264  * These values are used to allow consumers to have raw access to the extended
265  * characteristic flags. We explicitly don't include the extended BIOS
266  * information from section 3.1 as part of this as it has its own member.
267  */
268 #define	SMB_BIOSXB_1		0	/* bios extension byte 1 (7.1.2.1) */
269 #define	SMB_BIOSXB_2		1	/* bios extension byte 2 (7.1.2.2) */
270 #define	SMB_BIOSXB_BIOS_MAJ	2	/* bios major version */
271 #define	SMB_BIOSXB_BIOS_MIN	3	/* bios minor version */
272 #define	SMB_BIOSXB_ECFW_MAJ	4	/* extended ctlr f/w major version */
273 #define	SMB_BIOSXB_ECFW_MIN	5	/* extended ctlr f/w minor version */
274 
275 #define	SMB_BIOSXB1_ACPI	0x01	/* ACPI is supported */
276 #define	SMB_BIOSXB1_USBL	0x02	/* USB legacy is supported */
277 #define	SMB_BIOSXB1_AGP		0x04	/* AGP is supported */
278 #define	SMB_BIOSXB1_I20		0x08	/* I2O boot is supported */
279 #define	SMB_BIOSXB1_LS120	0x10	/* LS-120 boot is supported */
280 #define	SMB_BIOSXB1_ATZIP	0x20	/* ATAPI ZIP drive boot is supported */
281 #define	SMB_BIOSXB1_1394	0x40	/* 1394 boot is supported */
282 #define	SMB_BIOSXB1_SMBAT	0x80	/* Smart Battery is supported */
283 
284 #define	SMB_BIOSXB2_BBOOT	0x01	/* BIOS Boot Specification supported */
285 #define	SMB_BIOSXB2_FKNETSVC	0x02	/* F-key Network Svc boot supported */
286 #define	SMB_BIOSXB2_ETCDIST	0x04	/* Enable Targeted Content Distrib. */
287 #define	SMB_BIOSXB2_UEFI	0x08	/* UEFI Specification supported */
288 #define	SMB_BIOSXB2_VM		0x10	/* SMBIOS table describes a VM */
289 #define	SMB_BIOSXB2_MFG_MODE	0x20	/* Manufacturing mode is supported */
290 #define	SMB_BIOSXB2_MFG_EN	0x40	/* Manufacturing mode is enabled */
291 
292 /*
293  * SMBIOS System Information.  See DSP0134 Section 7.2 for more information.
294  * The current set of smbs_wakeup values is defined after the structure.
295  */
296 typedef struct smbios_system {
297 	const uint8_t *smbs_uuid;	/* UUID byte array */
298 	uint8_t smbs_uuidlen;		/* UUID byte array length */
299 	uint8_t smbs_wakeup;		/* wake-up event */
300 	const char *smbs_sku;		/* SKU number */
301 	const char *smbs_family;	/* family */
302 } smbios_system_t;
303 
304 #define	SMB_WAKEUP_RSV0		0x00	/* reserved */
305 #define	SMB_WAKEUP_OTHER	0x01	/* other */
306 #define	SMB_WAKEUP_UNKNOWN	0x02	/* unknown */
307 #define	SMB_WAKEUP_APM		0x03	/* APM timer */
308 #define	SMB_WAKEUP_MODEM	0x04	/* modem ring */
309 #define	SMB_WAKEUP_LAN		0x05	/* LAN remote */
310 #define	SMB_WAKEUP_SWITCH	0x06	/* power switch */
311 #define	SMB_WAKEUP_PCIPME	0x07	/* PCI PME# */
312 #define	SMB_WAKEUP_AC		0x08	/* AC power restored */
313 
314 /*
315  * SMBIOS Base Board description.  See DSP0134 Section 7.3 for more
316  * information.  smbb_flags and smbb_type definitions are below.
317  */
318 typedef struct smbios_bboard {
319 	id_t smbb_chassis;		/* chassis containing this board */
320 	uint8_t smbb_flags;		/* flags (see below) */
321 	uint8_t smbb_type;		/* board type (see below) */
322 	uint8_t smbb_contn;		/* number of contained object hdls */
323 } smbios_bboard_t;
324 
325 #define	SMB_BBFL_MOTHERBOARD	0x01	/* board is a motherboard */
326 #define	SMB_BBFL_NEEDAUX	0x02	/* auxiliary card or daughter req'd */
327 #define	SMB_BBFL_REMOVABLE	0x04	/* board is removable */
328 #define	SMB_BBFL_REPLACABLE	0x08	/* board is field-replaceable */
329 #define	SMB_BBFL_HOTSWAP	0x10	/* board is hot-swappable */
330 
331 #define	SMB_BBT_UNKNOWN		0x1	/* unknown */
332 #define	SMB_BBT_OTHER		0x2	/* other */
333 #define	SMB_BBT_SBLADE		0x3	/* server blade */
334 #define	SMB_BBT_CSWITCH		0x4	/* connectivity switch */
335 #define	SMB_BBT_SMM		0x5	/* system management module */
336 #define	SMB_BBT_PROC		0x6	/* processor module */
337 #define	SMB_BBT_IO		0x7	/* i/o module */
338 #define	SMB_BBT_MEM		0x8	/* memory module */
339 #define	SMB_BBT_DAUGHTER	0x9	/* daughterboard */
340 #define	SMB_BBT_MOTHER		0xA	/* motherboard */
341 #define	SMB_BBT_PROCMEM		0xB	/* processor/memory module */
342 #define	SMB_BBT_PROCIO		0xC	/* processor/i/o module */
343 #define	SMB_BBT_INTER		0xD	/* interconnect board */
344 
345 /*
346  * SMBIOS Chassis description.  See DSP0134 Section 7.4 for more information.
347  * We move the lock bit of the type field into smbc_lock for easier processing.
348  */
349 typedef struct smbios_chassis {
350 	uint32_t smbc_oemdata;		/* OEM-specific data */
351 	uint8_t smbc_lock;		/* lock present? */
352 	uint8_t smbc_type;		/* type */
353 	uint8_t smbc_bustate;		/* boot-up state */
354 	uint8_t smbc_psstate;		/* power supply state */
355 	uint8_t smbc_thstate;		/* thermal state */
356 	uint8_t smbc_security;		/* security status */
357 	uint8_t smbc_uheight;		/* enclosure height in U's */
358 	uint8_t smbc_cords;		/* number of power cords */
359 	uint8_t smbc_elems;		/* number of element records (n) */
360 	uint8_t smbc_elemlen;		/* length of contained element (m) */
361 	const char *smbc_sku;		/* SKU number (as a string) */
362 } smbios_chassis_t;
363 
364 #define	SMB_CHT_OTHER		0x01	/* other */
365 #define	SMB_CHT_UNKNOWN		0x02	/* unknown */
366 #define	SMB_CHT_DESKTOP		0x03	/* desktop */
367 #define	SMB_CHT_LPDESKTOP	0x04	/* low-profile desktop */
368 #define	SMB_CHT_PIZZA		0x05	/* pizza box */
369 #define	SMB_CHT_MINITOWER	0x06	/* mini-tower */
370 #define	SMB_CHT_TOWER		0x07	/* tower */
371 #define	SMB_CHT_PORTABLE	0x08	/* portable */
372 #define	SMB_CHT_LAPTOP		0x09	/* laptop */
373 #define	SMB_CHT_NOTEBOOK	0x0A	/* notebook */
374 #define	SMB_CHT_HANDHELD	0x0B	/* hand-held */
375 #define	SMB_CHT_DOCK		0x0C	/* docking station */
376 #define	SMB_CHT_ALLIN1		0x0D	/* all-in-one */
377 #define	SMB_CHT_SUBNOTE		0x0E	/* sub-notebook */
378 #define	SMB_CHT_SPACESAVE	0x0F	/* space-saving */
379 #define	SMB_CHT_LUNCHBOX	0x10	/* lunchbox */
380 #define	SMB_CHT_MAIN		0x11	/* main server chassis */
381 #define	SMB_CHT_EXPANSION	0x12	/* expansion chassis */
382 #define	SMB_CHT_SUB		0x13	/* sub-chassis */
383 #define	SMB_CHT_BUS		0x14	/* bus expansion chassis */
384 #define	SMB_CHT_PERIPHERAL	0x15	/* peripheral chassis */
385 #define	SMB_CHT_RAID		0x16	/* raid chassis */
386 #define	SMB_CHT_RACK		0x17	/* rack mount chassis */
387 #define	SMB_CHT_SEALED		0x18	/* sealed case pc */
388 #define	SMB_CHT_MULTI		0x19	/* multi-system chassis */
389 #define	SMB_CHT_CPCI		0x1A	/* compact PCI */
390 #define	SMB_CHT_ATCA		0x1B	/* advanced TCA */
391 #define	SMB_CHT_BLADE		0x1C	/* blade */
392 #define	SMB_CHT_BLADEENC	0x1D	/* blade enclosure */
393 #define	SMB_CHT_TABLET		0x1E	/* tablet */
394 #define	SMB_CHT_CONVERTIBLE	0x1F	/* convertible */
395 #define	SMB_CHT_DETACHABLE	0x20	/* detachable */
396 #define	SMB_CHT_IOTGW		0x21	/* IoT Gateway */
397 #define	SMB_CHT_EMBEDPC		0x22	/* Embedded PC */
398 #define	SMB_CHT_MINIPC		0x23	/* Mini PC */
399 #define	SMB_CHT_STICKPC		0x24	/* Stick PC */
400 
401 #define	SMB_CHST_OTHER		0x01	/* other */
402 #define	SMB_CHST_UNKNOWN	0x02	/* unknown */
403 #define	SMB_CHST_SAFE		0x03	/* safe */
404 #define	SMB_CHST_WARNING	0x04	/* warning */
405 #define	SMB_CHST_CRITICAL	0x05	/* critical */
406 #define	SMB_CHST_NONREC		0x06	/* non-recoverable */
407 
408 #define	SMB_CHSC_OTHER		0x01	/* other */
409 #define	SMB_CHSC_UNKNOWN	0x02	/* unknown */
410 #define	SMB_CHSC_NONE		0x03	/* none */
411 #define	SMB_CHSC_EILOCK		0x04	/* external interface locked out */
412 #define	SMB_CHSC_EIENAB		0x05	/* external interface enabled */
413 
414 /*
415  * Chassis element record types
416  */
417 typedef struct smbios_chassis_entry {
418 	uint8_t	smbce_type;		/* Type of elt */
419 	uint8_t	smbce_elt;		/* Containing Element */
420 	uint8_t	smbce_min;		/* minimum number of elt */
421 	uint8_t	smbce_max;		/* minimum number of elt */
422 } smbios_chassis_entry_t;
423 
424 #define	SMB_CELT_BBOARD		0	/* smbce_elt is a base board type */
425 #define	SMB_CELT_SMBIOS		1	/* smbce_elt is an smbios type */
426 
427 /*
428  * SMBIOS Processor description.  See DSP0134 Section 7.5 for more details.
429  * If the L1, L2, or L3 cache handle is -1, the cache information is unknown.
430  * If the handle refers to something of size 0, that type of cache is absent.
431  *
432  * NOTE: Although SMBIOS exports a 64-bit CPUID result, this value should not
433  * be used for any purpose other than BIOS debugging.  illumos itself computes
434  * its own CPUID value and applies knowledge of additional errata and processor
435  * specific CPUID variations, so this value should not be used for anything.
436  */
437 typedef struct smbios_processor {
438 	uint64_t smbp_cpuid;		/* processor cpuid information */
439 	uint32_t smbp_family;		/* processor family */
440 	uint8_t smbp_type;		/* processor type (SMB_PRT_*) */
441 	uint8_t smbp_voltage;		/* voltage (SMB_PRV_*) */
442 	uint8_t smbp_status;		/* status (SMB_PRS_*) */
443 	uint8_t smbp_upgrade;		/* upgrade (SMB_PRU_*) */
444 	uint32_t smbp_clkspeed;		/* external clock speed in MHz */
445 	uint32_t smbp_maxspeed;		/* maximum speed in MHz */
446 	uint32_t smbp_curspeed;		/* current speed in MHz */
447 	id_t smbp_l1cache;		/* L1 cache handle */
448 	id_t smbp_l2cache;		/* L2 cache handle */
449 	id_t smbp_l3cache;		/* L3 cache handle */
450 	uint32_t smbp_corecount;
451 		/* number of cores per processor socket */
452 	uint32_t smbp_coresenabled;
453 		/* number of enabled cores per processor socket */
454 	uint32_t smbp_threadcount;
455 		/* number of threads per processor socket */
456 	uint16_t smbp_cflags;
457 		/* processor characteristics (SMB_PRC_*) */
458 	uint32_t smbp_threadsenabled;	/* number of enabled threads */
459 	const char *smbp_socktype;	/* socket type string */
460 } smbios_processor_t;
461 
462 #define	SMB_PRT_OTHER		0x01	/* other */
463 #define	SMB_PRT_UNKNOWN		0x02	/* unknown */
464 #define	SMB_PRT_CENTRAL		0x03	/* central processor */
465 #define	SMB_PRT_MATH		0x04	/* math processor */
466 #define	SMB_PRT_DSP		0x05	/* DSP processor */
467 #define	SMB_PRT_VIDEO		0x06	/* video processor */
468 
469 #define	SMB_PRV_LEGACY(v)	(!((v) & 0x80))	/* legacy voltage mode */
470 #define	SMB_PRV_FIXED(v)	((v) & 0x80)	/* fixed voltage mode */
471 
472 #define	SMB_PRV_5V		0x01	/* 5V is supported */
473 #define	SMB_PRV_33V		0x02	/* 3.3V is supported */
474 #define	SMB_PRV_29V		0x04	/* 2.9V is supported */
475 
476 #define	SMB_PRV_VOLTAGE(v)	((v) & 0x7f)
477 
478 #define	SMB_PRSTATUS_PRESENT(s)	((s) & 0x40)	/* socket is populated */
479 #define	SMB_PRSTATUS_STATUS(s)	((s) & 0x07)	/* status (see below) */
480 
481 #define	SMB_PRS_UNKNOWN		0x0	/* unknown */
482 #define	SMB_PRS_ENABLED		0x1	/* enabled */
483 #define	SMB_PRS_BDISABLED	0x2	/* disabled in bios user setup */
484 #define	SMB_PRS_PDISABLED	0x3	/* disabled in bios from post error */
485 #define	SMB_PRS_IDLE		0x4	/* waiting to be enabled */
486 #define	SMB_PRS_OTHER		0x7	/* other */
487 
488 #define	SMB_PRU_OTHER		0x01	/* other */
489 #define	SMB_PRU_UNKNOWN		0x02	/* unknown */
490 #define	SMB_PRU_DAUGHTER	0x03	/* daughter board */
491 #define	SMB_PRU_ZIF		0x04	/* ZIF socket */
492 #define	SMB_PRU_PIGGY		0x05	/* replaceable piggy back */
493 #define	SMB_PRU_NONE		0x06	/* none */
494 #define	SMB_PRU_LIF		0x07	/* LIF socket */
495 #define	SMB_PRU_SLOT1		0x08	/* slot 1 */
496 #define	SMB_PRU_SLOT2		0x09	/* slot 2 */
497 #define	SMB_PRU_370PIN		0x0A	/* 370-pin socket */
498 #define	SMB_PRU_SLOTA		0x0B	/* slot A */
499 #define	SMB_PRU_SLOTM		0x0C	/* slot M */
500 #define	SMB_PRU_423		0x0D	/* socket 423 */
501 #define	SMB_PRU_A		0x0E	/* socket A (socket 462) */
502 #define	SMB_PRU_478		0x0F	/* socket 478 */
503 #define	SMB_PRU_754		0x10	/* socket 754 */
504 #define	SMB_PRU_940		0x11	/* socket 940 */
505 #define	SMB_PRU_939		0x12	/* socket 939 */
506 #define	SMB_PRU_MPGA604		0x13	/* mPGA604 */
507 #define	SMB_PRU_LGA771		0x14	/* LGA771 */
508 #define	SMB_PRU_LGA775		0x15	/* LGA775 */
509 #define	SMB_PRU_S1		0x16	/* socket S1 */
510 #define	SMB_PRU_AM2		0x17	/* socket AM2 */
511 #define	SMB_PRU_F		0x18	/* socket F */
512 #define	SMB_PRU_LGA1366		0x19	/* LGA1366 */
513 #define	SMB_PRU_G34		0x1A	/* socket G34 */
514 #define	SMB_PRU_AM3		0x1B	/* socket AM3 */
515 #define	SMB_PRU_C32		0x1C	/* socket C32 */
516 #define	SMB_PRU_LGA1156		0x1D	/* LGA1156 */
517 #define	SMB_PRU_LGA1567		0x1E	/* LGA1567 */
518 #define	SMB_PRU_PGA988A		0x1F	/* PGA988A */
519 #define	SMB_PRU_BGA1288		0x20	/* BGA1288 */
520 #define	SMB_PRU_RPGA988B	0x21	/* rPGA988B */
521 #define	SMB_PRU_BGA1023		0x22	/* BGA1023 */
522 #define	SMB_PRU_BGA1224		0x23	/* BGA1224 */
523 #define	SMB_PRU_LGA1155		0x24	/* LGA1155 */
524 #define	SMB_PRU_LGA1356		0x25	/* LGA1356 */
525 #define	SMB_PRU_LGA2011		0x26	/* LGA2011 */
526 #define	SMB_PRU_FS1		0x27	/* socket FS1 */
527 #define	SMB_PRU_FS2		0x28	/* socket FS2 */
528 #define	SMB_PRU_FM1		0x29	/* socket FM1 */
529 #define	SMB_PRU_FM2		0x2A	/* socket FM2 */
530 #define	SMB_PRU_LGA20113	0x2B	/* LGA2011-3 */
531 #define	SMB_PRU_LGA13563	0x2C	/* LGA1356-3 */
532 #define	SMB_PRU_LGA1150		0x2D	/* LGA1150 */
533 #define	SMB_PRU_BGA1168		0x2E	/* BGA1168 */
534 #define	SMB_PRU_BGA1234		0x2F	/* BGA1234 */
535 #define	SMB_PRU_BGA1364		0x30	/* BGA1364 */
536 #define	SMB_PRU_AM4		0x31	/* socket AM4 */
537 #define	SMB_PRU_LGA1151		0x32	/* LGA1151 */
538 #define	SMB_PRU_BGA1356		0x33	/* BGA1356 */
539 #define	SMB_PRU_BGA1440		0x34	/* BGA1440 */
540 #define	SMB_PRU_BGA1515		0x35	/* BGA1515 */
541 #define	SMB_PRU_LGA36471	0x36	/* LGA3647-1 */
542 #define	SMB_PRU_SP3		0x37	/* socket SP3 */
543 #define	SMB_PRU_SP3r2		0x38	/* socket SP3r2 */
544 #define	SMB_PRU_LGA2066		0x39	/* Socket LGA2066 */
545 #define	SMB_PRU_BGA1392		0x3A	/* Socket BGA1392 */
546 #define	SMB_PRU_BGA1510		0x3B	/* Socket BGA1510 */
547 #define	SMB_PRU_BGA1528		0x3C	/* Socket BGA1528 */
548 #define	SMB_PRU_LGA4189		0x3D	/* Socket LGA4189 */
549 #define	SMB_PRU_LGA1200		0x3E	/* Socket LGA1200 */
550 #define	SMB_PRU_LGA4677		0x3F	/* Socket LGA4677 */
551 #define	SMB_PRU_LGA1700		0x40	/* Socket LGA1700 */
552 #define	SMB_PRU_BGA1744		0x41	/* Socket BGA1744 */
553 #define	SMB_PRU_BGA1781		0x42	/* Socket BGA1781 */
554 #define	SMB_PRU_BGA1211		0x43	/* Socket BGA1211 */
555 #define	SMB_PRU_BGA2422		0x44	/* Socket BGA2422 */
556 #define	SMB_PRU_LGA1211		0x45	/* Socket LGA1211 */
557 #define	SMB_PRU_LGA2422		0x46	/* Socket LGA2422 */
558 #define	SMB_PRU_LGA5773		0x47	/* Socket LGA5773 */
559 #define	SMB_PRU_BGA5773		0x48	/* Socket BGA5773 */
560 #define	SMB_PRU_AM5		0x49	/* Socket AM5 */
561 #define	SMB_PRU_SP5		0x4A	/* Socket SP5 */
562 #define	SMB_PRU_SP6		0x4B	/* Socket SP6 */
563 #define	SMB_PRU_BGA883		0x4C	/* Socket BGA883 */
564 #define	SMB_PRU_BGA1190		0x4D	/* Socket BGA1190 */
565 #define	SMB_PRU_BGA4129		0x4E	/* Socket BGA4129 */
566 #define	SMB_PRU_LGA4710		0x4F	/* Socket LBA4710 */
567 #define	SMB_PRU_LGA7529		0x50	/* Socket LBA7529 */
568 #define	SMB_PRU_BGA1964		0x51	/* Socket BGA1964 */
569 #define	SMB_PRU_BGA1792		0x52	/* Socket BGA1792 */
570 #define	SMB_PRU_BGA2049		0x53	/* Socket BGA2049 */
571 #define	SMB_PRU_BGA2551		0x54	/* Socket BGA2551 */
572 #define	SMB_PRU_LGA1851		0x55	/* Socket LGA1851 */
573 #define	SMB_PRU_BGA2114		0x56	/* Socket BGA2114 */
574 #define	SMB_PRU_BGA2883		0x57	/* Socket BGA2883 */
575 
576 #define	SMB_PRC_RESERVED	0x0001	/* reserved */
577 #define	SMB_PRC_UNKNOWN		0x0002	/* unknown */
578 #define	SMB_PRC_64BIT		0x0004	/* 64-bit capable */
579 #define	SMB_PRC_MC		0x0008	/* multi-core */
580 #define	SMB_PRC_HT		0x0010	/* hardware thread */
581 #define	SMB_PRC_NX		0x0020	/* execution protection */
582 #define	SMB_PRC_VT		0x0040	/* enhanced virtualization */
583 #define	SMB_PRC_PM		0x0080	/* power/performance control */
584 #define	SMB_PRC_128BIT		0x0100	/* 128-bit capable */
585 
586 #define	SMB_PRF_OTHER		0x01	/* other */
587 #define	SMB_PRF_UNKNOWN		0x02	/* unknown */
588 #define	SMB_PRF_8086		0x03	/* 8086 */
589 #define	SMB_PRF_80286		0x04	/* 80286 */
590 #define	SMB_PRF_I386		0x05	/* Intel 386 */
591 #define	SMB_PRF_I486		0x06	/* Intel 486 */
592 #define	SMB_PRF_8087		0x07	/* 8087 */
593 #define	SMB_PRF_80287		0x08	/* 80287 */
594 #define	SMB_PRF_80387		0x09	/* 80387 */
595 #define	SMB_PRF_80487		0x0A	/* 80487 */
596 #define	SMB_PRF_PENTIUM		0x0B	/* Pentium Family */
597 #define	SMB_PRF_PENTIUMPRO	0x0C	/* Pentium Pro */
598 #define	SMB_PRF_PENTIUMII	0x0D	/* Pentium II */
599 #define	SMB_PRF_PENTIUM_MMX	0x0E	/* Pentium w/ MMX */
600 #define	SMB_PRF_CELERON		0x0F	/* Celeron */
601 #define	SMB_PRF_PENTIUMII_XEON	0x10	/* Pentium II Xeon */
602 #define	SMB_PRF_PENTIUMIII	0x11	/* Pentium III */
603 #define	SMB_PRF_M1		0x12	/* M1 */
604 #define	SMB_PRF_M2		0x13	/* M2 */
605 #define	SMB_PRF_CELERON_M	0x14	/* Celeron M */
606 #define	SMB_PRF_PENTIUMIV_HT	0x15	/* Pentium 4 HT */
607 #define	SMB_PRF_INTC_PROC	0x16	/* Intel Processor */
608 #define	SMB_PRF_DURON		0x18	/* AMD Duron */
609 #define	SMB_PRF_K5		0x19	/* K5 */
610 #define	SMB_PRF_K6		0x1A	/* K6 */
611 #define	SMB_PRF_K6_2		0x1B	/* K6-2 */
612 #define	SMB_PRF_K6_3		0x1C	/* K6-3 */
613 #define	SMB_PRF_ATHLON		0x1D	/* Athlon */
614 #define	SMB_PRF_2900		0x1E	/* AMD 2900 */
615 #define	SMB_PRF_K6_2PLUS	0x1F	/* K6-2+ */
616 #define	SMB_PRF_PPC		0x20	/* PowerPC */
617 #define	SMB_PRF_PPC_601		0x21	/* PowerPC 601 */
618 #define	SMB_PRF_PPC_603		0x22	/* PowerPC 603 */
619 #define	SMB_PRF_PPC_603PLUS	0x23	/* PowerPC 603+ */
620 #define	SMB_PRF_PPC_604		0x24	/* PowerPC 604 */
621 #define	SMB_PRF_PPC_620		0x25	/* PowerPC 620 */
622 #define	SMB_PRF_PPC_704		0x26	/* PowerPC x704 */
623 #define	SMB_PRF_PPC_750		0x27	/* PowerPC 750 */
624 #define	SMB_PRF_CORE_DUO	0x28	/* Core Duo */
625 #define	SMB_PRF_CORE_DUO_M	0x29	/* Core Duo mobile */
626 #define	SMB_PRF_CORE_SOLO_M	0x2A	/* Core Solo mobile */
627 #define	SMB_PRF_ATOM		0x2B	/* Intel Atom */
628 #define	SMB_PRF_CORE_M		0x2C	/* Intel Core M */
629 #define	SMB_PRF_CORE_M3		0x2D	/* Intel Core m3 */
630 #define	SMB_PRF_CORE_M5		0x2E	/* Intel Core m5 */
631 #define	SMB_PRF_CORE_M7		0x2F	/* Intel Core m7 */
632 #define	SMB_PRF_ALPHA		0x30	/* Alpha */
633 #define	SMB_PRF_ALPHA_21064	0x31	/* Alpha 21064 */
634 #define	SMB_PRF_ALPHA_21066	0x32	/* Alpha 21066 */
635 #define	SMB_PRF_ALPHA_21164	0x33	/* Alpha 21164 */
636 #define	SMB_PRF_ALPHA_21164PC	0x34	/* Alpha 21164PC */
637 #define	SMB_PRF_ALPHA_21164A	0x35	/* Alpha 21164a */
638 #define	SMB_PRF_ALPHA_21264	0x36	/* Alpha 21264 */
639 #define	SMB_PRF_ALPHA_21364	0x37	/* Alpha 21364 */
640 #define	SMB_PRF_TURION2U_2C_MM	0x38
641 			/* AMD Turion II Ultra Dual-Core Mobile M */
642 #define	SMB_PRF_TURION2_2C_MM	0x39	/* AMD Turion II Dual-Core Mobile M */
643 #define	SMB_PRF_ATHLON2_2C_M	0x3A	/* AMD Athlon II Dual-Core M */
644 #define	SMB_PRF_OPTERON_6100	0x3B	/* AMD Opteron 6100 series */
645 #define	SMB_PRF_OPTERON_4100	0x3C	/* AMD Opteron 4100 series */
646 #define	SMB_PRF_OPTERON_6200	0x3D	/* AMD Opteron 6200 series */
647 #define	SMB_PRF_OPTERON_4200	0x3E	/* AMD Opteron 4200 series */
648 #define	SMB_PRF_AMD_FX		0x3F	/* AMD FX series */
649 #define	SMB_PRF_MIPS		0x40	/* MIPS */
650 #define	SMB_PRF_MIPS_R4000	0x41	/* MIPS R4000 */
651 #define	SMB_PRF_MIPS_R4200	0x42	/* MIPS R4200 */
652 #define	SMB_PRF_MIPS_R4400	0x43	/* MIPS R4400 */
653 #define	SMB_PRF_MIPS_R4600	0x44	/* MIPS R4600 */
654 #define	SMB_PRF_MIPS_R10000	0x45	/* MIPS R10000 */
655 #define	SMB_PRF_AMD_C		0x46	/* AMD C-series */
656 #define	SMB_PRF_AMD_E		0x47	/* AMD E-series */
657 #define	SMB_PRF_AMD_A		0x48	/* AMD A-series */
658 #define	SMB_PRF_AMD_G		0x49	/* AMD G-series */
659 #define	SMB_PRF_AMD_Z		0x4A	/* AMD Z-series */
660 #define	SMB_PRF_AMD_R		0x4B	/* AMD R-series */
661 #define	SMB_PRF_OPTERON_4300	0x4C	/* AMD Opteron 4300 series */
662 #define	SMB_PRF_OPTERON_6300	0x4D	/* AMD Opteron 6300 series */
663 #define	SMB_PRF_OPTERON_3300	0x4E	/* AMD Opteron 3300 series */
664 #define	SMB_PRF_AMD_FIREPRO	0x4F	/* AMD FirePro series */
665 #define	SMB_PRF_SPARC		0x50	/* SPARC */
666 #define	SMB_PRF_SUPERSPARC	0x51	/* SuperSPARC */
667 #define	SMB_PRF_MICROSPARCII	0x52	/* microSPARC II */
668 #define	SMB_PRF_MICROSPARCIIep	0x53	/* microSPARC IIep */
669 #define	SMB_PRF_ULTRASPARC	0x54	/* UltraSPARC */
670 #define	SMB_PRF_USII		0x55	/* UltraSPARC II */
671 #define	SMB_PRF_USIIi		0x56	/* UltraSPARC IIi */
672 #define	SMB_PRF_USIII		0x57	/* UltraSPARC III */
673 #define	SMB_PRF_USIIIi		0x58	/* UltraSPARC IIIi */
674 #define	SMB_PRF_68040		0x60	/* 68040 */
675 #define	SMB_PRF_68XXX		0x61	/* 68XXX */
676 #define	SMB_PRF_68000		0x62	/* 68000 */
677 #define	SMB_PRF_68010		0x63	/* 68010 */
678 #define	SMB_PRF_68020		0x64	/* 68020 */
679 #define	SMB_PRF_68030		0x65	/* 68030 */
680 #define	SMB_PRF_ATHLON_X4	0x66	/* AMD Athlon X4 Quad-Core */
681 #define	SMB_PRF_OPTERON_X1K	0x67	/* AMD Opteron X1000 */
682 #define	SMB_PRF_OPTERON_X2K	0x68	/* AMD Opteron X2000 APU */
683 #define	SMB_PRF_OPTERON_A	0x69	/* AMD Opteron A Series */
684 #define	SMB_PRF_OPTERON_X3K	0x6A	/* AMD Opteron X3000 APU */
685 #define	SMB_PRF_ZEN		0x6B	/* AMD Zen Processor Family */
686 #define	SMB_PRF_HOBBIT		0x70	/* Hobbit */
687 #define	SMB_PRF_TM5000		0x78	/* Crusoe TM5000 */
688 #define	SMB_PRF_TM3000		0x79	/* Crusoe TM3000 */
689 #define	SMB_PRF_TM8000		0x7A	/* Efficeon TM8000 */
690 #define	SMB_PRF_WEITEK		0x80	/* Weitek */
691 #define	SMB_PRF_ITANIC		0x82	/* Itanium */
692 #define	SMB_PRF_ATHLON64	0x83	/* Athlon64 */
693 #define	SMB_PRF_OPTERON		0x84	/* Opteron */
694 #define	SMB_PRF_SEMPRON		0x85    /* Sempron */
695 #define	SMB_PRF_TURION64_M	0x86	/* Turion 64 Mobile */
696 #define	SMB_PRF_OPTERON_2C	0x87	/* AMD Opteron Dual-Core */
697 #define	SMB_PRF_ATHLON64_X2_2C	0x88	/* AMD Athlon 64 X2 Dual-Core */
698 #define	SMB_PRF_TURION64_X2_M	0x89	/* AMD Turion 64 X2 Mobile */
699 #define	SMB_PRF_OPTERON_4C	0x8A	/* AMD Opteron Quad-Core */
700 #define	SMB_PRF_OPTERON_3G	0x8B	/* AMD Opteron 3rd Generation */
701 #define	SMB_PRF_PHENOM_FX_4C	0x8C	/* AMD Phenom FX Quad-Core */
702 #define	SMB_PRF_PHENOM_X4_4C	0x8D	/* AMD Phenom X4 Quad-Core */
703 #define	SMB_PRF_PHENOM_X2_2C	0x8E	/* AMD Phenom X2 Dual-Core */
704 #define	SMB_PRF_ATHLON_X2_2C	0x8F	/* AMD Athlon X2 Dual-Core */
705 #define	SMB_PRF_PA		0x90	/* PA-RISC */
706 #define	SMB_PRF_PA8500		0x91	/* PA-RISC 8500 */
707 #define	SMB_PRF_PA8000		0x92	/* PA-RISC 8000 */
708 #define	SMB_PRF_PA7300LC	0x93	/* PA-RISC 7300LC */
709 #define	SMB_PRF_PA7200		0x94	/* PA-RISC 7200 */
710 #define	SMB_PRF_PA7100LC	0x95	/* PA-RISC 7100LC */
711 #define	SMB_PRF_PA7100		0x96	/* PA-RISC 7100 */
712 #define	SMB_PRF_V30		0xA0	/* V30 */
713 #define	SMB_PRF_XEON_4C_3200	0xA1	/* Xeon Quad Core 3200 */
714 #define	SMB_PRF_XEON_2C_3000	0xA2	/* Xeon Dual Core 3000 */
715 #define	SMB_PRF_XEON_4C_5300	0xA3	/* Xeon Quad Core 5300 */
716 #define	SMB_PRF_XEON_2C_5100	0xA4	/* Xeon Dual Core 5100 */
717 #define	SMB_PRF_XEON_2C_5000	0xA5	/* Xeon Dual Core 5000 */
718 #define	SMB_PRF_XEON_2C_LV	0xA6	/* Xeon Dual Core LV */
719 #define	SMB_PRF_XEON_2C_ULV	0xA7	/* Xeon Dual Core ULV */
720 #define	SMB_PRF_XEON_2C_7100	0xA8	/* Xeon Dual Core 7100 */
721 #define	SMB_PRF_XEON_4C_5400	0xA9	/* Xeon Quad Core 5400 */
722 #define	SMB_PRF_XEON_4C		0xAA	/* Xeon Quad Core */
723 #define	SMB_PRF_XEON_2C_5200	0xAB	/* Xeon Dual Core 5200 */
724 #define	SMB_PRF_XEON_2C_7200	0xAC	/* Xeon Dual Core 7200 */
725 #define	SMB_PRF_XEON_4C_7300	0xAD	/* Xeon Quad Core 7300 */
726 #define	SMB_PRF_XEON_4C_7400	0xAE	/* Xeon Quad Core 7400 */
727 #define	SMB_PRF_XEON_XC_7400	0xAF	/* Xeon Multi Core 7400 */
728 #define	SMB_PRF_PENTIUMIII_XEON	0xB0	/* Pentium III Xeon */
729 #define	SMB_PRF_PENTIUMIII_SS	0xB1	/* Pentium III with SpeedStep */
730 #define	SMB_PRF_P4		0xB2	/* Pentium 4 */
731 #define	SMB_PRF_XEON		0xB3	/* Intel Xeon */
732 #define	SMB_PRF_AS400		0xB4	/* AS400 */
733 #define	SMB_PRF_XEON_MP		0xB5	/* Intel Xeon MP */
734 #define	SMB_PRF_ATHLON_XP	0xB6	/* AMD Athlon XP */
735 #define	SMB_PRF_ATHLON_MP	0xB7	/* AMD Athlon MP */
736 #define	SMB_PRF_ITANIC2		0xB8	/* Itanium 2 */
737 #define	SMB_PRF_PENTIUM_M	0xB9	/* Pentium M */
738 #define	SMB_PRF_CELERON_D	0xBA	/* Celeron D */
739 #define	SMB_PRF_PENTIUM_D	0xBB	/* Pentium D */
740 #define	SMB_PRF_PENTIUM_EE	0xBC	/* Pentium Extreme Edition */
741 #define	SMB_PRF_CORE_SOLO	0xBD	/* Intel Core Solo */
742 #define	SMB_PRF_CORE2_DUO	0xBF	/* Intel Core 2 Duo */
743 #define	SMB_PRF_CORE2_SOLO	0xC0	/* Intel Core 2 Solo */
744 #define	SMB_PRF_CORE2_EX	0xC1	/* Intel Core 2 Extreme */
745 #define	SMB_PRF_CORE2_QUAD	0xC2	/* Intel Core 2 Quad */
746 #define	SMB_PRF_CORE2_EX_M	0xC3	/* Intel Core 2 Extreme mobile */
747 #define	SMB_PRF_CORE2_DUO_M	0xC4	/* Intel Core 2 Duo mobile */
748 #define	SMB_PRF_CORE2_SOLO_M	0xC5	/* Intel Core 2 Solo mobile */
749 #define	SMB_PRF_CORE_I7		0xC6	/* Intel Core i7 */
750 #define	SMB_PRF_CELERON_2C	0xC7	/* Celeron Dual-Core */
751 #define	SMB_PRF_IBM390		0xC8	/* IBM 390 */
752 #define	SMB_PRF_G4		0xC9	/* G4 */
753 #define	SMB_PRF_G5		0xCA	/* G5 */
754 #define	SMB_PRF_ESA390		0xCB	/* ESA390 */
755 #define	SMB_PRF_ZARCH		0xCC	/* z/Architecture */
756 #define	SMB_PRF_CORE_I5		0xCD	/* Intel Core i5 */
757 #define	SMB_PRF_CORE_I3		0xCE	/* Intel Core i3 */
758 #define	SMB_PRF_CORE_I9		0xCF	/* Intel Core i9 */
759 #define	SMD_PRF_XEON_D		0xD0	/* Intel Xeon D */
760 #define	SMB_PRF_C7M		0xD2	/* VIA C7-M */
761 #define	SMB_PRF_C7D		0xD3	/* VIA C7-D */
762 #define	SMB_PRF_C7		0xD4	/* VIA C7 */
763 #define	SMB_PRF_EDEN		0xD5	/* VIA Eden */
764 #define	SMB_PRF_XEON_XC		0xD6	/* Intel Xeon Multi-Core */
765 #define	SMB_PRF_XEON_2C_3XXX	0xD7	/* Intel Xeon Dual-Core 3xxx */
766 #define	SMB_PRF_XEON_4C_3XXX	0xD8	/* Intel Xeon Quad-Core 3xxx */
767 #define	SMB_PRF_VIA_NANO	0xD9	/* VIA Nano */
768 #define	SMB_PRF_XEON_2C_5XXX	0xDA	/* Intel Xeon Dual-Core 5xxx */
769 #define	SMB_PRF_XEON_4C_5XXX	0xDB	/* Intel Xeon Quad-Core 5xxx */
770 #define	SMB_PRF_XEON_2C_7XXX	0xDD	/* Intel Xeon Dual-Core 7xxx */
771 #define	SMB_PRF_XEON_4C_7XXX	0xDE	/* Intel Xeon Quad-Core 7xxx */
772 #define	SMB_PRF_XEON_XC_7XXX	0xDF	/* Intel Xeon Multi-Core 7xxx */
773 #define	SMB_PRF_XEON_XC_3400	0xE0	/* Intel Xeon Multi-Core 3400 */
774 #define	SMB_PRF_OPTERON_3000	0xE4	/* AMD Opteron 3000 */
775 #define	SMB_PRF_SEMPRON_II	0xE5	/* AMD Sempron II */
776 #define	SMB_PRF_OPTERON_4C_EM	0xE6	/* AMD Opteron Quad-Core embedded */
777 #define	SMB_PRF_PHENOM_3C	0xE7	/* AMD Phenom Triple-Core */
778 #define	SMB_PRF_TURIONU_2C_M	0xE8	/* AMD Turion Ultra Dual-Core mobile */
779 #define	SMB_PRF_TURION_2C_M	0xE9	/* AMD Turion Dual-Core mobile */
780 #define	SMB_PRF_ATHLON_2C	0xEA	/* AMD Athlon Dual-Core */
781 #define	SMB_PRF_SEMPRON_SI	0xEB	/* AMD Sempron SI */
782 #define	SMB_PRF_PHENOM_II	0xEC	/* AMD Phenom II */
783 #define	SMB_PRF_ATHLON_II	0xED	/* AMD Athlon II */
784 #define	SMB_PRF_OPTERON_6C	0xEE	/* AMD Opteron Six-Core */
785 #define	SMB_PRF_SEMPRON_M	0xEF	/* AMD Sempron M */
786 #define	SMB_PRF_I860		0xFA	/* i860 */
787 #define	SMB_PRF_I960		0xFB	/* i960 */
788 #define	SMB_PRF_ARMv7		0x100	/* ARMv7 */
789 #define	SMB_PRF_ARMv8		0x101	/* ARMv8 */
790 #define	SMB_PRF_ARMv9		0x102	/* ARMv9 */
791 #define	SMB_PRF_SH3		0x104	/* SH-3 */
792 #define	SMB_PRF_SH4		0x105	/* SH-4 */
793 #define	SMB_PRF_ARM		0x118	/* ARM */
794 #define	SMB_PRF_SARM		0x119	/* StrongARM */
795 #define	SMB_PRF_6X86		0x12C	/* 6x86 */
796 #define	SMB_PRF_MEDIAGX		0x12D	/* MediaGX */
797 #define	SMB_PRF_MII		0x12E	/* MII */
798 #define	SMB_PRF_WINCHIP		0x140	/* WinChip */
799 #define	SMB_PRF_DSP		0x15E	/* DSP */
800 #define	SMB_PRF_VIDEO		0x1F4	/* Video Processor */
801 #define	SMB_PRF_RV32		0x200	/* RISC-V RV32 */
802 #define	SMB_PRF_RV64		0x201	/* RISC-V RV64 */
803 #define	SMB_PRF_RV128		0x202	/* RISC-V RV128 */
804 #define	SMG_PRF_LOONG_ARCH	0x258	/* LoongArch */
805 #define	SMG_PRF_LOONG_1		0x259	/* Loongson 1 Processor Family */
806 #define	SMG_PRF_LOONG_2		0x25A	/* Loongson 1 Processor Family */
807 #define	SMG_PRF_LOONG_3		0x25B	/* Loongson 3 Processor Family */
808 #define	SMG_PRF_LOONG_2K	0x25C	/* Loongson 2K Processor Family */
809 #define	SMG_PRF_LOONG_3A	0x25D	/* Loongson 3A Processor Family */
810 #define	SMG_PRF_LOONG_3B	0x25E	/* Loongson 3B Processor Family */
811 #define	SMG_PRF_LOONG_3C	0x25F	/* Loongson 3C Processor Family */
812 #define	SMG_PRF_LOONG_3D	0x260	/* Loongson 3D Processor Family */
813 #define	SMG_PRF_LOONG_E3	0x261	/* Loongson 3E Processor Family */
814 /* BEGIN CSTYLED */
815 #define	SMG_PRF_LOONG_2K_DC	0x262	/* Dual-Core Loongson 2K Processor 2xxx Series */
816 #define	SMG_PRF_LOONG_3A_QC	0x26C	/* Quad-Core Loongson 3A Processor 5xxx Series */
817 #define	SMG_PRF_LOONG_3A_MC	0x26D	/* Multi-Core Loongson 3A Processor 5xxx Series */
818 #define	SMG_PRF_LOONG_3B_QC	0x26E	/* Quad-Core Loongson 3B Processor 5xxx Series */
819 #define	SMG_PRF_LOONG_3B_MC	0x26F	/* Multi-Core Loongson 3B Processor 5xxx Series */
820 #define	SMG_PRF_LOONG_3C_MC	0x270	/* Multi-Core Loongson 3C Processor 5xxx Series */
821 #define	SMG_PRF_LOONG_3D_MC	0x271	/* Multi-Core Loongson 3D Processor 5xxx Series */
822 /* END CSTYLED */
823 #define	SMG_PRF_CORE_3		0x300	/* Intel Core 3 */
824 #define	SMG_PRF_CORE_5		0x301	/* Intel Core 5 */
825 #define	SMG_PRF_CORE_7		0x302	/* Intel Core 7 */
826 #define	SMG_PRF_CORE_9		0x303	/* Intel Core 9 */
827 #define	SMG_PRF_CORE_ULT_3	0x304	/* Intel Core Ultra 3 */
828 #define	SMG_PRF_CORE_ULT_5	0x305	/* Intel Core Ultra 5 */
829 #define	SMG_PRF_CORE_ULT_7	0x306	/* Intel Core Ultra 7 */
830 #define	SMG_PRF_CORE_ULT_9	0x307	/* Intel Core Ultra 9 */
831 
832 /*
833  * SMBIOS Cache Information.  See DSP0134 Section 7.8 for more information.
834  * If smba_size is zero, this indicates the specified cache is not present.
835  *
836  * SMBIOS 3.1 added extended cache sizes. Unfortunately, we had already baked in
837  * the uint32_t sizes, so we added extended uint64_t's that correspond to the
838  * new fields. To make life easier for consumers, we always make sure that the
839  * _maxsize2 and _size2 members are filled in with the old value if no other
840  * value is present.
841  */
842 typedef struct smbios_cache {
843 	uint32_t smba_maxsize;		/* maximum installed size in bytes */
844 	uint32_t smba_size;		/* installed size in bytes */
845 	uint16_t smba_stype;		/* supported SRAM types (SMB_CAT_*) */
846 	uint16_t smba_ctype;		/* current SRAM type (SMB_CAT_*) */
847 	uint8_t smba_speed;		/* speed in nanoseconds */
848 	uint8_t smba_etype;		/* error correction type (SMB_CAE_*) */
849 	uint8_t smba_ltype;		/* logical cache type (SMB_CAG_*) */
850 	uint8_t smba_assoc;		/* associativity (SMB_CAA_*) */
851 	uint8_t smba_level;		/* cache level */
852 	uint8_t smba_mode;		/* cache mode (SMB_CAM_*) */
853 	uint8_t smba_location;		/* cache location (SMB_CAL_*) */
854 	uint8_t smba_flags;		/* cache flags (SMB_CAF_*) */
855 	uint64_t smba_maxsize2;		/* maximum installed size in bytes */
856 	uint64_t smba_size2;		/* installed size in bytes */
857 } smbios_cache_t;
858 
859 #define	SMB_CAT_OTHER		0x0001		/* other */
860 #define	SMB_CAT_UNKNOWN		0x0002		/* unknown */
861 #define	SMB_CAT_NONBURST	0x0004		/* non-burst */
862 #define	SMB_CAT_BURST		0x0008		/* burst */
863 #define	SMB_CAT_PBURST		0x0010		/* pipeline burst */
864 #define	SMB_CAT_SYNC		0x0020		/* synchronous */
865 #define	SMB_CAT_ASYNC		0x0040		/* asynchronous */
866 
867 #define	SMB_CAE_OTHER		0x01		/* other */
868 #define	SMB_CAE_UNKNOWN		0x02		/* unknown */
869 #define	SMB_CAE_NONE		0x03		/* none */
870 #define	SMB_CAE_PARITY		0x04		/* parity */
871 #define	SMB_CAE_SBECC		0x05		/* single-bit ECC */
872 #define	SMB_CAE_MBECC		0x06		/* multi-bit ECC */
873 
874 #define	SMB_CAG_OTHER		0x01		/* other */
875 #define	SMB_CAG_UNKNOWN		0x02		/* unknown */
876 #define	SMB_CAG_INSTR		0x03		/* instruction */
877 #define	SMB_CAG_DATA		0x04		/* data */
878 #define	SMB_CAG_UNIFIED		0x05		/* unified */
879 
880 #define	SMB_CAA_OTHER		0x01		/* other */
881 #define	SMB_CAA_UNKNOWN		0x02		/* unknown */
882 #define	SMB_CAA_DIRECT		0x03		/* direct mapped */
883 #define	SMB_CAA_2WAY		0x04		/* 2-way set associative */
884 #define	SMB_CAA_4WAY		0x05		/* 4-way set associative */
885 #define	SMB_CAA_FULL		0x06		/* fully associative */
886 #define	SMB_CAA_8WAY		0x07		/* 8-way set associative */
887 #define	SMB_CAA_16WAY		0x08		/* 16-way set associative */
888 #define	SMB_CAA_12WAY		0x09		/* 12-way set associative */
889 #define	SMB_CAA_24WAY		0x0A		/* 24-way set associative */
890 #define	SMB_CAA_32WAY		0x0B		/* 32-way set associative */
891 #define	SMB_CAA_48WAY		0x0C		/* 48-way set associative */
892 #define	SMB_CAA_64WAY		0x0D		/* 64-way set associative */
893 #define	SMB_CAA_20WAY		0x0E		/* 20-way set associative */
894 
895 #define	SMB_CAM_WT		0x00		/* write-through */
896 #define	SMB_CAM_WB		0x01		/* write-back */
897 #define	SMB_CAM_VARY		0x02		/* varies by address */
898 #define	SMB_CAM_UNKNOWN		0x03		/* unknown */
899 
900 #define	SMB_CAL_INTERNAL	0x00		/* internal */
901 #define	SMB_CAL_EXTERNAL	0x01		/* external */
902 #define	SMB_CAL_RESERVED	0x02		/* reserved */
903 #define	SMB_CAL_UNKNOWN		0x03		/* unknown */
904 
905 #define	SMB_CAF_ENABLED		0x01		/* enabled at boot time */
906 #define	SMB_CAF_SOCKETED	0x02		/* cache is socketed */
907 
908 /*
909  * SMBIOS Port Information.  See DSP0134 Section 7.9 for more information.
910  * The internal reference designator string is also mapped to the location.
911  */
912 typedef struct smbios_port {
913 	const char *smbo_iref;	/* internal reference designator */
914 	const char *smbo_eref;	/* external reference designator */
915 	uint8_t smbo_itype;	/* internal connector type (SMB_POC_*) */
916 	uint8_t smbo_etype;	/* external connector type (SMB_POC_*) */
917 	uint8_t smbo_ptype;	/* port type (SMB_POT_*) */
918 	uint8_t smbo_pad;	/* padding */
919 } smbios_port_t;
920 
921 #define	SMB_POC_NONE		0x00		/* none */
922 #define	SMB_POC_CENT		0x01		/* Centronics */
923 #define	SMB_POC_MINICENT	0x02		/* Mini-Centronics */
924 #define	SMB_POC_PROPRIETARY	0x03		/* proprietary */
925 #define	SMB_POC_DB25M		0x04		/* DB-25 pin male */
926 #define	SMB_POC_DB25F		0x05		/* DB-25 pin female */
927 #define	SMB_POC_DB15M		0x06		/* DB-15 pin male */
928 #define	SMB_POC_DB15F		0x07		/* DB-15 pin female */
929 #define	SMB_POC_DB9M		0x08		/* DB-9 pin male */
930 #define	SMB_POC_DB9F		0x09		/* DB-9 pin female */
931 #define	SMB_POC_RJ11		0x0A		/* RJ-11 */
932 #define	SMB_POC_RJ45		0x0B		/* RJ-45 */
933 #define	SMB_POC_MINISCSI	0x0C		/* 50-pin MiniSCSI */
934 #define	SMB_POC_MINIDIN		0x0D		/* Mini-DIN */
935 #define	SMB_POC_MICRODIN	0x0E		/* Micro-DIN */
936 #define	SMB_POC_PS2		0x0F		/* PS/2 */
937 #define	SMB_POC_IR		0x10		/* Infrared */
938 #define	SMB_POC_HPHIL		0x11		/* HP-HIL */
939 #define	SMB_POC_USB		0x12		/* USB */
940 #define	SMB_POC_SSA		0x13		/* SSA SCSI */
941 #define	SMB_POC_DIN8M		0x14		/* Circular DIN-8 male */
942 #define	SMB_POC_DIN8F		0x15		/* Circular DIN-8 female */
943 #define	SMB_POC_OBIDE		0x16		/* on-board IDE */
944 #define	SMB_POC_OBFLOPPY	0x17		/* on-board floppy */
945 #define	SMB_POC_DI9		0x18		/* 9p dual inline (p10 cut) */
946 #define	SMB_POC_DI25		0x19		/* 25p dual inline (p26 cut) */
947 #define	SMB_POC_DI50		0x1A		/* 50p dual inline */
948 #define	SMB_POC_DI68		0x1B		/* 68p dual inline */
949 #define	SMB_POC_CDROM		0x1C		/* on-board sound from CDROM */
950 #define	SMB_POC_MINI14		0x1D		/* Mini-Centronics Type 14 */
951 #define	SMB_POC_MINI26		0x1E		/* Mini-Centronics Type 26 */
952 #define	SMB_POC_MINIJACK	0x1F		/* Mini-jack (headphones) */
953 #define	SMB_POC_BNC		0x20		/* BNC */
954 #define	SMB_POC_1394		0x21		/* 1394 */
955 #define	SMB_POC_SATA		0x22		/* SAS/SATA plug receptacle */
956 #define	SMB_POC_USB_C		0x23		/* USB Type-C receptacle */
957 #define	SMB_POC_PC98		0xA0		/* PC-98 */
958 #define	SMB_POC_PC98HR		0xA1		/* PC-98Hireso */
959 #define	SMB_POC_PCH98		0xA2		/* PC-H98 */
960 #define	SMB_POC_PC98NOTE	0xA3		/* PC-98Note */
961 #define	SMB_POC_PC98FULL	0xA4		/* PC-98Full */
962 #define	SMB_POC_OTHER		0xFF		/* other */
963 
964 #define	SMB_POT_NONE		0x00		/* none */
965 #define	SMB_POT_PP_XTAT		0x01		/* Parallel Port XT/AT compat */
966 #define	SMB_POT_PP_PS2		0x02		/* Parallel Port PS/2 */
967 #define	SMB_POT_PP_ECP		0x03		/* Parallel Port ECP */
968 #define	SMB_POT_PP_EPP		0x04		/* Parallel Port EPP */
969 #define	SMB_POT_PP_ECPEPP	0x05		/* Parallel Port ECP/EPP */
970 #define	SMB_POT_SP_XTAT		0x06		/* Serial Port XT/AT compat */
971 #define	SMB_POT_SP_16450	0x07		/* Serial Port 16450 compat */
972 #define	SMB_POT_SP_16550	0x08		/* Serial Port 16550 compat */
973 #define	SMB_POT_SP_16550A	0x09		/* Serial Port 16550A compat */
974 #define	SMB_POT_SCSI		0x0A		/* SCSI port */
975 #define	SMB_POT_MIDI		0x0B		/* MIDI port */
976 #define	SMB_POT_JOYSTICK	0x0C		/* Joystick port */
977 #define	SMB_POT_KEYBOARD	0x0D		/* Keyboard port */
978 #define	SMB_POT_MOUSE		0x0E		/* Mouse port */
979 #define	SMB_POT_SSA		0x0F		/* SSA SCSI */
980 #define	SMB_POT_USB		0x10		/* USB */
981 #define	SMB_POT_FIREWIRE	0x11		/* FireWrite (IEEE P1394) */
982 #define	SMB_POT_PCMII		0x12		/* PCMCIA Type II */
983 #define	SMB_POT_PCMIIa		0x13		/* PCMCIA Type II (alternate) */
984 #define	SMB_POT_PCMIII		0x14		/* PCMCIA Type III */
985 #define	SMB_POT_CARDBUS		0x15		/* Cardbus */
986 #define	SMB_POT_ACCESS		0x16		/* Access Bus Port */
987 #define	SMB_POT_SCSI2		0x17		/* SCSI II */
988 #define	SMB_POT_SCSIW		0x18		/* SCSI Wide */
989 #define	SMB_POT_PC98		0x19		/* PC-98 */
990 #define	SMB_POT_PC98HR		0x1A		/* PC-98Hireso */
991 #define	SMB_POT_PCH98		0x1B		/* PC-H98 */
992 #define	SMB_POT_VIDEO		0x1C		/* Video port */
993 #define	SMB_POT_AUDIO		0x1D		/* Audio port */
994 #define	SMB_POT_MODEM		0x1E		/* Modem port */
995 #define	SMB_POT_NETWORK		0x1F		/* Network port */
996 #define	SMB_POT_SATA		0x20		/* SATA */
997 #define	SMB_POT_SAS		0x21		/* SAS */
998 #define	SMB_POT_MFDP		0x22	/* MFDP (Multi-Function Display Port) */
999 #define	SMB_POT_THUNDERBOLT	0x23		/* Thunderbolt */
1000 #define	SMB_POT_8251		0xA0		/* 8251 compatible */
1001 #define	SMB_POT_8251F		0xA1		/* 8251 FIFO compatible */
1002 #define	SMB_POT_OTHER		0xFF		/* other */
1003 
1004 /*
1005  * SMBIOS Slot Information.  See DSP0134 Section 7.10 for more information.
1006  * See DSP0134 7.10.5 for how to interpret the value of smbl_id.
1007  */
1008 typedef struct smbios_slot {
1009 	const char *smbl_name;		/* reference designation */
1010 	uint8_t smbl_type;		/* slot type */
1011 	uint8_t smbl_width;		/* slot data bus width */
1012 	uint8_t smbl_usage;		/* current usage */
1013 	uint8_t smbl_length;		/* slot length */
1014 	uint16_t smbl_id;		/* slot ID */
1015 	uint8_t smbl_ch1;		/* slot characteristics 1 */
1016 	uint8_t smbl_ch2;		/* slot characteristics 2 */
1017 	uint16_t smbl_sg;		/* segment group number */
1018 	uint8_t smbl_bus;		/* bus number */
1019 	uint8_t smbl_df;		/* device/function number */
1020 	uint8_t smbl_dbw;		/* data bus width */
1021 	uint8_t smbl_npeers;		/* PCIe bifurcation peers */
1022 	uint8_t smbl_info;		/* slot info */
1023 	uint8_t smbl_pwidth;		/* slot physical width */
1024 	uint32_t smbl_pitch;		/* slot pitch in 10um */
1025 	uint8_t smbl_height;		/* slot height */
1026 } smbios_slot_t;
1027 
1028 #define	SMB_SLT_OTHER		0x01	/* other */
1029 #define	SMB_SLT_UNKNOWN		0x02	/* unknown */
1030 #define	SMB_SLT_ISA		0x03	/* ISA */
1031 #define	SMB_SLT_MCA		0x04	/* MCA */
1032 #define	SMB_SLT_EISA		0x05	/* EISA */
1033 #define	SMB_SLT_PCI		0x06	/* PCI */
1034 #define	SMB_SLT_PCMCIA		0x07	/* PCMCIA */
1035 #define	SMB_SLT_VLVESA		0x08	/* VL-VESA */
1036 #define	SMB_SLT_PROPRIETARY	0x09	/* proprietary */
1037 #define	SMB_SLT_PROC		0x0A	/* processor card slot */
1038 #define	SMB_SLT_MEM		0x0B	/* proprietary memory card slot */
1039 #define	SMB_SLT_IOR		0x0C	/* I/O riser card slot */
1040 #define	SMB_SLT_NUBUS		0x0D	/* NuBus */
1041 #define	SMB_SLT_PCI66		0x0E	/* PCI (66MHz capable) */
1042 #define	SMB_SLT_AGP		0x0F	/* AGP */
1043 #define	SMB_SLT_AGP2X		0x10	/* AGP 2X */
1044 #define	SMB_SLT_AGP4X		0x11	/* AGP 4X */
1045 #define	SMB_SLT_PCIX		0x12	/* PCI-X */
1046 #define	SMB_SLT_AGP8X		0x13	/* AGP 8X */
1047 #define	SMB_SLT_M2_1DP		0x14	/* M.2 Socket 1-DP (Mechanical Key A) */
1048 #define	SMB_SLT_M2_1SD		0x15	/* M.2 Socket 1-SD (Mechanical Key E) */
1049 #define	SMB_SLT_M2_2		0x16	/* M.2 Socket 2 (Mechanical Key B) */
1050 #define	SMB_SLT_M2_3		0x17	/* M.2 Socket 3 (Mechanical Key M) */
1051 #define	SMB_SLT_MXM_I		0x18	/* MXM Type I */
1052 #define	SMB_SLT_MXM_II		0x19	/* MXM Type II */
1053 #define	SMB_SLT_MXM_III		0x1A	/* MXM Type III (standard connector) */
1054 #define	SMB_SLT_MXM_III_HE	0x1B	/* MXM Type III (HE connector) */
1055 #define	SMB_SLT_MXM_V		0x1C	/* MXM Type IV */
1056 #define	SMB_SLT_MXM3_A		0x1D	/* MXM 3.0 Type A */
1057 #define	SMB_SLT_MXM3_B		0x1E	/* MXM 3.0 Type B */
1058 #define	SMB_SLT_PCIEG2_SFF	0x1F	/* PCI Express Gen 2 SFF-8639 (U.2) */
1059 #define	SMB_SLT_PCIEG3_SFF	0x20	/* PCI Express Gen 3 SFF-8639 (U.2) */
1060 /*
1061  * These lines must be on one line for the string generating code.
1062  */
1063 /* BEGIN CSTYLED */
1064 #define	SMB_SLT_PCIE_M52_WBSKO	0x21	/* PCI Express Mini 52-pin with bottom-side keep-outs */
1065 #define	SMB_SLT_PCIE_M52_WOBSKO	0x22	/* PCI Express Mini 52-pin without bottom-side keep-outs */
1066 /* END CSTYLED */
1067 #define	SMB_SLT_PCIE_M76	0x23	/* PCI Express Mini 72-pin */
1068 #define	SMB_SLT_PCIEG4_SFF	0x24	/* PCI Express Gen 4 SFF-8639 (U.2) */
1069 #define	SMB_SLT_PCIEG5_SFF	0x25	/* PCI Express Gen 5 SFF-8639 (U.2) */
1070 #define	SMB_SLT_OCP3_SFF	0x26	/* OCP NIC 3.0 Small Form Factor */
1071 #define	SMB_SLT_OCP3_LFF	0x27	/* OCP NIC 3.0 Large Form Factor */
1072 #define	SMB_SLT_OCP_PRE		0x28	/* OCP NIC prior to 3.0 */
1073 #define	SMB_SLT_CXL1		0x30	/* CXL Flexbus 1.0 */
1074 #define	SMB_SLT_PC98_C20	0xA0	/* PC-98/C20 */
1075 #define	SMB_SLT_PC98_C24	0xA1	/* PC-98/C24 */
1076 #define	SMB_SLT_PC98_E		0xA2	/* PC-98/E */
1077 #define	SMB_SLT_PC98_LB		0xA3	/* PC-98/Local Bus */
1078 #define	SMB_SLT_PC98_C		0xA4	/* PC-98/Card */
1079 #define	SMB_SLT_PCIE		0xA5	/* PCI Express */
1080 #define	SMB_SLT_PCIE1		0xA6	/* PCI Express x1 */
1081 #define	SMB_SLT_PCIE2		0xA7	/* PCI Express x2 */
1082 #define	SMB_SLT_PCIE4		0xA8	/* PCI Express x4 */
1083 #define	SMB_SLT_PCIE8		0xA9	/* PCI Express x8 */
1084 #define	SMB_SLT_PCIE16		0xAA	/* PCI Express x16 */
1085 #define	SMB_SLT_PCIE2G		0xAB	/* PCI Exp. Gen 2 */
1086 #define	SMB_SLT_PCIE2G1		0xAC	/* PCI Exp. Gen 2 x1 */
1087 #define	SMB_SLT_PCIE2G2		0xAD	/* PCI Exp. Gen 2 x2 */
1088 #define	SMB_SLT_PCIE2G4		0xAE	/* PCI Exp. Gen 2 x4 */
1089 #define	SMB_SLT_PCIE2G8		0xAF	/* PCI Exp. Gen 2 x8 */
1090 #define	SMB_SLT_PCIE2G16	0xB0	/* PCI Exp. Gen 2 x16 */
1091 #define	SMB_SLT_PCIE3G		0xB1	/* PCI Exp. Gen 3 */
1092 #define	SMB_SLT_PCIE3G1		0xB2	/* PCI Exp. Gen 3 x1 */
1093 #define	SMB_SLT_PCIE3G2		0xB3	/* PCI Exp. Gen 3 x2 */
1094 #define	SMB_SLT_PCIE3G4		0xB4	/* PCI Exp. Gen 3 x4 */
1095 #define	SMB_SLT_PCIE3G8		0xB5	/* PCI Exp. Gen 3 x8 */
1096 #define	SMB_SLT_PCIE3G16	0xB6	/* PCI Exp. Gen 3 x16 */
1097 #define	SMB_SLT_PCIE4G		0xB8	/* PCI Exp. Gen 4 */
1098 #define	SMB_SLT_PCIE4G1		0xB9	/* PCI Exp. Gen 4 x1 */
1099 #define	SMB_SLT_PCIE4G2		0xBA	/* PCI Exp. Gen 4 x2 */
1100 #define	SMB_SLT_PCIE4G4		0xBB	/* PCI Exp. Gen 4 x4 */
1101 #define	SMB_SLT_PCIE4G8		0xBC	/* PCI Exp. Gen 4 x8 */
1102 #define	SMB_SLT_PCIE4G16	0xBD	/* PCI Exp. Gen 4 x16 */
1103 #define	SMB_SLT_PCIE5G		0xBE	/* PCI Exp. Gen 5 */
1104 #define	SMB_SLT_PCIE5G1		0xBF	/* PCI Exp. Gen 5 x1 */
1105 #define	SMB_SLT_PCIE5G2		0xC0	/* PCI Exp. Gen 5 x2 */
1106 #define	SMB_SLT_PCIE5G4		0xC1	/* PCI Exp. Gen 5 x4 */
1107 #define	SMB_SLT_PCIE5G8		0xC2	/* PCI Exp. Gen 5 x8 */
1108 #define	SMB_SLT_PCIE5G16	0xC3	/* PCI Exp. Gen 5 x16 */
1109 #define	SMB_SLT_PCIEG6P		0xC4	/* PCI Exp. Gen 6+ */
1110 #define	SMB_SLT_EDSFF_E1	0xC5	/* Ent. and DC 1U E1 Form Factor */
1111 #define	SMB_SLT_EDSFF_E3	0xC6	/* Ent. and DC 3" E3 Form Factor */
1112 
1113 #define	SMB_SLW_OTHER		0x01	/* other */
1114 #define	SMB_SLW_UNKNOWN		0x02	/* unknown */
1115 #define	SMB_SLW_8		0x03	/* 8 bit */
1116 #define	SMB_SLW_16		0x04	/* 16 bit */
1117 #define	SMB_SLW_32		0x05	/* 32 bit */
1118 #define	SMB_SLW_64		0x06	/* 64 bit */
1119 #define	SMB_SLW_128		0x07	/* 128 bit */
1120 #define	SMB_SLW_1X		0x08	/* 1x or x1 */
1121 #define	SMB_SLW_2X		0x09	/* 2x or x2 */
1122 #define	SMB_SLW_4X		0x0A	/* 4x or x4 */
1123 #define	SMB_SLW_8X		0x0B	/* 8x or x8 */
1124 #define	SMB_SLW_12X		0x0C	/* 12x or x12 */
1125 #define	SMB_SLW_16X		0x0D	/* 16x or x16 */
1126 #define	SMB_SLW_32X		0x0E	/* 32x or x32 */
1127 
1128 #define	SMB_SLU_OTHER		0x01	/* other */
1129 #define	SMB_SLU_UNKNOWN		0x02	/* unknown */
1130 #define	SMB_SLU_AVAIL		0x03	/* available */
1131 #define	SMB_SLU_INUSE		0x04	/* in use */
1132 
1133 #define	SMB_SLL_OTHER		0x01	/* other */
1134 #define	SMB_SLL_UNKNOWN		0x02	/* unknown */
1135 #define	SMB_SLL_SHORT		0x03	/* short length */
1136 #define	SMB_SLL_LONG		0x04	/* long length */
1137 #define	SMB_SLL_2IN5		0x05	/* 2.5" drive form factor */
1138 #define	SMB_SLL_3IN5		0x06	/* 3.5" drive form factor */
1139 
1140 #define	SMB_SLCH1_UNKNOWN	0x01	/* characteristics unknown */
1141 #define	SMB_SLCH1_5V		0x02	/* provides 5.0V */
1142 #define	SMB_SLCH1_33V		0x04	/* provides 3.3V */
1143 #define	SMB_SLCH1_SHARED	0x08	/* opening shared with other slot */
1144 #define	SMB_SLCH1_PC16		0x10	/* slot supports PC Card-16 */
1145 #define	SMB_SLCH1_PCCB		0x20	/* slot supports CardBus */
1146 #define	SMB_SLCH1_PCZV		0x40	/* slot supports Zoom Video */
1147 #define	SMB_SLCH1_PCMRR		0x80	/* slot supports Modem Ring Resume */
1148 
1149 #define	SMB_SLCH2_PME		0x01	/* slot supports PME# signal */
1150 #define	SMB_SLCH2_HOTPLUG	0x02	/* slot supports hot-plug devices */
1151 #define	SMB_SLCH2_SMBUS		0x04	/* slot supports SMBus signal */
1152 #define	SMB_SLCH2_BIFUR		0x08	/* slot supports PCIe bifurcation */
1153 #define	SMB_SLCH2_SURPREM	0x10	/* slot supports surprise removal */
1154 #define	SMB_SLCH2_CXL1		0x20	/* Flexbus slot, CXL 1.0 capable */
1155 #define	SMB_SLCH2_CXL2		0x40	/* Flexbus slot, CXL 2.0 capable */
1156 #define	SMB_SLCH2_CXL3		0x80	/* Flexbus slot, CXL 3.0 capable */
1157 
1158 #define	SMB_SLHT_NA		0x00	/* not applicable */
1159 #define	SMB_SLHT_OTHER		0x01	/* other */
1160 #define	SMB_SLHT_UNKNOWN	0x02	/* unknown */
1161 #define	SMB_SLHT_FULL		0x03	/* full height */
1162 #define	SMB_SLHT_LP		0x04	/* low profile */
1163 
1164 /*
1165  * SMBIOS 7.10.9 Slot Peer Devices
1166  *
1167  * This structure represents an optional peer device that may be part of an
1168  * SMBIOS 3.2 slot.
1169  */
1170 typedef struct smbios_slot_peer {
1171 	uint16_t smblp_group;		/* peer segment group number */
1172 	uint8_t smblp_bus;		/* peer bus number */
1173 	uint8_t smblp_device;		/* peer device number */
1174 	uint8_t smblp_function;		/* peer function number */
1175 	uint8_t	smblp_data_width;	/* peer data bus width */
1176 } smbios_slot_peer_t;
1177 
1178 /*
1179  * SMBIOS On-Board Device Information.  See DSP0134 Section 7.11 for more
1180  * information.  Any number of on-board device sections may be present, each
1181  * containing one or more records.  The smbios_info_obdevs() function permits
1182  * the caller to retrieve one or more of the records from a given section.
1183  */
1184 typedef struct smbios_obdev {
1185 	const char *smbd_name;		/* description string for this device */
1186 	uint8_t smbd_type;		/* type code (SMB_OBT_*) */
1187 	uint8_t smbd_enabled;		/* boolean (device is enabled) */
1188 } smbios_obdev_t;
1189 
1190 #define	SMB_OBT_OTHER		0x01	/* other */
1191 #define	SMB_OBT_UNKNOWN		0x02	/* unknown */
1192 #define	SMB_OBT_VIDEO		0x03	/* video */
1193 #define	SMB_OBT_SCSI		0x04	/* scsi */
1194 #define	SMB_OBT_ETHERNET	0x05	/* ethernet */
1195 #define	SMB_OBT_TOKEN		0x06	/* token ring */
1196 #define	SMB_OBT_SOUND		0x07	/* sound */
1197 #define	SMB_OBT_PATA		0x08	/* pata */
1198 #define	SMB_OBT_SATA		0x09	/* sata */
1199 #define	SMB_OBT_SAS		0x0A	/* sas */
1200 
1201 /*
1202  * SMBIOS BIOS Language Information.  See DSP0134 Section 7.14 for more
1203  * information.  The smbios_info_strtab() function can be applied using a
1204  * count of smbla_num to retrieve the other possible language settings.
1205  */
1206 typedef struct smbios_lang {
1207 	const char *smbla_cur;		/* current language setting */
1208 	uint_t smbla_fmt;		/* language name format (see below) */
1209 	uint_t smbla_num;		/* number of installed languages */
1210 } smbios_lang_t;
1211 
1212 #define	SMB_LFMT_LONG	0		/* <ISO639>|<ISO3166>|Encoding Method */
1213 #define	SMB_LFMT_SHORT	1		/* <ISO930><ISO3166> */
1214 
1215 /*
1216  * SMBIOS System Event Log Information.  See DSP0134 Section 7.16 for more
1217  * information.  Accessing the event log itself requires additional interfaces.
1218  */
1219 typedef struct smbios_evtype {
1220 	uint8_t smbevt_ltype;		/* log type */
1221 	uint8_t smbevt_dtype;		/* variable data format type */
1222 } smbios_evtype_t;
1223 
1224 typedef struct smbios_evlog {
1225 	size_t smbev_size;		/* size in bytes of log area */
1226 	size_t smbev_hdr;		/* offset or index of header */
1227 	size_t smbev_data;		/* offset or index of data */
1228 	uint8_t smbev_method;		/* data access method (see below) */
1229 	uint8_t smbev_flags;		/* flags (see below) */
1230 	uint8_t smbev_format;		/* log header format (see below) */
1231 	uint8_t smbev_pad;		/* padding */
1232 	uint32_t smbev_token;		/* data update change token */
1233 	union {
1234 		struct {
1235 			uint16_t evi_iaddr; /* index address */
1236 			uint16_t evi_daddr; /* data address */
1237 		} eva_io;		/* i/o address for SMB_EVM_XxY */
1238 		uint32_t eva_addr;	/* address for SMB_EVM_MEM32 */
1239 		uint16_t eva_gpnv;	/* handle for SMB_EVM_GPNV */
1240 	} smbev_addr;
1241 	uint32_t smbev_typec;		/* number of type descriptors */
1242 	const smbios_evtype_t *smbev_typev; /* type descriptor array */
1243 } smbios_evlog_t;
1244 
1245 #define	SMB_EVM_1x1i_1x1d	0	/* I/O: 1 1b idx port, 1 1b data port */
1246 #define	SMB_EVM_2x1i_1x1d	1	/* I/O: 2 1b idx port, 1 1b data port */
1247 #define	SMB_EVM_1x2i_1x1d	2	/* I/O: 1 2b idx port, 1 1b data port */
1248 #define	SMB_EVM_MEM32		3	/* Memory-Mapped 32-bit Physical Addr */
1249 #define	SMB_EVM_GPNV		4	/* GP Non-Volatile API Access */
1250 
1251 #define	SMB_EVFL_VALID		0x1	/* log area valid */
1252 #define	SMB_EVFL_FULL		0x2	/* log area full */
1253 
1254 #define	SMB_EVHF_NONE		0	/* no log headers used */
1255 #define	SMB_EVHF_F1		1	/* DMTF log header type 1 */
1256 
1257 /*
1258  * SMBIOS Physical Memory Array Information.  See DSP0134 Section 7.17 for
1259  * more information.  This describes a collection of physical memory devices.
1260  */
1261 typedef struct smbios_memarray {
1262 	uint8_t smbma_location;		/* physical device location */
1263 	uint8_t smbma_use;		/* physical device functional purpose */
1264 	uint8_t smbma_ecc;		/* error detect/correct mechanism */
1265 	uint8_t smbma_pad0;		/* padding */
1266 	uint32_t smbma_pad1;		/* padding */
1267 	uint32_t smbma_ndevs;		/* number of slots or sockets */
1268 	id_t smbma_err;			/* handle of error (if any) */
1269 	uint64_t smbma_size;		/* maximum capacity in bytes */
1270 } smbios_memarray_t;
1271 
1272 #define	SMB_MAL_OTHER		0x01	/* other */
1273 #define	SMB_MAL_UNKNOWN		0x02	/* unknown */
1274 #define	SMB_MAL_SYSMB		0x03	/* system board or motherboard */
1275 #define	SMB_MAL_ISA		0x04	/* ISA add-on card */
1276 #define	SMB_MAL_EISA		0x05	/* EISA add-on card */
1277 #define	SMB_MAL_PCI		0x06	/* PCI add-on card */
1278 #define	SMB_MAL_MCA		0x07	/* MCA add-on card */
1279 #define	SMB_MAL_PCMCIA		0x08	/* PCMCIA add-on card */
1280 #define	SMB_MAL_PROP		0x09	/* proprietary add-on card */
1281 #define	SMB_MAL_NUBUS		0x0A	/* NuBus */
1282 #define	SMB_MAL_PC98C20		0xA0	/* PC-98/C20 add-on card */
1283 #define	SMB_MAL_PC98C24		0xA1	/* PC-98/C24 add-on card */
1284 #define	SMB_MAL_PC98E		0xA2	/* PC-98/E add-on card */
1285 #define	SMB_MAL_PC98LB		0xA3	/* PC-98/Local bus add-on card */
1286 #define	SMB_MAL_CXL1		0xA4	/* CXL add-on card */
1287 
1288 #define	SMB_MAU_OTHER		0x01	/* other */
1289 #define	SMB_MAU_UNKNOWN		0x02	/* unknown */
1290 #define	SMB_MAU_SYSTEM		0x03	/* system memory */
1291 #define	SMB_MAU_VIDEO		0x04	/* video memory */
1292 #define	SMB_MAU_FLASH		0x05	/* flash memory */
1293 #define	SMB_MAU_NVRAM		0x06	/* non-volatile RAM */
1294 #define	SMB_MAU_CACHE		0x07	/* cache memory */
1295 
1296 #define	SMB_MAE_OTHER		0x01	/* other */
1297 #define	SMB_MAE_UNKNOWN		0x02	/* unknown */
1298 #define	SMB_MAE_NONE		0x03	/* none */
1299 #define	SMB_MAE_PARITY		0x04	/* parity */
1300 #define	SMB_MAE_SECC		0x05	/* single-bit ECC */
1301 #define	SMB_MAE_MECC		0x06	/* multi-bit ECC */
1302 #define	SMB_MAE_CRC		0x07	/* CRC */
1303 
1304 /*
1305  * SMBIOS Memory Device Information.  See DSP0134 Section 7.18 for more
1306  * information.  One or more of these structures are associated with each
1307  * smbios_memarray_t.  A structure is present even for unpopulated sockets.
1308  * Unknown values are set to -1.  A smbmd_size of 0 indicates unpopulated.
1309  * WARNING: Some BIOSes appear to export the *maximum* size of the device
1310  * that can appear in the corresponding socket as opposed to the current one.
1311  */
1312 typedef struct smbios_memdevice {
1313 	id_t smbmd_array;		/* handle of physical memory array */
1314 	id_t smbmd_error;		/* handle of memory error data */
1315 	uint32_t smbmd_twidth;		/* total width in bits including ecc */
1316 	uint32_t smbmd_dwidth;		/* data width in bits */
1317 	uint64_t smbmd_size;		/* size in bytes (see note above) */
1318 	uint8_t smbmd_form;		/* form factor */
1319 	uint8_t smbmd_set;		/* set (0x00=none, 0xFF=unknown) */
1320 	uint8_t smbmd_type;		/* memory type */
1321 	uint8_t smbmd_pad;		/* padding */
1322 	uint32_t smbmd_flags;		/* flags (see below) */
1323 	uint32_t smbmd_speed;		/* speed in MT/s */
1324 	const char *smbmd_dloc;		/* physical device locator string */
1325 	const char *smbmd_bloc;		/* physical bank locator string */
1326 	uint8_t smbmd_rank;		/* rank */
1327 	uint16_t smbmd_clkspeed;	/* configured clock speed */
1328 	uint16_t smbmd_minvolt;		/* minimum voltage */
1329 	uint16_t smbmd_maxvolt;		/* maximum voltage */
1330 	uint16_t smbmd_confvolt;	/* configured voltage */
1331 	uint8_t smbmd_memtech;		/* memory technology */
1332 	uint32_t smbmd_opcap_flags;	/* operating mode capability */
1333 	const char *smbmd_firmware_rev;	/* firmware rev */
1334 	uint16_t smbmd_modmfg_id;	/* JEDEC module mfg id */
1335 	uint16_t smbmd_modprod_id;	/* JEDEC module product id */
1336 	uint16_t smbmd_cntrlmfg_id;	/* JEDEC controller mfg id */
1337 	uint16_t smbmd_cntrlprod_id;	/* JEDEC controller prod id */
1338 	uint64_t smbmd_nvsize;		/* non-volatile size in bytes */
1339 	uint64_t smbmd_volatile_size;	/* volatile size in bytes */
1340 	uint64_t smbmd_cache_size;	/* cache size in bytes */
1341 	uint64_t smbmd_logical_size;	/* logical size in bytes */
1342 	uint64_t smbmd_extspeed;	/* extended device speed */
1343 	uint64_t smbmd_extclkspeed;	/* extended configured speed */
1344 	uint16_t smbmd_pmic0_mfgid;	/* JEDEC PMIC0 mfg id */
1345 	uint16_t smbmd_pmic0_rev;	/* JEDEC PMIC0 revision id */
1346 	uint16_t smbmd_rcd_mfgid;	/* JEDEC RCD mfg id */
1347 	uint16_t smbmd_rcd_rev;		/* JEDEC RCD revision id */
1348 } smbios_memdevice_t;
1349 
1350 #define	SMB_MD_MFG_UNKNOWN	0x0000
1351 #define	SMB_MD_REV_UNKNOWN	0xff00
1352 
1353 #define	SMB_MDFF_OTHER		0x01	/* other */
1354 #define	SMB_MDFF_UNKNOWN	0x02	/* unknown */
1355 #define	SMB_MDFF_SIMM		0x03	/* SIMM */
1356 #define	SMB_MDFF_SIP		0x04	/* SIP */
1357 #define	SMB_MDFF_CHIP		0x05	/* chip */
1358 #define	SMB_MDFF_DIP		0x06	/* DIP */
1359 #define	SMB_MDFF_ZIP		0x07	/* ZIP */
1360 #define	SMB_MDFF_PROP		0x08	/* proprietary card */
1361 #define	SMB_MDFF_DIMM		0x09	/* DIMM */
1362 #define	SMB_MDFF_TSOP		0x0A	/* TSOP */
1363 #define	SMB_MDFF_CHIPROW	0x0B	/* row of chips */
1364 #define	SMB_MDFF_RIMM		0x0C	/* RIMM */
1365 #define	SMB_MDFF_SODIMM		0x0D	/* SODIMM */
1366 #define	SMB_MDFF_SRIMM		0x0E	/* SRIMM */
1367 #define	SMB_MDFF_FBDIMM		0x0F	/* FBDIMM */
1368 #define	SMB_MDFF_DIE		0x10	/* die */
1369 
1370 #define	SMB_MDT_OTHER		0x01	/* other */
1371 #define	SMB_MDT_UNKNOWN		0x02	/* unknown */
1372 #define	SMB_MDT_DRAM		0x03	/* DRAM */
1373 #define	SMB_MDT_EDRAM		0x04	/* EDRAM */
1374 #define	SMB_MDT_VRAM		0x05	/* VRAM */
1375 #define	SMB_MDT_SRAM		0x06	/* SRAM */
1376 #define	SMB_MDT_RAM		0x07	/* RAM */
1377 #define	SMB_MDT_ROM		0x08	/* ROM */
1378 #define	SMB_MDT_FLASH		0x09	/* FLASH */
1379 #define	SMB_MDT_EEPROM		0x0A	/* EEPROM */
1380 #define	SMB_MDT_FEPROM		0x0B	/* FEPROM */
1381 #define	SMB_MDT_EPROM		0x0C	/* EPROM */
1382 #define	SMB_MDT_CDRAM		0x0D	/* CDRAM */
1383 #define	SMB_MDT_3DRAM		0x0E	/* 3DRAM */
1384 #define	SMB_MDT_SDRAM		0x0F	/* SDRAM */
1385 #define	SMB_MDT_SGRAM		0x10	/* SGRAM */
1386 #define	SMB_MDT_RDRAM		0x11	/* RDRAM */
1387 #define	SMB_MDT_DDR		0x12	/* DDR */
1388 #define	SMB_MDT_DDR2		0x13	/* DDR2 */
1389 #define	SMB_MDT_DDR2FBDIMM	0x14	/* DDR2 FBDIMM */
1390 #define	SMB_MDT_DDR3		0x18	/* DDR3 */
1391 #define	SMB_MDT_FBD2		0x19	/* FBD2 */
1392 #define	SMB_MDT_DDR4		0x1A	/* DDR4 */
1393 #define	SMB_MDT_LPDDR		0x1B	/* LPDDR */
1394 #define	SMB_MDT_LPDDR2		0x1C	/* LPDDR2 */
1395 #define	SMB_MDT_LPDDR3		0x1D	/* LPDDR3 */
1396 #define	SMB_MDT_LPDDR4		0x1E	/* LPDDR4 */
1397 #define	SMB_MDT_LOGNV		0x1F	/* Logical non-volatile device */
1398 #define	SMB_MDT_HBM		0x20	/* High Bandwidth Memory */
1399 #define	SMB_MDT_HBM2		0x21	/* High Bandwidth Memory 2 */
1400 #define	SMB_MDT_DDR5		0x22	/* DDR5 */
1401 #define	SMB_MDT_LPDDR5		0x23	/* LPDDR5 */
1402 #define	SMB_MDT_HBM3		0x24	/* HBM3 */
1403 
1404 #define	SMB_MDF_OTHER		0x0002	/* other */
1405 #define	SMB_MDF_UNKNOWN		0x0004	/* unknown */
1406 #define	SMB_MDF_FASTPG		0x0008	/* fast-paged */
1407 #define	SMB_MDF_STATIC		0x0010	/* static column */
1408 #define	SMB_MDF_PSTATIC		0x0020	/* pseudo-static */
1409 #define	SMB_MDF_RAMBUS		0x0040	/* RAMBUS */
1410 #define	SMB_MDF_SYNC		0x0080	/* synchronous */
1411 #define	SMB_MDF_CMOS		0x0100	/* CMOS */
1412 #define	SMB_MDF_EDO		0x0200	/* EDO */
1413 #define	SMB_MDF_WDRAM		0x0400	/* Window DRAM */
1414 #define	SMB_MDF_CDRAM		0x0800	/* Cache DRAM */
1415 #define	SMB_MDF_NV		0x1000	/* non-volatile */
1416 #define	SMB_MDF_REG		0x2000	/* Registered (Buffered) */
1417 #define	SMB_MDF_UNREG		0x4000	/* Unregistered (Unbuffered) */
1418 #define	SMB_MDF_LRDIMM		0x8000	/* LRDIMM */
1419 
1420 #define	SMB_MDR_SINGLE		0x01	/* single */
1421 #define	SMB_MDR_DUAL		0x02	/* dual */
1422 #define	SMB_MDR_QUAD		0x04	/* quad */
1423 #define	SMB_MDR_OCTAL		0x08	/* octal */
1424 
1425 #define	SMB_MTECH_OTHER		0x01	/* other */
1426 #define	SMB_MTECH_UNKNOWN	0x02	/* unknown */
1427 #define	SMB_MTECH_DRAM		0x03	/* DRAM */
1428 #define	SMB_MTECH_NVDIMM_N	0x04	/* NVDIMM-N */
1429 #define	SMB_MTECH_NVDIMM_F	0x05	/* NVDIMM-F */
1430 #define	SMB_MTECH_NVDIMM_P	0x06	/* NVDIMM-P */
1431 #define	SMB_MTECH_INTCPM	0x07	/* Intel Optane persistent memory */
1432 
1433 #define	SMB_MOMC_RESERVED	0x01	/* reserved */
1434 #define	SMB_MOMC_OTHER		0x02	/* other */
1435 #define	SMB_MOMC_UNKNOWN	0x04	/* unknown */
1436 #define	SMB_MOMC_VOLATILE	0x08	/* Volatile memory */
1437 #define	SMB_MOMC_BYTE_PM	0x10	/* Byte-accessible persistent memory */
1438 #define	SMB_MOMC_BLOCK_PM	0x20	/* Block-accessible persistent memory */
1439 
1440 /*
1441  * SMBIOS Memory Array Mapped Address.  See DSP0134 Section 7.20 for more
1442  * information.  We convert start/end addresses into addr/size for convenience.
1443  */
1444 typedef struct smbios_memarrmap {
1445 	id_t smbmam_array;		/* physical memory array handle */
1446 	uint32_t smbmam_width;		/* number of devices that form a row */
1447 	uint64_t smbmam_addr;		/* physical address of mapping */
1448 	uint64_t smbmam_size;		/* size in bytes of address range */
1449 } smbios_memarrmap_t;
1450 
1451 /*
1452  * SMBIOS Memory Device Mapped Address.  See DSP0134 Section 7.21 for more
1453  * information.  We convert start/end addresses into addr/size for convenience.
1454  */
1455 typedef struct smbios_memdevmap {
1456 	id_t smbmdm_device;		/* memory device handle */
1457 	id_t smbmdm_arrmap;		/* memory array mapped address handle */
1458 	uint64_t smbmdm_addr;		/* physical address of mapping */
1459 	uint64_t smbmdm_size;		/* size in bytes of address range */
1460 	uint8_t smbmdm_rpos;		/* partition row position */
1461 	uint8_t smbmdm_ipos;		/* interleave position */
1462 	uint8_t smbmdm_idepth;		/* interleave data depth */
1463 } smbios_memdevmap_t;
1464 
1465 /*
1466  * SMBIOS Builtin Pointing Device (SMB_TYPE_POINTDEV).  See DSP0134 Sectin 7.22
1467  * for more information.
1468  */
1469 typedef struct smbios_pointdev {
1470 	uint16_t smbpd_type;		/* device type */
1471 	uint16_t smbpd_iface;		/* device information */
1472 	uint8_t smbpd_nbuttons;		/* number of buttons */
1473 } smbios_pointdev_t;
1474 
1475 #define	SMB_PDT_OTHER		0x01	/* Other */
1476 #define	SMB_PDT_UNKNOWN		0x02	/* Unknown */
1477 #define	SMB_PDT_MOUSE		0x03	/* Mouse */
1478 #define	SMB_PDT_TRBALL		0x04	/* Track Ball */
1479 #define	SMB_PDT_TRPOINT		0x05	/* Track Point */
1480 #define	SMB_PDT_GLPOINT		0x06	/* Glide Point */
1481 #define	SMB_PDT_TOPAD		0x07	/* Touch Pad */
1482 #define	SMB_PDT_TOSCREEN	0x08	/* Touch Screen */
1483 #define	SMB_PDT_OPTSENSE	0x09	/* Optical Sensor */
1484 
1485 #define	SMB_PDI_OTHER		0x01	/* Other */
1486 #define	SMB_PDI_UNKNOWN		0x02	/* Unknown */
1487 #define	SMB_PDI_SERIAL		0x03	/* Serial */
1488 #define	SMB_PDI_PS2		0x04	/* PS/2 */
1489 #define	SMB_PDI_INFRARED	0x05	/* Infrared */
1490 #define	SMB_PDI_HPHIL		0x06	/* HP-HIL */
1491 #define	SMB_PDI_BUSM		0x07	/* Bus mouse */
1492 #define	SMB_PDI_ADB		0x08	/* ADB (Apple Desktop Bus) */
1493 #define	SMB_PDI_BUSM_DB9	0xA0	/* Bus mouse DB-9 */
1494 #define	SMB_PDI_BUSM_UDIN	0xA1	/* Bus mouse micro-DIN */
1495 #define	SMB_PDI_USB		0xA2	/* USB */
1496 #define	SMB_PDI_I2C		0xA3	/* I2C */
1497 #define	SMB_PDI_SPI		0xA4	/* SPI */
1498 
1499 /*
1500  * SMBIOS Portable Battery.  See DSP0134 Section 7.23 for more information.
1501  */
1502 typedef struct smbios_battery {
1503 	const char *smbb_date;		/* Manufacture date */
1504 	const char *smbb_serial;	/* Serial number */
1505 	uint8_t smbb_chem;		/* Device Chemistry */
1506 	uint32_t smbb_cap;		/* Design Capacity */
1507 	uint16_t smbb_volt;		/* Design Voltage */
1508 	const char *smbb_version;	/* Smart Battery version */
1509 	uint8_t smbb_err;		/* Maximum error */
1510 	uint16_t smbb_ssn;		/* SBDS serial number */
1511 	uint16_t smbb_syear;		/* SBDS manufacture year */
1512 	uint8_t smbb_smonth;		/* SBDS manufacture month */
1513 	uint8_t smbb_sday;		/* SBDS manufacture day */
1514 	const char *smbb_schem;		/* SBDS chemistry */
1515 	uint32_t smbb_oemdata;		/* OEM data */
1516 } smbios_battery_t;
1517 
1518 #define	SMB_BDC_OTHER		0x01	/* Other */
1519 #define	SMB_BDC_UNKNOWN		0x02	/* Unknown */
1520 #define	SMB_BDC_LEADACID	0x03	/* Lead Acid */
1521 #define	SMB_BDC_NICD		0x04	/* Nickel Cadmium */
1522 #define	SMB_BDC_NIMH		0x05	/* Nickel Metal hydride */
1523 #define	SMB_BDC_LIB		0x06	/* Lithium-ion */
1524 #define	SMB_BDC_ZINCAIR		0x07	/* Zinc air */
1525 #define	SMB_BDC_LIPO		0x08	/* Lithium Polymer */
1526 
1527 /*
1528  * SMBIOS Hardware Security Settings.  See DSP0134 Section 7.25 for more
1529  * information.  Only one such record will be present in the SMBIOS.
1530  */
1531 typedef struct smbios_hwsec {
1532 	uint8_t smbh_pwr_ps;		/* power-on password status */
1533 	uint8_t smbh_kbd_ps;		/* keyboard password status */
1534 	uint8_t smbh_adm_ps;		/* administrator password status */
1535 	uint8_t smbh_pan_ps;		/* front panel reset status */
1536 } smbios_hwsec_t;
1537 
1538 #define	SMB_HWSEC_PS_DISABLED	0x00	/* password disabled */
1539 #define	SMB_HWSEC_PS_ENABLED	0x01	/* password enabled */
1540 #define	SMB_HWSEC_PS_NOTIMPL	0x02	/* password not implemented */
1541 #define	SMB_HWSEC_PS_UNKNOWN	0x03	/* password status unknown */
1542 
1543 /*
1544  * This value is used to represent a probe that has an unknown value.
1545  */
1546 #define	SMB_PROBE_UNKNOWN_VALUE	0x8000
1547 
1548 /*
1549  * SMBIOS Voltage Probe.  See DSP0134 Section 7.27 for more information.
1550  * Please see the specification for the units of each value.
1551  */
1552 typedef struct smbios_vprobe {
1553 	const char *smbvp_description;	/* description information */
1554 	uint8_t smbvp_location;		/* probe location */
1555 	uint8_t smbvp_status;		/* probe status */
1556 	uint16_t smbvp_maxval;		/* maximum voltage */
1557 	uint16_t smbvp_minval;		/* minimum voltage */
1558 	uint16_t smbvp_resolution;	/* probe resolution */
1559 	uint16_t smbvp_tolerance;	/* probe tolerance */
1560 	uint16_t smbvp_accuracy;	/* probe accuracy */
1561 	uint32_t smbvp_oem;		/* vendor-specific data */
1562 	uint16_t smbvp_nominal;		/* nominal value */
1563 } smbios_vprobe_t;
1564 
1565 #define	SMB_VPROBE_S_OTHER	0x01	/* other */
1566 #define	SMB_VPROBE_S_UNKNOWN	0x02	/* unknown */
1567 #define	SMB_VPROBE_S_OK		0x03	/* OK */
1568 #define	SMB_VPROBE_S_NONCRIT	0x04	/* non-critical */
1569 #define	SMB_VPROBE_S_CRIT	0x05	/* critical */
1570 #define	SMB_VPROBE_S_NONRECOV	0x06	/* non-recoverable */
1571 
1572 #define	SMB_VPROBE_L_OTHER	0x01	/* other */
1573 #define	SMB_VPROBE_L_UNKNOWN	0x02	/* unknown */
1574 #define	SMB_VPROBE_L_PROC	0x03	/* processor */
1575 #define	SMB_VPROBE_L_DISK	0x04	/* disk */
1576 #define	SMB_VPROBE_L_PBAY	0x05	/* peripheral bay */
1577 #define	SMB_VPROBE_L_MGMT	0x06	/* system management module */
1578 #define	SMB_VPROBE_L_MOBO	0x07	/* motherboard */
1579 #define	SMB_VPROBE_L_MEMMOD	0x08	/* memory module */
1580 #define	SMB_VPROBE_L_PROCMOD	0x09	/* processor module */
1581 #define	SMB_VPROBE_L_POWER	0x0a	/* power unit */
1582 #define	SMB_VPROBE_L_AIC	0x0b	/* add-in card */
1583 
1584 /*
1585  * SMBIOS Cooling Device.  See DSP0134 Section 7.28 for more information.
1586  * Please see the specification for the units of each value.
1587  */
1588 typedef struct smbios_cooldev {
1589 	id_t smbcd_tprobe;		/* temperature probe handle */
1590 	uint8_t smbcd_type;		/* cooling device type */
1591 	uint8_t smbcd_status;		/* status */
1592 	uint8_t smbcd_group;		/* group ID */
1593 	uint32_t smbcd_oem;		/* vendor-specific data */
1594 	uint16_t smbcd_nominal;		/* nominal speed */
1595 	const char *smbcd_descr;	/* device description */
1596 } smbios_cooldev_t;
1597 
1598 #define	SMB_COOLDEV_S_OTHER	0x01	/* other */
1599 #define	SMB_COOLDEV_S_UNKNOWN	0x02	/* unknown */
1600 #define	SMB_COOLDEV_S_OK	0x03	/* OK */
1601 #define	SMB_COOLDEV_S_NONCRIT	0x04	/* non-critical */
1602 #define	SMB_COOLDEV_S_CRIT	0x05	/* critical */
1603 #define	SMB_COOLDEV_S_NONRECOV	0x06	/* non-recoverable */
1604 
1605 #define	SMB_COOLDEV_T_OTHER	0x01	/* other */
1606 #define	SMB_COOLDEV_T_UNKNOWN	0x02	/* unknown */
1607 #define	SMB_COOLDEV_T_FAN	0x03	/* fan */
1608 #define	SMB_COOLDEV_T_BLOWER	0x04	/* centrifugal blower */
1609 #define	SMB_COOLDEV_T_CHIPFAN	0x05	/* chip fan */
1610 #define	SMB_COOLDEV_T_CABFAN	0x06	/* cabinet fan */
1611 #define	SMB_COOLDEV_T_PSFAN	0x07	/* power supply fan */
1612 #define	SMB_COOLDEV_T_HEATPIPE	0x08	/* head pipe */
1613 #define	SMB_COOLDEV_T_IREFRIG	0x09	/* integrated refrigeration */
1614 #define	SMB_COOLDEV_T_ACTCOOL	0x10	/* active cooling */
1615 #define	SMB_COOLDEV_T_PASSCOOL	0x11	/* passive cooling */
1616 
1617 /*
1618  * SMBIOS Temperature Probe.  See DSP0134 Section 7.29 for more information.
1619  * Please see the specification for the units of each value.
1620  */
1621 typedef struct smbios_tprobe {
1622 	const char *smbtp_description;	/* description information */
1623 	uint8_t smbtp_location;		/* probe location */
1624 	uint8_t smbtp_status;		/* probe status */
1625 	uint16_t smbtp_maxval;		/* maximum temperature */
1626 	uint16_t smbtp_minval;		/* minimum temperature */
1627 	uint16_t smbtp_resolution;	/* probe resolution */
1628 	uint16_t smbtp_tolerance;	/* probe tolerance */
1629 	uint16_t smbtp_accuracy;	/* probe accuracy */
1630 	uint32_t smbtp_oem;		/* vendor-specific data */
1631 	uint16_t smbtp_nominal;		/* nominal value */
1632 } smbios_tprobe_t;
1633 
1634 #define	SMB_TPROBE_S_OTHER	0x01	/* other */
1635 #define	SMB_TPROBE_S_UNKNOWN	0x02	/* unknown */
1636 #define	SMB_TPROBE_S_OK		0x03	/* OK */
1637 #define	SMB_TPROBE_S_NONCRIT	0x04	/* non-critical */
1638 #define	SMB_TPROBE_S_CRIT	0x05	/* critical */
1639 #define	SMB_TPROBE_S_NONRECOV	0x06	/* non-recoverable */
1640 
1641 #define	SMB_TPROBE_L_OTHER	0x01	/* other */
1642 #define	SMB_TPROBE_L_UNKNOWN	0x02	/* unknown */
1643 #define	SMB_TPROBE_L_PROC	0x03	/* processor */
1644 #define	SMB_TPROBE_L_DISK	0x04	/* disk */
1645 #define	SMB_TPROBE_L_PBAY	0x05	/* peripheral bay */
1646 #define	SMB_TPROBE_L_MGMT	0x06	/* system management module */
1647 #define	SMB_TPROBE_L_MOBO	0x07	/* motherboard */
1648 #define	SMB_TPROBE_L_MEMMOD	0x08	/* memory module */
1649 #define	SMB_TPROBE_L_PROCMOD	0x09	/* processor module */
1650 #define	SMB_TPROBE_L_POWER	0x0a	/* power unit */
1651 #define	SMB_TPROBE_L_AIC	0x0b	/* add-in card */
1652 #define	SMB_TPROBE_L_FPBOARD	0x0c	/* front panel board */
1653 #define	SMB_TPROBE_L_BPBOARD	0x0d	/* rear panel board */
1654 #define	SMB_TPROBE_L_PSBOARD	0x0e	/* power system board */
1655 #define	SMB_TPROBE_L_DBPANE	0x0f	/* drive back plane */
1656 
1657 /*
1658  * SMBIOS Current Probe.  See DSP0134 Section 7.30 for more information.
1659  * Please see the specification for the units of each value.
1660  */
1661 typedef struct smbios_iprobe {
1662 	const char *smbip_description;	/* description information */
1663 	uint8_t smbip_location;		/* probe location */
1664 	uint8_t smbip_status;		/* probe status */
1665 	uint16_t smbip_maxval;		/* maximum current */
1666 	uint16_t smbip_minval;		/* minimum current */
1667 	uint16_t smbip_resolution;	/* probe resolution */
1668 	uint16_t smbip_tolerance;	/* probe tolerance */
1669 	uint16_t smbip_accuracy;	/* probe accuracy */
1670 	uint32_t smbip_oem;		/* vendor-specific data */
1671 	uint16_t smbip_nominal;		/* nominal value */
1672 } smbios_iprobe_t;
1673 
1674 #define	SMB_IPROBE_S_OTHER	0x01	/* other */
1675 #define	SMB_IPROBE_S_UNKNOWN	0x02	/* unknown */
1676 #define	SMB_IPROBE_S_OK		0x03	/* OK */
1677 #define	SMB_IPROBE_S_NONCRIT	0x04	/* non-critical */
1678 #define	SMB_IPROBE_S_CRIT	0x05	/* critical */
1679 #define	SMB_IPROBE_S_NONRECOV	0x06	/* non-recoverable */
1680 
1681 #define	SMB_IPROBE_L_OTHER	0x01	/* other */
1682 #define	SMB_IPROBE_L_UNKNOWN	0x02	/* unknown */
1683 #define	SMB_IPROBE_L_PROC	0x03	/* processor */
1684 #define	SMB_IPROBE_L_DISK	0x04	/* disk */
1685 #define	SMB_IPROBE_L_PBAY	0x05	/* peripheral bay */
1686 #define	SMB_IPROBE_L_MGMT	0x06	/* system management module */
1687 #define	SMB_IPROBE_L_MOBO	0x07	/* motherboard */
1688 #define	SMB_IPROBE_L_MEMMOD	0x08	/* memory module */
1689 #define	SMB_IPROBE_L_PROCMOD	0x09	/* processor module */
1690 #define	SMB_IPROBE_L_POWER	0x0a	/* power unit */
1691 #define	SMB_IPROBE_L_AIC	0x0b	/* add-in card */
1692 
1693 /*
1694  * SMBIOS System Boot Information.  See DSP0134 Section 7.33 for more
1695  * information.  The contents of the data varies by type and is undocumented
1696  * from the perspective of DSP0134 -- it seems to be left as vendor-specific.
1697  * The (D) annotation next to SMB_BOOT_* below indicates possible data payload.
1698  */
1699 typedef struct smbios_boot {
1700 	uint8_t smbt_status;		/* boot status code (see below) */
1701 	const void *smbt_data;		/* data buffer specific to status */
1702 	size_t smbt_size;		/* size of smbt_data buffer in bytes */
1703 } smbios_boot_t;
1704 
1705 #define	SMB_BOOT_NORMAL		0	/* no errors detected */
1706 #define	SMB_BOOT_NOMEDIA	1	/* no bootable media */
1707 #define	SMB_BOOT_OSFAIL		2	/* normal o/s failed to load */
1708 #define	SMB_BOOT_FWHWFAIL	3	/* firmware-detected hardware failure */
1709 #define	SMB_BOOT_OSHWFAIL	4	/* o/s-detected hardware failure */
1710 #define	SMB_BOOT_USERREQ	5	/* user-requested boot (keystroke) */
1711 #define	SMB_BOOT_SECURITY	6	/* system security violation */
1712 #define	SMB_BOOT_PREVREQ	7	/* previously requested image (D) */
1713 #define	SMB_BOOT_WATCHDOG	8	/* watchdog initiated reboot */
1714 #define	SMB_BOOT_RESV_LO	9	/* low end of reserved range */
1715 #define	SMB_BOOT_RESV_HI	127	/* high end of reserved range */
1716 #define	SMB_BOOT_OEM_LO		128	/* low end of OEM-specific range */
1717 #define	SMB_BOOT_OEM_HI		191	/* high end of OEM-specific range */
1718 #define	SMB_BOOT_PROD_LO	192	/* low end of product-specific range */
1719 #define	SMB_BOOT_PROD_HI	255	/* high end of product-specific range */
1720 
1721 /*
1722  * SMBIOS IPMI Device Information.  See DSP0134 Section 7.39 and also
1723  * Appendix C1 of the IPMI specification for more information on this record.
1724  */
1725 typedef struct smbios_ipmi {
1726 	uint_t smbip_type;		/* BMC interface type */
1727 	smbios_version_t smbip_vers;	/* BMC's IPMI specification version */
1728 	uint32_t smbip_i2c;		/* BMC I2C bus slave address */
1729 	uint32_t smbip_bus;		/* bus ID of NV storage device, or -1 */
1730 	uint64_t smbip_addr;		/* BMC base address */
1731 	uint32_t smbip_flags;		/* flags (see below) */
1732 	uint16_t smbip_intr;		/* interrupt number (or zero if none) */
1733 	uint16_t smbip_regspacing;	/* i/o space register spacing (bytes) */
1734 } smbios_ipmi_t;
1735 
1736 #define	SMB_IPMI_T_UNKNOWN	0x00	/* unknown */
1737 #define	SMB_IPMI_T_KCS		0x01	/* KCS: Keyboard Controller Style */
1738 #define	SMB_IPMI_T_SMIC		0x02	/* SMIC: Server Mgmt Interface Chip */
1739 #define	SMB_IPMI_T_BT		0x03	/* BT: Block Transfer */
1740 #define	SMB_IPMI_T_SSIF		0x04	/* SSIF: SMBus System Interface */
1741 
1742 #define	SMB_IPMI_F_IOADDR	0x01	/* base address is in i/o space */
1743 #define	SMB_IPMI_F_INTRSPEC	0x02	/* intr information is specified */
1744 #define	SMB_IPMI_F_INTRHIGH	0x04	/* intr active high (else low) */
1745 #define	SMB_IPMI_F_INTREDGE	0x08	/* intr is edge triggered (else lvl) */
1746 
1747 /*
1748  * SMBIOS System Power Supply Information.  See DSP0134 7.40 for more
1749  * information.
1750  */
1751 typedef struct smbios_powersup {
1752 	uint32_t smbps_group;		/* group ID */
1753 	uint64_t smbps_maxout;		/* max output in milliwatts */
1754 	uint32_t smbps_flags;		/* see below */
1755 	uint8_t smbps_ivrs;		/* input voltage range switching type */
1756 	uint8_t smbps_status;		/* PSU status */
1757 	uint8_t smbps_pstype;		/* PSU type */
1758 	id_t smbps_vprobe;		/* voltage probe handle */
1759 	id_t smbps_cooldev;		/* cooling device handle */
1760 	id_t smbps_iprobe;		/* current probe handle */
1761 } smbios_powersup_t;
1762 
1763 /* smbpfs_flags */
1764 #define	SMB_POWERSUP_F_HOT	0x01	/* PSU is hot-replaceable */
1765 #define	SMB_POWERSUP_F_PRESENT	0x02	/* PSU is present */
1766 #define	SMB_POWERSUP_F_UNPLUG	0x04	/* PSU is unplugged from outlet */
1767 
1768 /* Values for smbps_ivrs */
1769 #define	SMB_POWERSUP_I_OTHER	0x01	/* other */
1770 #define	SMB_POWERSUP_I_UNKNOWN	0x02	/* unknown */
1771 #define	SMB_POWERSUP_I_MANUAL	0x03	/* manual */
1772 #define	SMB_POWERSUP_I_AUTO	0x04	/* auto-switch */
1773 #define	SMB_POWERSUP_I_WIDE	0x05	/* wide range */
1774 #define	SMB_POWERSUP_I_NA	0x06	/* not applicable */
1775 
1776 #define	SMB_POWERSUP_S_OTHER	0x01	/* other */
1777 #define	SMB_POWERSUP_S_UNKNOWN	0x02	/* unknown */
1778 #define	SMB_POWERSUP_S_OK	0x03	/* OK */
1779 #define	SMB_POWERSUP_S_NONCRIT	0x04	/* non-critical */
1780 #define	SMB_POWERSUP_S_CRIT	0x05	/* critical; PSU failed */
1781 
1782 #define	SMB_POWERSUP_T_OTHER	0x01	/* other */
1783 #define	SMB_POWERSUP_T_UNKNOWN	0x02	/* unknown */
1784 #define	SMB_POWERSUP_T_LINEAR	0x03	/* linear */
1785 #define	SMB_POWERSUP_T_SWITCH	0x04	/* switching */
1786 #define	SMB_POWERSUP_T_BAT	0x05	/* battery */
1787 #define	SMB_POWERSUP_T_UPS	0x06	/* UPS */
1788 #define	SMB_POWERSUP_T_CONV	0x07	/* converter */
1789 #define	SMB_POWERSUP_T_REGL	0x08	/* regulator */
1790 
1791 /*
1792  * SMBIOS Additional Information. The top level structure defines a number of
1793  * additional information entries, each of which is variable length and intended
1794  * to augment some existing field in the system. Therefore we have a single
1795  * function to get the number of additional entries present and then a different
1796  * one that retrieves each entity function.
1797  */
1798 typedef struct smbios_addinfo_ent {
1799 	id_t smbai_ref;			/* referenced handle */
1800 	uint32_t smbai_ref_off;		/* offset into referenced handle */
1801 	const char *smbai_str;		/* optional string description */
1802 	uint32_t smbai_dlen;		/* optional data length */
1803 	void *smbai_data;		/* optional data */
1804 } smbios_addinfo_ent_t;
1805 
1806 /*
1807  * SMBIOS Onboard Devices Extended Information.  See DSP0134 Section 7.42
1808  * for more information.
1809  */
1810 typedef struct smbios_obdev_ext {
1811 	const char *smboe_name;		/* reference designation */
1812 	uint8_t smboe_dtype;		/* device type */
1813 	uint8_t smboe_dti;		/* device type instance */
1814 	uint16_t smboe_sg;		/* segment group number */
1815 	uint8_t smboe_bus;		/* bus number */
1816 	uint8_t smboe_df;		/* device/function number */
1817 } smbios_obdev_ext_t;
1818 
1819 #define	SMB_OBET_OTHER		0x01	/* Other */
1820 #define	SMB_OBET_UNKNOWN	0x02	/* Unknown */
1821 #define	SMB_OBET_VIDEO		0x03	/* video */
1822 #define	SMB_OBET_SCSI		0x04	/* SCSI */
1823 #define	SMB_OBET_ETHERNET	0x05	/* Ethernet */
1824 #define	SMB_OBET_TOKEN		0x06	/* Token Ring */
1825 #define	SMB_OBET_SOUND		0x07	/* Sound */
1826 #define	SMB_OBET_PATA		0x08	/* PATA */
1827 #define	SMB_OBET_SATA		0x09	/* SATA */
1828 #define	SMB_OBET_SAS		0x0A	/* SAS */
1829 #define	SMB_OBET_WLAN		0x0B	/* Wireless LAN */
1830 #define	SMB_OBET_BT		0x0C	/* Bluetooth */
1831 #define	SMB_OBET_WWAN		0x0D	/* WWAN */
1832 #define	SMB_OBET_EMMC		0x0E	/* eMMC */
1833 #define	SMB_OBET_NVME		0x0F	/* NVMe */
1834 #define	SMB_OBET_UFS		0x10	/* UFS */
1835 
1836 /*
1837  * SMBIOS Processor Additional Information (Type 44). See section 7.45 for more
1838  * information.
1839  */
1840 typedef struct smbios_processor_info {
1841 	id_t smbpi_processor;		/* processor handle */
1842 	uint32_t smbpi_ptype;		/* processor type */
1843 } smbios_processor_info_t;
1844 
1845 /* BEGIN CSTYLED */
1846 #define	SMB_PROCINFO_T_RESERVED	0x00	/* reserved */
1847 #define	SMB_PROCINFO_T_IA32	0x01	/* IA32 (x86) */
1848 #define	SMB_PROCINFO_T_AMD64	0x02	/* X64 (x86-64, Intel64, AMD64, EMT64) */
1849 #define	SMB_PROCINFO_T_IA	0x03	/* Intel Itanium architecture */
1850 #define	SMB_PROCINFO_T_AARCH32	0x04	/* 32-bit ARM (aarch32) */
1851 #define	SMB_PROCINFO_T_AARCH64	0x05	/* 64-bit ARM (aarch64) */
1852 #define	SMB_PROCINFO_T_RV32	0x06	/* 32-bit RISC-V (RV32) */
1853 #define	SMB_PROCINFO_T_RV64	0x07	/* 64-bit RISC-V (RV64) */
1854 #define	SMB_PROCINFO_T_RV128	0x08	/* 128-bit RISC-V (RV128) */
1855 #define	SMB_PROCINFO_T_LA32	0x09	/* 32-bit LoongArch */
1856 #define	SMB_PROCINFO_T_LA64	0x0A	/* 64-bit LoongArch */
1857 /* END CSTYLED */
1858 
1859 typedef struct smbios_processor_info_riscv {
1860 	uint8_t smbpirv_hartid[16];	/* HART ID */
1861 	uint8_t smbpirv_vendid[16];	/* Vendor ID */
1862 	uint8_t smbpirv_archid[16];	/* Architecture ID */
1863 	uint8_t smbpirv_machid[16];	/* Machine ID */
1864 	uint8_t smbpirv_metdi[16];	/* Machine exception delegation */
1865 	uint8_t smbpirv_mitdi[16];	/* Machine interrupt delegation */
1866 	uint64_t smbpirv_isa;		/* Supported ISA */
1867 	uint32_t smbpirv_privlvl;	/* Privilege Level */
1868 	uint8_t smbpirv_boothart;	/* Indicates if boot processor */
1869 	uint8_t smbpirv_xlen;		/* Default register width */
1870 	uint8_t smbpirv_mxlen;		/* Machine register width */
1871 	uint8_t smbpirv_sxlen;		/* Supervisor register width */
1872 	uint8_t smbpirv_uxlen;		/* User register width */
1873 } smbios_processor_info_riscv_t;
1874 
1875 /*
1876  * RISC-V Supported Privilege Levels
1877  */
1878 #define	SMB_RV_PRIV_M	(1 << 0)	/* Machine Mode */
1879 #define	SMB_RV_PRIV_S	(1 << 2)	/* Supervisor Mode */
1880 #define	SMB_RV_PRIV_U	(1 << 3)	/* User Mode */
1881 #define	SMB_RV_PRIV_DBG	(1 << 7)	/* Debug Mode */
1882 
1883 /*
1884  * Values used to define the various XLEN Values.
1885  */
1886 #define	SMB_RV_WIDTH_UNSUP	0x00	/* Unsupported */
1887 #define	SMB_RV_WIDTH_32B	0x01	/* 32-bit */
1888 #define	SMB_RV_WIDTH_64B	0x02	/* 64-bit */
1889 #define	SMB_RV_WIDTH_128B	0x03	/* 128-bit */
1890 
1891 /*
1892  * RISC-V ISA extensions
1893  */
1894 /* BEGIN CSTYLED */
1895 #define	SMB_RV_ISA_A	(1 << 0)	/* Atomic */
1896 #define	SMB_RV_ISA_B	(1 << 1)	/* Reserved */
1897 #define	SMB_RV_ISA_C	(1 << 2)	/* Compressed */
1898 #define	SMB_RV_ISA_D	(1 << 3)	/* Double-precision floating-point */
1899 #define	SMB_RV_ISA_E	(1 << 4)	/* RV32E base */
1900 #define	SMB_RV_ISA_F	(1 << 5)	/* Single-precision floating-point */
1901 #define	SMB_RV_ISA_G	(1 << 6)	/* Additional standard extensions present */
1902 #define	SMB_RV_ISA_H	(1 << 7)	/* Hypervisor */
1903 #define	SMB_RV_ISA_I	(1 << 8)	/* Integer base ISA */
1904 #define	SMB_RV_ISA_J	(1 << 9)	/* Reserved */
1905 #define	SMB_RV_ISA_K	(1 << 10)	/* Reserved */
1906 #define	SMB_RV_ISA_L	(1 << 11)	/* Reserved */
1907 #define	SMB_RV_ISA_M	(1 << 12)	/* Integer Multiply/Divide */
1908 #define	SMB_RV_ISA_N	(1 << 13)	/* User-level interrupts */
1909 #define	SMB_RV_ISA_O	(1 << 14)	/* Reserved */
1910 #define	SMB_RV_ISA_P	(1 << 15)	/* Reserved */
1911 #define	SMB_RV_ISA_Q	(1 << 16)	/* Quad-precision floating-point */
1912 #define	SMB_RV_ISA_R	(1 << 17)	/* Reserved */
1913 #define	SMB_RV_ISA_S	(1 << 18)	/* Supervisor mode */
1914 #define	SMB_RV_ISA_T	(1 << 19)	/* Reserved */
1915 #define	SMB_RV_ISA_U	(1 << 20)	/* User mode */
1916 #define	SMB_RV_ISA_V	(1 << 21)	/* Reserved */
1917 #define	SMB_RV_ISA_W	(1 << 22)	/* Reserved */
1918 #define	SMB_RV_ISA_X	(1 << 23)	/* Non-standard extensions */
1919 #define	SMB_RV_ISA_Y	(1 << 24)	/* Reserved */
1920 #define	SMB_RV_ISA_Z	(1 << 25)	/* Reserved */
1921 /* END CSTYLED */
1922 
1923 /*
1924  * SMBIOS Firmware Inventory Information (Type 45).
1925  */
1926 typedef struct smbios_fwinfo {
1927 	const char *smbfw_name;		/* Firmware component name */
1928 	const char *smbfw_id;		/* Firmware ID */
1929 	const char *smbfw_reldate;	/* Release date */
1930 	const char *smbfw_lsv;		/* Lowest supported version */
1931 	uint64_t smbfw_imgsz;		/* Image size */
1932 	uint16_t smbfw_chars;		/* Characteristics */
1933 	uint16_t smbfw_state;		/* State */
1934 	uint16_t smbfw_ncomps;		/* Number of associated components */
1935 	uint8_t smbfw_vers_fmt;		/* Firmware version format */
1936 	uint8_t smbfw_id_fmt;		/* Firmware ID format */
1937 } smbios_fwinfo_t;
1938 
1939 typedef struct smbios_fwinfo_comp {
1940 	id_t smbfwe_id;			/* Contained element ID */
1941 } smbios_fwinfo_comp_t;
1942 
1943 /*
1944  * Firmware version format constants.
1945  */
1946 #define	SMB_FWV_FF		0x00	/* free-form */
1947 #define	SMB_FWV_MM		0x01	/* major.minor */
1948 #define	SMB_FWV_HEX32		0x02	/* 32-bit hex */
1949 #define	SMB_FWV_HEX64		0x03	/* 64-bit hex */
1950 
1951 /*
1952  * Firmware ID format constants.
1953  */
1954 #define	SMB_FWI_FF		0x00	/* free-form */
1955 #define	SMB_FWI_UEFI		0x01	/* UEFI GUID */
1956 
1957 /*
1958  * Firmware characteristic bitfields.
1959  */
1960 #define	SMB_FWC_UPDATE		0x01	/* updatable */
1961 #define	SMB_FWC_WP		0x02	/* write-protect */
1962 
1963 /*
1964  * Firmware state constants.
1965  */
1966 #define	SMB_FWS_OTHER		0x01	/* other */
1967 #define	SMB_FWS_UNKNOWN		0x02	/* unknown */
1968 #define	SMB_FWS_DISABLED	0x03	/* disabled */
1969 #define	SMB_FWS_ENABLED		0x04	/* enabled */
1970 #define	SMB_FWS_ABSENT		0x05	/* absent */
1971 #define	SMB_FWS_STB_OFFLINE	0x06	/* standby offline */
1972 #define	SMB_FWS_STB_SPARE	0x07	/* standby spare */
1973 #define	SMB_FWS_UA_OFFLINE	0x08	/* unavailable offline */
1974 
1975 /*
1976  * SMBIOS String Property (Type 46). See section 7.47 for more information.
1977  */
1978 typedef struct smbios_strprop {
1979 	uint32_t smbsp_prop_id;		/* property ID */
1980 	const char *smbsp_prop_val;	/* property Value */
1981 	id_t smbsp_parent;		/* parent handle */
1982 } smbios_strprop_t;
1983 
1984 /*
1985  * String Property IDs
1986  */
1987 #define	SMB_STRP_RESERVED	0x00		/* reserved */
1988 #define	SMB_STRP_UEFI_DEVPATH	0x01		/* UEFI device path */
1989 
1990 /*
1991  * SMBIOS OEM-specific (Type 132) Processor Extended Information.
1992  */
1993 typedef struct smbios_processor_ext {
1994 	uint16_t smbpe_processor;	/* extending processor handle */
1995 	uint8_t smbpe_fru;		/* FRU indicator */
1996 	uint8_t smbpe_n;		/* number of APIC IDs */
1997 	uint16_t *smbpe_apicid;		/* strand Inital APIC IDs */
1998 } smbios_processor_ext_t;
1999 
2000 /*
2001  * SMBIOS OEM-specific (Type 136) Port Extended Information.
2002  */
2003 typedef struct smbios_port_ext {
2004 	uint16_t smbporte_chassis;	/* chassis handle */
2005 	uint16_t smbporte_port;		/* port connector handle */
2006 	uint8_t smbporte_dtype;		/* device type */
2007 	uint16_t smbporte_devhdl;	/* device handle */
2008 	uint8_t smbporte_phy;		/* PHY number */
2009 } smbios_port_ext_t;
2010 
2011 /*
2012  * SMBIOS OEM-specific (Type 138) PCI-Express RC/RP Information.
2013  */
2014 typedef struct smbios_pciexrc {
2015 	uint16_t smbpcie_bb;		/* base board handle */
2016 	uint16_t smbpcie_bdf;		/* Bus/Dev/Funct (PCI) */
2017 } smbios_pciexrc_t;
2018 
2019 /*
2020  * SMBIOS OEM-specific (Type 144) Memory Array Extended Information.
2021  */
2022 typedef struct smbios_memarray_ext {
2023 	uint16_t smbmae_ma;		/* memory array handle */
2024 	uint16_t smbmae_comp;		/* component parent handle */
2025 	uint16_t smbmae_bdf;		/* Bus/Dev/Funct (PCI) */
2026 } smbios_memarray_ext_t;
2027 
2028 /*
2029  * SMBIOS OEM-specific (Type 145) Memory Device Extended Information.
2030  */
2031 typedef struct smbios_memdevice_ext {
2032 	uint16_t smbmdeve_md;		/* memory device handle */
2033 	uint8_t smbmdeve_drch;		/* DRAM channel */
2034 	uint8_t smbmdeve_ncs;		/* number of chip selects */
2035 } smbios_memdevice_ext_t;
2036 
2037 /*
2038  * SMBIOS Interfaces.  An SMBIOS image can be opened by either providing a file
2039  * pathname, device pathname, file descriptor, or raw memory buffer.  Once an
2040  * image is opened the functions below can be used to iterate over the various
2041  * structures and convert the underlying data representation into the simpler
2042  * data structures described earlier in this header file.  The SMB_VERSION
2043  * constant specified when opening an image indicates the version of the ABI
2044  * the caller expects and the DMTF SMBIOS version the client can understand.
2045  * The library will then map older or newer data structures to that as needed.
2046  */
2047 
2048 #define	SMB_VERSION_23	0x0203		/* SMBIOS encoding for DMTF spec 2.3 */
2049 #define	SMB_VERSION_24	0x0204		/* SMBIOS encoding for DMTF spec 2.4 */
2050 #define	SMB_VERSION_25	0x0205		/* SMBIOS encoding for DMTF spec 2.5 */
2051 #define	SMB_VERSION_26	0x0206		/* SMBIOS encoding for DMTF spec 2.6 */
2052 #define	SMB_VERSION_27	0x0207		/* SMBIOS encoding for DMTF spec 2.7 */
2053 #define	SMB_VERSION_28	0x0208		/* SMBIOS encoding for DMTF spec 2.8 */
2054 #define	SMB_VERSION_30	0x0300		/* SMBIOS encoding for DMTF spec 3.0 */
2055 #define	SMB_VERSION_31	0x0301		/* SMBIOS encoding for DMTF spec 3.1 */
2056 #define	SMB_VERSION_32	0x0302		/* SMBIOS encoding for DMTF spec 3.2 */
2057 #define	SMB_VERSION_33	0x0303		/* SMBIOS encoding for DMTF spec 3.3 */
2058 #define	SMB_VERSION_34	0x0304		/* SMBIOS encoding for DMTF spec 3.4 */
2059 #define	SMB_VERSION_35	0x0305		/* SMBIOS encoding for DMTF spec 3.5 */
2060 #define	SMB_VERSION_36	0x0306		/* SMBIOS encoding for DMTF spec 3.6 */
2061 #define	SMB_VERSION_37	0x0307		/* SMBIOS encoding for DMTF spec 3.7 */
2062 #define	SMB_VERSION_38	0x0308		/* SMBIOS encoding for DMTF spec 3.8 */
2063 #define	SMB_VERSION	SMB_VERSION_38	/* SMBIOS latest version definitions */
2064 
2065 #define	SMB_O_NOCKSUM	0x1		/* do not verify header checksums */
2066 #define	SMB_O_NOVERS	0x2		/* do not verify header versions */
2067 #define	SMB_O_ZIDS	0x4		/* strip out identification numbers */
2068 #define	SMB_O_MASK	0x7		/* mask of valid smbios_*open flags */
2069 
2070 #define	SMB_ID_NOTSUP	0xFFFE		/* structure is not supported by BIOS */
2071 #define	SMB_ID_NONE	0xFFFF		/* structure is a null reference */
2072 
2073 #define	SMB_ERR		(-1)		/* id_t value indicating error */
2074 
2075 typedef struct smbios_hdl smbios_hdl_t;
2076 
2077 typedef struct smbios_struct {
2078 	id_t smbstr_id;			/* structure ID handle */
2079 	uint_t smbstr_type;		/* structure type */
2080 	const void *smbstr_data;	/* structure data */
2081 	size_t smbstr_size;		/* structure size */
2082 } smbios_struct_t;
2083 
2084 typedef int smbios_struct_f(smbios_hdl_t *,
2085     const smbios_struct_t *, void *);
2086 
2087 extern smbios_hdl_t *smbios_open(const char *, int, int, int *);
2088 extern smbios_hdl_t *smbios_fdopen(int, int, int, int *);
2089 extern smbios_hdl_t *smbios_bufopen(const smbios_entry_t *,
2090     const void *, size_t, int, int, int *);
2091 
2092 extern const void *smbios_buf(smbios_hdl_t *);
2093 extern size_t smbios_buflen(smbios_hdl_t *);
2094 
2095 extern void smbios_checksum(smbios_hdl_t *, smbios_entry_t *);
2096 extern int smbios_write(smbios_hdl_t *, int);
2097 extern void smbios_close(smbios_hdl_t *);
2098 
2099 extern boolean_t smbios_truncated(smbios_hdl_t *);
2100 extern int smbios_errno(smbios_hdl_t *);
2101 extern const char *smbios_errmsg(int);
2102 
2103 extern int smbios_lookup_id(smbios_hdl_t *, id_t, smbios_struct_t *);
2104 extern int smbios_lookup_type(smbios_hdl_t *, uint_t, smbios_struct_t *);
2105 extern int smbios_iter(smbios_hdl_t *, smbios_struct_f *, void *);
2106 
2107 extern smbios_entry_point_t smbios_info_smbios(smbios_hdl_t *,
2108     smbios_entry_t *);
2109 extern void smbios_info_smbios_version(smbios_hdl_t *, smbios_version_t *);
2110 extern int smbios_info_common(smbios_hdl_t *, id_t, smbios_info_t *);
2111 extern int smbios_info_contains(smbios_hdl_t *, id_t, uint_t, id_t *);
2112 extern id_t smbios_info_bios(smbios_hdl_t *, smbios_bios_t *);
2113 extern id_t smbios_info_system(smbios_hdl_t *, smbios_system_t *);
2114 extern int smbios_info_bboard(smbios_hdl_t *, id_t, smbios_bboard_t *);
2115 extern int smbios_info_chassis(smbios_hdl_t *, id_t, smbios_chassis_t *);
2116 extern int smbios_info_chassis_elts(smbios_hdl_t *, id_t, uint_t *,
2117     smbios_chassis_entry_t **);
2118 extern void smbios_info_chassis_elts_free(smbios_hdl_t *, uint_t,
2119     smbios_chassis_entry_t *);
2120 extern int smbios_info_processor(smbios_hdl_t *, id_t, smbios_processor_t *);
2121 extern int smbios_info_extprocessor(smbios_hdl_t *, id_t,
2122     smbios_processor_ext_t *);
2123 extern int smbios_info_cache(smbios_hdl_t *, id_t, smbios_cache_t *);
2124 extern int smbios_info_pointdev(smbios_hdl_t *, id_t, smbios_pointdev_t *);
2125 extern int smbios_info_battery(smbios_hdl_t *, id_t, smbios_battery_t *);
2126 extern int smbios_info_port(smbios_hdl_t *, id_t, smbios_port_t *);
2127 extern int smbios_info_extport(smbios_hdl_t *, id_t, smbios_port_ext_t *);
2128 extern int smbios_info_slot(smbios_hdl_t *, id_t, smbios_slot_t *);
2129 extern int smbios_info_slot_peers(smbios_hdl_t *, id_t, uint_t *,
2130     smbios_slot_peer_t **);
2131 extern void smbios_info_slot_peers_free(smbios_hdl_t *, uint_t,
2132     smbios_slot_peer_t *);
2133 extern int smbios_info_obdevs(smbios_hdl_t *, id_t, int, smbios_obdev_t *);
2134 extern int smbios_info_obdevs_ext(smbios_hdl_t *, id_t, smbios_obdev_ext_t *);
2135 extern int smbios_info_strtab(smbios_hdl_t *, id_t, int, const char *[]);
2136 extern id_t smbios_info_lang(smbios_hdl_t *, smbios_lang_t *);
2137 extern id_t smbios_info_eventlog(smbios_hdl_t *, smbios_evlog_t *);
2138 extern int smbios_info_memarray(smbios_hdl_t *, id_t, smbios_memarray_t *);
2139 extern int smbios_info_extmemarray(smbios_hdl_t *, id_t,
2140     smbios_memarray_ext_t *);
2141 extern int smbios_info_memarrmap(smbios_hdl_t *, id_t, smbios_memarrmap_t *);
2142 extern int smbios_info_memdevice(smbios_hdl_t *, id_t, smbios_memdevice_t *);
2143 extern int smbios_info_extmemdevice(smbios_hdl_t *, id_t,
2144     smbios_memdevice_ext_t *);
2145 extern int smbios_info_extmemdevice_cs(smbios_hdl_t *, id_t, uint_t *,
2146     uint8_t **);
2147 extern void smbios_info_extmemdevice_cs_free(smbios_hdl_t *, uint_t, uint8_t *);
2148 extern int smbios_info_memdevmap(smbios_hdl_t *, id_t, smbios_memdevmap_t *);
2149 extern id_t smbios_info_hwsec(smbios_hdl_t *, smbios_hwsec_t *);
2150 extern int smbios_info_vprobe(smbios_hdl_t *, id_t, smbios_vprobe_t *);
2151 extern int smbios_info_cooldev(smbios_hdl_t *, id_t, smbios_cooldev_t *);
2152 extern int smbios_info_tprobe(smbios_hdl_t *, id_t, smbios_tprobe_t *);
2153 extern int smbios_info_iprobe(smbios_hdl_t *, id_t, smbios_iprobe_t *);
2154 extern id_t smbios_info_boot(smbios_hdl_t *, smbios_boot_t *);
2155 extern id_t smbios_info_ipmi(smbios_hdl_t *, smbios_ipmi_t *);
2156 extern int smbios_info_powersup(smbios_hdl_t *, id_t, smbios_powersup_t *);
2157 extern int smbios_info_addinfo_nents(smbios_hdl_t *, id_t, uint_t *);
2158 extern int smbios_info_addinfo_ent(smbios_hdl_t *, id_t, uint_t,
2159     smbios_addinfo_ent_t **);
2160 extern void smbios_info_addinfo_ent_free(smbios_hdl_t *,
2161     smbios_addinfo_ent_t *);
2162 extern int smbios_info_pciexrc(smbios_hdl_t *, id_t, smbios_pciexrc_t *);
2163 extern int smbios_info_processor_info(smbios_hdl_t *, id_t,
2164     smbios_processor_info_t *);
2165 extern int smbios_info_processor_riscv(smbios_hdl_t *, id_t,
2166     smbios_processor_info_riscv_t *);
2167 extern int smbios_info_strprop(smbios_hdl_t *, id_t, smbios_strprop_t *);
2168 extern int smbios_info_fwinfo(smbios_hdl_t *, id_t, smbios_fwinfo_t *);
2169 extern int smbios_info_fwinfo_comps(smbios_hdl_t *, id_t, uint_t *,
2170     smbios_fwinfo_comp_t **);
2171 extern void smbios_info_fwinfo_comps_free(smbios_hdl_t *, uint_t,
2172     smbios_fwinfo_comp_t *);
2173 
2174 extern const char *smbios_psn(smbios_hdl_t *);
2175 extern const char *smbios_csn(smbios_hdl_t *);
2176 
2177 #ifndef _KERNEL
2178 /*
2179  * The smbios_*_desc() and smbios_*_name() interfaces can be used for utilities
2180  * such as smbios(8) that wish to decode SMBIOS fields for humans.  The _desc
2181  * functions return the comment string next to the #defines listed above, and
2182  * the _name functions return the appropriate #define identifier itself.
2183  */
2184 extern const char *smbios_battery_chem_desc(uint_t);
2185 
2186 extern const char *smbios_bboard_flag_desc(uint_t);
2187 extern const char *smbios_bboard_flag_name(uint_t);
2188 extern const char *smbios_bboard_type_desc(uint_t);
2189 
2190 extern const char *smbios_bios_flag_desc(uint64_t);
2191 extern const char *smbios_bios_flag_name(uint64_t);
2192 
2193 extern const char *smbios_bios_xb1_desc(uint_t);
2194 extern const char *smbios_bios_xb1_name(uint_t);
2195 extern const char *smbios_bios_xb2_desc(uint_t);
2196 extern const char *smbios_bios_xb2_name(uint_t);
2197 
2198 extern const char *smbios_boot_desc(uint_t);
2199 
2200 extern const char *smbios_cache_assoc_desc(uint_t);
2201 extern const char *smbios_cache_ctype_desc(uint_t);
2202 extern const char *smbios_cache_ctype_name(uint_t);
2203 extern const char *smbios_cache_ecc_desc(uint_t);
2204 extern const char *smbios_cache_flag_desc(uint_t);
2205 extern const char *smbios_cache_flag_name(uint_t);
2206 extern const char *smbios_cache_loc_desc(uint_t);
2207 extern const char *smbios_cache_logical_desc(uint_t);
2208 extern const char *smbios_cache_mode_desc(uint_t);
2209 
2210 extern const char *smbios_chassis_state_desc(uint_t);
2211 extern const char *smbios_chassis_type_desc(uint_t);
2212 
2213 extern const char *smbios_evlog_flag_desc(uint_t);
2214 extern const char *smbios_evlog_flag_name(uint_t);
2215 extern const char *smbios_evlog_format_desc(uint_t);
2216 extern const char *smbios_evlog_method_desc(uint_t);
2217 
2218 extern const char *smbios_fwinfo_ch_name(uint_t);
2219 extern const char *smbios_fwinfo_ch_desc(uint_t);
2220 extern const char *smbios_fwinfo_id_desc(uint_t);
2221 extern const char *smbios_fwinfo_state_desc(uint_t);
2222 extern const char *smbios_fwinfo_vers_desc(uint_t);
2223 
2224 extern const char *smbios_vprobe_loc_desc(uint_t);
2225 extern const char *smbios_vprobe_status_desc(uint_t);
2226 
2227 extern const char *smbios_cooldev_status_desc(uint_t);
2228 extern const char *smbios_cooldev_type_desc(uint_t);
2229 
2230 extern const char *smbios_tprobe_loc_desc(uint_t);
2231 extern const char *smbios_tprobe_status_desc(uint_t);
2232 
2233 extern const char *smbios_iprobe_loc_desc(uint_t);
2234 extern const char *smbios_iprobe_status_desc(uint_t);
2235 
2236 extern const char *smbios_ipmi_flag_name(uint_t);
2237 extern const char *smbios_ipmi_flag_desc(uint_t);
2238 extern const char *smbios_ipmi_type_desc(uint_t);
2239 
2240 extern const char *smbios_powersup_flag_name(uint_t);
2241 extern const char *smbios_powersup_flag_desc(uint_t);
2242 extern const char *smbios_powersup_input_desc(uint_t);
2243 extern const char *smbios_powersup_status_desc(uint_t);
2244 extern const char *smbios_powersup_type_desc(uint_t);
2245 
2246 extern const char *smbios_hwsec_desc(uint_t);
2247 
2248 extern const char *smbios_memarray_loc_desc(uint_t);
2249 extern const char *smbios_memarray_use_desc(uint_t);
2250 extern const char *smbios_memarray_ecc_desc(uint_t);
2251 
2252 extern const char *smbios_memdevice_form_desc(uint_t);
2253 extern const char *smbios_memdevice_type_desc(uint_t);
2254 extern const char *smbios_memdevice_flag_name(uint_t);
2255 extern const char *smbios_memdevice_flag_desc(uint_t);
2256 extern const char *smbios_memdevice_rank_desc(uint_t);
2257 extern const char *smbios_memdevice_memtech_desc(uint_t);
2258 extern const char *smbios_memdevice_op_capab_name(uint_t);
2259 extern const char *smbios_memdevice_op_capab_desc(uint_t);
2260 
2261 extern const char *smbios_onboard_type_desc(uint_t);
2262 extern const char *smbios_onboard_ext_type_desc(uint_t);
2263 
2264 extern const char *smbios_pointdev_iface_desc(uint_t);
2265 extern const char *smbios_pointdev_type_desc(uint_t);
2266 
2267 extern const char *smbios_port_conn_desc(uint_t);
2268 extern const char *smbios_port_type_desc(uint_t);
2269 
2270 extern const char *smbios_processor_family_desc(uint_t);
2271 extern const char *smbios_processor_status_desc(uint_t);
2272 extern const char *smbios_processor_type_desc(uint_t);
2273 extern const char *smbios_processor_upgrade_desc(uint_t);
2274 extern const char *smbios_processor_core_flag_name(uint_t);
2275 extern const char *smbios_processor_core_flag_desc(uint_t);
2276 
2277 extern const char *smbios_processor_info_type_desc(uint_t);
2278 extern const char *smbios_riscv_isa_desc(uint64_t);
2279 extern const char *smbios_riscv_isa_name(uint64_t);
2280 extern const char *smbios_riscv_priv_desc(uint_t);
2281 extern const char *smbios_riscv_priv_name(uint_t);
2282 extern const char *smbios_riscv_width_desc(uint_t);
2283 
2284 extern const char *smbios_slot_type_desc(uint_t);
2285 extern const char *smbios_slot_width_desc(uint_t);
2286 extern const char *smbios_slot_usage_desc(uint_t);
2287 extern const char *smbios_slot_length_desc(uint_t);
2288 extern const char *smbios_slot_ch1_desc(uint_t);
2289 extern const char *smbios_slot_ch1_name(uint_t);
2290 extern const char *smbios_slot_ch2_desc(uint_t);
2291 extern const char *smbios_slot_ch2_name(uint_t);
2292 extern const char *smbios_slot_height_desc(uint_t);
2293 
2294 extern const char *smbios_strprop_id_desc(uint_t);
2295 
2296 extern const char *smbios_type_desc(uint_t);
2297 extern const char *smbios_type_name(uint_t);
2298 
2299 extern const char *smbios_system_wakeup_desc(uint_t);
2300 #endif /* !_KERNEL */
2301 
2302 #ifdef _KERNEL
2303 /*
2304  * For SMBIOS clients within the kernel itself, ksmbios is used to refer to
2305  * the kernel's current snapshot of the SMBIOS, if one exists, and the
2306  * ksmbios_flags tunable is the set of flags for use with smbios_open().
2307  */
2308 extern smbios_hdl_t *ksmbios;
2309 extern int ksmbios_flags;
2310 #endif /* _KERNEL */
2311 
2312 #ifdef	__cplusplus
2313 }
2314 #endif
2315 
2316 #endif	/* _SYS_SMBIOS_H */
2317