1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright (c) 2011 Chelsio Communications, Inc. 5 * All rights reserved. 6 * Written by: Navdeep Parhar <np@FreeBSD.org> 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27 * SUCH DAMAGE. 28 * 29 */ 30 31 #ifndef __T4_IOCTL_H__ 32 #define __T4_IOCTL_H__ 33 34 #include <sys/types.h> 35 #include <net/ethernet.h> 36 #include <net/bpf.h> 37 38 /* 39 * Ioctl commands specific to this driver. 40 */ 41 enum { 42 T4_GETREG = 0x40, /* read register */ 43 T4_SETREG, /* write register */ 44 T4_REGDUMP, /* dump of all registers */ 45 T4_GET_FILTER_MODE, /* get global filter mode */ 46 T4_SET_FILTER_MODE, /* set global filter mode */ 47 T4_GET_FILTER, /* get information about a filter */ 48 T4_SET_FILTER, /* program a filter */ 49 T4_DEL_FILTER, /* delete a filter */ 50 T4_GET_SGE_CONTEXT, /* get SGE context for a queue */ 51 T4_LOAD_FW, /* flash firmware */ 52 T4_GET_MEM, /* read memory */ 53 T4_GET_I2C, /* read from i2c addressible device */ 54 T4_CLEAR_STATS, /* clear a port's MAC statistics */ 55 T4_SET_OFLD_POLICY, /* Set offload policy */ 56 T4_SET_SCHED_CLASS, /* set sched class */ 57 T4_SET_SCHED_QUEUE, /* set queue class */ 58 T4_GET_TRACER, /* get information about a tracer */ 59 T4_SET_TRACER, /* program a tracer */ 60 T4_LOAD_CFG, /* copy a config file to card's flash */ 61 T4_LOAD_BOOT, /* flash boot rom */ 62 T4_LOAD_BOOTCFG, /* flash bootcfg */ 63 T4_CUDBG_DUMP, /* debug dump of chip state */ 64 T4_SET_FILTER_MASK, /* set filter mask (hashfilter mode) */ 65 T4_HOLD_CLIP_ADDR, /* add ref on an IP in the CLIP */ 66 T4_RELEASE_CLIP_ADDR, /* remove ref from an IP in the CLIP */ 67 }; 68 69 struct t4_reg { 70 uint32_t addr; 71 uint32_t size; 72 uint64_t val; 73 }; 74 75 #define T4_REGDUMP_SIZE (160 * 1024) 76 #define T5_REGDUMP_SIZE (332 * 1024) 77 struct t4_regdump { 78 uint32_t version; 79 uint32_t len; /* bytes */ 80 uint32_t *data; 81 }; 82 83 struct t4_data { 84 uint32_t len; 85 uint8_t *data; 86 }; 87 88 struct t4_bootrom { 89 uint32_t pf_offset; 90 uint32_t pfidx_addr; 91 uint32_t len; 92 uint8_t *data; 93 }; 94 95 struct t4_i2c_data { 96 uint8_t port_id; 97 uint8_t dev_addr; 98 uint8_t offset; 99 uint8_t len; 100 uint8_t data[8]; 101 }; 102 103 /* 104 * A hardware filter is some valid combination of these. 105 */ 106 #define T4_FILTER_IPv4 0x1 /* IPv4 packet */ 107 #define T4_FILTER_IPv6 0x2 /* IPv6 packet */ 108 #define T4_FILTER_IP_SADDR 0x4 /* Source IP address or network */ 109 #define T4_FILTER_IP_DADDR 0x8 /* Destination IP address or network */ 110 #define T4_FILTER_IP_SPORT 0x10 /* Source IP port */ 111 #define T4_FILTER_IP_DPORT 0x20 /* Destination IP port */ 112 #define T4_FILTER_FCoE 0x40 /* Fibre Channel over Ethernet packet */ 113 #define T4_FILTER_PORT 0x80 /* Physical ingress port */ 114 #define T4_FILTER_VNIC 0x100 /* See the IC_* bits towards the end */ 115 #define T4_FILTER_VLAN 0x200 /* VLAN ID */ 116 #define T4_FILTER_IP_TOS 0x400 /* IPv4 TOS/IPv6 Traffic Class */ 117 #define T4_FILTER_IP_PROTO 0x800 /* IP protocol */ 118 #define T4_FILTER_ETH_TYPE 0x1000 /* Ethernet Type */ 119 #define T4_FILTER_MAC_IDX 0x2000 /* MPS MAC address match index */ 120 #define T4_FILTER_MPS_HIT_TYPE 0x4000 /* MPS match type */ 121 #define T4_FILTER_IP_FRAGMENT 0x8000 /* IP fragment */ 122 /* 123 * T4_FILTER_VNIC's real meaning depends on the ingress config. 124 */ 125 #define T4_FILTER_IC_OVLAN 0 /* outer VLAN */ 126 #define T4_FILTER_IC_VNIC 0x80000000 /* VNIC id (PF/VF) */ 127 #define T4_FILTER_IC_ENCAP 0x40000000 128 129 /* Filter action */ 130 enum { 131 FILTER_PASS = 0, /* default */ 132 FILTER_DROP, 133 FILTER_SWITCH 134 }; 135 136 /* 802.1q manipulation on FILTER_SWITCH */ 137 enum { 138 VLAN_NOCHANGE = 0, /* default */ 139 VLAN_REMOVE, 140 VLAN_INSERT, 141 VLAN_REWRITE 142 }; 143 144 /* MPS match type */ 145 enum { 146 UCAST_EXACT = 0, /* exact unicast match */ 147 UCAST_HASH = 1, /* inexact (hashed) unicast match */ 148 MCAST_EXACT = 2, /* exact multicast match */ 149 MCAST_HASH = 3, /* inexact (hashed) multicast match */ 150 PROMISC = 4, /* no match but port is promiscuous */ 151 HYPPROMISC = 5, /* port is hypervisor-promisuous + not bcast */ 152 BCAST = 6, /* broadcast packet */ 153 }; 154 155 /* Rx steering */ 156 enum { 157 DST_MODE_QUEUE, /* queue is directly specified by filter */ 158 DST_MODE_RSS_QUEUE, /* filter specifies RSS entry containing queue */ 159 DST_MODE_RSS, /* queue selected by default RSS hash lookup */ 160 DST_MODE_FILT_RSS /* queue selected by hashing in filter-specified 161 RSS subtable */ 162 }; 163 164 enum { 165 NAT_MODE_NONE = 0, /* No NAT performed */ 166 NAT_MODE_DIP, /* NAT on Dst IP */ 167 NAT_MODE_DIP_DP, /* NAT on Dst IP, Dst Port */ 168 NAT_MODE_DIP_DP_SIP, /* NAT on Dst IP, Dst Port and Src IP */ 169 NAT_MODE_DIP_DP_SP, /* NAT on Dst IP, Dst Port and Src Port */ 170 NAT_MODE_SIP_SP, /* NAT on Src IP and Src Port */ 171 NAT_MODE_DIP_SIP_SP, /* NAT on Dst IP, Src IP and Src Port */ 172 NAT_MODE_ALL /* NAT on entire 4-tuple */ 173 }; 174 175 struct t4_filter_tuple { 176 /* 177 * These are always available. 178 */ 179 uint8_t sip[16]; /* source IP address (IPv4 in [3:0]) */ 180 uint8_t dip[16]; /* destination IP address (IPv4 in [3:0]) */ 181 uint16_t sport; /* source port */ 182 uint16_t dport; /* destination port */ 183 184 /* 185 * A combination of these (up to 36 bits) is available. TP_VLAN_PRI_MAP 186 * is used to select the global mode and all filters are limited to the 187 * set of fields allowed by the global mode. 188 */ 189 uint16_t vnic; /* VNIC id (PF/VF) or outer VLAN tag */ 190 uint16_t vlan; /* VLAN tag */ 191 uint16_t ethtype; /* Ethernet type */ 192 uint8_t tos; /* TOS/Traffic Type */ 193 uint8_t proto; /* protocol type */ 194 uint32_t fcoe:1; /* FCoE packet */ 195 uint32_t iport:3; /* ingress port */ 196 uint32_t matchtype:3; /* MPS match type */ 197 uint32_t frag:1; /* fragmentation extension header */ 198 uint32_t macidx:9; /* exact match MAC index */ 199 uint32_t vlan_vld:1; /* VLAN valid */ 200 uint32_t ovlan_vld:1; /* outer VLAN tag valid, value in "vnic" */ 201 uint32_t pfvf_vld:1; /* VNIC id (PF/VF) valid, value in "vnic" */ 202 }; 203 204 struct t4_filter_specification { 205 uint32_t hitcnts:1; /* count filter hits in TCB */ 206 uint32_t prio:1; /* filter has priority over active/server */ 207 uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */ 208 uint32_t hash:1; /* 0 => LE TCAM, 1 => Hash */ 209 uint32_t action:2; /* drop, pass, switch */ 210 uint32_t rpttid:1; /* report TID in RSS hash field */ 211 uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */ 212 uint32_t iq:10; /* ingress queue */ 213 uint32_t maskhash:1; /* dirsteer=0: steer to an RSS sub-region */ 214 uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */ 215 /* 1 => TCB contains IQ ID */ 216 217 /* 218 * Switch proxy/rewrite fields. An ingress packet which matches a 219 * filter with "switch" set will be looped back out as an egress 220 * packet -- potentially with some Ethernet header rewriting. 221 */ 222 uint32_t eport:2; /* egress port to switch packet out */ 223 uint32_t newdmac:1; /* rewrite destination MAC address */ 224 uint32_t newsmac:1; /* rewrite source MAC address */ 225 uint32_t swapmac:1; /* swap SMAC/DMAC for loopback packet */ 226 uint32_t newvlan:2; /* rewrite VLAN Tag */ 227 uint32_t nat_mode:3; /* NAT operation mode */ 228 uint32_t nat_flag_chk:1;/* check TCP flags before NAT'ing */ 229 uint32_t nat_seq_chk; /* sequence value to use for NAT check*/ 230 uint8_t dmac[ETHER_ADDR_LEN]; /* new destination MAC address */ 231 uint8_t smac[ETHER_ADDR_LEN]; /* new source MAC address */ 232 uint16_t vlan; /* VLAN Tag to insert */ 233 234 uint8_t nat_dip[16]; /* destination IP to use after NAT'ing */ 235 uint8_t nat_sip[16]; /* source IP to use after NAT'ing */ 236 uint16_t nat_dport; /* destination port to use after NAT'ing */ 237 uint16_t nat_sport; /* source port to use after NAT'ing */ 238 239 /* 240 * Filter rule value/mask pairs. 241 */ 242 struct t4_filter_tuple val; 243 struct t4_filter_tuple mask; 244 }; 245 246 struct t4_filter { 247 uint32_t idx; 248 uint16_t l2tidx; 249 uint16_t smtidx; 250 uint64_t hits; 251 struct t4_filter_specification fs; 252 }; 253 254 /* Tx Scheduling Class parameters */ 255 struct t4_sched_class_params { 256 int8_t level; /* scheduler hierarchy level */ 257 int8_t mode; /* per-class or per-flow */ 258 int8_t rateunit; /* bit or packet rate */ 259 int8_t ratemode; /* %port relative or kbps absolute */ 260 int8_t channel; /* scheduler channel [0..N] */ 261 int8_t cl; /* scheduler class [0..N] */ 262 int32_t minrate; /* minimum rate */ 263 int32_t maxrate; /* maximum rate */ 264 int16_t weight; /* percent weight */ 265 int16_t pktsize; /* average packet size */ 266 }; 267 268 /* 269 * Support for "sched-class" command to allow a TX Scheduling Class to be 270 * programmed with various parameters. 271 */ 272 struct t4_sched_params { 273 int8_t subcmd; /* sub-command */ 274 int8_t type; /* packet or flow */ 275 union { 276 struct { /* sub-command SCHED_CLASS_CONFIG */ 277 int8_t minmax; /* minmax enable */ 278 } config; 279 struct t4_sched_class_params params; 280 uint8_t reserved[6 + 8 * 8]; 281 } u; 282 }; 283 284 enum { 285 SCHED_CLASS_SUBCMD_CONFIG, /* config sub-command */ 286 SCHED_CLASS_SUBCMD_PARAMS, /* params sub-command */ 287 }; 288 289 enum { 290 SCHED_CLASS_TYPE_PACKET, 291 }; 292 293 enum { 294 SCHED_CLASS_LEVEL_CL_RL, /* class rate limiter */ 295 SCHED_CLASS_LEVEL_CL_WRR, /* class weighted round robin */ 296 SCHED_CLASS_LEVEL_CH_RL, /* channel rate limiter */ 297 }; 298 299 enum { 300 SCHED_CLASS_MODE_CLASS, /* per-class scheduling */ 301 SCHED_CLASS_MODE_FLOW, /* per-flow scheduling */ 302 }; 303 304 enum { 305 SCHED_CLASS_RATEUNIT_BITS, /* bit rate scheduling */ 306 SCHED_CLASS_RATEUNIT_PKTS, /* packet rate scheduling */ 307 }; 308 309 enum { 310 SCHED_CLASS_RATEMODE_REL, /* percent of port bandwidth */ 311 SCHED_CLASS_RATEMODE_ABS, /* Kb/s */ 312 }; 313 314 /* 315 * Support for "sched_queue" command to allow one or more NIC TX Queues to be 316 * bound to a TX Scheduling Class. 317 */ 318 struct t4_sched_queue { 319 uint8_t port; 320 int8_t queue; /* queue index; -1 => all queues */ 321 int8_t cl; /* class index; -1 => unbind */ 322 }; 323 324 #define T4_SGE_CONTEXT_SIZE 24 325 enum { 326 SGE_CONTEXT_EGRESS, 327 SGE_CONTEXT_INGRESS, 328 SGE_CONTEXT_FLM, 329 SGE_CONTEXT_CNM 330 }; 331 332 struct t4_sge_context { 333 uint32_t mem_id; 334 uint32_t cid; 335 uint32_t data[T4_SGE_CONTEXT_SIZE / 4]; 336 }; 337 338 struct t4_mem_range { 339 uint32_t addr; 340 uint32_t len; 341 uint32_t *data; 342 }; 343 344 #define T4_TRACE_LEN 112 345 struct t4_trace_params { 346 uint32_t data[T4_TRACE_LEN / 4]; 347 uint32_t mask[T4_TRACE_LEN / 4]; 348 uint16_t snap_len; 349 uint16_t min_len; 350 uint8_t skip_ofst; 351 uint8_t skip_len; 352 uint8_t invert; 353 uint8_t port; 354 }; 355 356 struct t4_tracer { 357 uint8_t idx; 358 uint8_t enabled; 359 uint8_t valid; 360 struct t4_trace_params tp; 361 }; 362 363 struct t4_cudbg_dump { 364 uint8_t wr_flash; 365 uint8_t bitmap[16]; 366 uint32_t len; 367 uint8_t *data; 368 }; 369 370 enum { 371 OPEN_TYPE_LISTEN = 'L', 372 OPEN_TYPE_ACTIVE = 'A', 373 OPEN_TYPE_PASSIVE = 'P', 374 OPEN_TYPE_DONTCARE = 'D', 375 }; 376 377 enum { 378 QUEUE_RANDOM = -1, 379 QUEUE_ROUNDROBIN = -2, 380 }; 381 382 struct offload_settings { 383 int8_t offload; 384 int8_t rx_coalesce; 385 int8_t cong_algo; 386 int8_t sched_class; 387 int8_t tstamp; 388 int8_t sack; 389 int8_t nagle; 390 int8_t ecn; 391 int8_t ddp; 392 int8_t tls; 393 int16_t txq; 394 int16_t rxq; 395 int16_t mss; 396 }; 397 398 struct offload_rule { 399 char open_type; 400 struct offload_settings settings; 401 struct bpf_program bpf_prog; /* compiled program/filter */ 402 }; 403 404 /* 405 * An offload policy consists of a set of rules matched in sequence. The 406 * settings of the first rule that matches are applied to that connection. 407 */ 408 struct t4_offload_policy { 409 uint32_t nrules; 410 struct offload_rule *rule; 411 }; 412 413 /* Address/mask entry in the CLIP. FW_CLIP2_CMD is aware of the mask. */ 414 struct t4_clip_addr { 415 uint8_t addr[16]; 416 uint8_t mask[16]; 417 }; 418 419 #define CHELSIO_T4_GETREG _IOWR('f', T4_GETREG, struct t4_reg) 420 #define CHELSIO_T4_SETREG _IOW('f', T4_SETREG, struct t4_reg) 421 #define CHELSIO_T4_REGDUMP _IOWR('f', T4_REGDUMP, struct t4_regdump) 422 #define CHELSIO_T4_GET_FILTER_MODE _IOWR('f', T4_GET_FILTER_MODE, uint32_t) 423 #define CHELSIO_T4_SET_FILTER_MODE _IOW('f', T4_SET_FILTER_MODE, uint32_t) 424 #define CHELSIO_T4_GET_FILTER _IOWR('f', T4_GET_FILTER, struct t4_filter) 425 #define CHELSIO_T4_SET_FILTER _IOWR('f', T4_SET_FILTER, struct t4_filter) 426 #define CHELSIO_T4_DEL_FILTER _IOW('f', T4_DEL_FILTER, struct t4_filter) 427 #define CHELSIO_T4_GET_SGE_CONTEXT _IOWR('f', T4_GET_SGE_CONTEXT, \ 428 struct t4_sge_context) 429 #define CHELSIO_T4_LOAD_FW _IOW('f', T4_LOAD_FW, struct t4_data) 430 #define CHELSIO_T4_GET_MEM _IOW('f', T4_GET_MEM, struct t4_mem_range) 431 #define CHELSIO_T4_GET_I2C _IOWR('f', T4_GET_I2C, struct t4_i2c_data) 432 #define CHELSIO_T4_CLEAR_STATS _IOW('f', T4_CLEAR_STATS, uint32_t) 433 #define CHELSIO_T4_SCHED_CLASS _IOW('f', T4_SET_SCHED_CLASS, \ 434 struct t4_sched_params) 435 #define CHELSIO_T4_SCHED_QUEUE _IOW('f', T4_SET_SCHED_QUEUE, \ 436 struct t4_sched_queue) 437 #define CHELSIO_T4_GET_TRACER _IOWR('f', T4_GET_TRACER, struct t4_tracer) 438 #define CHELSIO_T4_SET_TRACER _IOW('f', T4_SET_TRACER, struct t4_tracer) 439 #define CHELSIO_T4_LOAD_CFG _IOW('f', T4_LOAD_CFG, struct t4_data) 440 #define CHELSIO_T4_LOAD_BOOT _IOW('f', T4_LOAD_BOOT, struct t4_bootrom) 441 #define CHELSIO_T4_LOAD_BOOTCFG _IOW('f', T4_LOAD_BOOTCFG, struct t4_data) 442 #define CHELSIO_T4_CUDBG_DUMP _IOWR('f', T4_CUDBG_DUMP, struct t4_cudbg_dump) 443 #define CHELSIO_T4_SET_OFLD_POLICY _IOW('f', T4_SET_OFLD_POLICY, struct t4_offload_policy) 444 #define CHELSIO_T4_SET_FILTER_MASK _IOW('f', T4_SET_FILTER_MASK, uint32_t) 445 #define CHELSIO_T4_HOLD_CLIP_ADDR _IOW('f', T4_HOLD_CLIP_ADDR, struct t4_clip_addr) 446 #define CHELSIO_T4_RELEASE_CLIP_ADDR _IOW('f', T4_RELEASE_CLIP_ADDR, struct t4_clip_addr) 447 #endif 448