1 /*- 2 * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr> 3 * Copyright (c) 2015 Stefan Sperling <stsp@openbsd.org> 4 * Copyright (c) 2015-2016 Andriy Voskoboinyk <avos@FreeBSD.org> 5 * 6 * Permission to use, copy, modify, and distribute this software for any 7 * purpose with or without fee is hereby granted, provided that the above 8 * copyright notice and this permission notice appear in all copies. 9 * 10 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 11 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 12 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 13 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 14 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 15 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 16 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 17 * 18 * $OpenBSD: if_urtwnreg.h,v 1.3 2010/11/16 18:02:59 damien Exp $ 19 */ 20 21 #ifndef R92C_REG_H 22 #define R92C_REG_H 23 24 /* 25 * MAC registers. 26 */ 27 /* System Configuration. */ 28 #define R92C_SYS_ISO_CTRL 0x000 29 #define R92C_SYS_FUNC_EN 0x002 30 #define R92C_APS_FSMCO 0x004 31 #define R92C_SYS_CLKR 0x008 32 #define R92C_AFE_MISC 0x010 33 #define R92C_SPS0_CTRL 0x011 34 #define R92C_SPS_OCP_CFG 0x018 35 #define R92C_RSV_CTRL 0x01c 36 #define R92C_RF_CTRL 0x01f 37 #define R92C_LDOA15_CTRL 0x020 38 #define R92C_LDOV12D_CTRL 0x021 39 #define R92C_LDOHCI12_CTRL 0x022 40 #define R92C_LPLDO_CTRL 0x023 41 #define R92C_AFE_XTAL_CTRL 0x024 42 #define R92C_AFE_PLL_CTRL 0x028 43 #define R92C_APE_PLL_CTRL_EXT 0x02c 44 #define R92C_MAC_PHY_CTRL R92C_APE_PLL_CTRL_EXT 45 #define R92C_EFUSE_CTRL 0x030 46 #define R92C_EFUSE_TEST 0x034 47 #define R92C_PWR_DATA 0x038 48 #define R92C_CAL_TIMER 0x03c 49 #define R92C_ACLK_MON 0x03e 50 #define R92C_GPIO_MUXCFG 0x040 51 #define R92C_GPIO_IO_SEL 0x042 52 #define R92C_MAC_PINMUX_CFG 0x043 53 #define R92C_GPIO_PIN_CTRL 0x044 54 #define R92C_GPIO_IN 0x044 55 #define R92C_GPIO_OUT 0x045 56 #define R92C_GPIO_IOSEL 0x046 57 #define R92C_GPIO_MOD 0x047 58 #define R92C_GPIO_INTM 0x048 59 #define R92C_LEDCFG0 0x04c 60 #define R92C_LEDCFG1 0x04d 61 #define R92C_LEDCFG2 0x04e 62 #define R92C_LEDCFG3 0x04f 63 #define R92C_FSIMR 0x050 64 #define R92C_FSISR 0x054 65 #define R92C_HSIMR 0x058 66 #define R92C_HSISR 0x05c 67 #define R92C_MULTI_FUNC_CTRL 0x068 68 #define R92C_AFE_XTAL_CTRL_EXT 0x078 69 #define R92C_LDO_SWR_CTRL 0x07c 70 #define R92C_MCUFWDL 0x080 71 #define R92C_HMEBOX_EXT(idx) (0x088 + (idx) * 2) 72 #define R92C_EFUSE_ACCESS 0x0cf 73 #define R92C_BIST_SCAN 0x0d0 74 #define R92C_BIST_RPT 0x0d4 75 #define R92C_BIST_ROM_RPT 0x0d8 76 #define R92C_HPON_FSM 0x0ec 77 #define R92C_SYS_CFG 0x0f0 78 #define R92C_TYPE_ID 0x0fc 79 /* MAC General Configuration. */ 80 #define R92C_CR 0x100 81 #define R92C_MSR 0x102 82 #define R92C_PBP 0x104 83 #define R92C_TRXDMA_CTRL 0x10c 84 #define R92C_TRXFF_BNDY 0x114 85 #define R92C_TRXFF_STATUS 0x118 86 #define R92C_RXFF_PTR 0x11c 87 #define R92C_HIMR 0x120 88 #define R92C_HISR 0x124 89 #define R92C_HIMRE 0x128 90 #define R92C_HISRE 0x12c 91 #define R92C_CPWM 0x12f 92 #define R92C_FWIMR 0x130 93 #define R92C_FWISR 0x134 94 #define R92C_PKTBUF_DBG_CTRL 0x140 95 #define R92C_PKTBUF_DBG_DATA_L 0x144 96 #define R92C_PKTBUF_DBG_DATA_H 0x148 97 #define R92C_TC0_CTRL(i) (0x150 + (i) * 4) 98 #define R92C_TCUNIT_BASE 0x164 99 #define R92C_MBIST_START 0x174 100 #define R92C_MBIST_DONE 0x178 101 #define R92C_MBIST_FAIL 0x17c 102 #define R92C_C2H_EVT_MSG 0x1a0 103 #define R92C_C2H_EVT_CLEAR 0x1af 104 #define R92C_C2H_EVT_MSG_TEST 0x1b8 105 #define R92C_MCUTST_1 0x1c0 106 #define R92C_FMETHR 0x1c8 107 #define R92C_HMETFR 0x1cc 108 #define R92C_HMEBOX(idx) (0x1d0 + (idx) * 4) 109 #define R92C_LLT_INIT 0x1e0 110 #define R92C_BB_ACCESS_CTRL 0x1e8 111 #define R92C_BB_ACCESS_DATA 0x1ec 112 /* Tx DMA Configuration. */ 113 #define R92C_RQPN 0x200 114 #define R92C_FIFOPAGE 0x204 115 #define R92C_TDECTRL 0x208 116 #define R92C_TXDMA_OFFSET_CHK 0x20c 117 #define R92C_TXDMA_STATUS 0x210 118 #define R92C_RQPN_NPQ 0x214 119 #define R92C_AUTO_LLT 0x224 120 /* Rx DMA Configuration. */ 121 #define R92C_RXDMA_AGG_PG_TH 0x280 122 #define R92C_RXPKT_NUM 0x284 123 #define R92C_RXDMA_STATUS 0x288 124 /* Protocol Configuration. */ 125 #define R92C_VOQ_INFORMATION 0x400 126 #define R92C_VIQ_INFORMATION 0x404 127 #define R92C_BEQ_INFORMATION 0x408 128 #define R92C_BKQ_INFORMATION 0x40c 129 #define R92C_MGQ_INFORMATION 0x410 130 #define R92C_HGQ_INFORMATION 0x414 131 #define R92C_BCNQ_INFORMATION 0x418 132 #define R92C_CPU_MGQ_INFORMATION 0x41c 133 #define R92C_FWHW_TXQ_CTRL 0x420 134 #define R92C_HWSEQ_CTRL 0x423 135 #define R92C_TXPKTBUF_BCNQ_BDNY 0x424 136 #define R92C_TXPKTBUF_MGQ_BDNY 0x425 137 #define R92C_SPEC_SIFS 0x428 138 #define R92C_RL 0x42a 139 #define R92C_DARFRC 0x430 140 #define R92C_RARFRC 0x438 141 #define R92C_RRSR 0x440 142 #define R92C_ARFR(i) (0x444 + (i) * 4) 143 #define R92C_AGGLEN_LMT 0x458 144 #define R92C_AMPDU_MIN_SPACE 0x45c 145 #define R92C_TXPKTBUF_WMAC_LBK_BF_HD 0x45d 146 #define R92C_FAST_EDCA_CTRL 0x460 147 #define R92C_RD_RESP_PKT_TH 0x463 148 #define R92C_INIRTS_RATE_SEL 0x480 149 #define R92C_INIDATA_RATE_SEL(macid) (0x484 + (macid)) 150 #define R92C_POWER_STATUS 0x4a4 151 #define R92C_QUEUE_CTRL 0x4c6 152 #define R92C_MAX_AGGR_NUM 0x4ca 153 #define R92C_BAR_MODE_CTRL 0x4cc 154 /* EDCA Configuration. */ 155 #define R92C_EDCA_VO_PARAM 0x500 156 #define R92C_EDCA_VI_PARAM 0x504 157 #define R92C_EDCA_BE_PARAM 0x508 158 #define R92C_EDCA_BK_PARAM 0x50c 159 #define R92C_BCNTCFG 0x510 160 #define R92C_PIFS 0x512 161 #define R92C_RDG_PIFS 0x513 162 #define R92C_SIFS_CCK 0x514 163 #define R92C_SIFS_OFDM 0x516 164 #define R92C_AGGR_BREAK_TIME 0x51a 165 #define R92C_SLOT 0x51b 166 #define R92C_TX_PTCL_CTRL 0x520 167 #define R92C_TXPAUSE 0x522 168 #define R92C_DIS_TXREQ_CLR 0x523 169 #define R92C_RD_CTRL 0x524 170 #define R92C_TBTT_PROHIBIT 0x540 171 #define R92C_RD_NAV_NXT 0x544 172 #define R92C_NAV_PROT_LEN 0x546 173 #define R92C_BCN_CTRL(id) ((id) + 0x550) 174 /* WARNING: R92C_USTIME_TSF == 0x55c, not 0x551 */ 175 #define R92C_MBID_NUM 0x552 176 #define R92C_DUAL_TSF_RST 0x553 177 #define R92C_BCN_INTERVAL(id) (0x554 + (id) * 2) 178 #define R92C_DRVERLYINT 0x558 179 #define R92C_BCNDMATIM 0x559 180 #define R92C_ATIMWND 0x55a 181 #define R92C_USTIME_TSF 0x55c 182 #define R92C_BCN_MAX_ERR 0x55d 183 #define R92C_RXTSF_OFFSET_CCK 0x55e 184 #define R92C_RXTSF_OFFSET_OFDM 0x55f 185 #define R92C_TSFTR(i) (0x560 + (i) * 8) 186 #define R92C_PSTIMER 0x580 187 #define R92C_TIMER0 0x584 188 #define R92C_TIMER1 0x588 189 #define R92C_ACMHWCTRL 0x5c0 190 #define R92C_ACMRSTCTRL 0x5c1 191 #define R92C_ACMAVG 0x5c2 192 #define R92C_VO_ADMTIME 0x5c4 193 #define R92C_VI_ADMTIME 0x5c6 194 #define R92C_BE_ADMTIME 0x5c8 195 #define R92C_EDCA_RANDOM_GEN 0x5cc 196 #define R92C_SCH_TXCMD 0x5d0 197 /* WMAC Configuration. */ 198 #define R92C_APSD_CTRL 0x600 199 #define R92C_BWOPMODE 0x603 200 #define R92C_TCR 0x604 201 #define R92C_RCR 0x608 202 #define R92C_RX_PKT_LIMIT 0x60c 203 #define R92C_RX_DRVINFO_SZ 0x60f 204 #define R92C_MACID0 0x610 205 #define R92C_BSSID0 0x618 206 #define R92C_MAR 0x620 207 #define R92C_USTIME_EDCA 0x638 208 #define R92C_MAC_SPEC_SIFS 0x63a 209 #define R92C_R2T_SIFS 0x63c 210 #define R92C_T2T_SIFS 0x63e 211 #define R92C_ACKTO 0x640 212 #define R92C_NAV_UPPER 0x652 213 #define R92C_WMAC_TRXPTCL_CTL 0x668 214 #define R92C_CAMCMD 0x670 215 #define R92C_CAMWRITE 0x674 216 #define R92C_CAMREAD 0x678 217 #define R92C_CAMDBG 0x67c 218 #define R92C_SECCFG 0x680 219 #define R92C_RXFLTMAP0 0x6a0 220 #define R92C_RXFLTMAP1 0x6a2 221 #define R92C_RXFLTMAP2 0x6a4 222 #define R92C_BCN_PSR_RPT 0x6a8 223 #define R92C_MACID1 0x700 224 #define R92C_BSSID1 0x708 225 226 #define R92C_MACID(id) ((id) == 0 ? R92C_MACID0 : R92C_MACID1) 227 #define R92C_BSSID(id) ((id) == 0 ? R92C_BSSID0 : R92C_BSSID1) 228 229 /* Bits for R92C_SYS_ISO_CTRL. */ 230 #define R92C_SYS_ISO_CTRL_MD2PP 0x0001 231 #define R92C_SYS_ISO_CTRL_UA2USB 0x0002 232 #define R92C_SYS_ISO_CTRL_UD2CORE 0x0004 233 #define R92C_SYS_ISO_CTRL_PA2PCIE 0x0008 234 #define R92C_SYS_ISO_CTRL_PD2CORE 0x0010 235 #define R92C_SYS_ISO_CTRL_IP2MAC 0x0020 236 #define R92C_SYS_ISO_CTRL_DIOP 0x0040 237 #define R92C_SYS_ISO_CTRL_DIOE 0x0080 238 #define R92C_SYS_ISO_CTRL_EB2CORE 0x0100 239 #define R92C_SYS_ISO_CTRL_DIOR 0x0200 240 #define R92C_SYS_ISO_CTRL_PWC_EV25V 0x4000 241 #define R92C_SYS_ISO_CTRL_PWC_EV12V 0x8000 242 243 /* Bits for R92C_SYS_FUNC_EN. */ 244 #define R92C_SYS_FUNC_EN_BBRSTB 0x0001 245 #define R92C_SYS_FUNC_EN_BB_GLB_RST 0x0002 246 #define R92C_SYS_FUNC_EN_USBA 0x0004 247 #define R92C_SYS_FUNC_EN_UPLL 0x0008 248 #define R92C_SYS_FUNC_EN_USBD 0x0010 249 #define R92C_SYS_FUNC_EN_DIO_PCIE 0x0020 250 #define R92C_SYS_FUNC_EN_PCIEA 0x0040 251 #define R92C_SYS_FUNC_EN_PPLL 0x0080 252 #define R92C_SYS_FUNC_EN_PCIED 0x0100 253 #define R92C_SYS_FUNC_EN_DIOE 0x0200 254 #define R92C_SYS_FUNC_EN_CPUEN 0x0400 255 #define R92C_SYS_FUNC_EN_DCORE 0x0800 256 #define R92C_SYS_FUNC_EN_ELDR 0x1000 257 #define R92C_SYS_FUNC_EN_DIO_RF 0x2000 258 #define R92C_SYS_FUNC_EN_HWPDN 0x4000 259 #define R92C_SYS_FUNC_EN_MREGEN 0x8000 260 261 /* Bits for R92C_APS_FSMCO. */ 262 #define R92C_APS_FSMCO_PFM_LDALL 0x00000001 263 #define R92C_APS_FSMCO_PFM_ALDN 0x00000002 264 #define R92C_APS_FSMCO_PFM_LDKP 0x00000004 265 #define R92C_APS_FSMCO_PFM_WOWL 0x00000008 266 #define R92C_APS_FSMCO_PDN_EN 0x00000010 267 #define R92C_APS_FSMCO_PDN_PL 0x00000020 268 #define R92C_APS_FSMCO_APFM_ONMAC 0x00000100 269 #define R92C_APS_FSMCO_APFM_OFF 0x00000200 270 #define R92C_APS_FSMCO_APFM_RSM 0x00000400 271 #define R92C_APS_FSMCO_AFSM_HSUS 0x00000800 272 #define R92C_APS_FSMCO_AFSM_PCIE 0x00001000 273 #define R92C_APS_FSMCO_APDM_MAC 0x00002000 274 #define R92C_APS_FSMCO_APDM_HOST 0x00004000 275 #define R92C_APS_FSMCO_APDM_HPDN 0x00008000 276 #define R92C_APS_FSMCO_RDY_MACON 0x00010000 277 #define R92C_APS_FSMCO_SUS_HOST 0x00020000 278 #define R92C_APS_FSMCO_ROP_ALD 0x00100000 279 #define R92C_APS_FSMCO_ROP_PWR 0x00200000 280 #define R92C_APS_FSMCO_ROP_SPS 0x00400000 281 #define R92C_APS_FSMCO_SOP_MRST 0x02000000 282 #define R92C_APS_FSMCO_SOP_FUSE 0x04000000 283 #define R92C_APS_FSMCO_SOP_ABG 0x08000000 284 #define R92C_APS_FSMCO_SOP_AMB 0x10000000 285 #define R92C_APS_FSMCO_SOP_RCK 0x20000000 286 #define R92C_APS_FSMCO_SOP_A8M 0x40000000 287 #define R92C_APS_FSMCO_XOP_BTCK 0x80000000 288 289 /* Bits for R92C_SYS_CLKR. */ 290 #define R92C_SYS_CLKR_ANAD16V_EN 0x00000001 291 #define R92C_SYS_CLKR_ANA8M 0x00000002 292 #define R92C_SYS_CLKR_MACSLP 0x00000010 293 #define R92C_SYS_CLKR_LOADER_EN 0x00000020 294 #define R92C_SYS_CLKR_80M_SSC_DIS 0x00000080 295 #define R92C_SYS_CLKR_80M_SSC_EN_HO 0x00000100 296 #define R92C_SYS_CLKR_PHY_SSC_RSTB 0x00000200 297 #define R92C_SYS_CLKR_SEC_EN 0x00000400 298 #define R92C_SYS_CLKR_MAC_EN 0x00000800 299 #define R92C_SYS_CLKR_SYS_EN 0x00001000 300 #define R92C_SYS_CLKR_RING_EN 0x00002000 301 302 /* Bits for R92C_RSV_CTRL. */ 303 #define R92C_RSV_CTRL_WLOCK_ALL 0x01 304 #define R92C_RSV_CTRL_WLOCK_00 0x02 305 #define R92C_RSV_CTRL_WLOCK_04 0x04 306 #define R92C_RSV_CTRL_WLOCK_08 0x08 307 #define R92C_RSV_CTRL_WLOCK_40 0x10 308 #define R92C_RSV_CTRL_R_DIS_PRST_0 0x20 309 #define R92C_RSV_CTRL_R_DIS_PRST_1 0x40 310 #define R92C_RSV_CTRL_LOCK_ALL_EN 0x80 311 312 /* Bits for R92C_RF_CTRL. */ 313 #define R92C_RF_CTRL_EN 0x01 314 #define R92C_RF_CTRL_RSTB 0x02 315 #define R92C_RF_CTRL_SDMRSTB 0x04 316 317 /* Bits for R92C_LDOA15_CTRL. */ 318 #define R92C_LDOA15_CTRL_EN 0x01 319 #define R92C_LDOA15_CTRL_STBY 0x02 320 #define R92C_LDOA15_CTRL_OBUF 0x04 321 #define R92C_LDOA15_CTRL_REG_VOS 0x08 322 323 /* Bits for R92C_LDOV12D_CTRL. */ 324 #define R92C_LDOV12D_CTRL_LDV12_EN 0x01 325 326 /* Bits for R92C_LPLDO_CTRL. */ 327 #define R92C_LPLDO_CTRL_SLEEP 0x10 328 329 /* Bits for R92C_AFE_XTAL_CTRL. */ 330 #define R92C_AFE_XTAL_CTRL_ADDR_M 0x007ff800 331 #define R92C_AFE_XTAL_CTRL_ADDR_S 11 332 333 /* Bits for R92C_AFE_PLL_CTRL. */ 334 #define R92C_AFE_PLL_CTRL_EN 0x0001 335 #define R92C_AFE_PLL_CTRL_320_EN 0x0002 336 #define R92C_AFE_PLL_CTRL_FREF_SEL 0x0004 337 #define R92C_AFE_PLL_CTRL_EDGE_SEL 0x0008 338 #define R92C_AFE_PLL_CTRL_WDOGB 0x0010 339 #define R92C_AFE_PLL_CTRL_LPFEN 0x0020 340 341 /* Bits for R92C_EFUSE_CTRL. */ 342 #define R92C_EFUSE_CTRL_DATA_M 0x000000ff 343 #define R92C_EFUSE_CTRL_DATA_S 0 344 #define R92C_EFUSE_CTRL_ADDR_M 0x0003ff00 345 #define R92C_EFUSE_CTRL_ADDR_S 8 346 #define R92C_EFUSE_CTRL_VALID 0x80000000 347 348 /* Bits for R92C_GPIO_MUXCFG. */ 349 #define R92C_GPIO_MUXCFG_ENBT 0x0020 350 #define R92C_GPIO_MUXCFG_ENSIC 0x1000 351 352 /* Bits for R92C_LEDCFG0. */ 353 #define R92C_LEDCFG0_DIS 0x08 354 355 /* Bits for R92C_LEDCFG1. */ 356 #define R92C_LEDCFG1_DIS 0x80 357 358 /* Bits for R92C_MULTI_FUNC_CTRL. */ 359 #define R92C_MULTI_BT_FUNC_EN 0x00040000 360 361 /* Bits for R92C_MCUFWDL. */ 362 #define R92C_MCUFWDL_EN 0x00000001 363 #define R92C_MCUFWDL_RDY 0x00000002 364 #define R92C_MCUFWDL_CHKSUM_RPT 0x00000004 365 #define R92C_MCUFWDL_MACINI_RDY 0x00000008 366 #define R92C_MCUFWDL_BBINI_RDY 0x00000010 367 #define R92C_MCUFWDL_RFINI_RDY 0x00000020 368 #define R92C_MCUFWDL_WINTINI_RDY 0x00000040 369 #define R92C_MCUFWDL_RAM_DL_SEL 0x00000080 /* 1: RAM, 0: ROM */ 370 #define R92C_MCUFWDL_PAGE_M 0x00070000 371 #define R92C_MCUFWDL_PAGE_S 16 372 #define R92C_MCUFWDL_ROM_DLEN 0x00080000 373 #define R92C_MCUFWDL_CPRST 0x00800000 374 375 /* Bits for R92C_EFUSE_ACCESS. */ 376 #define R92C_EFUSE_ACCESS_OFF 0x00 377 #define R92C_EFUSE_ACCESS_ON 0x69 378 379 /* Bits for R92C_HPON_FSM. */ 380 #define R92C_HPON_FSM_CHIP_BONDING_ID_S 22 381 #define R92C_HPON_FSM_CHIP_BONDING_ID_M 0x00c00000 382 #define R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R 1 383 384 /* Bits for R92C_SYS_CFG. */ 385 #define R92C_SYS_CFG_XCLK_VLD 0x00000001 386 #define R92C_SYS_CFG_ACLK_VLD 0x00000002 387 #define R92C_SYS_CFG_UCLK_VLD 0x00000004 388 #define R92C_SYS_CFG_PCLK_VLD 0x00000008 389 #define R92C_SYS_CFG_PCIRSTB 0x00000010 390 #define R92C_SYS_CFG_V15_VLD 0x00000020 391 #define R92C_SYS_CFG_TRP_B15V_EN 0x00000080 392 #define R92C_SYS_CFG_SIC_IDLE 0x00000100 393 #define R92C_SYS_CFG_BD_MAC2 0x00000200 394 #define R92C_SYS_CFG_BD_MAC1 0x00000400 395 #define R92C_SYS_CFG_IC_MACPHY_MODE 0x00000800 396 #define R92C_SYS_CFG_CHIP_VER_RTL_M 0x0000f000 397 #define R92C_SYS_CFG_CHIP_VER_RTL_S 12 398 #define R92C_SYS_CFG_BT_FUNC 0x00010000 399 #define R92C_SYS_CFG_VENDOR_UMC 0x00080000 400 #define R92C_SYS_CFG_PAD_HWPD_IDN 0x00400000 401 #define R92C_SYS_CFG_TRP_VAUX_EN 0x00800000 402 #define R92C_SYS_CFG_TRP_BT_EN 0x01000000 403 #define R92C_SYS_CFG_BD_PKG_SEL 0x02000000 404 #define R92C_SYS_CFG_BD_HCI_SEL 0x04000000 405 #define R92C_SYS_CFG_TYPE_92C 0x08000000 406 407 /* Bits for R92C_CR. */ 408 #define R92C_CR_HCI_TXDMA_EN 0x0001 409 #define R92C_CR_HCI_RXDMA_EN 0x0002 410 #define R92C_CR_TXDMA_EN 0x0004 411 #define R92C_CR_RXDMA_EN 0x0008 412 #define R92C_CR_PROTOCOL_EN 0x0010 413 #define R92C_CR_SCHEDULE_EN 0x0020 414 #define R92C_CR_MACTXEN 0x0040 415 #define R92C_CR_MACRXEN 0x0080 416 #define R92C_CR_ENSWBCN 0x0100 417 #define R92C_CR_ENSEC 0x0200 418 #define R92C_CR_CALTMR_EN 0x0400 419 420 /* Bits for R92C_MSR. */ 421 #define R92C_MSR_NOLINK 0x00 422 #define R92C_MSR_ADHOC 0x01 423 #define R92C_MSR_INFRA 0x02 424 #define R92C_MSR_AP 0x03 425 #define R92C_MSR_MASK (R92C_MSR_AP) 426 427 /* Bits for R92C_PBP. */ 428 #define R92C_PBP_PSRX_M 0x0f 429 #define R92C_PBP_PSRX_S 0 430 #define R92C_PBP_PSTX_M 0xf0 431 #define R92C_PBP_PSTX_S 4 432 #define R92C_PBP_64 0 433 #define R92C_PBP_128 1 434 #define R92C_PBP_256 2 435 #define R92C_PBP_512 3 436 #define R92C_PBP_1024 4 437 438 /* Bits for R92C_TRXDMA_CTRL. */ 439 #define R92C_TRXDMA_CTRL_RX_SHIFT_EN 0x0002 440 #define R92C_TRXDMA_CTRL_RXDMA_AGG_EN 0x0004 441 #define R92C_TRXDMA_CTRL_TXDMA_VOQ_MAP_M 0x0030 442 #define R92C_TRXDMA_CTRL_TXDMA_VOQ_MAP_S 4 443 #define R92C_TRXDMA_CTRL_TXDMA_VIQ_MAP_M 0x00c0 444 #define R92C_TRXDMA_CTRL_TXDMA_VIQ_MAP_S 6 445 #define R92C_TRXDMA_CTRL_TXDMA_BEQ_MAP_M 0x0300 446 #define R92C_TRXDMA_CTRL_TXDMA_BEQ_MAP_S 8 447 #define R92C_TRXDMA_CTRL_TXDMA_BKQ_MAP_M 0x0c00 448 #define R92C_TRXDMA_CTRL_TXDMA_BKQ_MAP_S 10 449 #define R92C_TRXDMA_CTRL_TXDMA_MGQ_MAP_M 0x3000 450 #define R92C_TRXDMA_CTRL_TXDMA_MGQ_MAP_S 12 451 #define R92C_TRXDMA_CTRL_TXDMA_HIQ_MAP_M 0xc000 452 #define R92C_TRXDMA_CTRL_TXDMA_HIQ_MAP_S 14 453 #define R92C_TRXDMA_CTRL_QUEUE_LOW 1 454 #define R92C_TRXDMA_CTRL_QUEUE_NORMAL 2 455 #define R92C_TRXDMA_CTRL_QUEUE_HIGH 3 456 #define R92C_TRXDMA_CTRL_QMAP_M 0xfff0 457 /* Shortcuts. */ 458 #define R92C_TRXDMA_CTRL_QMAP_3EP 0xf5b0 459 #define R92C_TRXDMA_CTRL_QMAP_HQ_LQ 0xf5f0 460 #define R92C_TRXDMA_CTRL_QMAP_HQ_NQ 0xfaf0 461 #define R92C_TRXDMA_CTRL_QMAP_LQ 0x5550 462 #define R92C_TRXDMA_CTRL_QMAP_NQ 0xaaa0 463 #define R92C_TRXDMA_CTRL_QMAP_HQ 0xfff0 464 465 /* Bits for R92C_C2H_EVT_CLEAR. */ 466 #define R92C_C2H_EVT_HOST_CLOSE 0x00 467 #define R92C_C2H_EVT_FW_CLOSE 0xff 468 469 /* Bits for R92C_LLT_INIT. */ 470 #define R92C_LLT_INIT_DATA_M 0x000000ff 471 #define R92C_LLT_INIT_DATA_S 0 472 #define R92C_LLT_INIT_ADDR_M 0x0000ff00 473 #define R92C_LLT_INIT_ADDR_S 8 474 #define R92C_LLT_INIT_OP_M 0xc0000000 475 #define R92C_LLT_INIT_OP_S 30 476 #define R92C_LLT_INIT_OP_NO_ACTIVE 0 477 #define R92C_LLT_INIT_OP_WRITE 1 478 479 /* Bits for R92C_RQPN. */ 480 #define R92C_RQPN_HPQ_M 0x000000ff 481 #define R92C_RQPN_HPQ_S 0 482 #define R92C_RQPN_LPQ_M 0x0000ff00 483 #define R92C_RQPN_LPQ_S 8 484 #define R92C_RQPN_PUBQ_M 0x00ff0000 485 #define R92C_RQPN_PUBQ_S 16 486 #define R92C_RQPN_LD 0x80000000 487 488 /* Bits for R92C_TDECTRL. */ 489 #define R92C_TDECTRL_BLK_DESC_NUM_M 0x000000f0 490 #define R92C_TDECTRL_BLK_DESC_NUM_S 4 491 #define R92C_TDECTRL_BCN_VALID 0x00010000 492 493 /* Bits for R92C_TXDMA_OFFSET_CHK. */ 494 #define R92C_TXDMA_OFFSET_DROP_DATA_EN 0x00000200 495 496 /* Bits for R92C_AUTO_LLT. */ 497 #define R92C_AUTO_LLT_INIT 0x00010000 498 499 /* Bits for R92C_FWHW_TXQ_CTRL. */ 500 #define R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW 0x80 501 #define R92C_FWHW_TXQ_CTRL_REAL_BEACON 0x400000 502 503 /* Bits for R92C_SPEC_SIFS. */ 504 #define R92C_SPEC_SIFS_CCK_M 0x00ff 505 #define R92C_SPEC_SIFS_CCK_S 0 506 #define R92C_SPEC_SIFS_OFDM_M 0xff00 507 #define R92C_SPEC_SIFS_OFDM_S 8 508 509 /* Bits for R92C_RL. */ 510 #define R92C_RL_LRL_M 0x003f 511 #define R92C_RL_LRL_S 0 512 #define R92C_RL_SRL_M 0x3f00 513 #define R92C_RL_SRL_S 8 514 515 /* Size of R92C_DARFRC. */ 516 #define R92C_DARFRC_SIZE 8 517 518 /* Bits for R92C_RRSR. */ 519 #define R92C_RRSR_RATE_BITMAP_M 0x000fffff 520 #define R92C_RRSR_RATE_BITMAP_S 0 521 #define R92C_RRSR_RATE_CCK_ONLY_1M 0xffff1 522 /* Suitable low-rate defaults for 2/5GHz CTS/ACK/Block-ACK */ 523 /* 524 * Note: the RTL8192CU vendor driver disables 2M CCK as a 525 * basic rate due to "Low TXEVM" causing issues with other 526 * vendor devices. Since we want to maximise basic rate 527 * reliability to prevent retries (due to missing RTS/CTS 528 * and ACK/Block-ACK), do the same here. 529 * 530 * And, unfortunately, enabling MCS rates for self-generated 531 * and management/control frames can result in the peer AP 532 * just plainly ignoring you. This happened with older 533 * D-Link 802.11n era APs. The masks will exclude MCS management 534 * rates, it's easy to add it to the mask in rtwn_set_basicrates(). 535 * (Just |= 0x100, bit 12 == MCS 0.) 536 */ 537 #define R92C_RRSR_RATE_MASK_2GHZ 0x015d 538 #define R92C_RRSR_RATE_MASK_5GHZ 0x0150 539 #define R92C_RRSR_RATE_ALL 0xfffff 540 #define R92C_RRSR_RSC_SUBCHNL_MASK 0x00600000 541 #define R92C_RRSR_RSC_LOWSUBCHNL 0x00200000 542 #define R92C_RRSR_RSC_UPSUBCHNL 0x00400000 543 #define R92C_RRSR_SHORT 0x00800000 544 545 /* Bits for R92C_EDCA_XX_PARAM. */ 546 #define R92C_EDCA_PARAM_AIFS_M 0x000000ff 547 #define R92C_EDCA_PARAM_AIFS_S 0 548 #define R92C_EDCA_PARAM_ECWMIN_M 0x00000f00 549 #define R92C_EDCA_PARAM_ECWMIN_S 8 550 #define R92C_EDCA_PARAM_ECWMAX_M 0x0000f000 551 #define R92C_EDCA_PARAM_ECWMAX_S 12 552 #define R92C_EDCA_PARAM_TXOP_M 0xffff0000 553 #define R92C_EDCA_PARAM_TXOP_S 16 554 555 /* Bits for R92C_INIRTS_RATE_SEL. */ 556 #define R92C_INIRTS_RATE_SEL_RATE_M 0x3f 557 #define R92C_INIRTS_RATE_SEL_RATE_S 0 558 559 /* Bits for R92C_INIDATA_RATE_SEL. */ 560 #define R92C_INIDATA_RATE_SEL_RATE_M 0x3f 561 #define R92C_INIDATA_RATE_SEL_RATE_S 0 562 #define R92C_INIDATA_RATE_SEL_SHORTGI 0x40 563 564 /* Bits for R92C_HWSEQ_CTRL / R92C_TXPAUSE. */ 565 #define R92C_TX_QUEUE_VO 0x01 566 #define R92C_TX_QUEUE_VI 0x02 567 #define R92C_TX_QUEUE_BE 0x04 568 #define R92C_TX_QUEUE_BK 0x08 569 #define R92C_TX_QUEUE_MGT 0x10 570 #define R92C_TX_QUEUE_HIGH 0x20 571 #define R92C_TX_QUEUE_BCN 0x40 572 573 /* Shortcuts. */ 574 #define R92C_TX_QUEUE_AC \ 575 (R92C_TX_QUEUE_VO | R92C_TX_QUEUE_VI | \ 576 R92C_TX_QUEUE_BE | R92C_TX_QUEUE_BK) 577 578 #define R92C_TX_QUEUE_ALL \ 579 (R92C_TX_QUEUE_AC | R92C_TX_QUEUE_MGT | \ 580 R92C_TX_QUEUE_HIGH | R92C_TX_QUEUE_BCN | 0x80) /* XXX */ 581 582 /* Bits for R92C_BCN_CTRL. */ 583 #define R92C_BCN_CTRL_EN_MBSSID 0x02 584 #define R92C_BCN_CTRL_TXBCN_RPT 0x04 585 #define R92C_BCN_CTRL_EN_BCN 0x08 586 #define R92C_BCN_CTRL_DIS_TSF_UDT0 0x10 587 588 /* Bits for R92C_DUAL_TSF_RST. */ 589 #define R92C_DUAL_TSF_RESET(id) (0x01 << (id)) 590 #define R92C_DUAL_TSF_RST_TXOK 0x20 591 592 /* Bits for R92C_ACMHWCTRL. */ 593 #define R92C_ACMHWCTRL_EN 0x01 594 #define R92C_ACMHWCTRL_BE 0x02 595 #define R92C_ACMHWCTRL_VI 0x04 596 #define R92C_ACMHWCTRL_VO 0x08 597 #define R92C_ACMHWCTRL_ACM_MASK 0x0f 598 599 /* Bits for R92C_APSD_CTRL. */ 600 #define R92C_APSD_CTRL_OFF 0x40 601 #define R92C_APSD_CTRL_OFF_STATUS 0x80 602 603 /* Bits for R92C_BWOPMODE. */ 604 #define R92C_BWOPMODE_11J 0x01 605 #define R92C_BWOPMODE_5G 0x02 606 #define R92C_BWOPMODE_20MHZ 0x04 607 608 /* Bits for R92C_TCR. */ 609 #define R92C_TCR_TSFRST 0x00000001 610 #define R92C_TCR_DIS_GCLK 0x00000002 611 #define R92C_TCR_PAD_SEL 0x00000004 612 #define R92C_TCR_PWR_ST 0x00000040 613 #define R92C_TCR_PWRBIT_OW_EN 0x00000080 614 #define R92C_TCR_ACRC 0x00000100 615 #define R92C_TCR_CFENDFORM 0x00000200 616 #define R92C_TCR_ICV 0x00000400 617 618 /* Bits for R92C_RCR. */ 619 #define R92C_RCR_AAP 0x00000001 620 #define R92C_RCR_APM 0x00000002 621 #define R92C_RCR_AM 0x00000004 622 #define R92C_RCR_AB 0x00000008 623 #define R92C_RCR_ADD3 0x00000010 624 #define R92C_RCR_APWRMGT 0x00000020 625 #define R92C_RCR_CBSSID_DATA 0x00000040 626 #define R92C_RCR_CBSSID_BCN 0x00000080 627 #define R92C_RCR_ACRC32 0x00000100 628 #define R92C_RCR_AICV 0x00000200 629 #define R92C_RCR_ADF 0x00000800 630 #define R92C_RCR_ACF 0x00001000 631 #define R92C_RCR_AMF 0x00002000 632 #define R92C_RCR_HTC_LOC_CTRL 0x00004000 633 #define R92C_RCR_MFBEN 0x00400000 634 #define R92C_RCR_LSIGEN 0x00800000 635 #define R92C_RCR_ENMBID 0x01000000 636 #define R92C_RCR_APP_BA_SSN 0x08000000 637 #define R92C_RCR_APP_PHYSTS 0x10000000 638 #define R92C_RCR_APP_ICV 0x20000000 639 #define R92C_RCR_APP_MIC 0x40000000 640 #define R92C_RCR_APPFCS 0x80000000 641 642 /* Bits for R92C_RX_DRVINFO_SZ. */ 643 /* XXX other values will not work */ 644 #define R92C_RX_DRVINFO_SZ_DEF ((RTWN_PHY_STATUS_SIZE) / 8) 645 646 /* Bits for R92C_WMAC_TRXPTCL_CTL. */ 647 #define R92C_WMAC_TRXPTCL_SHPRE 0x00020000 648 649 /* Bits for R92C_CAMCMD. */ 650 #define R92C_CAMCMD_ADDR_M 0x0000ffff 651 #define R92C_CAMCMD_ADDR_S 0 652 #define R92C_CAMCMD_WRITE 0x00010000 653 #define R92C_CAMCMD_CLR 0x40000000 654 #define R92C_CAMCMD_POLLING 0x80000000 655 656 /* 657 * CAM entries. 658 */ 659 #define R92C_CAM_CTL0(entry) ((entry) * 8 + 0) 660 #define R92C_CAM_CTL1(entry) ((entry) * 8 + 1) 661 #define R92C_CAM_KEY(entry, i) ((entry) * 8 + 2 + (i)) 662 #define R92C_CAM_CTL6(entry) ((entry) * 8 + 6) 663 #define R92C_CAM_CTL7(entry) ((entry) * 8 + 7) 664 665 /* Bits for R92C_CAM_CTL0(i). */ 666 #define R92C_CAM_KEYID_M 0x00000003 667 #define R92C_CAM_KEYID_S 0 668 #define R92C_CAM_ALGO_M 0x0000001c 669 #define R92C_CAM_ALGO_S 2 670 #define R92C_CAM_ALGO_NONE 0 671 #define R92C_CAM_ALGO_WEP40 1 672 #define R92C_CAM_ALGO_TKIP 2 673 #define R92C_CAM_ALGO_AES 4 674 #define R92C_CAM_ALGO_WEP104 5 675 #define R92C_CAM_VALID 0x00008000 676 #define R92C_CAM_MACLO_M 0xffff0000 677 #define R92C_CAM_MACLO_S 16 678 679 /* Bits for R92C_SECCFG. */ 680 #define R92C_SECCFG_TXUCKEY_DEF 0x0001 681 #define R92C_SECCFG_RXUCKEY_DEF 0x0002 682 #define R92C_SECCFG_TXENC_ENA 0x0004 683 #define R92C_SECCFG_RXDEC_ENA 0x0008 684 #define R92C_SECCFG_CMP_A2 0x0010 685 #define R92C_SECCFG_MC_SRCH_DIS 0x0020 686 #define R92C_SECCFG_TXBCKEY_DEF 0x0040 687 #define R92C_SECCFG_RXBCKEY_DEF 0x0080 688 689 /* Bits for R92C_RXFLTMAP*. */ 690 #define R92C_RXFLTMAP_SUBTYPE(subtype) \ 691 (1 << ((subtype) >> IEEE80211_FC0_SUBTYPE_SHIFT)) 692 693 /* 694 * Baseband registers. 695 */ 696 #define R92C_FPGA0_RFMOD 0x800 697 #define R92C_FPGA0_TXINFO 0x804 698 #define R92C_FPGA0_POWER_SAVE 0x818 699 #define R92C_HSSI_PARAM1(chain) (0x820 + (chain) * 8) 700 #define R92C_HSSI_PARAM2(chain) (0x824 + (chain) * 8) 701 #define R92C_TXAGC_RATE18_06(i) (((i) == 0) ? 0xe00 : 0x830) 702 #define R92C_TXAGC_RATE54_24(i) (((i) == 0) ? 0xe04 : 0x834) 703 #define R92C_TXAGC_A_CCK1_MCS32 0xe08 704 #define R92C_TXAGC_B_CCK1_55_MCS32 0x838 705 #define R92C_TXAGC_B_CCK11_A_CCK2_11 0x86c 706 #define R92C_TXAGC_MCS03_MCS00(i) (((i) == 0) ? 0xe10 : 0x83c) 707 #define R92C_TXAGC_MCS07_MCS04(i) (((i) == 0) ? 0xe14 : 0x848) 708 #define R92C_TXAGC_MCS11_MCS08(i) (((i) == 0) ? 0xe18 : 0x84c) 709 #define R92C_TXAGC_MCS15_MCS12(i) (((i) == 0) ? 0xe1c : 0x868) 710 #define R92C_LSSI_PARAM(chain) (0x840 + (chain) * 4) 711 #define R92C_FPGA0_RFIFACEOE(chain) (0x860 + (chain) * 4) 712 #define R92C_FPGA0_RFIFACESW(idx) (0x870 + (idx) * 4) 713 #define R92C_FPGA0_RFPARAM(idx) (0x878 + (idx) * 4) 714 #define R92C_FPGA0_ANAPARAM2 0x884 715 #define R92C_LSSI_READBACK(chain) (0x8a0 + (chain) * 4) 716 #define R92C_HSPI_READBACK(chain) (0x8b8 + (chain) * 4) 717 #define R92C_FPGA1_RFMOD 0x900 718 #define R92C_FPGA1_TXINFO 0x90c 719 #define R92C_CCK0_SYSTEM 0xa00 720 #define R92C_CCK0_AFESETTING 0xa04 721 #define R92C_CONFIG_ANT(chain) (0xb68 + (chain) * 4) 722 #define R92C_OFDM0_TRXPATHENA 0xc04 723 #define R92C_OFDM0_TRMUXPAR 0xc08 724 #define R92C_OFDM0_RXIQIMBALANCE(chain) (0xc14 + (chain) * 8) 725 #define R92C_OFDM0_ECCATHRESHOLD 0xc4c 726 #define R92C_OFDM0_AGCCORE1(chain) (0xc50 + (chain) * 8) 727 #define R92C_OFDM0_AGCPARAM1 0xc70 728 #define R92C_OFDM0_AGCRSSITABLE 0xc78 729 #define R92C_OFDM0_TXIQIMBALANCE(chain) (0xc80 + (chain) * 8) 730 #define R92C_OFDM0_TXAFE(chain) (0xc94 + (chain) * 8) 731 #define R92C_OFDM0_RXIQEXTANTA 0xca0 732 #define R92C_OFDM0_TXPSEUDONOISEWGT 0xce4 733 #define R92C_OFDM1_LSTF 0xd00 734 #define R92C_FPGA0_IQK 0xe28 735 #define R92C_TX_IQK_TONE(chain) (0xe30 + (chain) * 32) 736 #define R92C_RX_IQK_TONE(chain) (0xe34 + (chain) * 32) 737 #define R92C_TX_IQK_PI(chain) (0xe38 + (chain) * 32) 738 #define R92C_RX_IQK_PI(chain) (0xe3c + (chain) * 32) 739 #define R92C_TX_IQK 0xe40 740 #define R92C_RX_IQK 0xe44 741 #define R92C_IQK_AGC_PTS 0xe48 742 #define R92C_IQK_AGC_RSP 0xe4c 743 #define R92C_IQK_AGC_CONT 0xe60 744 #define R92C_TX_POWER_IQK_BEFORE(chain) (0xe94 + (chain) * 32) 745 #define R92C_TX_POWER_IQK_AFTER(chain) (0xe9c + (chain) * 32) 746 #define R92C_RX_POWER_IQK_BEFORE(chain) (0xea4 + (chain) * 32) 747 #define R92C_RX_POWER_IQK_AFTER(chain) (0xeac + (chain) * 32) 748 749 /* Bits for R92C_FPGA[01]_RFMOD. */ 750 #define R92C_RFMOD_40MHZ 0x00000001 751 #define R92C_RFMOD_JAPAN 0x00000002 752 #define R92C_RFMOD_CCK_TXSC 0x00000030 753 #define R92C_RFMOD_CCK_EN 0x01000000 754 #define R92C_RFMOD_OFDM_EN 0x02000000 755 756 /* Bits for R92C_FPGA0_POWER_SAVE. */ 757 #define R92C_FPGA0_POWER_SAVE_PS_MASK 0x0c000000 758 #define R92C_FPGA0_POWER_SAVE_PS_LOWER_CHANNEL 0x04000000 759 #define R92C_FPGA0_POWER_SAVE_PS_UPPER_CHANNEL 0x08000000 760 761 /* Bits for R92C_HSSI_PARAM1(i). */ 762 #define R92C_HSSI_PARAM1_PI 0x00000100 763 764 /* Bits for R92C_HSSI_PARAM2(i). */ 765 #define R92C_HSSI_PARAM2_CCK_HIPWR 0x00000200 766 #define R92C_HSSI_PARAM2_ADDR_LENGTH 0x00000400 767 #define R92C_HSSI_PARAM2_DATA_LENGTH 0x00000800 768 #define R92C_HSSI_PARAM2_READ_ADDR_M 0x7f800000 769 #define R92C_HSSI_PARAM2_READ_ADDR_S 23 770 #define R92C_HSSI_PARAM2_READ_EDGE 0x80000000 771 772 /* Bits for R92C_TXAGC_A_CCK1_MCS32. */ 773 #define R92C_TXAGC_A_CCK1_M 0x0000ff00 774 #define R92C_TXAGC_A_CCK1_S 8 775 776 /* Bits for R92C_TXAGC_B_CCK11_A_CCK2_11. */ 777 #define R92C_TXAGC_B_CCK11_M 0x000000ff 778 #define R92C_TXAGC_B_CCK11_S 0 779 #define R92C_TXAGC_A_CCK2_M 0x0000ff00 780 #define R92C_TXAGC_A_CCK2_S 8 781 #define R92C_TXAGC_A_CCK55_M 0x00ff0000 782 #define R92C_TXAGC_A_CCK55_S 16 783 #define R92C_TXAGC_A_CCK11_M 0xff000000 784 #define R92C_TXAGC_A_CCK11_S 24 785 786 /* Bits for R92C_TXAGC_B_CCK1_55_MCS32. */ 787 #define R92C_TXAGC_B_CCK1_M 0x0000ff00 788 #define R92C_TXAGC_B_CCK1_S 8 789 #define R92C_TXAGC_B_CCK2_M 0x00ff0000 790 #define R92C_TXAGC_B_CCK2_S 16 791 #define R92C_TXAGC_B_CCK55_M 0xff000000 792 #define R92C_TXAGC_B_CCK55_S 24 793 794 /* Bits for R92C_TXAGC_RATE18_06(x). */ 795 #define R92C_TXAGC_RATE06_M 0x000000ff 796 #define R92C_TXAGC_RATE06_S 0 797 #define R92C_TXAGC_RATE09_M 0x0000ff00 798 #define R92C_TXAGC_RATE09_S 8 799 #define R92C_TXAGC_RATE12_M 0x00ff0000 800 #define R92C_TXAGC_RATE12_S 16 801 #define R92C_TXAGC_RATE18_M 0xff000000 802 #define R92C_TXAGC_RATE18_S 24 803 804 /* Bits for R92C_TXAGC_RATE54_24(x). */ 805 #define R92C_TXAGC_RATE24_M 0x000000ff 806 #define R92C_TXAGC_RATE24_S 0 807 #define R92C_TXAGC_RATE36_M 0x0000ff00 808 #define R92C_TXAGC_RATE36_S 8 809 #define R92C_TXAGC_RATE48_M 0x00ff0000 810 #define R92C_TXAGC_RATE48_S 16 811 #define R92C_TXAGC_RATE54_M 0xff000000 812 #define R92C_TXAGC_RATE54_S 24 813 814 /* Bits for R92C_TXAGC_MCS03_MCS00(x). */ 815 #define R92C_TXAGC_MCS00_M 0x000000ff 816 #define R92C_TXAGC_MCS00_S 0 817 #define R92C_TXAGC_MCS01_M 0x0000ff00 818 #define R92C_TXAGC_MCS01_S 8 819 #define R92C_TXAGC_MCS02_M 0x00ff0000 820 #define R92C_TXAGC_MCS02_S 16 821 #define R92C_TXAGC_MCS03_M 0xff000000 822 #define R92C_TXAGC_MCS03_S 24 823 824 /* Bits for R92C_TXAGC_MCS07_MCS04(x). */ 825 #define R92C_TXAGC_MCS04_M 0x000000ff 826 #define R92C_TXAGC_MCS04_S 0 827 #define R92C_TXAGC_MCS05_M 0x0000ff00 828 #define R92C_TXAGC_MCS05_S 8 829 #define R92C_TXAGC_MCS06_M 0x00ff0000 830 #define R92C_TXAGC_MCS06_S 16 831 #define R92C_TXAGC_MCS07_M 0xff000000 832 #define R92C_TXAGC_MCS07_S 24 833 834 /* Bits for R92C_TXAGC_MCS11_MCS08(x). */ 835 #define R92C_TXAGC_MCS08_M 0x000000ff 836 #define R92C_TXAGC_MCS08_S 0 837 #define R92C_TXAGC_MCS09_M 0x0000ff00 838 #define R92C_TXAGC_MCS09_S 8 839 #define R92C_TXAGC_MCS10_M 0x00ff0000 840 #define R92C_TXAGC_MCS10_S 16 841 #define R92C_TXAGC_MCS11_M 0xff000000 842 #define R92C_TXAGC_MCS11_S 24 843 844 /* Bits for R92C_TXAGC_MCS15_MCS12(x). */ 845 #define R92C_TXAGC_MCS12_M 0x000000ff 846 #define R92C_TXAGC_MCS12_S 0 847 #define R92C_TXAGC_MCS13_M 0x0000ff00 848 #define R92C_TXAGC_MCS13_S 8 849 #define R92C_TXAGC_MCS14_M 0x00ff0000 850 #define R92C_TXAGC_MCS14_S 16 851 #define R92C_TXAGC_MCS15_M 0xff000000 852 #define R92C_TXAGC_MCS15_S 24 853 854 /* Bits for R92C_LSSI_PARAM(i). */ 855 #define R92C_LSSI_PARAM_DATA_M 0x000fffff 856 #define R92C_LSSI_PARAM_DATA_S 0 857 #define R92C_LSSI_PARAM_ADDR_M 0x03f00000 858 #define R92C_LSSI_PARAM_ADDR_S 20 859 860 /* Bits for R92C_FPGA0_RFIFACEOE(0). */ 861 #define R92C_FPGA0_RFIFACEOE0_ANT_M 0x00000300 862 #define R92C_FPGA0_RFIFACEOE0_ANT_S 8 863 864 /* Bits for R92C_FPGA0_ANAPARAM2. */ 865 #define R92C_FPGA0_ANAPARAM2_CBW20 0x00000400 866 867 /* Bits for R92C_LSSI_READBACK(i). */ 868 #define R92C_LSSI_READBACK_DATA_M 0x000fffff 869 #define R92C_LSSI_READBACK_DATA_S 0 870 871 /* Bits for R92C_CCK0_SYSTEM. */ 872 #define R92C_CCK0_SYSTEM_CCK_SIDEBAND 0x00000010 873 874 /* Bits for R92C_OFDM0_AGCCORE1(i). */ 875 #define R92C_OFDM0_AGCCORE1_GAIN_M 0x0000007f 876 #define R92C_OFDM0_AGCCORE1_GAIN_S 0 877 878 /* Bits for R92C_[RT]X_POWER_IQK*. */ 879 #define R92C_POWER_IQK_RESULT_S 16 880 #define R92C_POWER_IQK_RESULT_M 0x03ff0000 881 882 /* 883 * RF (6052) registers. 884 */ 885 #define R92C_RF_AC 0x00 886 #define R92C_RF_IQADJ_G(i) (0x01 + (i)) 887 #define R92C_RF_POW_TRSW 0x05 888 #define R92C_RF_GAIN_RX 0x06 889 #define R92C_RF_GAIN_TX 0x07 890 #define R92C_RF_TXM_IDAC 0x08 891 #define R92C_RF_BS_IQGEN 0x0f 892 #define R92C_RF_MODE1 0x10 893 #define R92C_RF_MODE2 0x11 894 #define R92C_RF_RX_AGC_HP 0x12 895 #define R92C_RF_TX_AGC 0x13 896 #define R92C_RF_BIAS 0x14 897 #define R92C_RF_IPA 0x15 898 #define R92C_RF_POW_ABILITY 0x17 899 #define R92C_RF_CHNLBW 0x18 900 #define R92C_RF_RX_G1 0x1a 901 #define R92C_RF_RX_G2 0x1b 902 #define R92C_RF_RX_BB2 0x1c 903 #define R92C_RF_RX_BB1 0x1d 904 #define R92C_RF_RCK1 0x1e 905 #define R92C_RF_RCK2 0x1f 906 #define R92C_RF_TX_G(i) (0x20 + (i)) 907 #define R92C_RF_TX_BB1 0x23 908 #define R92C_RF_T_METER 0x24 909 #define R92C_RF_SYN_G(i) (0x25 + (i)) 910 #define R92C_RF_RCK_OS 0x30 911 #define R92C_RF_TXPA_G(i) (0x31 + (i)) 912 913 /* Bits for R92C_RF_AC. */ 914 #define R92C_RF_AC_MODE_M 0x70000 915 #define R92C_RF_AC_MODE_S 16 916 #define R92C_RF_AC_MODE_STANDBY 1 917 918 /* Bits for R92C_RF_CHNLBW. */ 919 #define R92C_RF_CHNLBW_CHNL_M 0x003ff 920 #define R92C_RF_CHNLBW_CHNL_S 0 921 #define R92C_RF_CHNLBW_BW20 0x00400 922 #define R92C_RF_CHNLBW_LCSTART 0x08000 923 924 /* Bits for R92C_RF_T_METER. */ 925 #define R92C_RF_T_METER_START 0x60 926 #define R92C_RF_T_METER_VAL_M 0x1f 927 #define R92C_RF_T_METER_VAL_S 0 928 929 #endif /* R92C_REG_H */ 930