1 /* SPDX-License-Identifier: ISC */ 2 /* 3 * Copyright (C) 2022 MediaTek Inc. 4 */ 5 6 #ifndef __MT7996_REGS_H 7 #define __MT7996_REGS_H 8 9 struct __map { 10 u32 phys; 11 u32 mapped; 12 u32 size; 13 }; 14 15 struct __base { 16 u32 band_base[__MT_MAX_BAND]; 17 }; 18 19 /* used to differentiate between generations */ 20 struct mt7996_reg_desc { 21 const struct __base *base; 22 const u32 *offs_rev; 23 const struct __map *map; 24 u32 map_size; 25 }; 26 27 enum base_rev { 28 WF_AGG_BASE, 29 WF_ARB_BASE, 30 WF_TMAC_BASE, 31 WF_RMAC_BASE, 32 WF_DMA_BASE, 33 WF_WTBLOFF_BASE, 34 WF_ETBF_BASE, 35 WF_LPON_BASE, 36 WF_MIB_BASE, 37 WF_RATE_BASE, 38 __MT_REG_BASE_MAX, 39 }; 40 41 #define __BASE(_id, _band) (dev->reg.base[(_id)].band_base[(_band)]) 42 43 enum offs_rev { 44 MIB_RVSR0, 45 MIB_RVSR1, 46 MIB_BTSCR5, 47 MIB_BTSCR6, 48 MIB_RSCR1, 49 MIB_RSCR27, 50 MIB_RSCR28, 51 MIB_RSCR29, 52 MIB_RSCR30, 53 MIB_RSCR31, 54 MIB_RSCR33, 55 MIB_RSCR35, 56 MIB_RSCR36, 57 MIB_BSCR0, 58 MIB_BSCR1, 59 MIB_BSCR2, 60 MIB_BSCR3, 61 MIB_BSCR4, 62 MIB_BSCR5, 63 MIB_BSCR6, 64 MIB_BSCR7, 65 MIB_BSCR17, 66 MIB_TRDR1, 67 __MT_OFFS_MAX, 68 }; 69 70 #define __OFFS(id) (dev->reg.offs_rev[(id)]) 71 72 /* RRO TOP */ 73 #define MT_RRO_TOP_BASE 0xA000 74 #define MT_RRO_TOP(ofs) (MT_RRO_TOP_BASE + (ofs)) 75 76 #define MT_RRO_BA_BITMAP_BASE0 MT_RRO_TOP(0x8) 77 #define MT_RRO_BA_BITMAP_BASE1 MT_RRO_TOP(0xC) 78 #define WF_RRO_AXI_MST_CFG MT_RRO_TOP(0xB8) 79 #define WF_RRO_AXI_MST_CFG_DIDX_OK BIT(12) 80 #define MT_RRO_ADDR_ARRAY_BASE1 MT_RRO_TOP(0x34) 81 #define MT_RRO_ADDR_ARRAY_ELEM_ADDR_SEG_MODE BIT(31) 82 83 #define MT_RRO_IND_CMD_SIGNATURE_BASE0 MT_RRO_TOP(0x38) 84 #define MT_RRO_IND_CMD_SIGNATURE_BASE1 MT_RRO_TOP(0x3C) 85 #define MT_RRO_IND_CMD_0_CTRL0 MT_RRO_TOP(0x40) 86 #define MT_RRO_IND_CMD_SIGNATURE_BASE1_EN BIT(31) 87 88 #define MT_RRO_PARTICULAR_CFG0 MT_RRO_TOP(0x5C) 89 #define MT_RRO_PARTICULAR_CFG1 MT_RRO_TOP(0x60) 90 #define MT_RRO_PARTICULAR_CONFG_EN BIT(31) 91 #define MT_RRO_PARTICULAR_SID GENMASK(30, 16) 92 93 #define MT_RRO_BA_BITMAP_BASE_EXT0 MT_RRO_TOP(0x70) 94 #define MT_RRO_BA_BITMAP_BASE_EXT1 MT_RRO_TOP(0x74) 95 #define MT_RRO_HOST_INT_ENA MT_RRO_TOP(0x204) 96 #define MT_RRO_HOST_INT_ENA_HOST_RRO_DONE_ENA BIT(0) 97 98 #define MT_RRO_ADDR_ELEM_SEG_ADDR0 MT_RRO_TOP(0x400) 99 100 #define MT_RRO_ACK_SN_CTRL MT_RRO_TOP(0x50) 101 #define MT_RRO_ACK_SN_CTRL_SN_MASK GENMASK(27, 16) 102 #define MT_RRO_ACK_SN_CTRL_SESSION_MASK GENMASK(11, 0) 103 104 #define MT_RRO_DBG_RD_CTRL MT_RRO_TOP(0xe0) 105 #define MT_RRO_DBG_RD_ADDR GENMASK(15, 0) 106 #define MT_RRO_DBG_RD_EXEC BIT(31) 107 108 #define MT_RRO_DBG_RDAT_DW(_n) MT_RRO_TOP(0xf0 + (_n) * 0x4) 109 110 #define MT_MCU_INT_EVENT 0x2108 111 #define MT_MCU_INT_EVENT_DMA_STOPPED BIT(0) 112 #define MT_MCU_INT_EVENT_DMA_INIT BIT(1) 113 #define MT_MCU_INT_EVENT_RESET_DONE BIT(3) 114 115 /* PLE */ 116 #define MT_PLE_BASE 0x820c0000 117 #define MT_PLE(ofs) (MT_PLE_BASE + (ofs)) 118 119 #define MT_FL_Q_EMPTY MT_PLE(0x360) 120 #define MT_FL_Q0_CTRL MT_PLE(0x3e0) 121 #define MT_FL_Q2_CTRL MT_PLE(0x3e8) 122 #define MT_FL_Q3_CTRL MT_PLE(0x3ec) 123 124 #define MT_PLE_FREEPG_CNT MT_PLE(0x380) 125 #define MT_PLE_FREEPG_HEAD_TAIL MT_PLE(0x384) 126 #define MT_PLE_PG_HIF_GROUP MT_PLE(0x00c) 127 #define MT_PLE_HIF_PG_INFO MT_PLE(0x388) 128 129 #define MT_PLE_AC_QEMPTY(ac, n) MT_PLE(0x600 + 0x80 * (ac) + ((n) << 2)) 130 #define MT_PLE_AMSDU_PACK_MSDU_CNT(n) MT_PLE(0x10e0 + ((n) << 2)) 131 132 /* WF MDP TOP */ 133 #define MT_MDP_BASE 0x820cc000 134 #define MT_MDP(ofs) (MT_MDP_BASE + (ofs)) 135 136 #define MT_MDP_DCR2 MT_MDP(0x8e8) 137 #define MT_MDP_DCR2_RX_TRANS_SHORT BIT(2) 138 139 /* TMAC: band 0(0x820e4000), band 1(0x820f4000), band 2(0x830e4000) */ 140 #define MT_WF_TMAC_BASE(_band) __BASE(WF_TMAC_BASE, (_band)) 141 #define MT_WF_TMAC(_band, ofs) (MT_WF_TMAC_BASE(_band) + (ofs)) 142 143 #define MT_TMAC_TCR0(_band) MT_WF_TMAC(_band, 0) 144 #define MT_TMAC_TCR0_TX_BLINK GENMASK(7, 6) 145 146 #define MT_TMAC_CDTR(_band) MT_WF_TMAC(_band, 0x0c8) 147 #define MT_TMAC_ODTR(_band) MT_WF_TMAC(_band, 0x0cc) 148 #define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0) 149 #define MT_TIMEOUT_VAL_CCA GENMASK(31, 16) 150 151 #define MT_TMAC_ICR0(_band) MT_WF_TMAC(_band, 0x014) 152 #define MT_IFS_EIFS_OFDM GENMASK(8, 0) 153 #define MT_IFS_RIFS GENMASK(14, 10) 154 #define MT_IFS_SIFS GENMASK(22, 16) 155 #define MT_IFS_SLOT GENMASK(30, 24) 156 157 #define MT_TMAC_ICR1(_band) MT_WF_TMAC(_band, 0x018) 158 #define MT_IFS_EIFS_CCK GENMASK(8, 0) 159 160 /* WF DMA TOP: band 0(0x820e7000), band 1(0x820f7000), band 2(0x830e7000) */ 161 #define MT_WF_DMA_BASE(_band) __BASE(WF_DMA_BASE, (_band)) 162 #define MT_WF_DMA(_band, ofs) (MT_WF_DMA_BASE(_band) + (ofs)) 163 164 #define MT_DMA_DCR0(_band) MT_WF_DMA(_band, 0x000) 165 #define MT_DMA_DCR0_RXD_G5_EN BIT(23) 166 167 #define MT_DMA_TCRF1(_band) MT_WF_DMA(_band, 0x054) 168 #define MT_DMA_TCRF1_QIDX GENMASK(15, 13) 169 170 /* WTBLOFF TOP: band 0(0x820e9000), band 1(0x820f9000), band 2(0x830e9000) */ 171 #define MT_WTBLOFF_BASE(_band) __BASE(WF_WTBLOFF_BASE, (_band)) 172 #define MT_WTBLOFF(_band, ofs) (MT_WTBLOFF_BASE(_band) + (ofs)) 173 174 #define MT_WTBLOFF_RSCR(_band) MT_WTBLOFF(_band, 0x008) 175 #define MT_WTBLOFF_RSCR_RCPI_MODE GENMASK(31, 30) 176 #define MT_WTBLOFF_RSCR_RCPI_PARAM GENMASK(25, 24) 177 178 #define MT_WTBLOFF_ACR(_band) MT_WTBLOFF(_band, 0x010) 179 #define MT_WTBLOFF_ADM_BACKOFFTIME BIT(29) 180 181 /* ETBF: band 0(0x820ea000), band 1(0x820fa000), band 2(0x830ea000) */ 182 #define MT_WF_ETBF_BASE(_band) __BASE(WF_ETBF_BASE, (_band)) 183 #define MT_WF_ETBF(_band, ofs) (MT_WF_ETBF_BASE(_band) + (ofs)) 184 185 #define MT_ETBF_RX_FB_CONT(_band) MT_WF_ETBF(_band, 0x100) 186 #define MT_ETBF_RX_FB_BW GENMASK(10, 8) 187 #define MT_ETBF_RX_FB_NC GENMASK(7, 4) 188 #define MT_ETBF_RX_FB_NR GENMASK(3, 0) 189 190 /* LPON: band 0(0x820eb000), band 1(0x820fb000), band 2(0x830eb000) */ 191 #define MT_WF_LPON_BASE(_band) __BASE(WF_LPON_BASE, (_band)) 192 #define MT_WF_LPON(_band, ofs) (MT_WF_LPON_BASE(_band) + (ofs)) 193 194 #define MT_LPON_UTTR0(_band) MT_WF_LPON(_band, 0x360) 195 #define MT_LPON_UTTR1(_band) MT_WF_LPON(_band, 0x364) 196 #define MT_LPON_FRCR(_band) MT_WF_LPON(_band, 0x37c) 197 198 #define MT_LPON_TCR(_band, n) MT_WF_LPON(_band, 0x0a8 + (((n) * 4) << 4)) 199 #define MT_LPON_TCR_SW_MODE GENMASK(1, 0) 200 #define MT_LPON_TCR_SW_WRITE BIT(0) 201 #define MT_LPON_TCR_SW_ADJUST BIT(1) 202 #define MT_LPON_TCR_SW_READ GENMASK(1, 0) 203 204 /* MIB: band 0(0x820ed000), band 1(0x820fd000), band 2(0x830ed000)*/ 205 /* These counters are (mostly?) clear-on-read. So, some should not 206 * be read at all in case firmware is already reading them. These 207 * are commented with 'DNR' below. The DNR stats will be read by querying 208 * the firmware API for the appropriate message. For counters the driver 209 * does read, the driver should accumulate the counters. 210 */ 211 #define MT_WF_MIB_BASE(_band) __BASE(WF_MIB_BASE, (_band)) 212 #define MT_WF_MIB(_band, ofs) (MT_WF_MIB_BASE(_band) + (ofs)) 213 214 #define MT_MIB_BSCR0(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR0)) 215 #define MT_MIB_BSCR1(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR1)) 216 #define MT_MIB_BSCR2(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR2)) 217 #define MT_MIB_BSCR3(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR3)) 218 #define MT_MIB_BSCR4(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR4)) 219 #define MT_MIB_BSCR5(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR5)) 220 #define MT_MIB_BSCR6(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR6)) 221 #define MT_MIB_BSCR7(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR7)) 222 #define MT_MIB_BSCR17(_band) MT_WF_MIB(_band, __OFFS(MIB_BSCR17)) 223 224 #define MT_MIB_TSCR5(_band) MT_WF_MIB(_band, 0x6c4) 225 #define MT_MIB_TSCR6(_band) MT_WF_MIB(_band, 0x6c8) 226 #define MT_MIB_TSCR7(_band) MT_WF_MIB(_band, 0x6d0) 227 228 #define MT_MIB_RSCR1(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR1)) 229 /* rx mpdu counter, full 32 bits */ 230 #define MT_MIB_RSCR31(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR31)) 231 #define MT_MIB_RSCR33(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR33)) 232 233 #define MT_MIB_SDR6(_band) MT_WF_MIB(_band, 0x020) 234 #define MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK GENMASK(15, 0) 235 236 #define MT_MIB_RVSR0(_band) MT_WF_MIB(_band, __OFFS(MIB_RVSR0)) 237 238 #define MT_MIB_RSCR35(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR35)) 239 #define MT_MIB_RSCR36(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR36)) 240 241 /* tx ampdu cnt, full 32 bits */ 242 #define MT_MIB_TSCR0(_band) MT_WF_MIB(_band, 0x6b0) 243 #define MT_MIB_TSCR2(_band) MT_WF_MIB(_band, 0x6b8) 244 245 /* counts all mpdus in ampdu, regardless of success */ 246 #define MT_MIB_TSCR3(_band) MT_WF_MIB(_band, 0x6bc) 247 248 /* counts all successfully tx'd mpdus in ampdu */ 249 #define MT_MIB_TSCR4(_band) MT_WF_MIB(_band, 0x6c0) 250 251 /* rx ampdu count, 32-bit */ 252 #define MT_MIB_RSCR27(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR27)) 253 254 /* rx ampdu bytes count, 32-bit */ 255 #define MT_MIB_RSCR28(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR28)) 256 257 /* rx ampdu valid subframe count */ 258 #define MT_MIB_RSCR29(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR29)) 259 260 /* rx ampdu valid subframe bytes count, 32bits */ 261 #define MT_MIB_RSCR30(_band) MT_WF_MIB(_band, __OFFS(MIB_RSCR30)) 262 263 /* remaining windows protected stats */ 264 #define MT_MIB_SDR27(_band) MT_WF_MIB(_band, 0x080) 265 #define MT_MIB_SDR27_TX_RWP_FAIL_CNT GENMASK(15, 0) 266 267 #define MT_MIB_SDR28(_band) MT_WF_MIB(_band, 0x084) 268 #define MT_MIB_SDR28_TX_RWP_NEED_CNT GENMASK(15, 0) 269 270 #define MT_MIB_RVSR1(_band) MT_WF_MIB(_band, __OFFS(MIB_RVSR1)) 271 272 /* rx blockack count, 32 bits */ 273 #define MT_MIB_TSCR1(_band) MT_WF_MIB(_band, 0x6b4) 274 275 #define MT_MIB_BTSCR0(_band) MT_WF_MIB(_band, 0x5e0) 276 #define MT_MIB_BTSCR5(_band) MT_WF_MIB(_band, __OFFS(MIB_BTSCR5)) 277 #define MT_MIB_BTSCR6(_band) MT_WF_MIB(_band, __OFFS(MIB_BTSCR6)) 278 279 #define MT_MIB_BFTFCR(_band) MT_WF_MIB(_band, 0x5d0) 280 281 #define MT_TX_AGG_CNT(_band, n) MT_WF_MIB(_band, __OFFS(MIB_TRDR1) + ((n) << 2)) 282 #define MT_MIB_ARNG(_band, n) MT_WF_MIB(_band, 0x0b0 + ((n) << 2)) 283 #define MT_MIB_ARNCR_RANGE(val, n) (((val) >> ((n) << 4)) & GENMASK(9, 0)) 284 285 /* UMIB */ 286 #define MT_WF_UMIB_BASE 0x820cd000 287 #define MT_WF_UMIB(ofs) (MT_WF_UMIB_BASE + (ofs)) 288 289 #define MT_UMIB_RPDCR(_band) (MT_WF_UMIB(0x594) + (_band) * 0x164) 290 291 /* WTBLON TOP */ 292 #define MT_WTBLON_TOP_BASE 0x820d4000 293 #define MT_WTBLON_TOP(ofs) (MT_WTBLON_TOP_BASE + (ofs)) 294 #define MT_WTBLON_TOP_WDUCR MT_WTBLON_TOP(0x370) 295 #define MT_WTBLON_TOP_WDUCR_GROUP GENMASK(4, 0) 296 297 #define MT_WTBL_UPDATE MT_WTBLON_TOP(0x380) 298 #define MT_WTBL_UPDATE_WLAN_IDX GENMASK(11, 0) 299 #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(14) 300 #define MT_WTBL_UPDATE_BUSY BIT(31) 301 302 #define MT_WTBL_ITCR MT_WTBLON_TOP(0x3b0) 303 #define MT_WTBL_ITCR_WR BIT(16) 304 #define MT_WTBL_ITCR_EXEC BIT(31) 305 #define MT_WTBL_ITDR0 MT_WTBLON_TOP(0x3b8) 306 #define MT_WTBL_ITDR1 MT_WTBLON_TOP(0x3bc) 307 #define MT_WTBL_SPE_IDX_SEL BIT(6) 308 309 /* WTBL */ 310 #define MT_WTBL_BASE 0x820d8000 311 #define MT_WTBL_LMAC_ID GENMASK(14, 8) 312 #define MT_WTBL_LMAC_DW GENMASK(7, 2) 313 #define MT_WTBL_LMAC_OFFS(_id, _dw) (MT_WTBL_BASE | \ 314 FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \ 315 FIELD_PREP(MT_WTBL_LMAC_DW, _dw)) 316 317 /* AGG: band 0(0x820e2000), band 1(0x820f2000), band 2(0x830e2000) */ 318 #define MT_WF_AGG_BASE(_band) __BASE(WF_AGG_BASE, (_band)) 319 #define MT_WF_AGG(_band, ofs) (MT_WF_AGG_BASE(_band) + (ofs)) 320 321 #define MT_AGG_ACR4(_band) MT_WF_AGG(_band, 0x3c) 322 #define MT_AGG_ACR_PPDU_TXS2H BIT(1) 323 324 /* ARB: band 0(0x820e3000), band 1(0x820f3000), band 2(0x830e3000) */ 325 #define MT_WF_ARB_BASE(_band) __BASE(WF_ARB_BASE, (_band)) 326 #define MT_WF_ARB(_band, ofs) (MT_WF_ARB_BASE(_band) + (ofs)) 327 328 #define MT_ARB_SCR(_band) MT_WF_ARB(_band, 0x000) 329 #define MT_ARB_SCR_TX_DISABLE BIT(8) 330 #define MT_ARB_SCR_RX_DISABLE BIT(9) 331 332 /* RMAC: band 0(0x820e5000), band 1(0x820f5000), band 2(0x830e5000), */ 333 #define MT_WF_RMAC_BASE(_band) __BASE(WF_RMAC_BASE, (_band)) 334 #define MT_WF_RMAC(_band, ofs) (MT_WF_RMAC_BASE(_band) + (ofs)) 335 336 #define MT_WF_RFCR(_band) MT_WF_RMAC(_band, 0x000) 337 #define MT_WF_RFCR_DROP_STBC_MULTI BIT(0) 338 #define MT_WF_RFCR_DROP_FCSFAIL BIT(1) 339 #define MT_WF_RFCR_DROP_PROBEREQ BIT(4) 340 #define MT_WF_RFCR_DROP_MCAST BIT(5) 341 #define MT_WF_RFCR_DROP_BCAST BIT(6) 342 #define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7) 343 #define MT_WF_RFCR_DROP_A3_MAC BIT(8) 344 #define MT_WF_RFCR_DROP_A3_BSSID BIT(9) 345 #define MT_WF_RFCR_DROP_A2_BSSID BIT(10) 346 #define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11) 347 #define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12) 348 #define MT_WF_RFCR_DROP_CTL_RSV BIT(13) 349 #define MT_WF_RFCR_DROP_CTS BIT(14) 350 #define MT_WF_RFCR_DROP_RTS BIT(15) 351 #define MT_WF_RFCR_DROP_DUPLICATE BIT(16) 352 #define MT_WF_RFCR_DROP_OTHER_BSS BIT(17) 353 #define MT_WF_RFCR_DROP_OTHER_UC BIT(18) 354 #define MT_WF_RFCR_DROP_OTHER_TIM BIT(19) 355 #define MT_WF_RFCR_DROP_NDPA BIT(20) 356 #define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21) 357 358 #define MT_WF_RFCR1(_band) MT_WF_RMAC(_band, 0x004) 359 #define MT_WF_RFCR1_DROP_ACK BIT(4) 360 #define MT_WF_RFCR1_DROP_BF_POLL BIT(5) 361 #define MT_WF_RFCR1_DROP_BA BIT(6) 362 #define MT_WF_RFCR1_DROP_CFEND BIT(7) 363 #define MT_WF_RFCR1_DROP_CFACK BIT(8) 364 365 #define MT_WF_RMAC_MIB_AIRTIME0(_band) MT_WF_RMAC(_band, 0x0380) 366 #define MT_WF_RMAC_MIB_RXTIME_CLR BIT(31) 367 #define MT_WF_RMAC_MIB_ED_OFFSET GENMASK(20, 16) 368 #define MT_WF_RMAC_MIB_OBSS_BACKOFF GENMASK(15, 0) 369 370 #define MT_WF_RMAC_MIB_AIRTIME1(_band) MT_WF_RMAC(_band, 0x0384) 371 #define MT_WF_RMAC_MIB_NONQOSD_BACKOFF GENMASK(31, 16) 372 373 #define MT_WF_RMAC_MIB_AIRTIME3(_band) MT_WF_RMAC(_band, 0x038c) 374 #define MT_WF_RMAC_MIB_QOS01_BACKOFF GENMASK(31, 0) 375 376 #define MT_WF_RMAC_MIB_AIRTIME4(_band) MT_WF_RMAC(_band, 0x0390) 377 #define MT_WF_RMAC_MIB_QOS23_BACKOFF GENMASK(31, 0) 378 379 #define MT_WF_RMAC_RSVD0(_band) MT_WF_RMAC(_band, 0x03e0) 380 #define MT_WF_RMAC_RSVD0_EIFS_CLR BIT(21) 381 382 /* RATE: band 0(0x820ee000), band 1(0x820fe000), band 2(0x830ee000) */ 383 #define MT_WF_RATE_BASE(_band) __BASE(WF_RATE_BASE, (_band)) 384 #define MT_WF_RATE(_band, ofs) (MT_WF_RATE_BASE(_band) + (ofs)) 385 386 #define MT_RATE_HRCR0(_band) MT_WF_RATE(_band, 0x050) 387 #define MT_RATE_HRCR0_CFEND_RATE GENMASK(14, 0) 388 389 /* WFDMA0 */ 390 #define MT_WFDMA0_BASE 0xd4000 391 #define MT_WFDMA0(ofs) (MT_WFDMA0_BASE + (ofs)) 392 393 #define MT_WFDMA0_RST MT_WFDMA0(0x100) 394 #define MT_WFDMA0_RST_LOGIC_RST BIT(4) 395 #define MT_WFDMA0_RST_DMASHDL_ALL_RST BIT(5) 396 397 #define MT_WFDMA0_BUSY_ENA MT_WFDMA0(0x13c) 398 #define MT_WFDMA0_BUSY_ENA_TX_FIFO0 BIT(0) 399 #define MT_WFDMA0_BUSY_ENA_TX_FIFO1 BIT(1) 400 #define MT_WFDMA0_BUSY_ENA_RX_FIFO BIT(2) 401 402 #define MT_WFDMA0_RX_INT_PCIE_SEL MT_WFDMA0(0x154) 403 #define MT_WFDMA0_RX_INT_SEL_RING3 BIT(3) 404 #define MT_WFDMA0_RX_INT_SEL_RING6 BIT(6) 405 406 #define MT_WFDMA0_MCU_HOST_INT_ENA MT_WFDMA0(0x1f4) 407 408 #define MT_WFDMA0_GLO_CFG MT_WFDMA0(0x208) 409 #define MT_WFDMA0_GLO_CFG_TX_DMA_EN BIT(0) 410 #define MT_WFDMA0_GLO_CFG_RX_DMA_EN BIT(2) 411 #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2 BIT(21) 412 #define MT_WFDMA0_GLO_CFG_EXT_EN BIT(26) 413 #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO BIT(27) 414 #define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO BIT(28) 415 416 #define MT_WFDMA0_PAUSE_RX_Q_45_TH MT_WFDMA0(0x268) 417 #define MT_WFDMA0_PAUSE_RX_Q_67_TH MT_WFDMA0(0x26c) 418 #define MT_WFDMA0_PAUSE_RX_Q_89_TH MT_WFDMA0(0x270) 419 #define MT_WFDMA0_PAUSE_RX_Q_RRO_TH MT_WFDMA0(0x27c) 420 421 #define WF_WFDMA0_GLO_CFG_EXT0 MT_WFDMA0(0x2b0) 422 #define WF_WFDMA0_GLO_CFG_EXT0_RX_WB_RXD BIT(18) 423 #define WF_WFDMA0_GLO_CFG_EXT0_WED_MERGE_MODE BIT(14) 424 425 #define WF_WFDMA0_GLO_CFG_EXT1 MT_WFDMA0(0x2b4) 426 #define WF_WFDMA0_GLO_CFG_EXT1_CALC_MODE BIT(31) 427 #define WF_WFDMA0_GLO_CFG_EXT1_TX_FCTRL_MODE BIT(28) 428 429 #define MT_WFDMA0_RST_DTX_PTR MT_WFDMA0(0x20c) 430 #define MT_WFDMA0_PRI_DLY_INT_CFG0 MT_WFDMA0(0x2f0) 431 #define MT_WFDMA0_PRI_DLY_INT_CFG1 MT_WFDMA0(0x2f4) 432 #define MT_WFDMA0_PRI_DLY_INT_CFG2 MT_WFDMA0(0x2f8) 433 434 /* WFDMA1 */ 435 #define MT_WFDMA1_BASE 0xd5000 436 437 /* WFDMA CSR */ 438 #define MT_WFDMA_EXT_CSR_BASE 0xd7000 439 #define MT_WFDMA_EXT_CSR(ofs) (MT_WFDMA_EXT_CSR_BASE + (ofs)) 440 441 #define MT_WFDMA_HOST_CONFIG MT_WFDMA_EXT_CSR(0x30) 442 #define MT_WFDMA_HOST_CONFIG_PDMA_BAND BIT(0) 443 #define MT_WFDMA_HOST_CONFIG_BAND2_PCIE1 BIT(22) 444 445 #define MT_WFDMA_EXT_CSR_HIF_MISC MT_WFDMA_EXT_CSR(0x44) 446 #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY BIT(0) 447 448 #define MT_WFDMA_AXI_R2A_CTRL MT_WFDMA_EXT_CSR(0x500) 449 #define MT_WFDMA_AXI_R2A_CTRL_OUTSTAND_MASK GENMASK(4, 0) 450 451 #define MT_PCIE_RECOG_ID 0xd7090 452 #define MT_PCIE_RECOG_ID_MASK GENMASK(30, 0) 453 #define MT_PCIE_RECOG_ID_SEM BIT(31) 454 455 /* WFDMA0 PCIE1 */ 456 #define MT_WFDMA0_PCIE1_BASE 0xd8000 457 #define MT_WFDMA0_PCIE1(ofs) (MT_WFDMA0_PCIE1_BASE + (ofs)) 458 459 #define MT_INT_PCIE1_SOURCE_CSR_EXT MT_WFDMA0_PCIE1(0x118) 460 #define MT_INT_PCIE1_MASK_CSR MT_WFDMA0_PCIE1(0x11c) 461 462 #define MT_WFDMA0_PCIE1_BUSY_ENA MT_WFDMA0_PCIE1(0x13c) 463 #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0) 464 #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1) 465 #define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO BIT(2) 466 467 /* WFDMA COMMON */ 468 #define __RXQ(q) ((q) + __MT_MCUQ_MAX) 469 #define __TXQ(q) (__RXQ(q) + __MT_RXQ_MAX) 470 471 #define MT_Q_ID(q) (dev->q_id[(q)]) 472 #define MT_Q_BASE(q) ((dev->q_wfdma_mask >> (q)) & 0x1 ? \ 473 MT_WFDMA1_BASE : MT_WFDMA0_BASE) 474 475 #define MT_MCUQ_ID(q) MT_Q_ID(q) 476 #define MT_TXQ_ID(q) MT_Q_ID(__TXQ(q)) 477 #define MT_RXQ_ID(q) MT_Q_ID(__RXQ(q)) 478 479 #define MT_MCUQ_RING_BASE(q) (MT_Q_BASE(q) + 0x300) 480 #define MT_TXQ_RING_BASE(q) (MT_Q_BASE(__TXQ(q)) + 0x300) 481 #define MT_RXQ_RING_BASE(q) (MT_Q_BASE(__RXQ(q)) + 0x500) 482 #define MT_RXQ_RRO_IND_RING_BASE MT_RRO_TOP(0x40) 483 484 #define MT_MCUQ_EXT_CTRL(q) (MT_Q_BASE(q) + 0x600 + \ 485 MT_MCUQ_ID(q) * 0x4) 486 #define MT_RXQ_BAND1_CTRL(q) (MT_Q_BASE(__RXQ(q)) + 0x680 + \ 487 MT_RXQ_ID(q) * 0x4) 488 #define MT_TXQ_EXT_CTRL(q) (MT_Q_BASE(__TXQ(q)) + 0x600 + \ 489 MT_TXQ_ID(q) * 0x4) 490 491 #define MT_INT_SOURCE_CSR MT_WFDMA0(0x200) 492 #define MT_INT_MASK_CSR MT_WFDMA0(0x204) 493 494 #define MT_INT1_SOURCE_CSR MT_WFDMA0_PCIE1(0x200) 495 #define MT_INT1_MASK_CSR MT_WFDMA0_PCIE1(0x204) 496 497 #define MT_INT_RX_DONE_BAND0 BIT(12) 498 #define MT_INT_RX_DONE_BAND1 BIT(13) /* for mt7992 */ 499 #define MT_INT_RX_DONE_BAND2 BIT(13) 500 #define MT_INT_RX_DONE_WM BIT(0) 501 #define MT_INT_RX_DONE_WA BIT(1) 502 #define MT_INT_RX_DONE_WA_MAIN BIT(2) 503 #define MT_INT_RX_DONE_WA_EXT BIT(3) /* for mt7992 */ 504 #define MT_INT_RX_DONE_WA_TRI BIT(3) 505 #define MT_INT_RX_TXFREE_MAIN BIT(17) 506 #define MT_INT_RX_TXFREE_TRI BIT(15) 507 #define MT_INT_RX_DONE_BAND2_EXT BIT(23) 508 #define MT_INT_RX_TXFREE_EXT BIT(26) 509 #define MT_INT_MCU_CMD BIT(29) 510 511 #define MT_INT_RX_DONE_RRO_BAND0 BIT(16) 512 #define MT_INT_RX_DONE_RRO_BAND1 BIT(16) 513 #define MT_INT_RX_DONE_RRO_BAND2 BIT(14) 514 #define MT_INT_RX_DONE_RRO_IND BIT(11) 515 #define MT_INT_RX_DONE_MSDU_PG_BAND0 BIT(18) 516 #define MT_INT_RX_DONE_MSDU_PG_BAND1 BIT(19) 517 #define MT_INT_RX_DONE_MSDU_PG_BAND2 BIT(23) 518 519 #define MT_INT_RX(q) (dev->q_int_mask[__RXQ(q)]) 520 #define MT_INT_TX_MCU(q) (dev->q_int_mask[(q)]) 521 522 #define MT_INT_RX_DONE_MCU (MT_INT_RX(MT_RXQ_MCU) | \ 523 MT_INT_RX(MT_RXQ_MCU_WA)) 524 525 #define MT_INT_BAND0_RX_DONE (MT_INT_RX(MT_RXQ_MAIN) | \ 526 MT_INT_RX(MT_RXQ_MAIN_WA) | \ 527 MT_INT_RX(MT_RXQ_TXFREE_BAND0)) 528 529 #define MT_INT_BAND1_RX_DONE (MT_INT_RX(MT_RXQ_BAND1) | \ 530 MT_INT_RX(MT_RXQ_BAND1_WA) | \ 531 MT_INT_RX(MT_RXQ_MAIN_WA) | \ 532 MT_INT_RX(MT_RXQ_TXFREE_BAND0)) 533 534 #define MT_INT_BAND2_RX_DONE (MT_INT_RX(MT_RXQ_BAND2) | \ 535 MT_INT_RX(MT_RXQ_BAND2_WA) | \ 536 MT_INT_RX(MT_RXQ_MAIN_WA) | \ 537 MT_INT_RX(MT_RXQ_TXFREE_BAND0)) 538 539 #define MT_INT_RRO_RX_DONE (MT_INT_RX(MT_RXQ_RRO_BAND0) | \ 540 MT_INT_RX(MT_RXQ_RRO_BAND1) | \ 541 MT_INT_RX(MT_RXQ_RRO_BAND2) | \ 542 MT_INT_RX(MT_RXQ_MSDU_PAGE_BAND0) | \ 543 MT_INT_RX(MT_RXQ_MSDU_PAGE_BAND1) | \ 544 MT_INT_RX(MT_RXQ_MSDU_PAGE_BAND2)) 545 546 #define MT_INT_RX_DONE_ALL (MT_INT_RX_DONE_MCU | \ 547 MT_INT_BAND0_RX_DONE | \ 548 MT_INT_BAND1_RX_DONE | \ 549 MT_INT_BAND2_RX_DONE | \ 550 MT_INT_RRO_RX_DONE) 551 552 #define MT_INT_TX_DONE_FWDL BIT(26) 553 #define MT_INT_TX_DONE_MCU_WM BIT(27) 554 #define MT_INT_TX_DONE_MCU_WA BIT(22) 555 #define MT_INT_TX_DONE_BAND0 BIT(30) 556 #define MT_INT_TX_DONE_BAND1 BIT(31) 557 #define MT_INT_TX_DONE_BAND2 BIT(15) 558 559 #define MT_INT_TX_RX_DONE_EXT (MT_INT_TX_DONE_BAND2 | \ 560 MT_INT_RX_DONE_BAND2_EXT | \ 561 MT_INT_RX_TXFREE_EXT) 562 563 #define MT_INT_TX_DONE_MCU (MT_INT_TX_MCU(MT_MCUQ_WA) | \ 564 MT_INT_TX_MCU(MT_MCUQ_WM) | \ 565 MT_INT_TX_MCU(MT_MCUQ_FWDL)) 566 567 #define MT_MCU_CMD MT_WFDMA0(0x1f0) 568 #define MT_MCU_CMD_STOP_DMA BIT(2) 569 #define MT_MCU_CMD_RESET_DONE BIT(3) 570 #define MT_MCU_CMD_RECOVERY_DONE BIT(4) 571 #define MT_MCU_CMD_NORMAL_STATE BIT(5) 572 #define MT_MCU_CMD_ERROR_MASK GENMASK(5, 1) 573 574 #define MT_MCU_CMD_WA_WDT BIT(31) 575 #define MT_MCU_CMD_WM_WDT BIT(30) 576 #define MT_MCU_CMD_WDT_MASK GENMASK(31, 30) 577 578 /* l1/l2 remap */ 579 #define MT_HIF_REMAP_L1 0x155024 580 #define MT_HIF_REMAP_L1_MASK GENMASK(31, 16) 581 #define MT_HIF_REMAP_L1_OFFSET GENMASK(15, 0) 582 #define MT_HIF_REMAP_L1_BASE GENMASK(31, 16) 583 #define MT_HIF_REMAP_BASE_L1 0x130000 584 585 #define MT_HIF_REMAP_L2 0x1b4 586 #define MT_HIF_REMAP_L2_MASK GENMASK(19, 0) 587 #define MT_HIF_REMAP_L2_OFFSET GENMASK(11, 0) 588 #define MT_HIF_REMAP_L2_BASE GENMASK(31, 12) 589 #define MT_HIF_REMAP_BASE_L2 0x1000 590 591 #define MT_INFRA_BASE 0x18000000 592 #define MT_WFSYS0_PHY_START 0x18400000 593 #define MT_WFSYS1_PHY_START 0x18800000 594 #define MT_WFSYS1_PHY_END 0x18bfffff 595 #define MT_CBTOP1_PHY_START 0x70000000 596 #define MT_CBTOP1_PHY_END 0x77ffffff 597 #define MT_CBTOP2_PHY_START 0xf0000000 598 #define MT_INFRA_MCU_START 0x7c000000 599 #define MT_INFRA_MCU_END 0x7c3fffff 600 601 /* FW MODE SYNC */ 602 #define MT_FW_ASSERT_CNT 0x02208274 603 #define MT_FW_DUMP_STATE 0x02209e90 604 605 #define MT_SWDEF_BASE 0x00401400 606 607 #define MT_SWDEF(ofs) (MT_SWDEF_BASE + (ofs)) 608 #define MT_SWDEF_MODE MT_SWDEF(0x3c) 609 #define MT_SWDEF_NORMAL_MODE 0 610 611 #define MT_SWDEF_SER_STATS MT_SWDEF(0x040) 612 #define MT_SWDEF_PLE_STATS MT_SWDEF(0x044) 613 #define MT_SWDEF_PLE1_STATS MT_SWDEF(0x048) 614 #define MT_SWDEF_PLE_AMSDU_STATS MT_SWDEF(0x04c) 615 #define MT_SWDEF_PSE_STATS MT_SWDEF(0x050) 616 #define MT_SWDEF_PSE1_STATS MT_SWDEF(0x054) 617 #define MT_SWDEF_LAMC_WISR6_BN0_STATS MT_SWDEF(0x058) 618 #define MT_SWDEF_LAMC_WISR6_BN1_STATS MT_SWDEF(0x05c) 619 #define MT_SWDEF_LAMC_WISR6_BN2_STATS MT_SWDEF(0x060) 620 #define MT_SWDEF_LAMC_WISR7_BN0_STATS MT_SWDEF(0x064) 621 #define MT_SWDEF_LAMC_WISR7_BN1_STATS MT_SWDEF(0x068) 622 #define MT_SWDEF_LAMC_WISR7_BN2_STATS MT_SWDEF(0x06c) 623 624 /* LED */ 625 #define MT_LED_TOP_BASE 0x18013000 626 #define MT_LED_PHYS(_n) (MT_LED_TOP_BASE + (_n)) 627 628 #define MT_LED_CTRL(_n) MT_LED_PHYS(0x00 + ((_n) * 4)) 629 #define MT_LED_CTRL_KICK BIT(7) 630 #define MT_LED_CTRL_BLINK_BAND_SEL BIT(4) 631 #define MT_LED_CTRL_BLINK_MODE BIT(2) 632 #define MT_LED_CTRL_POLARITY BIT(1) 633 634 #define MT_LED_TX_BLINK(_n) MT_LED_PHYS(0x10 + ((_n) * 4)) 635 #define MT_LED_TX_BLINK_ON_MASK GENMASK(7, 0) 636 #define MT_LED_TX_BLINK_OFF_MASK GENMASK(15, 8) 637 638 #define MT_LED_EN(_n) MT_LED_PHYS(0x40 + ((_n) * 4)) 639 640 /* CONN DBG */ 641 #define MT_CONN_DBG_CTL_BASE 0x18023000 642 #define MT_CONN_DBG_CTL(ofs) (MT_CONN_DBG_CTL_BASE + (ofs)) 643 #define MT_CONN_DBG_CTL_OUT_SEL MT_CONN_DBG_CTL(0x604) 644 #define MT_CONN_DBG_CTL_PC_LOG_SEL MT_CONN_DBG_CTL(0x60c) 645 #define MT_CONN_DBG_CTL_PC_LOG MT_CONN_DBG_CTL(0x610) 646 647 #define MT_LED_GPIO_MUX2 0x70005058 /* GPIO 18 */ 648 #define MT_LED_GPIO_MUX3 0x7000505C /* GPIO 26 */ 649 #define MT_LED_GPIO_SEL_MASK GENMASK(11, 8) 650 651 /* MT TOP */ 652 #define MT_TOP_BASE 0xe0000 653 #define MT_TOP(ofs) (MT_TOP_BASE + (ofs)) 654 655 #define MT_TOP_LPCR_HOST_BAND(_band) MT_TOP(0x10 + ((_band) * 0x10)) 656 #define MT_TOP_LPCR_HOST_FW_OWN BIT(0) 657 #define MT_TOP_LPCR_HOST_DRV_OWN BIT(1) 658 #define MT_TOP_LPCR_HOST_FW_OWN_STAT BIT(2) 659 660 #define MT_TOP_LPCR_HOST_BAND_IRQ_STAT(_band) MT_TOP(0x14 + ((_band) * 0x10)) 661 #define MT_TOP_LPCR_HOST_BAND_STAT BIT(0) 662 663 #define MT_TOP_MISC MT_TOP(0xf0) 664 #define MT_TOP_MISC_FW_STATE GENMASK(2, 0) 665 666 /* ADIE */ 667 #define MT_ADIE_CHIP_ID(_idx) (0x0f00002c + ((_idx) << 28)) 668 #define MT_ADIE_VERSION_MASK GENMASK(15, 0) 669 #define MT_ADIE_CHIP_ID_MASK GENMASK(31, 16) 670 671 #define MT_PAD_GPIO 0x700056f0 672 #define MT_PAD_GPIO_ADIE_COMB GENMASK(16, 15) 673 #define MT_PAD_GPIO_2ADIE_TBTC BIT(19) 674 /* for mt7992 */ 675 #define MT_PAD_GPIO_ADIE_COMB_7992 GENMASK(17, 16) 676 #define MT_PAD_GPIO_ADIE_SINGLE BIT(15) 677 678 #define MT_HW_REV 0x70010204 679 #define MT_HW_REV1 0x8a00 680 681 #define MT_WF_SUBSYS_RST 0x70028600 682 683 /* PCIE MAC */ 684 #define MT_PCIE_MAC_BASE 0x74030000 685 #define MT_PCIE_MAC(ofs) (MT_PCIE_MAC_BASE + (ofs)) 686 #define MT_PCIE_MAC_INT_ENABLE MT_PCIE_MAC(0x188) 687 688 #define MT_PCIE1_MAC_BASE 0x74090000 689 #define MT_PCIE1_MAC(ofs) (MT_PCIE1_MAC_BASE + (ofs)) 690 691 #define MT_PCIE1_MAC_INT_ENABLE MT_PCIE1_MAC(0x188) 692 693 /* PHYRX CSD */ 694 #define MT_WF_PHYRX_CSD_BASE 0x83000000 695 #define MT_WF_PHYRX_CSD(_band, _wf, ofs) (MT_WF_PHYRX_CSD_BASE + \ 696 ((_band) << 20) + \ 697 ((_wf) << 16) + (ofs)) 698 #define MT_WF_PHYRX_CSD_IRPI(_band, _wf) MT_WF_PHYRX_CSD(_band, _wf, 0x1000) 699 700 /* PHYRX CTRL */ 701 #define MT_WF_PHYRX_BAND_BASE 0x83080000 702 #define MT_WF_PHYRX_BAND(_band, ofs) (MT_WF_PHYRX_BAND_BASE + \ 703 ((_band) << 20) + (ofs)) 704 705 #define MT_WF_PHYRX_BAND_GID_TAB_VLD0(_band) MT_WF_PHYRX_BAND(_band, 0x1054) 706 #define MT_WF_PHYRX_BAND_GID_TAB_VLD1(_band) MT_WF_PHYRX_BAND(_band, 0x1058) 707 #define MT_WF_PHYRX_BAND_GID_TAB_POS0(_band) MT_WF_PHYRX_BAND(_band, 0x105c) 708 #define MT_WF_PHYRX_BAND_GID_TAB_POS1(_band) MT_WF_PHYRX_BAND(_band, 0x1060) 709 #define MT_WF_PHYRX_BAND_GID_TAB_POS2(_band) MT_WF_PHYRX_BAND(_band, 0x1064) 710 #define MT_WF_PHYRX_BAND_GID_TAB_POS3(_band) MT_WF_PHYRX_BAND(_band, 0x1068) 711 712 #define MT_WF_PHYRX_BAND_RX_CTRL1(_band) MT_WF_PHYRX_BAND(_band, 0x2004) 713 #define MT_WF_PHYRX_BAND_RX_CTRL1_IPI_EN GENMASK(2, 0) 714 #define MT_WF_PHYRX_BAND_RX_CTRL1_STSCNT_EN GENMASK(11, 9) 715 716 /* PHYRX CSD BAND */ 717 #define MT_WF_PHYRX_CSD_BAND_RXTD12(_band) MT_WF_PHYRX_BAND(_band, 0x8230) 718 #define MT_WF_PHYRX_CSD_BAND_RXTD12_IRPI_SW_CLR_ONLY BIT(18) 719 #define MT_WF_PHYRX_CSD_BAND_RXTD12_IRPI_SW_CLR BIT(29) 720 721 /* CONN MCU EXCP CON */ 722 #define MT_MCU_WM_EXCP_BASE 0x89050000 723 #define MT_MCU_WM_EXCP(ofs) (MT_MCU_WM_EXCP_BASE + (ofs)) 724 #define MT_MCU_WM_EXCP_PC_CTRL MT_MCU_WM_EXCP(0x100) 725 #define MT_MCU_WM_EXCP_PC_LOG MT_MCU_WM_EXCP(0x104) 726 #define MT_MCU_WM_EXCP_LR_CTRL MT_MCU_WM_EXCP(0x200) 727 #define MT_MCU_WM_EXCP_LR_LOG MT_MCU_WM_EXCP(0x204) 728 729 /* CONN AFE CTL CON */ 730 #define MT_AFE_CTL_BASE 0x18043000 731 #define MT_AFE_CTL_BAND(_band, ofs) (MT_AFE_CTL_BASE + \ 732 ((_band) * 0x1000) + (ofs)) 733 #define MT_AFE_CTL_BAND_PLL_03(_band) MT_AFE_CTL_BAND(_band, 0x2c) 734 #define MT_AFE_CTL_BAND_PLL_03_MSB_EN BIT(1) 735 736 #endif 737