Home
last modified time | relevance | path

Searched defs:DstLo (Results 1 – 9 of 9) sorted by relevance

/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/
H A DPPCExpandAtomicPseudoInsts.cpp107 Register DstLo = TRI->getSubReg(Dst, PPC::sub_gp8_x1); in expandMI() local
/freebsd/contrib/llvm-project/llvm/lib/Target/Mips/
H A DMipsSEInstrInfo.cpp717 Register DstLo = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo); in expandPseudoMTLoHi() local
H A DMipsSEFrameLowering.cpp268 Register DstLo = RegInfo.getSubReg(Dst, Mips::sub_lo); in expandCopyACC() local
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/GISel/
H A DAArch64LegalizerInfo.cpp2021 auto DstLo = MRI.createGenericVirtualRegister(s64); in legalizeAtomicCmpxchg128() local
/freebsd/contrib/llvm-project/llvm/lib/Target/Hexagon/
H A DHexagonFrameLowering.cpp1948 Register DstLo = HRI.getSubReg(DstR, Hexagon::vsub_lo); in expandLoadVec2() local
/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/
H A DSIInstrInfo.cpp2186 Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0); in expandPostRAPseudo() local
2261 Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0); in expandPostRAPseudo() local
H A DAMDGPURegisterBankInfo.cpp1584 Register DstLo = B.buildMul(S32, Src0, Src1).getReg(0); in applyMappingMAD_64_32() local
H A DAMDGPUInstructionSelector.cpp370 Register DstLo = MRI->createVirtualRegister(&HalfRC); in selectG_ADD_SUB() local
H A DSIISelLowering.cpp5294 Register DstLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); in EmitInstrWithCustomInserter() local