xref: /freebsd/sys/arm64/include/armreg.h (revision b57a571a001958febec042e15c571c5074ce44ce)
1 /*-
2  * Copyright (c) 2013, 2014 Andrew Turner
3  * Copyright (c) 2015,2021 The FreeBSD Foundation
4  *
5  * Portions of this software were developed by Andrew Turner
6  * under sponsorship from the FreeBSD Foundation.
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following conditions
10  * are met:
11  * 1. Redistributions of source code must retain the above copyright
12  *    notice, this list of conditions and the following disclaimer.
13  * 2. Redistributions in binary form must reproduce the above copyright
14  *    notice, this list of conditions and the following disclaimer in the
15  *    documentation and/or other materials provided with the distribution.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27  * SUCH DAMAGE.
28  */
29 
30 #ifdef __arm__
31 #include <arm/armreg.h>
32 #else /* !__arm__ */
33 
34 #ifndef _MACHINE_ARMREG_H_
35 #define	_MACHINE_ARMREG_H_
36 
37 #include <machine/_armreg.h>
38 
39 #define	INSN_SIZE		4
40 
41 /* AFSR0_EL1 - Auxiliary Fault Status Register 0 */
42 #define	AFSR0_EL1_REG			MRS_REG_ALT_NAME(AFSR0_EL1)
43 #define	AFSR0_EL1_op0			3
44 #define	AFSR0_EL1_op1			0
45 #define	AFSR0_EL1_CRn			5
46 #define	AFSR0_EL1_CRm			1
47 #define	AFSR0_EL1_op2			0
48 
49 /* AFSR0_EL12 */
50 #define	AFSR0_EL12_REG			MRS_REG_ALT_NAME(AFSR0_EL12)
51 #define	AFSR0_EL12_op0			3
52 #define	AFSR0_EL12_op1			5
53 #define	AFSR0_EL12_CRn			5
54 #define	AFSR0_EL12_CRm			1
55 #define	AFSR0_EL12_op2			0
56 
57 /* AFSR1_EL1 - Auxiliary Fault Status Register 1 */
58 #define	AFSR1_EL1_REG			MRS_REG_ALT_NAME(AFSR1_EL1)
59 #define	AFSR1_EL1_op0			3
60 #define	AFSR1_EL1_op1			0
61 #define	AFSR1_EL1_CRn			5
62 #define	AFSR1_EL1_CRm			1
63 #define	AFSR1_EL1_op2			1
64 
65 /* AFSR1_EL12 */
66 #define	AFSR1_EL12_REG			MRS_REG_ALT_NAME(AFSR1_EL12)
67 #define	AFSR1_EL12_op0			3
68 #define	AFSR1_EL12_op1			5
69 #define	AFSR1_EL12_CRn			5
70 #define	AFSR1_EL12_CRm			1
71 #define	AFSR1_EL12_op2			1
72 
73 /* AMAIR_EL1 - Auxiliary Memory Attribute Indirection Register */
74 #define	AMAIR_EL1_REG			MRS_REG_ALT_NAME(AMAIR_EL1)
75 #define	AMAIR_EL1_op0			3
76 #define	AMAIR_EL1_op1			0
77 #define	AMAIR_EL1_CRn			10
78 #define	AMAIR_EL1_CRm			3
79 #define	AMAIR_EL1_op2			0
80 
81 /* AMAIR_EL12 */
82 #define	AMAIR_EL12_REG			MRS_REG_ALT_NAME(AMAIR_EL12)
83 #define	AMAIR_EL12_op0			3
84 #define	AMAIR_EL12_op1			5
85 #define	AMAIR_EL12_CRn			10
86 #define	AMAIR_EL12_CRm			3
87 #define	AMAIR_EL12_op2			0
88 
89 /* APDAKeyHi_EL1 */
90 #define	APDAKeyHi_EL1_REG	MRS_REG_ALT_NAME(APDAKeyHi_EL1)
91 #define	APDAKeyHi_EL1_op0	3
92 #define	APDAKeyHi_EL1_op1	0
93 #define	APDAKeyHi_EL1_CRn	2
94 #define	APDAKeyHi_EL1_CRm	2
95 #define	APDAKeyHi_EL1_op2	1
96 
97 /* APDAKeyLo_EL1 */
98 #define	APDAKeyLo_EL1_REG	MRS_REG_ALT_NAME(APDAKeyLo_EL1)
99 #define	APDAKeyLo_EL1_op0	3
100 #define	APDAKeyLo_EL1_op1	0
101 #define	APDAKeyLo_EL1_CRn	2
102 #define	APDAKeyLo_EL1_CRm	2
103 #define	APDAKeyLo_EL1_op2	0
104 
105 /* APDBKeyHi_EL1 */
106 #define	APDBKeyHi_EL1_REG	MRS_REG_ALT_NAME(APDBKeyHi_EL1)
107 #define	APDBKeyHi_EL1_op0	3
108 #define	APDBKeyHi_EL1_op1	0
109 #define	APDBKeyHi_EL1_CRn	2
110 #define	APDBKeyHi_EL1_CRm	2
111 #define	APDBKeyHi_EL1_op2	3
112 
113 /* APDBKeyLo_EL1 */
114 #define	APDBKeyLo_EL1_REG	MRS_REG_ALT_NAME(APDBKeyLo_EL1)
115 #define	APDBKeyLo_EL1_op0	3
116 #define	APDBKeyLo_EL1_op1	0
117 #define	APDBKeyLo_EL1_CRn	2
118 #define	APDBKeyLo_EL1_CRm	2
119 #define	APDBKeyLo_EL1_op2	2
120 
121 /* APGAKeyHi_EL1 */
122 #define	APGAKeyHi_EL1_REG	MRS_REG_ALT_NAME(APGAKeyHi_EL1)
123 #define	APGAKeyHi_EL1_op0	3
124 #define	APGAKeyHi_EL1_op1	0
125 #define	APGAKeyHi_EL1_CRn	2
126 #define	APGAKeyHi_EL1_CRm	3
127 #define	APGAKeyHi_EL1_op2	1
128 
129 /* APGAKeyLo_EL1 */
130 #define	APGAKeyLo_EL1_REG	MRS_REG_ALT_NAME(APGAKeyLo_EL1)
131 #define	APGAKeyLo_EL1_op0	3
132 #define	APGAKeyLo_EL1_op1	0
133 #define	APGAKeyLo_EL1_CRn	2
134 #define	APGAKeyLo_EL1_CRm	3
135 #define	APGAKeyLo_EL1_op2	0
136 
137 /* APIAKeyHi_EL1 */
138 #define	APIAKeyHi_EL1_REG	MRS_REG_ALT_NAME(APIAKeyHi_EL1)
139 #define	APIAKeyHi_EL1_op0	3
140 #define	APIAKeyHi_EL1_op1	0
141 #define	APIAKeyHi_EL1_CRn	2
142 #define	APIAKeyHi_EL1_CRm	1
143 #define	APIAKeyHi_EL1_op2	1
144 
145 /* APIAKeyLo_EL1 */
146 #define	APIAKeyLo_EL1_REG	MRS_REG_ALT_NAME(APIAKeyLo_EL1)
147 #define	APIAKeyLo_EL1_op0	3
148 #define	APIAKeyLo_EL1_op1	0
149 #define	APIAKeyLo_EL1_CRn	2
150 #define	APIAKeyLo_EL1_CRm	1
151 #define	APIAKeyLo_EL1_op2	0
152 
153 /* APIBKeyHi_EL1 */
154 #define	APIBKeyHi_EL1_REG	MRS_REG_ALT_NAME(APIBKeyHi_EL1)
155 #define	APIBKeyHi_EL1_op0	3
156 #define	APIBKeyHi_EL1_op1	0
157 #define	APIBKeyHi_EL1_CRn	2
158 #define	APIBKeyHi_EL1_CRm	1
159 #define	APIBKeyHi_EL1_op2	3
160 
161 /* APIBKeyLo_EL1 */
162 #define	APIBKeyLo_EL1_REG	MRS_REG_ALT_NAME(APIBKeyLo_EL1)
163 #define	APIBKeyLo_EL1_op0	3
164 #define	APIBKeyLo_EL1_op1	0
165 #define	APIBKeyLo_EL1_CRn	2
166 #define	APIBKeyLo_EL1_CRm	1
167 #define	APIBKeyLo_EL1_op2	2
168 
169 /* CCSIDR_EL1 - Cache Size ID Register */
170 #define	CCSIDR_NumSets_MASK	0x0FFFE000
171 #define	CCSIDR_NumSets64_MASK	0x00FFFFFF00000000
172 #define	CCSIDR_NumSets_SHIFT	13
173 #define	CCSIDR_NumSets64_SHIFT	32
174 #define	CCSIDR_Assoc_MASK	0x00001FF8
175 #define	CCSIDR_Assoc64_MASK	0x0000000000FFFFF8
176 #define	CCSIDR_Assoc_SHIFT	3
177 #define	CCSIDR_Assoc64_SHIFT	3
178 #define	CCSIDR_LineSize_MASK	0x7
179 #define	CCSIDR_NSETS(idr)						\
180 	(((idr) & CCSIDR_NumSets_MASK) >> CCSIDR_NumSets_SHIFT)
181 #define	CCSIDR_ASSOC(idr)						\
182 	(((idr) & CCSIDR_Assoc_MASK) >> CCSIDR_Assoc_SHIFT)
183 #define	CCSIDR_NSETS_64(idr)						\
184 	(((idr) & CCSIDR_NumSets64_MASK) >> CCSIDR_NumSets64_SHIFT)
185 #define	CCSIDR_ASSOC_64(idr)						\
186 	(((idr) & CCSIDR_Assoc64_MASK) >> CCSIDR_Assoc64_SHIFT)
187 
188 /* CLIDR_EL1 - Cache level ID register */
189 #define	CLIDR_CTYPE_MASK	0x7	/* Cache type mask bits */
190 #define	CLIDR_CTYPE_IO		0x1	/* Instruction only */
191 #define	CLIDR_CTYPE_DO		0x2	/* Data only */
192 #define	CLIDR_CTYPE_ID		0x3	/* Split instruction and data */
193 #define	CLIDR_CTYPE_UNIFIED	0x4	/* Unified */
194 
195 /* CNTKCTL_EL1 - Counter-timer Kernel Control Register */
196 #define	CNTKCTL_EL1_op0		3
197 #define	CNTKCTL_EL1_op1		0
198 #define	CNTKCTL_EL1_CRn		14
199 #define	CNTKCTL_EL1_CRm		1
200 #define	CNTKCTL_EL1_op2		0
201 
202 /* CNTKCTL_EL12 - Counter-timer Kernel Control Register */
203 #define	CNTKCTL_EL12_op0	3
204 #define	CNTKCTL_EL12_op1	5
205 #define	CNTKCTL_EL12_CRn	14
206 #define	CNTKCTL_EL12_CRm	1
207 #define	CNTKCTL_EL12_op2	0
208 
209 /* CNTP_CTL_EL0 - Counter-timer Physical Timer Control register */
210 #define	CNTP_CTL_EL0_op0	3
211 #define	CNTP_CTL_EL0_op1	3
212 #define	CNTP_CTL_EL0_CRn	14
213 #define	CNTP_CTL_EL0_CRm	2
214 #define	CNTP_CTL_EL0_op2	1
215 #define	CNTP_CTL_ENABLE		(1 << 0)
216 #define	CNTP_CTL_IMASK		(1 << 1)
217 #define	CNTP_CTL_ISTATUS	(1 << 2)
218 
219 /* CNTP_CTL_EL02 - Counter-timer Physical Timer Control register */
220 #define	CNTP_CTL_EL02_REG	MRS_REG_ALT_NAME(CNTP_CTL_EL02)
221 #define	CNTP_CTL_EL02_op0	3
222 #define	CNTP_CTL_EL02_op1	5
223 #define	CNTP_CTL_EL02_CRn	14
224 #define	CNTP_CTL_EL02_CRm	2
225 #define	CNTP_CTL_EL02_op2	1
226 
227 /* CNTP_CVAL_EL0 - Counter-timer Physical Timer CompareValue register */
228 #define	CNTP_CVAL_EL0_op0	3
229 #define	CNTP_CVAL_EL0_op1	3
230 #define	CNTP_CVAL_EL0_CRn	14
231 #define	CNTP_CVAL_EL0_CRm	2
232 #define	CNTP_CVAL_EL0_op2	2
233 
234 /* CNTP_CVAL_EL02 - Counter-timer Physical Timer CompareValue register */
235 #define	CNTP_CVAL_EL02_REG	MRS_REG_ALT_NAME(CNTP_CVAL_EL02)
236 #define	CNTP_CVAL_EL02_op0	3
237 #define	CNTP_CVAL_EL02_op1	5
238 #define	CNTP_CVAL_EL02_CRn	14
239 #define	CNTP_CVAL_EL02_CRm	2
240 #define	CNTP_CVAL_EL02_op2	2
241 
242 /* CNTP_TVAL_EL0 - Counter-timer Physical Timer TimerValue register */
243 #define	CNTP_TVAL_EL0_op0	3
244 #define	CNTP_TVAL_EL0_op1	3
245 #define	CNTP_TVAL_EL0_CRn	14
246 #define	CNTP_TVAL_EL0_CRm	2
247 #define	CNTP_TVAL_EL0_op2	0
248 
249 /* CNTPCT_EL0 - Counter-timer Physical Count register */
250 #define	CNTPCT_EL0_ISS		ISS_MSR_REG(CNTPCT_EL0)
251 #define	CNTPCT_EL0_op0		3
252 #define	CNTPCT_EL0_op1		3
253 #define	CNTPCT_EL0_CRn		14
254 #define	CNTPCT_EL0_CRm		0
255 #define	CNTPCT_EL0_op2		1
256 
257 /* CNTPCTSS_EL0 - Counter-timer Self-Synchronized Physical Count register */
258 #define	CNTPCTSS_EL0_REG	MRS_REG_ALT_NAME(CNTPCTSS_EL0)
259 #define	CNTPCTSS_EL0_op0	3
260 #define	CNTPCTSS_EL0_op1	3
261 #define	CNTPCTSS_EL0_CRn	14
262 #define	CNTPCTSS_EL0_CRm	0
263 #define	CNTPCTSS_EL0_op2	5
264 
265 /* CNTV_CTL_EL0 - Counter-timer Virtual Timer Control register */
266 #define	CNTV_CTL_EL0_op0	3
267 #define	CNTV_CTL_EL0_op1	3
268 #define	CNTV_CTL_EL0_CRn	14
269 #define	CNTV_CTL_EL0_CRm	3
270 #define	CNTV_CTL_EL0_op2	1
271 
272 /* CNTV_CTL_EL02 - Counter-timer Virtual Timer Control register */
273 #define	CNTV_CTL_EL02_op0	3
274 #define	CNTV_CTL_EL02_op1	5
275 #define	CNTV_CTL_EL02_CRn	14
276 #define	CNTV_CTL_EL02_CRm	3
277 #define	CNTV_CTL_EL02_op2	1
278 
279 /* CNTV_CVAL_EL0 - Counter-timer Virtual Timer CompareValue register */
280 #define	CNTV_CVAL_EL0_op0	3
281 #define	CNTV_CVAL_EL0_op1	3
282 #define	CNTV_CVAL_EL0_CRn	14
283 #define	CNTV_CVAL_EL0_CRm	3
284 #define	CNTV_CVAL_EL0_op2	2
285 
286 /* CNTV_CVAL_EL02 - Counter-timer Virtual Timer CompareValue register */
287 #define	CNTV_CVAL_EL02_op0	3
288 #define	CNTV_CVAL_EL02_op1	5
289 #define	CNTV_CVAL_EL02_CRn	14
290 #define	CNTV_CVAL_EL02_CRm	3
291 #define	CNTV_CVAL_EL02_op2	2
292 
293 /* CNTVCTSS_EL0 - Counter-timer Self-Synchronized Virtual Count register */
294 #define	CNTVCTSS_EL0_REG	MRS_REG_ALT_NAME(CNTVCTSS_EL0)
295 #define	CNTVCTSS_EL0_op0	3
296 #define	CNTVCTSS_EL0_op1	3
297 #define	CNTVCTSS_EL0_CRn	14
298 #define	CNTVCTSS_EL0_CRm	0
299 #define	CNTVCTSS_EL0_op2	6
300 
301 /* CONTEXTIDR_EL1 - Context ID register */
302 #define	CONTEXTIDR_EL1_REG	MRS_REG_ALT_NAME(CONTEXTIDR_EL1)
303 #define	CONTEXTIDR_EL1_op0	3
304 #define	CONTEXTIDR_EL1_op1	0
305 #define	CONTEXTIDR_EL1_CRn	13
306 #define	CONTEXTIDR_EL1_CRm	0
307 #define	CONTEXTIDR_EL1_op2	1
308 
309 /* CONTEXTIDR_EL12 */
310 #define	CONTEXTIDR_EL12_REG	MRS_REG_ALT_NAME(CONTEXTIDR_EL12)
311 #define	CONTEXTIDR_EL12_op0	3
312 #define	CONTEXTIDR_EL12_op1	5
313 #define	CONTEXTIDR_EL12_CRn	13
314 #define	CONTEXTIDR_EL12_CRm	0
315 #define	CONTEXTIDR_EL12_op2	1
316 
317 /* CPACR_EL1 */
318 #define	CPACR_EL1_REG		MRS_REG_ALT_NAME(CPACR_EL1)
319 #define	CPACR_EL1_op0		3
320 #define	CPACR_EL1_op1		0
321 #define	CPACR_EL1_CRn		1
322 #define	CPACR_EL1_CRm		0
323 #define	CPACR_EL1_op2		2
324 #define	CPACR_ZEN_MASK		(0x3 << 16)
325 #define	 CPACR_ZEN_TRAP_ALL1	(0x0 << 16) /* Traps from EL0 and EL1 */
326 #define	 CPACR_ZEN_TRAP_EL0	(0x1 << 16) /* Traps from EL0 */
327 #define	 CPACR_ZEN_TRAP_ALL2	(0x2 << 16) /* Traps from EL0 and EL1 */
328 #define	 CPACR_ZEN_TRAP_NONE	(0x3 << 16) /* No traps */
329 #define	CPACR_FPEN_MASK		(0x3 << 20)
330 #define	 CPACR_FPEN_TRAP_ALL1	(0x0 << 20) /* Traps from EL0 and EL1 */
331 #define	 CPACR_FPEN_TRAP_EL0	(0x1 << 20) /* Traps from EL0 */
332 #define	 CPACR_FPEN_TRAP_ALL2	(0x2 << 20) /* Traps from EL0 and EL1 */
333 #define	 CPACR_FPEN_TRAP_NONE	(0x3 << 20) /* No traps */
334 #define	CPACR_TTA		(0x1 << 28)
335 
336 /* CPACR_EL12 */
337 #define	CPACR_EL12_REG		MRS_REG_ALT_NAME(CPACR_EL12)
338 #define	CPACR_EL12_op0		3
339 #define	CPACR_EL12_op1		5
340 #define	CPACR_EL12_CRn		1
341 #define	CPACR_EL12_CRm		0
342 #define	CPACR_EL12_op2		2
343 
344 /* CSSELR_EL1 - Cache size selection register */
345 #define	CSSELR_Level(i)		(i << 1)
346 #define	CSSELR_InD		0x00000001
347 
348 /* CTR_EL0 - Cache Type Register */
349 #define	CTR_EL0_REG		MRS_REG_ALT_NAME(CTR_EL0)
350 #define	CTR_EL0_ISS		ISS_MSR_REG(CTR_EL0)
351 #define	CTR_EL0_op0		3
352 #define	CTR_EL0_op1		3
353 #define	CTR_EL0_CRn		0
354 #define	CTR_EL0_CRm		0
355 #define	CTR_EL0_op2		1
356 #define	CTR_RES1		(1 << 31)
357 #define	CTR_TminLine_SHIFT	32
358 #define	CTR_TminLine_MASK	(UL(0x3f) << CTR_TminLine_SHIFT)
359 #define	CTR_TminLine_VAL(reg)	((reg) & CTR_TminLine_MASK)
360 #define	CTR_DIC_SHIFT		29
361 #define	CTR_DIC_WIDTH		1
362 #define	CTR_DIC_MASK		(0x1 << CTR_DIC_SHIFT)
363 #define	CTR_DIC_VAL(reg)	((reg) & CTR_DIC_MASK)
364 #define	 CTR_DIC_NONE		(0x0 << CTR_DIC_SHIFT)
365 #define	 CTR_DIC_IMPL		(0x1 << CTR_DIC_SHIFT)
366 #define	CTR_IDC_SHIFT		28
367 #define	CTR_IDC_WIDTH		1
368 #define	CTR_IDC_MASK		(0x1 << CTR_IDC_SHIFT)
369 #define	CTR_IDC_VAL(reg)	((reg) & CTR_IDC_MASK)
370 #define	 CTR_IDC_NONE		(0x0 << CTR_IDC_SHIFT)
371 #define	 CTR_IDC_IMPL		(0x1 << CTR_IDC_SHIFT)
372 #define	CTR_CWG_SHIFT		24
373 #define	CTR_CWG_WIDTH		4
374 #define	CTR_CWG_MASK		(0xf << CTR_CWG_SHIFT)
375 #define	CTR_CWG_VAL(reg)	((reg) & CTR_CWG_MASK)
376 #define	CTR_CWG_SIZE(reg)	(4 << (CTR_CWG_VAL(reg) >> CTR_CWG_SHIFT))
377 #define	CTR_ERG_SHIFT		20
378 #define	CTR_ERG_WIDTH		4
379 #define	CTR_ERG_MASK		(0xf << CTR_ERG_SHIFT)
380 #define	CTR_ERG_VAL(reg)	((reg) & CTR_ERG_MASK)
381 #define	CTR_ERG_SIZE(reg)	(4 << (CTR_ERG_VAL(reg) >> CTR_ERG_SHIFT))
382 #define	CTR_DLINE_SHIFT		16
383 #define	CTR_DLINE_WIDTH		4
384 #define	CTR_DLINE_MASK		(0xf << CTR_DLINE_SHIFT)
385 #define	CTR_DLINE_VAL(reg)	((reg) & CTR_DLINE_MASK)
386 #define	CTR_DLINE_SIZE(reg)	(4 << (CTR_DLINE_VAL(reg) >> CTR_DLINE_SHIFT))
387 #define	CTR_L1IP_SHIFT		14
388 #define	CTR_L1IP_WIDTH		2
389 #define	CTR_L1IP_MASK		(0x3 << CTR_L1IP_SHIFT)
390 #define	CTR_L1IP_VAL(reg)	((reg) & CTR_L1IP_MASK)
391 #define	 CTR_L1IP_VIPT		(2 << CTR_L1IP_SHIFT)
392 #define	 CTR_L1IP_PIPT		(3 << CTR_L1IP_SHIFT)
393 #define	CTR_ILINE_SHIFT		0
394 #define	CTR_ILINE_WIDTH		4
395 #define	CTR_ILINE_MASK		(0xf << CTR_ILINE_SHIFT)
396 #define	CTR_ILINE_VAL(reg)	((reg) & CTR_ILINE_MASK)
397 #define	CTR_ILINE_SIZE(reg)	(4 << (CTR_ILINE_VAL(reg) >> CTR_ILINE_SHIFT))
398 
399 /* CurrentEL - Current Exception Level */
400 #define	CURRENTEL_EL_SHIFT	2
401 #define	CURRENTEL_EL_MASK	(0x3 << CURRENTEL_EL_SHIFT)
402 #define	 CURRENTEL_EL_EL0	(0x0 << CURRENTEL_EL_SHIFT)
403 #define	 CURRENTEL_EL_EL1	(0x1 << CURRENTEL_EL_SHIFT)
404 #define	 CURRENTEL_EL_EL2	(0x2 << CURRENTEL_EL_SHIFT)
405 #define	 CURRENTEL_EL_EL3	(0x3 << CURRENTEL_EL_SHIFT)
406 
407 /* DAIFSet/DAIFClear */
408 #define	DAIF_D			(1 << 3)
409 #define	DAIF_A			(1 << 2)
410 #define	DAIF_I			(1 << 1)
411 #define	DAIF_F			(1 << 0)
412 #define	DAIF_ALL		(DAIF_D | DAIF_A | DAIF_I | DAIF_F)
413 #define	DAIF_INTR		(DAIF_I | DAIF_F)	/* All exceptions that pass */
414 						/* through the intr framework */
415 
416 /* DBGBCR<n>_EL1 - Debug Breakpoint Control Registers */
417 #define	DBGBCR_EL1_op0		2
418 #define	DBGBCR_EL1_op1		0
419 #define	DBGBCR_EL1_CRn		0
420 /* DBGBCR_EL1_CRm indicates which watchpoint this register is for */
421 #define	DBGBCR_EL1_op2		5
422 #define	DBGBCR_EN		0x1
423 #define	DBGBCR_PMC_SHIFT	1
424 #define	DBGBCR_PMC		(0x3 << DBGBCR_PMC_SHIFT)
425 #define	 DBGBCR_PMC_EL1		(0x1 << DBGBCR_PMC_SHIFT)
426 #define	 DBGBCR_PMC_EL0		(0x2 << DBGBCR_PMC_SHIFT)
427 #define	DBGBCR_BAS_SHIFT	5
428 #define	DBGBCR_BAS		(0xf << DBGBCR_BAS_SHIFT)
429 #define	DBGBCR_HMC_SHIFT	13
430 #define	DBGBCR_HMC		(0x1 << DBGBCR_HMC_SHIFT)
431 #define	DBGBCR_SSC_SHIFT	14
432 #define	DBGBCR_SSC		(0x3 << DBGBCR_SSC_SHIFT)
433 #define	DBGBCR_LBN_SHIFT	16
434 #define	DBGBCR_LBN		(0xf << DBGBCR_LBN_SHIFT)
435 #define	DBGBCR_BT_SHIFT		20
436 #define	DBGBCR_BT		(0xf << DBGBCR_BT_SHIFT)
437 
438 /* DBGBVR<n>_EL1 - Debug Breakpoint Value Registers */
439 #define	DBGBVR_EL1_op0		2
440 #define	DBGBVR_EL1_op1		0
441 #define	DBGBVR_EL1_CRn		0
442 /* DBGBVR_EL1_CRm indicates which watchpoint this register is for */
443 #define	DBGBVR_EL1_op2		4
444 
445 /* DBGWCR<n>_EL1 - Debug Watchpoint Control Registers */
446 #define	DBGWCR_EL1_op0		2
447 #define	DBGWCR_EL1_op1		0
448 #define	DBGWCR_EL1_CRn		0
449 /* DBGWCR_EL1_CRm indicates which watchpoint this register is for */
450 #define	DBGWCR_EL1_op2		7
451 #define	DBGWCR_EN		0x1
452 #define	DBGWCR_PAC_SHIFT	1
453 #define	DBGWCR_PAC		(0x3 << DBGWCR_PAC_SHIFT)
454 #define	 DBGWCR_PAC_EL1		(0x1 << DBGWCR_PAC_SHIFT)
455 #define	 DBGWCR_PAC_EL0		(0x2 << DBGWCR_PAC_SHIFT)
456 #define	DBGWCR_LSC_SHIFT	3
457 #define	DBGWCR_LSC		(0x3 << DBGWCR_LSC_SHIFT)
458 #define	DBGWCR_BAS_SHIFT	5
459 #define	DBGWCR_BAS		(0xff << DBGWCR_BAS_SHIFT)
460 #define	DBGWCR_HMC_SHIFT	13
461 #define	DBGWCR_HMC		(0x1 << DBGWCR_HMC_SHIFT)
462 #define	DBGWCR_SSC_SHIFT	14
463 #define	DBGWCR_SSC		(0x3 << DBGWCR_SSC_SHIFT)
464 #define	DBGWCR_LBN_SHIFT	16
465 #define	DBGWCR_LBN		(0xf << DBGWCR_LBN_SHIFT)
466 #define	DBGWCR_WT_SHIFT		20
467 #define	DBGWCR_WT		(0x1 << DBGWCR_WT_SHIFT)
468 #define	DBGWCR_MASK_SHIFT	24
469 #define	DBGWCR_MASK		(0x1f << DBGWCR_MASK_SHIFT)
470 
471 /* DBGWVR<n>_EL1 - Debug Watchpoint Value Registers */
472 #define	DBGWVR_EL1_op0		2
473 #define	DBGWVR_EL1_op1		0
474 #define	DBGWVR_EL1_CRn		0
475 /* DBGWVR_EL1_CRm indicates which watchpoint this register is for */
476 #define	DBGWVR_EL1_op2		6
477 
478 /* DCZID_EL0 - Data Cache Zero ID register */
479 #define DCZID_DZP		(1 << 4) /* DC ZVA prohibited if non-0 */
480 #define DCZID_BS_SHIFT		0
481 #define DCZID_BS_MASK		(0xf << DCZID_BS_SHIFT)
482 #define	DCZID_BS_SIZE(reg)	(((reg) & DCZID_BS_MASK) >> DCZID_BS_SHIFT)
483 
484 /* DBGAUTHSTATUS_EL1 */
485 #define	DBGAUTHSTATUS_EL1_op0		2
486 #define	DBGAUTHSTATUS_EL1_op1		0
487 #define	DBGAUTHSTATUS_EL1_CRn		7
488 #define	DBGAUTHSTATUS_EL1_CRm		14
489 #define	DBGAUTHSTATUS_EL1_op2		6
490 
491 /* DBGCLAIMCLR_EL1 */
492 #define	DBGCLAIMCLR_EL1_op0		2
493 #define	DBGCLAIMCLR_EL1_op1		0
494 #define	DBGCLAIMCLR_EL1_CRn		7
495 #define	DBGCLAIMCLR_EL1_CRm		9
496 #define	DBGCLAIMCLR_EL1_op2		6
497 
498 /* DBGCLAIMSET_EL1 */
499 #define	DBGCLAIMSET_EL1_op0		2
500 #define	DBGCLAIMSET_EL1_op1		0
501 #define	DBGCLAIMSET_EL1_CRn		7
502 #define	DBGCLAIMSET_EL1_CRm		8
503 #define	DBGCLAIMSET_EL1_op2		6
504 
505 /* DBGPRCR_EL1 */
506 #define	DBGPRCR_EL1_op0			2
507 #define	DBGPRCR_EL1_op1			0
508 #define	DBGPRCR_EL1_CRn			1
509 #define	DBGPRCR_EL1_CRm			4
510 #define	DBGPRCR_EL1_op2			4
511 
512 /* ELR_EL1 */
513 #define	ELR_EL1_REG			MRS_REG_ALT_NAME(ELR_EL1)
514 #define	ELR_EL1_op0			3
515 #define	ELR_EL1_op1			0
516 #define	ELR_EL1_CRn			4
517 #define	ELR_EL1_CRm			0
518 #define	ELR_EL1_op2			1
519 
520 /* ELR_EL12 */
521 #define	ELR_EL12_REG			MRS_REG_ALT_NAME(ELR_EL12)
522 #define	ELR_EL12_op0			3
523 #define	ELR_EL12_op1			5
524 #define	ELR_EL12_CRn			4
525 #define	ELR_EL12_CRm			0
526 #define	ELR_EL12_op2			1
527 
528 /* ESR_ELx */
529 #define	ESR_ELx_ISS_MASK	0x01ffffff
530 #define	 ISS_FP_TFV_SHIFT	23
531 #define	 ISS_FP_TFV		(0x01 << ISS_FP_TFV_SHIFT)
532 #define	 ISS_FP_IOF		0x01
533 #define	 ISS_FP_DZF		0x02
534 #define	 ISS_FP_OFF		0x04
535 #define	 ISS_FP_UFF		0x08
536 #define	 ISS_FP_IXF		0x10
537 #define	 ISS_FP_IDF		0x80
538 #define	 ISS_INSN_FnV		(0x01 << 10)
539 #define	 ISS_INSN_EA		(0x01 << 9)
540 #define	 ISS_INSN_S1PTW		(0x01 << 7)
541 #define	 ISS_INSN_IFSC_MASK	(0x1f << 0)
542 
543 #define	 ISS_WFx_TI_SHIFT	0
544 #define	 ISS_WFx_TI_MASK	(0x03 << ISS_WFx_TI_SHIFT)
545 #define	 ISS_WFx_TI_WFI		(0x00 << ISS_WFx_TI_SHIFT)
546 #define	 ISS_WFx_TI_WFE		(0x01 << ISS_WFx_TI_SHIFT)
547 #define	 ISS_WFx_TI_WFIT	(0x02 << ISS_WFx_TI_SHIFT)
548 #define	 ISS_WFx_TI_WFET	(0x03 << ISS_WFx_TI_SHIFT)
549 #define	 ISS_WFx_RV_SHIFT	2
550 #define	 ISS_WFx_RV_MASK	(0x01 << ISS_WFx_RV_SHIFT)
551 #define	 ISS_WFx_RV_INVALID	(0x00 << ISS_WFx_RV_SHIFT)
552 #define	 ISS_WFx_RV_VALID	(0x01 << ISS_WFx_RV_SHIFT)
553 #define	 ISS_WFx_RN_SHIFT	5
554 #define	 ISS_WFx_RN_MASK	(0x1f << ISS_WFx_RN_SHIFT)
555 #define	 ISS_WFx_RN(x)		(((x) & ISS_WFx_RN_MASK) >> ISS_WFx_RN_SHIFT)
556 #define	 ISS_WFx_COND_SHIFT	20
557 #define	 ISS_WFx_COND_MASK	(0x0f << ISS_WFx_COND_SHIFT)
558 #define	 ISS_WFx_CV_SHIFT	24
559 #define	 ISS_WFx_CV_MASK	(0x01 << ISS_WFx_CV_SHIFT)
560 #define	 ISS_WFx_CV_INVALID	(0x00 << ISS_WFx_CV_SHIFT)
561 #define	 ISS_WFx_CV_VALID	(0x01 << ISS_WFx_CV_SHIFT)
562 
563 #define	 ISS_MSR_DIR_SHIFT	0
564 #define	 ISS_MSR_DIR		(0x01 << ISS_MSR_DIR_SHIFT)
565 #define	 ISS_MSR_Rt_SHIFT	5
566 #define	 ISS_MSR_Rt_MASK	(0x1f << ISS_MSR_Rt_SHIFT)
567 #define	 ISS_MSR_Rt(x)		(((x) & ISS_MSR_Rt_MASK) >> ISS_MSR_Rt_SHIFT)
568 #define	 ISS_MSR_CRm_SHIFT	1
569 #define	 ISS_MSR_CRm_MASK	(0xf << ISS_MSR_CRm_SHIFT)
570 #define	 ISS_MSR_CRm(x)		(((x) & ISS_MSR_CRm_MASK) >> ISS_MSR_CRm_SHIFT)
571 #define	 ISS_MSR_CRn_SHIFT	10
572 #define	 ISS_MSR_CRn_MASK	(0xf << ISS_MSR_CRn_SHIFT)
573 #define	 ISS_MSR_CRn(x)		(((x) & ISS_MSR_CRn_MASK) >> ISS_MSR_CRn_SHIFT)
574 #define	 ISS_MSR_OP1_SHIFT	14
575 #define	 ISS_MSR_OP1_MASK	(0x7 << ISS_MSR_OP1_SHIFT)
576 #define	 ISS_MSR_OP1(x)		(((x) & ISS_MSR_OP1_MASK) >> ISS_MSR_OP1_SHIFT)
577 #define	 ISS_MSR_OP2_SHIFT	17
578 #define	 ISS_MSR_OP2_MASK	(0x7 << ISS_MSR_OP2_SHIFT)
579 #define	 ISS_MSR_OP2(x)		(((x) & ISS_MSR_OP2_MASK) >> ISS_MSR_OP2_SHIFT)
580 #define	 ISS_MSR_OP0_SHIFT	20
581 #define	 ISS_MSR_OP0_MASK	(0x3 << ISS_MSR_OP0_SHIFT)
582 #define	 ISS_MSR_OP0(x)		(((x) & ISS_MSR_OP0_MASK) >> ISS_MSR_OP0_SHIFT)
583 #define	 ISS_MSR_REG_MASK	\
584     (ISS_MSR_OP0_MASK | ISS_MSR_OP2_MASK | ISS_MSR_OP1_MASK | 	\
585      ISS_MSR_CRn_MASK | ISS_MSR_CRm_MASK)
586 #define	 __ISS_MSR_REG(op0, op1, crn, crm, op2)		\
587     (((op0) << ISS_MSR_OP0_SHIFT) |			\
588      ((op1) << ISS_MSR_OP1_SHIFT) |			\
589      ((crn) << ISS_MSR_CRn_SHIFT) |			\
590      ((crm) << ISS_MSR_CRm_SHIFT) |			\
591      ((op2) << ISS_MSR_OP2_SHIFT))
592 #define	 ISS_MSR_REG(reg)				\
593     __ISS_MSR_REG(reg##_op0, reg##_op1, reg##_CRn, reg##_CRm, reg##_op2)
594 
595 #define	 ISS_DATA_ISV_SHIFT	24
596 #define	 ISS_DATA_ISV		(0x01 << ISS_DATA_ISV_SHIFT)
597 #define	 ISS_DATA_SAS_SHIFT	22
598 #define	 ISS_DATA_SAS_MASK	(0x03 << ISS_DATA_SAS_SHIFT)
599 #define	 ISS_DATA_SSE_SHIFT	21
600 #define	 ISS_DATA_SSE		(0x01 << ISS_DATA_SSE_SHIFT)
601 #define	 ISS_DATA_SRT_SHIFT	16
602 #define	 ISS_DATA_SRT_MASK	(0x1f << ISS_DATA_SRT_SHIFT)
603 #define	 ISS_DATA_SF		(0x01 << 15)
604 #define	 ISS_DATA_AR		(0x01 << 14)
605 #define	 ISS_DATA_FnV		(0x01 << 10)
606 #define	 ISS_DATA_EA		(0x01 << 9)
607 #define	 ISS_DATA_CM		(0x01 << 8)
608 #define	 ISS_DATA_S1PTW		(0x01 << 7)
609 #define	 ISS_DATA_WnR_SHIFT	6
610 #define	 ISS_DATA_WnR		(0x01 << ISS_DATA_WnR_SHIFT)
611 #define	 ISS_DATA_DFSC_MASK	(0x3f << 0)
612 #define	 ISS_DATA_DFSC_ASF_L0	(0x00 << 0)
613 #define	 ISS_DATA_DFSC_ASF_L1	(0x01 << 0)
614 #define	 ISS_DATA_DFSC_ASF_L2	(0x02 << 0)
615 #define	 ISS_DATA_DFSC_ASF_L3	(0x03 << 0)
616 #define	 ISS_DATA_DFSC_TF_L0	(0x04 << 0)
617 #define	 ISS_DATA_DFSC_TF_L1	(0x05 << 0)
618 #define	 ISS_DATA_DFSC_TF_L2	(0x06 << 0)
619 #define	 ISS_DATA_DFSC_TF_L3	(0x07 << 0)
620 #define	 ISS_DATA_DFSC_AFF_L1	(0x09 << 0)
621 #define	 ISS_DATA_DFSC_AFF_L2	(0x0a << 0)
622 #define	 ISS_DATA_DFSC_AFF_L3	(0x0b << 0)
623 #define	 ISS_DATA_DFSC_PF_L1	(0x0d << 0)
624 #define	 ISS_DATA_DFSC_PF_L2	(0x0e << 0)
625 #define	 ISS_DATA_DFSC_PF_L3	(0x0f << 0)
626 #define	 ISS_DATA_DFSC_EXT	(0x10 << 0)
627 #define	 ISS_DATA_DFSC_EXT_L0	(0x14 << 0)
628 #define	 ISS_DATA_DFSC_EXT_L1	(0x15 << 0)
629 #define	 ISS_DATA_DFSC_EXT_L2	(0x16 << 0)
630 #define	 ISS_DATA_DFSC_EXT_L3	(0x17 << 0)
631 #define	 ISS_DATA_DFSC_ECC	(0x18 << 0)
632 #define	 ISS_DATA_DFSC_ECC_L0	(0x1c << 0)
633 #define	 ISS_DATA_DFSC_ECC_L1	(0x1d << 0)
634 #define	 ISS_DATA_DFSC_ECC_L2	(0x1e << 0)
635 #define	 ISS_DATA_DFSC_ECC_L3	(0x1f << 0)
636 #define	 ISS_DATA_DFSC_ALIGN	(0x21 << 0)
637 #define	 ISS_DATA_DFSC_TLB_CONFLICT (0x30 << 0)
638 #define	ESR_ELx_IL		(0x01 << 25)
639 #define	ESR_ELx_EC_SHIFT	26
640 #define	ESR_ELx_EC_MASK		(0x3f << 26)
641 #define	ESR_ELx_EXCEPTION(esr)	(((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT)
642 #define	 EXCP_UNKNOWN		0x00	/* Unkwn exception */
643 #define	 EXCP_TRAP_WFI_WFE	0x01	/* Trapped WFI or WFE */
644 #define	 EXCP_FP_SIMD		0x07	/* VFP/SIMD trap */
645 #define	 EXCP_BTI		0x0d	/* Branch Target Exception */
646 #define	 EXCP_ILL_STATE		0x0e	/* Illegal execution state */
647 #define	 EXCP_SVC32		0x11	/* SVC trap for AArch32 */
648 #define	 EXCP_SVC64		0x15	/* SVC trap for AArch64 */
649 #define	 EXCP_HVC		0x16	/* HVC trap */
650 #define	 EXCP_MSR		0x18	/* MSR/MRS trap */
651 #define	 EXCP_SVE		0x19	/* SVE trap */
652 #define	 EXCP_FPAC		0x1c	/* Faulting PAC trap */
653 #define	 EXCP_INSN_ABORT_L	0x20	/* Instruction abort, from lower EL */
654 #define	 EXCP_INSN_ABORT	0x21	/* Instruction abort, from same EL */
655 #define	 EXCP_PC_ALIGN		0x22	/* PC alignment fault */
656 #define	 EXCP_DATA_ABORT_L	0x24	/* Data abort, from lower EL */
657 #define	 EXCP_DATA_ABORT	0x25	/* Data abort, from same EL */
658 #define	 EXCP_SP_ALIGN		0x26	/* SP slignment fault */
659 #define	 EXCP_TRAP_FP		0x2c	/* Trapped FP exception */
660 #define	 EXCP_SERROR		0x2f	/* SError interrupt */
661 #define	 EXCP_BRKPT_EL0		0x30	/* Hardware breakpoint, from same EL */
662 #define	 EXCP_BRKPT_EL1		0x31	/* Hardware breakpoint, from same EL */
663 #define	 EXCP_SOFTSTP_EL0	0x32	/* Software Step, from lower EL */
664 #define	 EXCP_SOFTSTP_EL1	0x33	/* Software Step, from same EL */
665 #define	 EXCP_WATCHPT_EL0	0x34	/* Watchpoint, from lower EL */
666 #define	 EXCP_WATCHPT_EL1	0x35	/* Watchpoint, from same EL */
667 #define	 EXCP_BRKPT_32		0x38    /* 32bits breakpoint */
668 #define	 EXCP_BRK		0x3c	/* Breakpoint */
669 
670 /* ESR_EL1 */
671 #define	ESR_EL1_REG			MRS_REG_ALT_NAME(ESR_EL1)
672 #define	ESR_EL1_op0			3
673 #define	ESR_EL1_op1			0
674 #define	ESR_EL1_CRn			5
675 #define	ESR_EL1_CRm			2
676 #define	ESR_EL1_op2			0
677 
678 /* ESR_EL12 */
679 #define	ESR_EL12_REG			MRS_REG_ALT_NAME(ESR_EL12)
680 #define	ESR_EL12_op0			3
681 #define	ESR_EL12_op1			5
682 #define	ESR_EL12_CRn			5
683 #define	ESR_EL12_CRm			2
684 #define	ESR_EL12_op2			0
685 
686 /* FAR_EL1 */
687 #define	FAR_EL1_REG			MRS_REG_ALT_NAME(FAR_EL1)
688 #define	FAR_EL1_op0			3
689 #define	FAR_EL1_op1			0
690 #define	FAR_EL1_CRn			6
691 #define	FAR_EL1_CRm			0
692 #define	FAR_EL1_op2			0
693 
694 /* FAR_EL12 */
695 #define	FAR_EL12_REG			MRS_REG_ALT_NAME(FAR_EL12)
696 #define	FAR_EL12_op0			3
697 #define	FAR_EL12_op1			5
698 #define	FAR_EL12_CRn			6
699 #define	FAR_EL12_CRm			0
700 #define	FAR_EL12_op2			0
701 
702 /* ICC_CTLR_EL1 */
703 #define	ICC_CTLR_EL1_EOIMODE	(1U << 1)
704 
705 /* ICC_IAR1_EL1 */
706 #define	ICC_IAR1_EL1_SPUR	(0x03ff)
707 
708 /* ICC_IGRPEN0_EL1 */
709 #define	ICC_IGRPEN0_EL1_EN	(1U << 0)
710 
711 /* ICC_PMR_EL1 */
712 #define	ICC_PMR_EL1_PRIO_MASK	(0xFFUL)
713 
714 /* ICC_SGI1R_EL1 */
715 #define	ICC_SGI1R_EL1_op0		3
716 #define	ICC_SGI1R_EL1_op1		0
717 #define	ICC_SGI1R_EL1_CRn		12
718 #define	ICC_SGI1R_EL1_CRm		11
719 #define	ICC_SGI1R_EL1_op2		5
720 #define	ICC_SGI1R_EL1_TL_SHIFT		0
721 #define	ICC_SGI1R_EL1_TL_MASK		(0xffffUL << ICC_SGI1R_EL1_TL_SHIFT)
722 #define	ICC_SGI1R_EL1_TL_VAL(x)		((x) & ICC_SGI1R_EL1_TL_MASK)
723 #define	ICC_SGI1R_EL1_AFF1_SHIFT	16
724 #define	ICC_SGI1R_EL1_AFF1_MASK		(0xfful << ICC_SGI1R_EL1_AFF1_SHIFT)
725 #define	ICC_SGI1R_EL1_AFF1_VAL(x)	((x) & ICC_SGI1R_EL1_AFF1_MASK)
726 #define	ICC_SGI1R_EL1_SGIID_SHIFT	24
727 #define	ICC_SGI1R_EL1_SGIID_MASK	(0xfUL << ICC_SGI1R_EL1_SGIID_SHIFT)
728 #define	ICC_SGI1R_EL1_SGIID_VAL(x)	((x) & ICC_SGI1R_EL1_SGIID_MASK)
729 #define	ICC_SGI1R_EL1_AFF2_SHIFT	32
730 #define	ICC_SGI1R_EL1_AFF2_MASK		(0xfful << ICC_SGI1R_EL1_AFF2_SHIFT)
731 #define	ICC_SGI1R_EL1_AFF2_VAL(x)	((x) & ICC_SGI1R_EL1_AFF2_MASK)
732 #define	ICC_SGI1R_EL1_RS_SHIFT		44
733 #define	ICC_SGI1R_EL1_RS_MASK		(0xful << ICC_SGI1R_EL1_RS_SHIFT)
734 #define	ICC_SGI1R_EL1_RS_VAL(x)		((x) & ICC_SGI1R_EL1_RS_MASK)
735 #define	ICC_SGI1R_EL1_AFF3_SHIFT	48
736 #define	ICC_SGI1R_EL1_AFF3_MASK		(0xfful << ICC_SGI1R_EL1_AFF3_SHIFT)
737 #define	ICC_SGI1R_EL1_AFF3_VAL(x)	((x) & ICC_SGI1R_EL1_AFF3_MASK)
738 #define	ICC_SGI1R_EL1_IRM		(0x1UL << 40)
739 
740 /* ICC_SRE_EL1 */
741 #define	ICC_SRE_EL1_SRE		(1U << 0)
742 
743 /* ID_AA64AFR0_EL1 */
744 #define	ID_AA64AFR0_EL1_REG		MRS_REG_ALT_NAME(ID_AA64AFR0_EL1)
745 #define	ID_AA64AFR0_EL1_ISS		ISS_MSR_REG(ID_AA64AFR0_EL1)
746 #define	ID_AA64AFR0_EL1_op0		3
747 #define	ID_AA64AFR0_EL1_op1		0
748 #define	ID_AA64AFR0_EL1_CRn		0
749 #define	ID_AA64AFR0_EL1_CRm		5
750 #define	ID_AA64AFR0_EL1_op2		4
751 
752 /* ID_AA64AFR1_EL1 */
753 #define	ID_AA64AFR1_EL1_REG		MRS_REG_ALT_NAME(ID_AA64AFR1_EL1)
754 #define	ID_AA64AFR1_EL1_ISS		ISS_MSR_REG(ID_AA64AFR1_EL1)
755 #define	ID_AA64AFR1_EL1_op0		3
756 #define	ID_AA64AFR1_EL1_op1		0
757 #define	ID_AA64AFR1_EL1_CRn		0
758 #define	ID_AA64AFR1_EL1_CRm		5
759 #define	ID_AA64AFR1_EL1_op2		5
760 
761 /* ID_AA64DFR0_EL1 */
762 #define	ID_AA64DFR0_EL1_REG		MRS_REG_ALT_NAME(ID_AA64DFR0_EL1)
763 #define	ID_AA64DFR0_EL1_ISS		ISS_MSR_REG(ID_AA64DFR0_EL1)
764 #define	ID_AA64DFR0_EL1_op0		3
765 #define	ID_AA64DFR0_EL1_op1		0
766 #define	ID_AA64DFR0_EL1_CRn		0
767 #define	ID_AA64DFR0_EL1_CRm		5
768 #define	ID_AA64DFR0_EL1_op2		0
769 #define	ID_AA64DFR0_DebugVer_SHIFT	0
770 #define	ID_AA64DFR0_DebugVer_WIDTH	4
771 #define	ID_AA64DFR0_DebugVer_MASK	(UL(0xf) << ID_AA64DFR0_DebugVer_SHIFT)
772 #define	ID_AA64DFR0_DebugVer_VAL(x)	((x) & ID_AA64DFR0_DebugVer_MASK)
773 #define	 ID_AA64DFR0_DebugVer_8		(UL(0x6) << ID_AA64DFR0_DebugVer_SHIFT)
774 #define	 ID_AA64DFR0_DebugVer_8_VHE	(UL(0x7) << ID_AA64DFR0_DebugVer_SHIFT)
775 #define	 ID_AA64DFR0_DebugVer_8_2	(UL(0x8) << ID_AA64DFR0_DebugVer_SHIFT)
776 #define	 ID_AA64DFR0_DebugVer_8_4	(UL(0x9) << ID_AA64DFR0_DebugVer_SHIFT)
777 #define	 ID_AA64DFR0_DebugVer_8_8	(UL(0xa) << ID_AA64DFR0_DebugVer_SHIFT)
778 #define	 ID_AA64DFR0_DebugVer_8_9	(UL(0xb) << ID_AA64DFR0_DebugVer_SHIFT)
779 #define	ID_AA64DFR0_TraceVer_SHIFT	4
780 #define	ID_AA64DFR0_TraceVer_WIDTH	4
781 #define	ID_AA64DFR0_TraceVer_MASK	(UL(0xf) << ID_AA64DFR0_TraceVer_SHIFT)
782 #define	ID_AA64DFR0_TraceVer_VAL(x)	((x) & ID_AA64DFR0_TraceVer_MASK)
783 #define	 ID_AA64DFR0_TraceVer_NONE	(UL(0x0) << ID_AA64DFR0_TraceVer_SHIFT)
784 #define	 ID_AA64DFR0_TraceVer_IMPL	(UL(0x1) << ID_AA64DFR0_TraceVer_SHIFT)
785 #define	ID_AA64DFR0_PMUVer_SHIFT	8
786 #define	ID_AA64DFR0_PMUVer_WIDTH	4
787 #define	ID_AA64DFR0_PMUVer_MASK		(UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT)
788 #define	ID_AA64DFR0_PMUVer_VAL(x)	((x) & ID_AA64DFR0_PMUVer_MASK)
789 #define	 ID_AA64DFR0_PMUVer_NONE	(UL(0x0) << ID_AA64DFR0_PMUVer_SHIFT)
790 #define	 ID_AA64DFR0_PMUVer_3		(UL(0x1) << ID_AA64DFR0_PMUVer_SHIFT)
791 #define	 ID_AA64DFR0_PMUVer_3_1		(UL(0x4) << ID_AA64DFR0_PMUVer_SHIFT)
792 #define	 ID_AA64DFR0_PMUVer_3_4		(UL(0x5) << ID_AA64DFR0_PMUVer_SHIFT)
793 #define	 ID_AA64DFR0_PMUVer_3_5		(UL(0x6) << ID_AA64DFR0_PMUVer_SHIFT)
794 #define	 ID_AA64DFR0_PMUVer_3_7		(UL(0x7) << ID_AA64DFR0_PMUVer_SHIFT)
795 #define	 ID_AA64DFR0_PMUVer_3_8		(UL(0x8) << ID_AA64DFR0_PMUVer_SHIFT)
796 #define	 ID_AA64DFR0_PMUVer_3_9		(UL(0x9) << ID_AA64DFR0_PMUVer_SHIFT)
797 #define	 ID_AA64DFR0_PMUVer_IMPL	(UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT)
798 #define	ID_AA64DFR0_BRPs_SHIFT		12
799 #define	ID_AA64DFR0_BRPs_WIDTH		4
800 #define	ID_AA64DFR0_BRPs_MASK		(UL(0xf) << ID_AA64DFR0_BRPs_SHIFT)
801 #define	ID_AA64DFR0_BRPs_VAL(x)	\
802     ((((x) >> ID_AA64DFR0_BRPs_SHIFT) & 0xf) + 1)
803 #define	ID_AA64DFR0_PMSS_SHIFT		16
804 #define	ID_AA64DFR0_PMSS_WIDTH		4
805 #define	ID_AA64DFR0_PMSS_MASK		(UL(0xf) << ID_AA64DFR0_PMSS_SHIFT)
806 #define	ID_AA64DFR0_PMSS_VAL(x)		((x) & ID_AA64DFR0_PMSS_MASK)
807 #define	 ID_AA64DFR0_PMSS_NONE		(UL(0x0) << ID_AA64DFR0_PMSS_SHIFT)
808 #define	 ID_AA64DFR0_PMSS_IMPL		(UL(0x1) << ID_AA64DFR0_PMSS_SHIFT)
809 #define	ID_AA64DFR0_WRPs_SHIFT		20
810 #define	ID_AA64DFR0_WRPs_WIDTH		4
811 #define	ID_AA64DFR0_WRPs_MASK		(UL(0xf) << ID_AA64DFR0_WRPs_SHIFT)
812 #define	ID_AA64DFR0_WRPs_VAL(x)	\
813     ((((x) >> ID_AA64DFR0_WRPs_SHIFT) & 0xf) + 1)
814 #define	ID_AA64DFR0_CTX_CMPs_SHIFT	28
815 #define	ID_AA64DFR0_CTX_CMPs_WIDTH	4
816 #define	ID_AA64DFR0_CTX_CMPs_MASK	(UL(0xf) << ID_AA64DFR0_CTX_CMPs_SHIFT)
817 #define	ID_AA64DFR0_CTX_CMPs_VAL(x)	\
818     ((((x) >> ID_AA64DFR0_CTX_CMPs_SHIFT) & 0xf) + 1)
819 #define	ID_AA64DFR0_PMSVer_SHIFT	32
820 #define	ID_AA64DFR0_PMSVer_WIDTH	4
821 #define	ID_AA64DFR0_PMSVer_MASK		(UL(0xf) << ID_AA64DFR0_PMSVer_SHIFT)
822 #define	ID_AA64DFR0_PMSVer_VAL(x)	((x) & ID_AA64DFR0_PMSVer_MASK)
823 #define	 ID_AA64DFR0_PMSVer_NONE	(UL(0x0) << ID_AA64DFR0_PMSVer_SHIFT)
824 #define	 ID_AA64DFR0_PMSVer_SPE		(UL(0x1) << ID_AA64DFR0_PMSVer_SHIFT)
825 #define	 ID_AA64DFR0_PMSVer_SPE_1_1	(UL(0x2) << ID_AA64DFR0_PMSVer_SHIFT)
826 #define	 ID_AA64DFR0_PMSVer_SPE_1_2	(UL(0x3) << ID_AA64DFR0_PMSVer_SHIFT)
827 #define	 ID_AA64DFR0_PMSVer_SPE_1_3	(UL(0x4) << ID_AA64DFR0_PMSVer_SHIFT)
828 #define	 ID_AA64DFR0_PMSVer_SPE_1_4	(UL(0x5) << ID_AA64DFR0_PMSVer_SHIFT)
829 #define	ID_AA64DFR0_DoubleLock_SHIFT	36
830 #define	ID_AA64DFR0_DoubleLock_WIDTH	4
831 #define	ID_AA64DFR0_DoubleLock_MASK	(UL(0xf) << ID_AA64DFR0_DoubleLock_SHIFT)
832 #define	ID_AA64DFR0_DoubleLock_VAL(x)	((x) & ID_AA64DFR0_DoubleLock_MASK)
833 #define	 ID_AA64DFR0_DoubleLock_IMPL	(UL(0x0) << ID_AA64DFR0_DoubleLock_SHIFT)
834 #define	 ID_AA64DFR0_DoubleLock_NONE	(UL(0xf) << ID_AA64DFR0_DoubleLock_SHIFT)
835 #define	ID_AA64DFR0_TraceFilt_SHIFT	40
836 #define	ID_AA64DFR0_TraceFilt_WIDTH	4
837 #define	ID_AA64DFR0_TraceFilt_MASK	(UL(0xf) << ID_AA64DFR0_TraceFilt_SHIFT)
838 #define	ID_AA64DFR0_TraceFilt_VAL(x)	((x) & ID_AA64DFR0_TraceFilt_MASK)
839 #define	 ID_AA64DFR0_TraceFilt_NONE	(UL(0x0) << ID_AA64DFR0_TraceFilt_SHIFT)
840 #define	 ID_AA64DFR0_TraceFilt_8_4	(UL(0x1) << ID_AA64DFR0_TraceFilt_SHIFT)
841 #define	ID_AA64DFR0_TraceBuffer_SHIFT	44
842 #define	ID_AA64DFR0_TraceBuffer_WIDTH	4
843 #define	ID_AA64DFR0_TraceBuffer_MASK	(UL(0xf) << ID_AA64DFR0_TraceBuffer_SHIFT)
844 #define	ID_AA64DFR0_TraceBuffer_VAL(x)	((x) & ID_AA64DFR0_TraceBuffer_MASK)
845 #define	 ID_AA64DFR0_TraceBuffer_NONE	(UL(0x0) << ID_AA64DFR0_TraceBuffer_SHIFT)
846 #define	 ID_AA64DFR0_TraceBuffer_IMPL	(UL(0x1) << ID_AA64DFR0_TraceBuffer_SHIFT)
847 #define	ID_AA64DFR0_MTPMU_SHIFT		48
848 #define	ID_AA64DFR0_MTPMU_WIDTH		4
849 #define	ID_AA64DFR0_MTPMU_MASK		(UL(0xf) << ID_AA64DFR0_MTPMU_SHIFT)
850 #define	ID_AA64DFR0_MTPMU_VAL(x)	((x) & ID_AA64DFR0_MTPMU_MASK)
851 #define	 ID_AA64DFR0_MTPMU_NONE		(UL(0x0) << ID_AA64DFR0_MTPMU_SHIFT)
852 #define	 ID_AA64DFR0_MTPMU_IMPL		(UL(0x1) << ID_AA64DFR0_MTPMU_SHIFT)
853 #define	 ID_AA64DFR0_MTPMU_NONE_MT_RES0	(UL(0xf) << ID_AA64DFR0_MTPMU_SHIFT)
854 #define	ID_AA64DFR0_BRBE_SHIFT		52
855 #define	ID_AA64DFR0_BRBE_WIDTH		4
856 #define	ID_AA64DFR0_BRBE_MASK		(UL(0xf) << ID_AA64DFR0_BRBE_SHIFT)
857 #define	ID_AA64DFR0_BRBE_VAL(x)		((x) & ID_AA64DFR0_BRBE_MASK)
858 #define	 ID_AA64DFR0_BRBE_NONE		(UL(0x0) << ID_AA64DFR0_BRBE_SHIFT)
859 #define	 ID_AA64DFR0_BRBE_IMPL		(UL(0x1) << ID_AA64DFR0_BRBE_SHIFT)
860 #define	 ID_AA64DFR0_BRBE_EL3		(UL(0x2) << ID_AA64DFR0_BRBE_SHIFT)
861 #define	ID_AA64DFR0_HPMN0_SHIFT		60
862 #define	ID_AA64DFR0_HPMN0_WIDTH		4
863 #define	ID_AA64DFR0_HPMN0_MASK		(UL(0xf) << ID_AA64DFR0_HPMN0_SHIFT)
864 #define	ID_AA64DFR0_HPMN0_VAL(x)	((x) & ID_AA64DFR0_HPMN0_MASK)
865 #define	 ID_AA64DFR0_HPMN0_CONSTR	(UL(0x0) << ID_AA64DFR0_HPMN0_SHIFT)
866 #define	 ID_AA64DFR0_HPMN0_DEFINED	(UL(0x1) << ID_AA64DFR0_HPMN0_SHIFT)
867 
868 /* ID_AA64DFR1_EL1 */
869 #define	ID_AA64DFR1_EL1_REG		MRS_REG_ALT_NAME(ID_AA64DFR1_EL1)
870 #define	ID_AA64DFR1_EL1_ISS		ISS_MSR_REG(ID_AA64DFR1_EL1)
871 #define	ID_AA64DFR1_EL1_op0		3
872 #define	ID_AA64DFR1_EL1_op1		0
873 #define	ID_AA64DFR1_EL1_CRn		0
874 #define	ID_AA64DFR1_EL1_CRm		5
875 #define	ID_AA64DFR1_EL1_op2		1
876 #define	ID_AA64DFR1_SPMU_SHIFT		32
877 #define	ID_AA64DFR1_SPMU_WIDTH		4
878 #define	ID_AA64DFR1_SPMU_MASK		(UL(0xf) << ID_AA64DFR1_SPMU_SHIFT)
879 #define	ID_AA64DFR1_SPMU_VAL(x)		((x) & ID_AA64DFR1_SPMU_MASK)
880 #define	 ID_AA64DFR1_SPMU_NONE		(UL(0x0) << ID_AA64DFR1_SPMU_SHIFT)
881 #define	 ID_AA64DFR1_SPMU_IMPL		(UL(0x1) << ID_AA64DFR1_SPMU_SHIFT)
882 #define	ID_AA64DFR1_PMICNTR_SHIFT	36
883 #define	ID_AA64DFR1_PMICNTR_WIDTH	4
884 #define	ID_AA64DFR1_PMICNTR_MASK	(UL(0xf) << ID_AA64DFR1_PMICNTR_SHIFT)
885 #define	ID_AA64DFR1_PMICNTR_VAL(x)	((x) & ID_AA64DFR1_PMICNTR_MASK)
886 #define	 ID_AA64DFR1_PMICNTR_NONE	(UL(0x0) << ID_AA64DFR1_PMICNTR_SHIFT)
887 #define	 ID_AA64DFR1_PMICNTR_IMPL	(UL(0x1) << ID_AA64DFR1_PMICNTR_SHIFT)
888 #define	ID_AA64DFR1_DPFZS_SHIFT		52
889 #define	ID_AA64DFR1_DPFZS_WIDTH		4
890 #define	ID_AA64DFR1_DPFZS_MASK		(UL(0xf) << ID_AA64DFR1_DPFZS_SHIFT)
891 #define	ID_AA64DFR1_DPFZS_VAL(x)	((x) & ID_AA64DFR1_DPFZS_MASK)
892 #define	 ID_AA64DFR1_DPFZS_NONE		(UL(0x0) << ID_AA64DFR1_DPFZS_SHIFT)
893 #define	 ID_AA64DFR1_DPFZS_IMPL		(UL(0x1) << ID_AA64DFR1_DPFZS_SHIFT)
894 
895 /* ID_AA64ISAR0_EL1 */
896 #define	ID_AA64ISAR0_EL1_REG		MRS_REG_ALT_NAME(ID_AA64ISAR0_EL1)
897 #define	ID_AA64ISAR0_EL1_ISS		ISS_MSR_REG(ID_AA64ISAR0_EL1)
898 #define	ID_AA64ISAR0_EL1_op0		3
899 #define	ID_AA64ISAR0_EL1_op1		0
900 #define	ID_AA64ISAR0_EL1_CRn		0
901 #define	ID_AA64ISAR0_EL1_CRm		6
902 #define	ID_AA64ISAR0_EL1_op2		0
903 #define	ID_AA64ISAR0_AES_SHIFT		4
904 #define	ID_AA64ISAR0_AES_WIDTH		4
905 #define	ID_AA64ISAR0_AES_MASK		(UL(0xf) << ID_AA64ISAR0_AES_SHIFT)
906 #define	ID_AA64ISAR0_AES_VAL(x)		((x) & ID_AA64ISAR0_AES_MASK)
907 #define	 ID_AA64ISAR0_AES_NONE		(UL(0x0) << ID_AA64ISAR0_AES_SHIFT)
908 #define	 ID_AA64ISAR0_AES_BASE		(UL(0x1) << ID_AA64ISAR0_AES_SHIFT)
909 #define	 ID_AA64ISAR0_AES_PMULL		(UL(0x2) << ID_AA64ISAR0_AES_SHIFT)
910 #define	ID_AA64ISAR0_SHA1_SHIFT		8
911 #define	ID_AA64ISAR0_SHA1_WIDTH		4
912 #define	ID_AA64ISAR0_SHA1_MASK		(UL(0xf) << ID_AA64ISAR0_SHA1_SHIFT)
913 #define	ID_AA64ISAR0_SHA1_VAL(x)	((x) & ID_AA64ISAR0_SHA1_MASK)
914 #define	 ID_AA64ISAR0_SHA1_NONE		(UL(0x0) << ID_AA64ISAR0_SHA1_SHIFT)
915 #define	 ID_AA64ISAR0_SHA1_BASE		(UL(0x1) << ID_AA64ISAR0_SHA1_SHIFT)
916 #define	ID_AA64ISAR0_SHA2_SHIFT		12
917 #define	ID_AA64ISAR0_SHA2_WIDTH		4
918 #define	ID_AA64ISAR0_SHA2_MASK		(UL(0xf) << ID_AA64ISAR0_SHA2_SHIFT)
919 #define	ID_AA64ISAR0_SHA2_VAL(x)	((x) & ID_AA64ISAR0_SHA2_MASK)
920 #define	 ID_AA64ISAR0_SHA2_NONE		(UL(0x0) << ID_AA64ISAR0_SHA2_SHIFT)
921 #define	 ID_AA64ISAR0_SHA2_BASE		(UL(0x1) << ID_AA64ISAR0_SHA2_SHIFT)
922 #define	 ID_AA64ISAR0_SHA2_512		(UL(0x2) << ID_AA64ISAR0_SHA2_SHIFT)
923 #define	ID_AA64ISAR0_CRC32_SHIFT	16
924 #define	ID_AA64ISAR0_CRC32_WIDTH	4
925 #define	ID_AA64ISAR0_CRC32_MASK		(UL(0xf) << ID_AA64ISAR0_CRC32_SHIFT)
926 #define	ID_AA64ISAR0_CRC32_VAL(x)	((x) & ID_AA64ISAR0_CRC32_MASK)
927 #define	 ID_AA64ISAR0_CRC32_NONE	(UL(0x0) << ID_AA64ISAR0_CRC32_SHIFT)
928 #define	 ID_AA64ISAR0_CRC32_BASE	(UL(0x1) << ID_AA64ISAR0_CRC32_SHIFT)
929 #define	ID_AA64ISAR0_Atomic_SHIFT	20
930 #define	ID_AA64ISAR0_Atomic_WIDTH	4
931 #define	ID_AA64ISAR0_Atomic_MASK	(UL(0xf) << ID_AA64ISAR0_Atomic_SHIFT)
932 #define	ID_AA64ISAR0_Atomic_VAL(x)	((x) & ID_AA64ISAR0_Atomic_MASK)
933 #define	 ID_AA64ISAR0_Atomic_NONE	(UL(0x0) << ID_AA64ISAR0_Atomic_SHIFT)
934 #define	 ID_AA64ISAR0_Atomic_IMPL	(UL(0x2) << ID_AA64ISAR0_Atomic_SHIFT)
935 #define	ID_AA64ISAR0_TME_SHIFT		24
936 #define	ID_AA64ISAR0_TME_WIDTH		4
937 #define	ID_AA64ISAR0_TME_MASK		(UL(0xf) << ID_AA64ISAR0_TME_SHIFT)
938 #define	 ID_AA64ISAR0_TME_NONE		(UL(0x0) << ID_AA64ISAR0_TME_SHIFT)
939 #define	 ID_AA64ISAR0_TME_IMPL		(UL(0x1) << ID_AA64ISAR0_TME_SHIFT)
940 #define	ID_AA64ISAR0_RDM_SHIFT		28
941 #define	ID_AA64ISAR0_RDM_WIDTH		4
942 #define	ID_AA64ISAR0_RDM_MASK		(UL(0xf) << ID_AA64ISAR0_RDM_SHIFT)
943 #define	ID_AA64ISAR0_RDM_VAL(x)		((x) & ID_AA64ISAR0_RDM_MASK)
944 #define	 ID_AA64ISAR0_RDM_NONE		(UL(0x0) << ID_AA64ISAR0_RDM_SHIFT)
945 #define	 ID_AA64ISAR0_RDM_IMPL		(UL(0x1) << ID_AA64ISAR0_RDM_SHIFT)
946 #define	ID_AA64ISAR0_SHA3_SHIFT		32
947 #define	ID_AA64ISAR0_SHA3_WIDTH		4
948 #define	ID_AA64ISAR0_SHA3_MASK		(UL(0xf) << ID_AA64ISAR0_SHA3_SHIFT)
949 #define	ID_AA64ISAR0_SHA3_VAL(x)	((x) & ID_AA64ISAR0_SHA3_MASK)
950 #define	 ID_AA64ISAR0_SHA3_NONE		(UL(0x0) << ID_AA64ISAR0_SHA3_SHIFT)
951 #define	 ID_AA64ISAR0_SHA3_IMPL		(UL(0x1) << ID_AA64ISAR0_SHA3_SHIFT)
952 #define	ID_AA64ISAR0_SM3_SHIFT		36
953 #define	ID_AA64ISAR0_SM3_WIDTH		4
954 #define	ID_AA64ISAR0_SM3_MASK		(UL(0xf) << ID_AA64ISAR0_SM3_SHIFT)
955 #define	ID_AA64ISAR0_SM3_VAL(x)		((x) & ID_AA64ISAR0_SM3_MASK)
956 #define	 ID_AA64ISAR0_SM3_NONE		(UL(0x0) << ID_AA64ISAR0_SM3_SHIFT)
957 #define	 ID_AA64ISAR0_SM3_IMPL		(UL(0x1) << ID_AA64ISAR0_SM3_SHIFT)
958 #define	ID_AA64ISAR0_SM4_SHIFT		40
959 #define	ID_AA64ISAR0_SM4_WIDTH		4
960 #define	ID_AA64ISAR0_SM4_MASK		(UL(0xf) << ID_AA64ISAR0_SM4_SHIFT)
961 #define	ID_AA64ISAR0_SM4_VAL(x)		((x) & ID_AA64ISAR0_SM4_MASK)
962 #define	 ID_AA64ISAR0_SM4_NONE		(UL(0x0) << ID_AA64ISAR0_SM4_SHIFT)
963 #define	 ID_AA64ISAR0_SM4_IMPL		(UL(0x1) << ID_AA64ISAR0_SM4_SHIFT)
964 #define	ID_AA64ISAR0_DP_SHIFT		44
965 #define	ID_AA64ISAR0_DP_WIDTH		4
966 #define	ID_AA64ISAR0_DP_MASK		(UL(0xf) << ID_AA64ISAR0_DP_SHIFT)
967 #define	ID_AA64ISAR0_DP_VAL(x)		((x) & ID_AA64ISAR0_DP_MASK)
968 #define	 ID_AA64ISAR0_DP_NONE		(UL(0x0) << ID_AA64ISAR0_DP_SHIFT)
969 #define	 ID_AA64ISAR0_DP_IMPL		(UL(0x1) << ID_AA64ISAR0_DP_SHIFT)
970 #define	ID_AA64ISAR0_FHM_SHIFT		48
971 #define	ID_AA64ISAR0_FHM_WIDTH		4
972 #define	ID_AA64ISAR0_FHM_MASK		(UL(0xf) << ID_AA64ISAR0_FHM_SHIFT)
973 #define	ID_AA64ISAR0_FHM_VAL(x)		((x) & ID_AA64ISAR0_FHM_MASK)
974 #define	 ID_AA64ISAR0_FHM_NONE		(UL(0x0) << ID_AA64ISAR0_FHM_SHIFT)
975 #define	 ID_AA64ISAR0_FHM_IMPL		(UL(0x1) << ID_AA64ISAR0_FHM_SHIFT)
976 #define	ID_AA64ISAR0_TS_SHIFT		52
977 #define	ID_AA64ISAR0_TS_WIDTH		4
978 #define	ID_AA64ISAR0_TS_MASK		(UL(0xf) << ID_AA64ISAR0_TS_SHIFT)
979 #define	ID_AA64ISAR0_TS_VAL(x)		((x) & ID_AA64ISAR0_TS_MASK)
980 #define	 ID_AA64ISAR0_TS_NONE		(UL(0x0) << ID_AA64ISAR0_TS_SHIFT)
981 #define	 ID_AA64ISAR0_TS_CondM_8_4	(UL(0x1) << ID_AA64ISAR0_TS_SHIFT)
982 #define	 ID_AA64ISAR0_TS_CondM_8_5	(UL(0x2) << ID_AA64ISAR0_TS_SHIFT)
983 #define	ID_AA64ISAR0_TLB_SHIFT		56
984 #define	ID_AA64ISAR0_TLB_WIDTH		4
985 #define	ID_AA64ISAR0_TLB_MASK		(UL(0xf) << ID_AA64ISAR0_TLB_SHIFT)
986 #define	ID_AA64ISAR0_TLB_VAL(x)		((x) & ID_AA64ISAR0_TLB_MASK)
987 #define	 ID_AA64ISAR0_TLB_NONE		(UL(0x0) << ID_AA64ISAR0_TLB_SHIFT)
988 #define	 ID_AA64ISAR0_TLB_TLBIOS	(UL(0x1) << ID_AA64ISAR0_TLB_SHIFT)
989 #define	 ID_AA64ISAR0_TLB_TLBIOSR	(UL(0x2) << ID_AA64ISAR0_TLB_SHIFT)
990 #define	ID_AA64ISAR0_RNDR_SHIFT		60
991 #define	ID_AA64ISAR0_RNDR_WIDTH		4
992 #define	ID_AA64ISAR0_RNDR_MASK		(UL(0xf) << ID_AA64ISAR0_RNDR_SHIFT)
993 #define	ID_AA64ISAR0_RNDR_VAL(x)	((x) & ID_AA64ISAR0_RNDR_MASK)
994 #define	 ID_AA64ISAR0_RNDR_NONE		(UL(0x0) << ID_AA64ISAR0_RNDR_SHIFT)
995 #define	 ID_AA64ISAR0_RNDR_IMPL		(UL(0x1) << ID_AA64ISAR0_RNDR_SHIFT)
996 
997 /* ID_AA64ISAR1_EL1 */
998 #define	ID_AA64ISAR1_EL1_REG		MRS_REG_ALT_NAME(ID_AA64ISAR1_EL1)
999 #define	ID_AA64ISAR1_EL1_ISS		ISS_MSR_REG(ID_AA64ISAR1_EL1)
1000 #define	ID_AA64ISAR1_EL1_op0		3
1001 #define	ID_AA64ISAR1_EL1_op1		0
1002 #define	ID_AA64ISAR1_EL1_CRn		0
1003 #define	ID_AA64ISAR1_EL1_CRm		6
1004 #define	ID_AA64ISAR1_EL1_op2		1
1005 #define	ID_AA64ISAR1_DPB_SHIFT		0
1006 #define	ID_AA64ISAR1_DPB_WIDTH		4
1007 #define	ID_AA64ISAR1_DPB_MASK		(UL(0xf) << ID_AA64ISAR1_DPB_SHIFT)
1008 #define	ID_AA64ISAR1_DPB_VAL(x)		((x) & ID_AA64ISAR1_DPB_MASK)
1009 #define	 ID_AA64ISAR1_DPB_NONE		(UL(0x0) << ID_AA64ISAR1_DPB_SHIFT)
1010 #define	 ID_AA64ISAR1_DPB_DCCVAP	(UL(0x1) << ID_AA64ISAR1_DPB_SHIFT)
1011 #define	 ID_AA64ISAR1_DPB_DCCVADP	(UL(0x2) << ID_AA64ISAR1_DPB_SHIFT)
1012 #define	ID_AA64ISAR1_APA_SHIFT		4
1013 #define	ID_AA64ISAR1_APA_WIDTH		4
1014 #define	ID_AA64ISAR1_APA_MASK		(UL(0xf) << ID_AA64ISAR1_APA_SHIFT)
1015 #define	ID_AA64ISAR1_APA_VAL(x)		((x) & ID_AA64ISAR1_APA_MASK)
1016 #define	 ID_AA64ISAR1_APA_NONE		(UL(0x0) << ID_AA64ISAR1_APA_SHIFT)
1017 #define	 ID_AA64ISAR1_APA_PAC		(UL(0x1) << ID_AA64ISAR1_APA_SHIFT)
1018 #define	 ID_AA64ISAR1_APA_EPAC		(UL(0x2) << ID_AA64ISAR1_APA_SHIFT)
1019 #define	 ID_AA64ISAR1_APA_EPAC2		(UL(0x3) << ID_AA64ISAR1_APA_SHIFT)
1020 #define	 ID_AA64ISAR1_APA_FPAC		(UL(0x4) << ID_AA64ISAR1_APA_SHIFT)
1021 #define	 ID_AA64ISAR1_APA_FPAC_COMBINED	(UL(0x5) << ID_AA64ISAR1_APA_SHIFT)
1022 #define	ID_AA64ISAR1_API_SHIFT		8
1023 #define	ID_AA64ISAR1_API_WIDTH		4
1024 #define	ID_AA64ISAR1_API_MASK		(UL(0xf) << ID_AA64ISAR1_API_SHIFT)
1025 #define	ID_AA64ISAR1_API_VAL(x)		((x) & ID_AA64ISAR1_API_MASK)
1026 #define	 ID_AA64ISAR1_API_NONE		(UL(0x0) << ID_AA64ISAR1_API_SHIFT)
1027 #define	 ID_AA64ISAR1_API_PAC		(UL(0x1) << ID_AA64ISAR1_API_SHIFT)
1028 #define	 ID_AA64ISAR1_API_EPAC		(UL(0x2) << ID_AA64ISAR1_API_SHIFT)
1029 #define	 ID_AA64ISAR1_API_EPAC2		(UL(0x3) << ID_AA64ISAR1_API_SHIFT)
1030 #define	 ID_AA64ISAR1_API_FPAC		(UL(0x4) << ID_AA64ISAR1_API_SHIFT)
1031 #define	 ID_AA64ISAR1_API_FPAC_COMBINED	(UL(0x5) << ID_AA64ISAR1_API_SHIFT)
1032 #define	ID_AA64ISAR1_JSCVT_SHIFT	12
1033 #define	ID_AA64ISAR1_JSCVT_WIDTH	4
1034 #define	ID_AA64ISAR1_JSCVT_MASK		(UL(0xf) << ID_AA64ISAR1_JSCVT_SHIFT)
1035 #define	ID_AA64ISAR1_JSCVT_VAL(x)	((x) & ID_AA64ISAR1_JSCVT_MASK)
1036 #define	 ID_AA64ISAR1_JSCVT_NONE	(UL(0x0) << ID_AA64ISAR1_JSCVT_SHIFT)
1037 #define	 ID_AA64ISAR1_JSCVT_IMPL	(UL(0x1) << ID_AA64ISAR1_JSCVT_SHIFT)
1038 #define	ID_AA64ISAR1_FCMA_SHIFT		16
1039 #define	ID_AA64ISAR1_FCMA_WIDTH		4
1040 #define	ID_AA64ISAR1_FCMA_MASK		(UL(0xf) << ID_AA64ISAR1_FCMA_SHIFT)
1041 #define	ID_AA64ISAR1_FCMA_VAL(x)	((x) & ID_AA64ISAR1_FCMA_MASK)
1042 #define	 ID_AA64ISAR1_FCMA_NONE		(UL(0x0) << ID_AA64ISAR1_FCMA_SHIFT)
1043 #define	 ID_AA64ISAR1_FCMA_IMPL		(UL(0x1) << ID_AA64ISAR1_FCMA_SHIFT)
1044 #define	ID_AA64ISAR1_LRCPC_SHIFT	20
1045 #define	ID_AA64ISAR1_LRCPC_WIDTH	4
1046 #define	ID_AA64ISAR1_LRCPC_MASK		(UL(0xf) << ID_AA64ISAR1_LRCPC_SHIFT)
1047 #define	ID_AA64ISAR1_LRCPC_VAL(x)	((x) & ID_AA64ISAR1_LRCPC_MASK)
1048 #define	 ID_AA64ISAR1_LRCPC_NONE	(UL(0x0) << ID_AA64ISAR1_LRCPC_SHIFT)
1049 #define	 ID_AA64ISAR1_LRCPC_RCPC_8_3	(UL(0x1) << ID_AA64ISAR1_LRCPC_SHIFT)
1050 #define	 ID_AA64ISAR1_LRCPC_RCPC_8_4	(UL(0x2) << ID_AA64ISAR1_LRCPC_SHIFT)
1051 #define	ID_AA64ISAR1_GPA_SHIFT		24
1052 #define	ID_AA64ISAR1_GPA_WIDTH		4
1053 #define	ID_AA64ISAR1_GPA_MASK		(UL(0xf) << ID_AA64ISAR1_GPA_SHIFT)
1054 #define	ID_AA64ISAR1_GPA_VAL(x)		((x) & ID_AA64ISAR1_GPA_MASK)
1055 #define	 ID_AA64ISAR1_GPA_NONE		(UL(0x0) << ID_AA64ISAR1_GPA_SHIFT)
1056 #define	 ID_AA64ISAR1_GPA_IMPL		(UL(0x1) << ID_AA64ISAR1_GPA_SHIFT)
1057 #define	ID_AA64ISAR1_GPI_SHIFT		28
1058 #define	ID_AA64ISAR1_GPI_WIDTH		4
1059 #define	ID_AA64ISAR1_GPI_MASK		(UL(0xf) << ID_AA64ISAR1_GPI_SHIFT)
1060 #define	ID_AA64ISAR1_GPI_VAL(x)		((x) & ID_AA64ISAR1_GPI_MASK)
1061 #define	 ID_AA64ISAR1_GPI_NONE		(UL(0x0) << ID_AA64ISAR1_GPI_SHIFT)
1062 #define	 ID_AA64ISAR1_GPI_IMPL		(UL(0x1) << ID_AA64ISAR1_GPI_SHIFT)
1063 #define	ID_AA64ISAR1_FRINTTS_SHIFT	32
1064 #define	ID_AA64ISAR1_FRINTTS_WIDTH	4
1065 #define	ID_AA64ISAR1_FRINTTS_MASK	(UL(0xf) << ID_AA64ISAR1_FRINTTS_SHIFT)
1066 #define	ID_AA64ISAR1_FRINTTS_VAL(x)	((x) & ID_AA64ISAR1_FRINTTS_MASK)
1067 #define	 ID_AA64ISAR1_FRINTTS_NONE	(UL(0x0) << ID_AA64ISAR1_FRINTTS_SHIFT)
1068 #define	 ID_AA64ISAR1_FRINTTS_IMPL	(UL(0x1) << ID_AA64ISAR1_FRINTTS_SHIFT)
1069 #define	ID_AA64ISAR1_SB_SHIFT		36
1070 #define	ID_AA64ISAR1_SB_WIDTH		4
1071 #define	ID_AA64ISAR1_SB_MASK		(UL(0xf) << ID_AA64ISAR1_SB_SHIFT)
1072 #define	ID_AA64ISAR1_SB_VAL(x)		((x) & ID_AA64ISAR1_SB_MASK)
1073 #define	 ID_AA64ISAR1_SB_NONE		(UL(0x0) << ID_AA64ISAR1_SB_SHIFT)
1074 #define	 ID_AA64ISAR1_SB_IMPL		(UL(0x1) << ID_AA64ISAR1_SB_SHIFT)
1075 #define	ID_AA64ISAR1_SPECRES_SHIFT	40
1076 #define	ID_AA64ISAR1_SPECRES_WIDTH	4
1077 #define	ID_AA64ISAR1_SPECRES_MASK	(UL(0xf) << ID_AA64ISAR1_SPECRES_SHIFT)
1078 #define	ID_AA64ISAR1_SPECRES_VAL(x)	((x) & ID_AA64ISAR1_SPECRES_MASK)
1079 #define	 ID_AA64ISAR1_SPECRES_NONE	(UL(0x0) << ID_AA64ISAR1_SPECRES_SHIFT)
1080 #define	 ID_AA64ISAR1_SPECRES_8_5	(UL(0x1) << ID_AA64ISAR1_SPECRES_SHIFT)
1081 #define	 ID_AA64ISAR1_SPECRES_8_9	(UL(0x2) << ID_AA64ISAR1_SPECRES_SHIFT)
1082 #define	ID_AA64ISAR1_BF16_SHIFT		44
1083 #define	ID_AA64ISAR1_BF16_WIDTH		4
1084 #define	ID_AA64ISAR1_BF16_MASK		(UL(0xf) << ID_AA64ISAR1_BF16_SHIFT)
1085 #define	ID_AA64ISAR1_BF16_VAL(x)	((x) & ID_AA64ISAR1_BF16_MASK)
1086 #define	 ID_AA64ISAR1_BF16_NONE		(UL(0x0) << ID_AA64ISAR1_BF16_SHIFT)
1087 #define	 ID_AA64ISAR1_BF16_IMPL		(UL(0x1) << ID_AA64ISAR1_BF16_SHIFT)
1088 #define	 ID_AA64ISAR1_BF16_EBF		(UL(0x2) << ID_AA64ISAR1_BF16_SHIFT)
1089 #define	ID_AA64ISAR1_DGH_SHIFT		48
1090 #define	ID_AA64ISAR1_DGH_WIDTH		4
1091 #define	ID_AA64ISAR1_DGH_MASK		(UL(0xf) << ID_AA64ISAR1_DGH_SHIFT)
1092 #define	ID_AA64ISAR1_DGH_VAL(x)		((x) & ID_AA64ISAR1_DGH_MASK)
1093 #define	 ID_AA64ISAR1_DGH_NONE		(UL(0x0) << ID_AA64ISAR1_DGH_SHIFT)
1094 #define	 ID_AA64ISAR1_DGH_IMPL		(UL(0x1) << ID_AA64ISAR1_DGH_SHIFT)
1095 #define	ID_AA64ISAR1_I8MM_SHIFT		52
1096 #define	ID_AA64ISAR1_I8MM_WIDTH		4
1097 #define	ID_AA64ISAR1_I8MM_MASK		(UL(0xf) << ID_AA64ISAR1_I8MM_SHIFT)
1098 #define	ID_AA64ISAR1_I8MM_VAL(x)	((x) & ID_AA64ISAR1_I8MM_MASK)
1099 #define	 ID_AA64ISAR1_I8MM_NONE		(UL(0x0) << ID_AA64ISAR1_I8MM_SHIFT)
1100 #define	 ID_AA64ISAR1_I8MM_IMPL		(UL(0x1) << ID_AA64ISAR1_I8MM_SHIFT)
1101 #define	ID_AA64ISAR1_XS_SHIFT		56
1102 #define	ID_AA64ISAR1_XS_WIDTH		4
1103 #define	ID_AA64ISAR1_XS_MASK		(UL(0xf) << ID_AA64ISAR1_XS_SHIFT)
1104 #define	ID_AA64ISAR1_XS_VAL(x)		((x) & ID_AA64ISAR1_XS_MASK)
1105 #define	 ID_AA64ISAR1_XS_NONE		(UL(0x0) << ID_AA64ISAR1_XS_SHIFT)
1106 #define	 ID_AA64ISAR1_XS_IMPL		(UL(0x1) << ID_AA64ISAR1_XS_SHIFT)
1107 #define	ID_AA64ISAR1_LS64_SHIFT		60
1108 #define	ID_AA64ISAR1_LS64_WIDTH		4
1109 #define	ID_AA64ISAR1_LS64_MASK		(UL(0xf) << ID_AA64ISAR1_LS64_SHIFT)
1110 #define	ID_AA64ISAR1_LS64_VAL(x)	((x) & ID_AA64ISAR1_LS64_MASK)
1111 #define	 ID_AA64ISAR1_LS64_NONE		(UL(0x0) << ID_AA64ISAR1_LS64_SHIFT)
1112 #define	 ID_AA64ISAR1_LS64_IMPL		(UL(0x1) << ID_AA64ISAR1_LS64_SHIFT)
1113 #define	 ID_AA64ISAR1_LS64_V		(UL(0x2) << ID_AA64ISAR1_LS64_SHIFT)
1114 #define	 ID_AA64ISAR1_LS64_ACCDATA	(UL(0x3) << ID_AA64ISAR1_LS64_SHIFT)
1115 
1116 /* ID_AA64ISAR2_EL1 */
1117 #define	ID_AA64ISAR2_EL1_REG		MRS_REG_ALT_NAME(ID_AA64ISAR2_EL1)
1118 #define	ID_AA64ISAR2_EL1_ISS		ISS_MSR_REG(ID_AA64ISAR2_EL1)
1119 #define	ID_AA64ISAR2_EL1_op0		3
1120 #define	ID_AA64ISAR2_EL1_op1		0
1121 #define	ID_AA64ISAR2_EL1_CRn		0
1122 #define	ID_AA64ISAR2_EL1_CRm		6
1123 #define	ID_AA64ISAR2_EL1_op2		2
1124 #define	ID_AA64ISAR2_WFxT_SHIFT		0
1125 #define	ID_AA64ISAR2_WFxT_WIDTH		4
1126 #define	ID_AA64ISAR2_WFxT_MASK		(UL(0xf) << ID_AA64ISAR2_WFxT_SHIFT)
1127 #define	ID_AA64ISAR2_WFxT_VAL(x)	((x) & ID_AA64ISAR2_WFxT_MASK)
1128 #define	 ID_AA64ISAR2_WFxT_NONE		(UL(0x0) << ID_AA64ISAR2_WFxT_SHIFT)
1129 #define	 ID_AA64ISAR2_WFxT_IMPL		(UL(0x2) << ID_AA64ISAR2_WFxT_SHIFT)
1130 #define	ID_AA64ISAR2_RPRES_SHIFT	4
1131 #define	ID_AA64ISAR2_RPRES_WIDTH	4
1132 #define	ID_AA64ISAR2_RPRES_MASK		(UL(0xf) << ID_AA64ISAR2_RPRES_SHIFT)
1133 #define	ID_AA64ISAR2_RPRES_VAL(x)	((x) & ID_AA64ISAR2_RPRES_MASK)
1134 #define	 ID_AA64ISAR2_RPRES_NONE	(UL(0x0) << ID_AA64ISAR2_RPRES_SHIFT)
1135 #define	 ID_AA64ISAR2_RPRES_IMPL	(UL(0x1) << ID_AA64ISAR2_RPRES_SHIFT)
1136 #define	ID_AA64ISAR2_GPA3_SHIFT		8
1137 #define	ID_AA64ISAR2_GPA3_WIDTH		4
1138 #define	ID_AA64ISAR2_GPA3_MASK		(UL(0xf) << ID_AA64ISAR2_GPA3_SHIFT)
1139 #define	ID_AA64ISAR2_GPA3_VAL(x)	((x) & ID_AA64ISAR2_GPA3_MASK)
1140 #define	 ID_AA64ISAR2_GPA3_NONE		(UL(0x0) << ID_AA64ISAR2_GPA3_SHIFT)
1141 #define	 ID_AA64ISAR2_GPA3_IMPL		(UL(0x1) << ID_AA64ISAR2_GPA3_SHIFT)
1142 #define	ID_AA64ISAR2_APA3_SHIFT		12
1143 #define	ID_AA64ISAR2_APA3_WIDTH		4
1144 #define	ID_AA64ISAR2_APA3_MASK		(UL(0xf) << ID_AA64ISAR2_APA3_SHIFT)
1145 #define	ID_AA64ISAR2_APA3_VAL(x)	((x) & ID_AA64ISAR2_APA3_MASK)
1146 #define	 ID_AA64ISAR2_APA3_NONE		(UL(0x0) << ID_AA64ISAR2_APA3_SHIFT)
1147 #define	 ID_AA64ISAR2_APA3_PAC		(UL(0x1) << ID_AA64ISAR2_APA3_SHIFT)
1148 #define	 ID_AA64ISAR2_APA3_EPAC		(UL(0x2) << ID_AA64ISAR2_APA3_SHIFT)
1149 #define	 ID_AA64ISAR2_APA3_EPAC2	(UL(0x3) << ID_AA64ISAR2_APA3_SHIFT)
1150 #define	 ID_AA64ISAR2_APA3_FPAC		(UL(0x4) << ID_AA64ISAR2_APA3_SHIFT)
1151 #define	 ID_AA64ISAR2_APA3_FPAC_COMBINED (UL(0x5) << ID_AA64ISAR2_APA3_SHIFT)
1152 #define	ID_AA64ISAR2_MOPS_SHIFT		16
1153 #define	ID_AA64ISAR2_MOPS_WIDTH		4
1154 #define	ID_AA64ISAR2_MOPS_MASK		(UL(0xf) << ID_AA64ISAR2_MOPS_SHIFT)
1155 #define	ID_AA64ISAR2_MOPS_VAL(x)	((x) & ID_AA64ISAR2_MOPS_MASK)
1156 #define	 ID_AA64ISAR2_MOPS_NONE		(UL(0x0) << ID_AA64ISAR2_MOPS_SHIFT)
1157 #define	 ID_AA64ISAR2_MOPS_IMPL		(UL(0x1) << ID_AA64ISAR2_MOPS_SHIFT)
1158 #define	ID_AA64ISAR2_BC_SHIFT		20
1159 #define	ID_AA64ISAR2_BC_WIDTH		4
1160 #define	ID_AA64ISAR2_BC_MASK		(UL(0xf) << ID_AA64ISAR2_BC_SHIFT)
1161 #define	ID_AA64ISAR2_BC_VAL(x)		((x) & ID_AA64ISAR2_BC_MASK)
1162 #define	 ID_AA64ISAR2_BC_NONE		(UL(0x0) << ID_AA64ISAR2_BC_SHIFT)
1163 #define	 ID_AA64ISAR2_BC_IMPL		(UL(0x1) << ID_AA64ISAR2_BC_SHIFT)
1164 #define	ID_AA64ISAR2_PAC_frac_SHIFT	24
1165 #define	ID_AA64ISAR2_PAC_frac_WIDTH	4
1166 #define	ID_AA64ISAR2_PAC_frac_MASK	(UL(0xf) << ID_AA64ISAR2_PAC_frac_SHIFT)
1167 #define	ID_AA64ISAR2_PAC_frac_VAL(x)	((x) & ID_AA64ISAR2_PAC_frac_MASK)
1168 #define	 ID_AA64ISAR2_PAC_frac_NONE	(UL(0x0) << ID_AA64ISAR2_PAC_frac_SHIFT)
1169 #define	 ID_AA64ISAR2_PAC_frac_IMPL	(UL(0x1) << ID_AA64ISAR2_PAC_frac_SHIFT)
1170 #define	ID_AA64ISAR2_CLRBHB_SHIFT	28
1171 #define	ID_AA64ISAR2_CLRBHB_WIDTH	4
1172 #define	ID_AA64ISAR2_CLRBHB_MASK	(UL(0xf) << ID_AA64ISAR2_CLRBHB_SHIFT)
1173 #define	ID_AA64ISAR2_CLRBHB_VAL(x)	((x) & ID_AA64ISAR2_CLRBHB_MASK)
1174 #define	 ID_AA64ISAR2_CLRBHB_NONE	(UL(0x0) << ID_AA64ISAR2_CLRBHB_SHIFT)
1175 #define	 ID_AA64ISAR2_CLRBHB_IMPL	(UL(0x1) << ID_AA64ISAR2_CLRBHB_SHIFT)
1176 #define	ID_AA64ISAR2_PRFMSLC_SHIFT	40
1177 #define	ID_AA64ISAR2_PRFMSLC_WIDTH	4
1178 #define	ID_AA64ISAR2_PRFMSLC_MASK	(UL(0xf) << ID_AA64ISAR2_PRFMSLC_SHIFT)
1179 #define	ID_AA64ISAR2_PRFMSLC_VAL(x)	((x) & ID_AA64ISAR2_PRFMSLC_MASK)
1180 #define	ID_AA64ISAR2_PRFMSLC_NONE	(UL(0x0) << ID_AA64ISAR2_PRFMSLC_SHIFT)
1181 #define	ID_AA64ISAR2_PRFMSLC_IMPL	(UL(0x1) << ID_AA64ISAR2_PRFMSLC_SHIFT)
1182 #define	ID_AA64ISAR2_RPRFM_SHIFT	48
1183 #define	ID_AA64ISAR2_RPRFM_WIDTH	4
1184 #define	ID_AA64ISAR2_RPRFM_MASK		(UL(0xf) << ID_AA64ISAR2_RPRFM_SHIFT)
1185 #define	ID_AA64ISAR2_RPRFM_VAL(x)	((x) & ID_AA64ISAR2_RPRFM_MASK)
1186 #define	ID_AA64ISAR2_RPRFM_NONE		(UL(0x0) << ID_AA64ISAR2_RPRFM_SHIFT)
1187 #define	ID_AA64ISAR2_RPRFM_IMPL		(UL(0x1) << ID_AA64ISAR2_RPRFM_SHIFT)
1188 #define	ID_AA64ISAR2_CSSC_SHIFT		52
1189 #define	ID_AA64ISAR2_CSSC_WIDTH		4
1190 #define	ID_AA64ISAR2_CSSC_MASK		(UL(0xf) << ID_AA64ISAR2_CSSC_SHIFT)
1191 #define	ID_AA64ISAR2_CSSC_VAL(x)	((x) & ID_AA64ISAR2_CSSC_MASK)
1192 #define	 ID_AA64ISAR2_CSSC_NONE		(UL(0x0) << ID_AA64ISAR2_CSSC_SHIFT)
1193 #define	 ID_AA64ISAR2_CSSC_IMPL		(UL(0x1) << ID_AA64ISAR2_CSSC_SHIFT)
1194 #define	ID_AA64ISAR2_ATS1A_SHIFT	60
1195 #define	ID_AA64ISAR2_ATS1A_WIDTH	4
1196 #define	ID_AA64ISAR2_ATS1A_MASK	(UL(0xf) << ID_AA64ISAR2_ATS1A_SHIFT)
1197 #define	ID_AA64ISAR2_ATS1A_VAL(x)	((x) & ID_AA64ISAR2_ATS1A_MASK)
1198 #define	 ID_AA64ISAR2_ATS1A_NONE	(UL(0x0) << ID_AA64ISAR2_ATS1A_SHIFT)
1199 #define	 ID_AA64ISAR2_ATS1A_IMPL	(UL(0x1) << ID_AA64ISAR2_ATS1A_SHIFT)
1200 
1201 /* ID_AA64MMFR0_EL1 */
1202 #define	ID_AA64MMFR0_EL1_REG		MRS_REG_ALT_NAME(ID_AA64MMFR0_EL1)
1203 #define	ID_AA64MMFR0_EL1_ISS		ISS_MSR_REG(ID_AA64MMFR0_EL1)
1204 #define	ID_AA64MMFR0_EL1_op0		3
1205 #define	ID_AA64MMFR0_EL1_op1		0
1206 #define	ID_AA64MMFR0_EL1_CRn		0
1207 #define	ID_AA64MMFR0_EL1_CRm		7
1208 #define	ID_AA64MMFR0_EL1_op2		0
1209 #define	ID_AA64MMFR0_PARange_SHIFT	0
1210 #define	ID_AA64MMFR0_PARange_WIDTH	4
1211 #define	ID_AA64MMFR0_PARange_MASK	(UL(0xf) << ID_AA64MMFR0_PARange_SHIFT)
1212 #define	ID_AA64MMFR0_PARange_VAL(x)	((x) & ID_AA64MMFR0_PARange_MASK)
1213 #define	 ID_AA64MMFR0_PARange_4G	(UL(0x0) << ID_AA64MMFR0_PARange_SHIFT)
1214 #define	 ID_AA64MMFR0_PARange_64G	(UL(0x1) << ID_AA64MMFR0_PARange_SHIFT)
1215 #define	 ID_AA64MMFR0_PARange_1T	(UL(0x2) << ID_AA64MMFR0_PARange_SHIFT)
1216 #define	 ID_AA64MMFR0_PARange_4T	(UL(0x3) << ID_AA64MMFR0_PARange_SHIFT)
1217 #define	 ID_AA64MMFR0_PARange_16T	(UL(0x4) << ID_AA64MMFR0_PARange_SHIFT)
1218 #define	 ID_AA64MMFR0_PARange_256T	(UL(0x5) << ID_AA64MMFR0_PARange_SHIFT)
1219 #define	 ID_AA64MMFR0_PARange_4P	(UL(0x6) << ID_AA64MMFR0_PARange_SHIFT)
1220 #define	ID_AA64MMFR0_ASIDBits_SHIFT	4
1221 #define	ID_AA64MMFR0_ASIDBits_WIDTH	4
1222 #define	ID_AA64MMFR0_ASIDBits_MASK	(UL(0xf) << ID_AA64MMFR0_ASIDBits_SHIFT)
1223 #define	ID_AA64MMFR0_ASIDBits_VAL(x)	((x) & ID_AA64MMFR0_ASIDBits_MASK)
1224 #define	 ID_AA64MMFR0_ASIDBits_8	(UL(0x0) << ID_AA64MMFR0_ASIDBits_SHIFT)
1225 #define	 ID_AA64MMFR0_ASIDBits_16	(UL(0x2) << ID_AA64MMFR0_ASIDBits_SHIFT)
1226 #define	ID_AA64MMFR0_BigEnd_SHIFT	8
1227 #define	ID_AA64MMFR0_BigEnd_WIDTH	4
1228 #define	ID_AA64MMFR0_BigEnd_MASK	(UL(0xf) << ID_AA64MMFR0_BigEnd_SHIFT)
1229 #define	ID_AA64MMFR0_BigEnd_VAL(x)	((x) & ID_AA64MMFR0_BigEnd_MASK)
1230 #define	 ID_AA64MMFR0_BigEnd_FIXED	(UL(0x0) << ID_AA64MMFR0_BigEnd_SHIFT)
1231 #define	 ID_AA64MMFR0_BigEnd_MIXED	(UL(0x1) << ID_AA64MMFR0_BigEnd_SHIFT)
1232 #define	ID_AA64MMFR0_SNSMem_SHIFT	12
1233 #define	ID_AA64MMFR0_SNSMem_WIDTH	4
1234 #define	ID_AA64MMFR0_SNSMem_MASK	(UL(0xf) << ID_AA64MMFR0_SNSMem_SHIFT)
1235 #define	ID_AA64MMFR0_SNSMem_VAL(x)	((x) & ID_AA64MMFR0_SNSMem_MASK)
1236 #define	 ID_AA64MMFR0_SNSMem_NONE	(UL(0x0) << ID_AA64MMFR0_SNSMem_SHIFT)
1237 #define	 ID_AA64MMFR0_SNSMem_DISTINCT	(UL(0x1) << ID_AA64MMFR0_SNSMem_SHIFT)
1238 #define	ID_AA64MMFR0_BigEndEL0_SHIFT	16
1239 #define	ID_AA64MMFR0_BigEndEL0_WIDTH	4
1240 #define	ID_AA64MMFR0_BigEndEL0_MASK	(UL(0xf) << ID_AA64MMFR0_BigEndEL0_SHIFT)
1241 #define	ID_AA64MMFR0_BigEndEL0_VAL(x)	((x) & ID_AA64MMFR0_BigEndEL0_MASK)
1242 #define	 ID_AA64MMFR0_BigEndEL0_FIXED	(UL(0x0) << ID_AA64MMFR0_BigEndEL0_SHIFT)
1243 #define	 ID_AA64MMFR0_BigEndEL0_MIXED	(UL(0x1) << ID_AA64MMFR0_BigEndEL0_SHIFT)
1244 #define	ID_AA64MMFR0_TGran16_SHIFT	20
1245 #define	ID_AA64MMFR0_TGran16_WIDTH	4
1246 #define	ID_AA64MMFR0_TGran16_MASK	(UL(0xf) << ID_AA64MMFR0_TGran16_SHIFT)
1247 #define	ID_AA64MMFR0_TGran16_VAL(x)	((x) & ID_AA64MMFR0_TGran16_MASK)
1248 #define	 ID_AA64MMFR0_TGran16_NONE	(UL(0x0) << ID_AA64MMFR0_TGran16_SHIFT)
1249 #define	 ID_AA64MMFR0_TGran16_IMPL	(UL(0x1) << ID_AA64MMFR0_TGran16_SHIFT)
1250 #define	 ID_AA64MMFR0_TGran16_LPA2	(UL(0x2) << ID_AA64MMFR0_TGran16_SHIFT)
1251 #define	ID_AA64MMFR0_TGran64_SHIFT	24
1252 #define	ID_AA64MMFR0_TGran64_WIDTH	4
1253 #define	ID_AA64MMFR0_TGran64_MASK	(UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT)
1254 #define	ID_AA64MMFR0_TGran64_VAL(x)	((x) & ID_AA64MMFR0_TGran64_MASK)
1255 #define	 ID_AA64MMFR0_TGran64_IMPL	(UL(0x0) << ID_AA64MMFR0_TGran64_SHIFT)
1256 #define	 ID_AA64MMFR0_TGran64_NONE	(UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT)
1257 #define	ID_AA64MMFR0_TGran4_SHIFT	28
1258 #define	ID_AA64MMFR0_TGran4_WIDTH	4
1259 #define	ID_AA64MMFR0_TGran4_MASK	(UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT)
1260 #define	ID_AA64MMFR0_TGran4_VAL(x)	((x) & ID_AA64MMFR0_TGran4_MASK)
1261 #define	 ID_AA64MMFR0_TGran4_IMPL	(UL(0x0) << ID_AA64MMFR0_TGran4_SHIFT)
1262 #define	 ID_AA64MMFR0_TGran4_LPA2	(UL(0x1) << ID_AA64MMFR0_TGran4_SHIFT)
1263 #define	 ID_AA64MMFR0_TGran4_NONE	(UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT)
1264 #define	ID_AA64MMFR0_TGran16_2_SHIFT	32
1265 #define	ID_AA64MMFR0_TGran16_2_WIDTH	4
1266 #define	ID_AA64MMFR0_TGran16_2_MASK	(UL(0xf) << ID_AA64MMFR0_TGran16_2_SHIFT)
1267 #define	ID_AA64MMFR0_TGran16_2_VAL(x)	((x) & ID_AA64MMFR0_TGran16_2_MASK)
1268 #define	 ID_AA64MMFR0_TGran16_2_TGran16	(UL(0x0) << ID_AA64MMFR0_TGran16_2_SHIFT)
1269 #define	 ID_AA64MMFR0_TGran16_2_NONE	(UL(0x1) << ID_AA64MMFR0_TGran16_2_SHIFT)
1270 #define	 ID_AA64MMFR0_TGran16_2_IMPL	(UL(0x2) << ID_AA64MMFR0_TGran16_2_SHIFT)
1271 #define	 ID_AA64MMFR0_TGran16_2_LPA2	(UL(0x3) << ID_AA64MMFR0_TGran16_2_SHIFT)
1272 #define	ID_AA64MMFR0_TGran64_2_SHIFT	36
1273 #define	ID_AA64MMFR0_TGran64_2_WIDTH	4
1274 #define	ID_AA64MMFR0_TGran64_2_MASK	(UL(0xf) << ID_AA64MMFR0_TGran64_2_SHIFT)
1275 #define	ID_AA64MMFR0_TGran64_2_VAL(x)	((x) & ID_AA64MMFR0_TGran64_2_MASK)
1276 #define	 ID_AA64MMFR0_TGran64_2_TGran64	(UL(0x0) << ID_AA64MMFR0_TGran64_2_SHIFT)
1277 #define	 ID_AA64MMFR0_TGran64_2_NONE	(UL(0x1) << ID_AA64MMFR0_TGran64_2_SHIFT)
1278 #define	 ID_AA64MMFR0_TGran64_2_IMPL	(UL(0x2) << ID_AA64MMFR0_TGran64_2_SHIFT)
1279 #define	ID_AA64MMFR0_TGran4_2_SHIFT	40
1280 #define	ID_AA64MMFR0_TGran4_2_WIDTH	4
1281 #define	ID_AA64MMFR0_TGran4_2_MASK	(UL(0xf) << ID_AA64MMFR0_TGran4_2_SHIFT)
1282 #define	ID_AA64MMFR0_TGran4_2_VAL(x)	((x) & ID_AA64MMFR0_TGran4_2_MASK)
1283 #define	 ID_AA64MMFR0_TGran4_2_TGran4	(UL(0x0) << ID_AA64MMFR0_TGran4_2_SHIFT)
1284 #define	 ID_AA64MMFR0_TGran4_2_NONE	(UL(0x1) << ID_AA64MMFR0_TGran4_2_SHIFT)
1285 #define	 ID_AA64MMFR0_TGran4_2_IMPL	(UL(0x2) << ID_AA64MMFR0_TGran4_2_SHIFT)
1286 #define	 ID_AA64MMFR0_TGran4_2_LPA2	(UL(0x3) << ID_AA64MMFR0_TGran4_2_SHIFT)
1287 #define	ID_AA64MMFR0_ExS_SHIFT		44
1288 #define	ID_AA64MMFR0_ExS_WIDTH		4
1289 #define	ID_AA64MMFR0_ExS_MASK		(UL(0xf) << ID_AA64MMFR0_ExS_SHIFT)
1290 #define	ID_AA64MMFR0_ExS_VAL(x)		((x) & ID_AA64MMFR0_ExS_MASK)
1291 #define	 ID_AA64MMFR0_ExS_ALL		(UL(0x0) << ID_AA64MMFR0_ExS_SHIFT)
1292 #define	 ID_AA64MMFR0_ExS_IMPL		(UL(0x1) << ID_AA64MMFR0_ExS_SHIFT)
1293 #define	ID_AA64MMFR0_FGT_SHIFT		56
1294 #define	ID_AA64MMFR0_FGT_WIDTH		4
1295 #define	ID_AA64MMFR0_FGT_MASK		(UL(0xf) << ID_AA64MMFR0_FGT_SHIFT)
1296 #define	ID_AA64MMFR0_FGT_VAL(x)		((x) & ID_AA64MMFR0_FGT_MASK)
1297 #define	 ID_AA64MMFR0_FGT_NONE		(UL(0x0) << ID_AA64MMFR0_FGT_SHIFT)
1298 #define	 ID_AA64MMFR0_FGT_8_6		(UL(0x1) << ID_AA64MMFR0_FGT_SHIFT)
1299 #define	 ID_AA64MMFR0_FGT_8_9		(UL(0x2) << ID_AA64MMFR0_FGT_SHIFT)
1300 #define	ID_AA64MMFR0_ECV_SHIFT		60
1301 #define	ID_AA64MMFR0_ECV_WIDTH		4
1302 #define	ID_AA64MMFR0_ECV_MASK		(UL(0xf) << ID_AA64MMFR0_ECV_SHIFT)
1303 #define	ID_AA64MMFR0_ECV_VAL(x)		((x) & ID_AA64MMFR0_ECV_MASK)
1304 #define	 ID_AA64MMFR0_ECV_NONE		(UL(0x0) << ID_AA64MMFR0_ECV_SHIFT)
1305 #define	 ID_AA64MMFR0_ECV_IMPL		(UL(0x1) << ID_AA64MMFR0_ECV_SHIFT)
1306 #define	 ID_AA64MMFR0_ECV_POFF		(UL(0x2) << ID_AA64MMFR0_ECV_SHIFT)
1307 
1308 /* ID_AA64MMFR1_EL1 */
1309 #define	ID_AA64MMFR1_EL1_REG		MRS_REG_ALT_NAME(ID_AA64MMFR1_EL1)
1310 #define	ID_AA64MMFR1_EL1_ISS		ISS_MSR_REG(ID_AA64MMFR1_EL1)
1311 #define	ID_AA64MMFR1_EL1_op0		3
1312 #define	ID_AA64MMFR1_EL1_op1		0
1313 #define	ID_AA64MMFR1_EL1_CRn		0
1314 #define	ID_AA64MMFR1_EL1_CRm		7
1315 #define	ID_AA64MMFR1_EL1_op2		1
1316 #define	ID_AA64MMFR1_HAFDBS_SHIFT	0
1317 #define	ID_AA64MMFR1_HAFDBS_WIDTH	4
1318 #define	ID_AA64MMFR1_HAFDBS_MASK	(UL(0xf) << ID_AA64MMFR1_HAFDBS_SHIFT)
1319 #define	ID_AA64MMFR1_HAFDBS_VAL(x)	((x) & ID_AA64MMFR1_HAFDBS_MASK)
1320 #define	 ID_AA64MMFR1_HAFDBS_NONE	(UL(0x0) << ID_AA64MMFR1_HAFDBS_SHIFT)
1321 #define	 ID_AA64MMFR1_HAFDBS_AF		(UL(0x1) << ID_AA64MMFR1_HAFDBS_SHIFT)
1322 #define	 ID_AA64MMFR1_HAFDBS_AF_DBS	(UL(0x2) << ID_AA64MMFR1_HAFDBS_SHIFT)
1323 #define	ID_AA64MMFR1_VMIDBits_SHIFT	4
1324 #define	ID_AA64MMFR1_VMIDBits_WIDTH	4
1325 #define	ID_AA64MMFR1_VMIDBits_MASK	(UL(0xf) << ID_AA64MMFR1_VMIDBits_SHIFT)
1326 #define	ID_AA64MMFR1_VMIDBits_VAL(x)	((x) & ID_AA64MMFR1_VMIDBits_MASK)
1327 #define	 ID_AA64MMFR1_VMIDBits_8	(UL(0x0) << ID_AA64MMFR1_VMIDBits_SHIFT)
1328 #define	 ID_AA64MMFR1_VMIDBits_16	(UL(0x2) << ID_AA64MMFR1_VMIDBits_SHIFT)
1329 #define	ID_AA64MMFR1_VH_SHIFT		8
1330 #define	ID_AA64MMFR1_VH_WIDTH		4
1331 #define	ID_AA64MMFR1_VH_MASK		(UL(0xf) << ID_AA64MMFR1_VH_SHIFT)
1332 #define	ID_AA64MMFR1_VH_VAL(x)		((x) & ID_AA64MMFR1_VH_MASK)
1333 #define	 ID_AA64MMFR1_VH_NONE		(UL(0x0) << ID_AA64MMFR1_VH_SHIFT)
1334 #define	 ID_AA64MMFR1_VH_IMPL		(UL(0x1) << ID_AA64MMFR1_VH_SHIFT)
1335 #define	ID_AA64MMFR1_HPDS_SHIFT		12
1336 #define	ID_AA64MMFR1_HPDS_WIDTH		4
1337 #define	ID_AA64MMFR1_HPDS_MASK		(UL(0xf) << ID_AA64MMFR1_HPDS_SHIFT)
1338 #define	ID_AA64MMFR1_HPDS_VAL(x)	((x) & ID_AA64MMFR1_HPDS_MASK)
1339 #define	 ID_AA64MMFR1_HPDS_NONE		(UL(0x0) << ID_AA64MMFR1_HPDS_SHIFT)
1340 #define	 ID_AA64MMFR1_HPDS_HPD		(UL(0x1) << ID_AA64MMFR1_HPDS_SHIFT)
1341 #define	 ID_AA64MMFR1_HPDS_TTPBHA	(UL(0x2) << ID_AA64MMFR1_HPDS_SHIFT)
1342 #define	ID_AA64MMFR1_LO_SHIFT		16
1343 #define	ID_AA64MMFR1_LO_WIDTH		4
1344 #define	ID_AA64MMFR1_LO_MASK		(UL(0xf) << ID_AA64MMFR1_LO_SHIFT)
1345 #define	ID_AA64MMFR1_LO_VAL(x)		((x) & ID_AA64MMFR1_LO_MASK)
1346 #define	 ID_AA64MMFR1_LO_NONE		(UL(0x0) << ID_AA64MMFR1_LO_SHIFT)
1347 #define	 ID_AA64MMFR1_LO_IMPL		(UL(0x1) << ID_AA64MMFR1_LO_SHIFT)
1348 #define	ID_AA64MMFR1_PAN_SHIFT		20
1349 #define	ID_AA64MMFR1_PAN_WIDTH		4
1350 #define	ID_AA64MMFR1_PAN_MASK		(UL(0xf) << ID_AA64MMFR1_PAN_SHIFT)
1351 #define	ID_AA64MMFR1_PAN_VAL(x)		((x) & ID_AA64MMFR1_PAN_MASK)
1352 #define	 ID_AA64MMFR1_PAN_NONE		(UL(0x0) << ID_AA64MMFR1_PAN_SHIFT)
1353 #define	 ID_AA64MMFR1_PAN_IMPL		(UL(0x1) << ID_AA64MMFR1_PAN_SHIFT)
1354 #define	 ID_AA64MMFR1_PAN_ATS1E1	(UL(0x2) << ID_AA64MMFR1_PAN_SHIFT)
1355 #define	 ID_AA64MMFR1_PAN_EPAN		(UL(0x3) << ID_AA64MMFR1_PAN_SHIFT)
1356 #define	ID_AA64MMFR1_SpecSEI_SHIFT	24
1357 #define	ID_AA64MMFR1_SpecSEI_WIDTH	4
1358 #define	ID_AA64MMFR1_SpecSEI_MASK	(UL(0xf) << ID_AA64MMFR1_SpecSEI_SHIFT)
1359 #define	ID_AA64MMFR1_SpecSEI_VAL(x)	((x) & ID_AA64MMFR1_SpecSEI_MASK)
1360 #define	 ID_AA64MMFR1_SpecSEI_NONE	(UL(0x0) << ID_AA64MMFR1_SpecSEI_SHIFT)
1361 #define	 ID_AA64MMFR1_SpecSEI_IMPL	(UL(0x1) << ID_AA64MMFR1_SpecSEI_SHIFT)
1362 #define	ID_AA64MMFR1_XNX_SHIFT		28
1363 #define	ID_AA64MMFR1_XNX_WIDTH		4
1364 #define	ID_AA64MMFR1_XNX_MASK		(UL(0xf) << ID_AA64MMFR1_XNX_SHIFT)
1365 #define	ID_AA64MMFR1_XNX_VAL(x)		((x) & ID_AA64MMFR1_XNX_MASK)
1366 #define	 ID_AA64MMFR1_XNX_NONE		(UL(0x0) << ID_AA64MMFR1_XNX_SHIFT)
1367 #define	 ID_AA64MMFR1_XNX_IMPL		(UL(0x1) << ID_AA64MMFR1_XNX_SHIFT)
1368 #define	ID_AA64MMFR1_TWED_SHIFT		32
1369 #define	ID_AA64MMFR1_TWED_WIDTH		4
1370 #define	ID_AA64MMFR1_TWED_MASK		(UL(0xf) << ID_AA64MMFR1_TWED_SHIFT)
1371 #define	ID_AA64MMFR1_TWED_VAL(x)	((x) & ID_AA64MMFR1_TWED_MASK)
1372 #define	 ID_AA64MMFR1_TWED_NONE		(UL(0x0) << ID_AA64MMFR1_TWED_SHIFT)
1373 #define	 ID_AA64MMFR1_TWED_IMPL		(UL(0x1) << ID_AA64MMFR1_TWED_SHIFT)
1374 #define	ID_AA64MMFR1_ETS_SHIFT		36
1375 #define	ID_AA64MMFR1_ETS_WIDTH		4
1376 #define	ID_AA64MMFR1_ETS_MASK		(UL(0xf) << ID_AA64MMFR1_ETS_SHIFT)
1377 #define	ID_AA64MMFR1_ETS_VAL(x)		((x) & ID_AA64MMFR1_ETS_MASK)
1378 #define	 ID_AA64MMFR1_ETS_NONE		(UL(0x0) << ID_AA64MMFR1_ETS_SHIFT)
1379 #define	 ID_AA64MMFR1_ETS_NONE2		(UL(0x1) << ID_AA64MMFR1_ETS_SHIFT)
1380 #define	 ID_AA64MMFR1_ETS_IMPL		(UL(0x2) << ID_AA64MMFR1_ETS_SHIFT)
1381 #define	ID_AA64MMFR1_HCX_SHIFT		40
1382 #define	ID_AA64MMFR1_HCX_WIDTH		4
1383 #define	ID_AA64MMFR1_HCX_MASK		(UL(0xf) << ID_AA64MMFR1_HCX_SHIFT)
1384 #define	ID_AA64MMFR1_HCX_VAL(x)		((x) & ID_AA64MMFR1_HCX_MASK)
1385 #define	 ID_AA64MMFR1_HCX_NONE		(UL(0x0) << ID_AA64MMFR1_HCX_SHIFT)
1386 #define	 ID_AA64MMFR1_HCX_IMPL		(UL(0x1) << ID_AA64MMFR1_HCX_SHIFT)
1387 #define	ID_AA64MMFR1_AFP_SHIFT		44
1388 #define	ID_AA64MMFR1_AFP_WIDTH		4
1389 #define	ID_AA64MMFR1_AFP_MASK		(UL(0xf) << ID_AA64MMFR1_AFP_SHIFT)
1390 #define	ID_AA64MMFR1_AFP_VAL(x)		((x) & ID_AA64MMFR1_AFP_MASK)
1391 #define	 ID_AA64MMFR1_AFP_NONE		(UL(0x0) << ID_AA64MMFR1_AFP_SHIFT)
1392 #define	 ID_AA64MMFR1_AFP_IMPL		(UL(0x1) << ID_AA64MMFR1_AFP_SHIFT)
1393 #define	ID_AA64MMFR1_nTLBPA_SHIFT	48
1394 #define	ID_AA64MMFR1_nTLBPA_WIDTH	4
1395 #define	ID_AA64MMFR1_nTLBPA_MASK	(UL(0xf) << ID_AA64MMFR1_nTLBPA_SHIFT)
1396 #define	ID_AA64MMFR1_nTLBPA_VAL(x)	((x) & ID_AA64MMFR1_nTLBPA_MASK)
1397 #define	 ID_AA64MMFR1_nTLBPA_NONE	(UL(0x0) << ID_AA64MMFR1_nTLBPA_SHIFT)
1398 #define	 ID_AA64MMFR1_nTLBPA_IMPL	(UL(0x1) << ID_AA64MMFR1_nTLBPA_SHIFT)
1399 #define	ID_AA64MMFR1_TIDCP1_SHIFT	52
1400 #define	ID_AA64MMFR1_TIDCP1_WIDTH	4
1401 #define	ID_AA64MMFR1_TIDCP1_MASK	(UL(0xf) << ID_AA64MMFR1_TIDCP1_SHIFT)
1402 #define	ID_AA64MMFR1_TIDCP1_VAL(x)	((x) & ID_AA64MMFR1_TIDCP1_MASK)
1403 #define	 ID_AA64MMFR1_TIDCP1_NONE	(UL(0x0) << ID_AA64MMFR1_TIDCP1_SHIFT)
1404 #define	 ID_AA64MMFR1_TIDCP1_IMPL	(UL(0x1) << ID_AA64MMFR1_TIDCP1_SHIFT)
1405 #define	ID_AA64MMFR1_CMOVW_SHIFT	56
1406 #define	ID_AA64MMFR1_CMOVW_WIDTH	4
1407 #define	ID_AA64MMFR1_CMOVW_MASK		(UL(0xf) << ID_AA64MMFR1_CMOVW_SHIFT)
1408 #define	ID_AA64MMFR1_CMOVW_VAL(x)	((x) & ID_AA64MMFR1_CMOVW_MASK)
1409 #define	 ID_AA64MMFR1_CMOVW_NONE	(UL(0x0) << ID_AA64MMFR1_CMOVW_SHIFT)
1410 #define	 ID_AA64MMFR1_CMOVW_IMPL	(UL(0x1) << ID_AA64MMFR1_CMOVW_SHIFT)
1411 #define	ID_AA64MMFR1_ECBHB_SHIFT	60
1412 #define	ID_AA64MMFR1_ECBHB_WIDTH	4
1413 #define	ID_AA64MMFR1_ECBHB_MASK		(UL(0xf) << ID_AA64MMFR1_ECBHB_SHIFT)
1414 #define	ID_AA64MMFR1_ECBHB_VAL(x)	((x) & ID_AA64MMFR1_ECBHB_MASK)
1415 #define	 ID_AA64MMFR1_ECBHB_NONE	(UL(0x0) << ID_AA64MMFR1_ECBHB_SHIFT)
1416 #define	 ID_AA64MMFR1_ECBHB_IMPL	(UL(0x1) << ID_AA64MMFR1_ECBHB_SHIFT)
1417 
1418 /* ID_AA64MMFR2_EL1 */
1419 #define	ID_AA64MMFR2_EL1_REG		MRS_REG_ALT_NAME(ID_AA64MMFR2_EL1)
1420 #define	ID_AA64MMFR2_EL1_ISS		ISS_MSR_REG(ID_AA64MMFR2_EL1)
1421 #define	ID_AA64MMFR2_EL1_op0		3
1422 #define	ID_AA64MMFR2_EL1_op1		0
1423 #define	ID_AA64MMFR2_EL1_CRn		0
1424 #define	ID_AA64MMFR2_EL1_CRm		7
1425 #define	ID_AA64MMFR2_EL1_op2		2
1426 #define	ID_AA64MMFR2_CnP_SHIFT		0
1427 #define	ID_AA64MMFR2_CnP_WIDTH		4
1428 #define	ID_AA64MMFR2_CnP_MASK		(UL(0xf) << ID_AA64MMFR2_CnP_SHIFT)
1429 #define	ID_AA64MMFR2_CnP_VAL(x)		((x) & ID_AA64MMFR2_CnP_MASK)
1430 #define	 ID_AA64MMFR2_CnP_NONE		(UL(0x0) << ID_AA64MMFR2_CnP_SHIFT)
1431 #define	 ID_AA64MMFR2_CnP_IMPL		(UL(0x1) << ID_AA64MMFR2_CnP_SHIFT)
1432 #define	ID_AA64MMFR2_UAO_SHIFT		4
1433 #define	ID_AA64MMFR2_UAO_WIDTH		4
1434 #define	ID_AA64MMFR2_UAO_MASK		(UL(0xf) << ID_AA64MMFR2_UAO_SHIFT)
1435 #define	ID_AA64MMFR2_UAO_VAL(x)		((x) & ID_AA64MMFR2_UAO_MASK)
1436 #define	 ID_AA64MMFR2_UAO_NONE		(UL(0x0) << ID_AA64MMFR2_UAO_SHIFT)
1437 #define	 ID_AA64MMFR2_UAO_IMPL		(UL(0x1) << ID_AA64MMFR2_UAO_SHIFT)
1438 #define	ID_AA64MMFR2_LSM_SHIFT		8
1439 #define	ID_AA64MMFR2_LSM_WIDTH		4
1440 #define	ID_AA64MMFR2_LSM_MASK		(UL(0xf) << ID_AA64MMFR2_LSM_SHIFT)
1441 #define	ID_AA64MMFR2_LSM_VAL(x)		((x) & ID_AA64MMFR2_LSM_MASK)
1442 #define	 ID_AA64MMFR2_LSM_NONE		(UL(0x0) << ID_AA64MMFR2_LSM_SHIFT)
1443 #define	 ID_AA64MMFR2_LSM_IMPL		(UL(0x1) << ID_AA64MMFR2_LSM_SHIFT)
1444 #define	ID_AA64MMFR2_IESB_SHIFT		12
1445 #define	ID_AA64MMFR2_IESB_WIDTH		4
1446 #define	ID_AA64MMFR2_IESB_MASK		(UL(0xf) << ID_AA64MMFR2_IESB_SHIFT)
1447 #define	ID_AA64MMFR2_IESB_VAL(x)	((x) & ID_AA64MMFR2_IESB_MASK)
1448 #define	 ID_AA64MMFR2_IESB_NONE		(UL(0x0) << ID_AA64MMFR2_IESB_SHIFT)
1449 #define	 ID_AA64MMFR2_IESB_IMPL		(UL(0x1) << ID_AA64MMFR2_IESB_SHIFT)
1450 #define	ID_AA64MMFR2_VARange_SHIFT	16
1451 #define	ID_AA64MMFR2_VARange_WIDTH	4
1452 #define	ID_AA64MMFR2_VARange_MASK	(UL(0xf) << ID_AA64MMFR2_VARange_SHIFT)
1453 #define	ID_AA64MMFR2_VARange_VAL(x)	((x) & ID_AA64MMFR2_VARange_MASK)
1454 #define	 ID_AA64MMFR2_VARange_48	(UL(0x0) << ID_AA64MMFR2_VARange_SHIFT)
1455 #define	 ID_AA64MMFR2_VARange_52	(UL(0x1) << ID_AA64MMFR2_VARange_SHIFT)
1456 #define	ID_AA64MMFR2_CCIDX_SHIFT	20
1457 #define	ID_AA64MMFR2_CCIDX_WIDTH	4
1458 #define	ID_AA64MMFR2_CCIDX_MASK		(UL(0xf) << ID_AA64MMFR2_CCIDX_SHIFT)
1459 #define	ID_AA64MMFR2_CCIDX_VAL(x)	((x) & ID_AA64MMFR2_CCIDX_MASK)
1460 #define	 ID_AA64MMFR2_CCIDX_32		(UL(0x0) << ID_AA64MMFR2_CCIDX_SHIFT)
1461 #define	 ID_AA64MMFR2_CCIDX_64		(UL(0x1) << ID_AA64MMFR2_CCIDX_SHIFT)
1462 #define	ID_AA64MMFR2_NV_SHIFT		24
1463 #define	ID_AA64MMFR2_NV_WIDTH		4
1464 #define	ID_AA64MMFR2_NV_MASK		(UL(0xf) << ID_AA64MMFR2_NV_SHIFT)
1465 #define	ID_AA64MMFR2_NV_VAL(x)		((x) & ID_AA64MMFR2_NV_MASK)
1466 #define	 ID_AA64MMFR2_NV_NONE		(UL(0x0) << ID_AA64MMFR2_NV_SHIFT)
1467 #define	 ID_AA64MMFR2_NV_8_3		(UL(0x1) << ID_AA64MMFR2_NV_SHIFT)
1468 #define	 ID_AA64MMFR2_NV_8_4		(UL(0x2) << ID_AA64MMFR2_NV_SHIFT)
1469 #define	ID_AA64MMFR2_ST_SHIFT		28
1470 #define	ID_AA64MMFR2_ST_WIDTH		4
1471 #define	ID_AA64MMFR2_ST_MASK		(UL(0xf) << ID_AA64MMFR2_ST_SHIFT)
1472 #define	ID_AA64MMFR2_ST_VAL(x)		((x) & ID_AA64MMFR2_ST_MASK)
1473 #define	 ID_AA64MMFR2_ST_NONE		(UL(0x0) << ID_AA64MMFR2_ST_SHIFT)
1474 #define	 ID_AA64MMFR2_ST_IMPL		(UL(0x1) << ID_AA64MMFR2_ST_SHIFT)
1475 #define	ID_AA64MMFR2_AT_SHIFT		32
1476 #define	ID_AA64MMFR2_AT_WIDTH		4
1477 #define	ID_AA64MMFR2_AT_MASK		(UL(0xf) << ID_AA64MMFR2_AT_SHIFT)
1478 #define	ID_AA64MMFR2_AT_VAL(x)		((x) & ID_AA64MMFR2_AT_MASK)
1479 #define	 ID_AA64MMFR2_AT_NONE		(UL(0x0) << ID_AA64MMFR2_AT_SHIFT)
1480 #define	 ID_AA64MMFR2_AT_IMPL		(UL(0x1) << ID_AA64MMFR2_AT_SHIFT)
1481 #define	ID_AA64MMFR2_IDS_SHIFT		36
1482 #define	ID_AA64MMFR2_IDS_WIDTH		4
1483 #define	ID_AA64MMFR2_IDS_MASK		(UL(0xf) << ID_AA64MMFR2_IDS_SHIFT)
1484 #define	ID_AA64MMFR2_IDS_VAL(x)		((x) & ID_AA64MMFR2_IDS_MASK)
1485 #define	 ID_AA64MMFR2_IDS_NONE		(UL(0x0) << ID_AA64MMFR2_IDS_SHIFT)
1486 #define	 ID_AA64MMFR2_IDS_IMPL		(UL(0x1) << ID_AA64MMFR2_IDS_SHIFT)
1487 #define	ID_AA64MMFR2_FWB_SHIFT		40
1488 #define	ID_AA64MMFR2_FWB_WIDTH		4
1489 #define	ID_AA64MMFR2_FWB_MASK		(UL(0xf) << ID_AA64MMFR2_FWB_SHIFT)
1490 #define	ID_AA64MMFR2_FWB_VAL(x)		((x) & ID_AA64MMFR2_FWB_MASK)
1491 #define	 ID_AA64MMFR2_FWB_NONE		(UL(0x0) << ID_AA64MMFR2_FWB_SHIFT)
1492 #define	 ID_AA64MMFR2_FWB_IMPL		(UL(0x1) << ID_AA64MMFR2_FWB_SHIFT)
1493 #define	ID_AA64MMFR2_TTL_SHIFT		48
1494 #define	ID_AA64MMFR2_TTL_WIDTH		4
1495 #define	ID_AA64MMFR2_TTL_MASK		(UL(0xf) << ID_AA64MMFR2_TTL_SHIFT)
1496 #define	ID_AA64MMFR2_TTL_VAL(x)		((x) & ID_AA64MMFR2_TTL_MASK)
1497 #define	 ID_AA64MMFR2_TTL_NONE		(UL(0x0) << ID_AA64MMFR2_TTL_SHIFT)
1498 #define	 ID_AA64MMFR2_TTL_IMPL		(UL(0x1) << ID_AA64MMFR2_TTL_SHIFT)
1499 #define	ID_AA64MMFR2_BBM_SHIFT		52
1500 #define	ID_AA64MMFR2_BBM_WIDTH		4
1501 #define	ID_AA64MMFR2_BBM_MASK		(UL(0xf) << ID_AA64MMFR2_BBM_SHIFT)
1502 #define	ID_AA64MMFR2_BBM_VAL(x)		((x) & ID_AA64MMFR2_BBM_MASK)
1503 #define	 ID_AA64MMFR2_BBM_LEVEL0	(UL(0x0) << ID_AA64MMFR2_BBM_SHIFT)
1504 #define	 ID_AA64MMFR2_BBM_LEVEL1	(UL(0x1) << ID_AA64MMFR2_BBM_SHIFT)
1505 #define	 ID_AA64MMFR2_BBM_LEVEL2	(UL(0x2) << ID_AA64MMFR2_BBM_SHIFT)
1506 #define	ID_AA64MMFR2_EVT_SHIFT		56
1507 #define	ID_AA64MMFR2_EVT_WIDTH		4
1508 #define	ID_AA64MMFR2_EVT_MASK		(UL(0xf) << ID_AA64MMFR2_EVT_SHIFT)
1509 #define	ID_AA64MMFR2_EVT_VAL(x)		((x) & ID_AA64MMFR2_EVT_MASK)
1510 #define	 ID_AA64MMFR2_EVT_NONE		(UL(0x0) << ID_AA64MMFR2_EVT_SHIFT)
1511 #define	 ID_AA64MMFR2_EVT_8_2		(UL(0x1) << ID_AA64MMFR2_EVT_SHIFT)
1512 #define	 ID_AA64MMFR2_EVT_8_5		(UL(0x2) << ID_AA64MMFR2_EVT_SHIFT)
1513 #define	ID_AA64MMFR2_E0PD_SHIFT		60
1514 #define	ID_AA64MMFR2_E0PD_WIDTH		4
1515 #define	ID_AA64MMFR2_E0PD_MASK		(UL(0xf) << ID_AA64MMFR2_E0PD_SHIFT)
1516 #define	ID_AA64MMFR2_E0PD_VAL(x)	((x) & ID_AA64MMFR2_E0PD_MASK)
1517 #define	 ID_AA64MMFR2_E0PD_NONE		(UL(0x0) << ID_AA64MMFR2_E0PD_SHIFT)
1518 #define	 ID_AA64MMFR2_E0PD_IMPL		(UL(0x1) << ID_AA64MMFR2_E0PD_SHIFT)
1519 
1520 /* ID_AA64MMFR3_EL1 */
1521 #define	ID_AA64MMFR3_EL1_REG		MRS_REG_ALT_NAME(ID_AA64MMFR3_EL1)
1522 #define	ID_AA64MMFR3_EL1_ISS		ISS_MSR_REG(ID_AA64MMFR3_EL1)
1523 #define	ID_AA64MMFR3_EL1_op0		3
1524 #define	ID_AA64MMFR3_EL1_op1		0
1525 #define	ID_AA64MMFR3_EL1_CRn		0
1526 #define	ID_AA64MMFR3_EL1_CRm		7
1527 #define	ID_AA64MMFR3_EL1_op2		3
1528 #define	ID_AA64MMFR3_TCRX_SHIFT		0
1529 #define	ID_AA64MMFR3_TCRX_WIDTH		4
1530 #define	ID_AA64MMFR3_TCRX_MASK		(UL(0xf) << ID_AA64MMFR3_TCRX_SHIFT)
1531 #define	ID_AA64MMFR3_TCRX_VAL(x)	((x) & ID_AA64MMFR3_TCRX_MASK)
1532 #define	 ID_AA64MMFR3_TCRX_NONE		(UL(0x0) << ID_AA64MMFR3_TCRX_SHIFT)
1533 #define	 ID_AA64MMFR3_TCRX_IMPL		(UL(0x1) << ID_AA64MMFR3_TCRX_SHIFT)
1534 #define	ID_AA64MMFR3_SCTLRX_SHIFT	4
1535 #define	ID_AA64MMFR3_SCTLRX_WIDTH	4
1536 #define	ID_AA64MMFR3_SCTLRX_MASK	(UL(0xf) << ID_AA64MMFR3_SCTLRX_SHIFT)
1537 #define	ID_AA64MMFR3_SCTLRX_VAL(x)	((x) & ID_AA64MMFR3_SCTLRX_MASK)
1538 #define	 ID_AA64MMFR3_SCTLRX_NONE	(UL(0x0) << ID_AA64MMFR3_SCTLRX_SHIFT)
1539 #define	 ID_AA64MMFR3_SCTLRX_IMPL	(UL(0x1) << ID_AA64MMFR3_SCTLRX_SHIFT)
1540 #define	ID_AA64MMFR3_S1PIE_SHIFT	8
1541 #define	ID_AA64MMFR3_S1PIE_WIDTH	4
1542 #define	ID_AA64MMFR3_S1PIE_MASK		(UL(0xf) << ID_AA64MMFR3_S1PIE_SHIFT)
1543 #define	ID_AA64MMFR3_S1PIE_VAL(x)	((x) & ID_AA64MMFR3_S1PIE_MASK)
1544 #define	 ID_AA64MMFR3_S1PIE_NONE	(UL(0x0) << ID_AA64MMFR3_S1PIE_SHIFT)
1545 #define	 ID_AA64MMFR3_S1PIE_IMPL	(UL(0x1) << ID_AA64MMFR3_S1PIE_SHIFT)
1546 #define	ID_AA64MMFR3_S2PIE_SHIFT	12
1547 #define	ID_AA64MMFR3_S2PIE_WIDTH	4
1548 #define	ID_AA64MMFR3_S2PIE_MASK		(UL(0xf) << ID_AA64MMFR3_S2PIE_SHIFT)
1549 #define	ID_AA64MMFR3_S2PIE_VAL(x)	((x) & ID_AA64MMFR3_S2PIE_MASK)
1550 #define	 ID_AA64MMFR3_S2PIE_NONE	(UL(0x0) << ID_AA64MMFR3_S2PIE_SHIFT)
1551 #define	 ID_AA64MMFR3_S2PIE_IMPL	(UL(0x1) << ID_AA64MMFR3_S2PIE_SHIFT)
1552 #define	ID_AA64MMFR3_S1POE_SHIFT	16
1553 #define	ID_AA64MMFR3_S1POE_WIDTH	4
1554 #define	ID_AA64MMFR3_S1POE_MASK		(UL(0xf) << ID_AA64MMFR3_S1POE_SHIFT)
1555 #define	ID_AA64MMFR3_S1POE_VAL(x)	((x) & ID_AA64MMFR3_S1POE_MASK)
1556 #define	 ID_AA64MMFR3_S1POE_NONE	(UL(0x0) << ID_AA64MMFR3_S1POE_SHIFT)
1557 #define	 ID_AA64MMFR3_S1POE_IMPL	(UL(0x1) << ID_AA64MMFR3_S1POE_SHIFT)
1558 #define	ID_AA64MMFR3_S2POE_SHIFT	20
1559 #define	ID_AA64MMFR3_S2POE_WIDTH	4
1560 #define	ID_AA64MMFR3_S2POE_MASK		(UL(0xf) << ID_AA64MMFR3_S2POE_SHIFT)
1561 #define	ID_AA64MMFR3_S2POE_VAL(x)	((x) & ID_AA64MMFR3_S2POE_MASK)
1562 #define	 ID_AA64MMFR3_S2POE_NONE	(UL(0x0) << ID_AA64MMFR3_S2POE_SHIFT)
1563 #define	 ID_AA64MMFR3_S2POE_IMPL	(UL(0x1) << ID_AA64MMFR3_S2POE_SHIFT)
1564 #define	ID_AA64MMFR3_AIE_SHIFT		24
1565 #define	ID_AA64MMFR3_AIE_WIDTH		4
1566 #define	ID_AA64MMFR3_AIE_MASK		(UL(0xf) << ID_AA64MMFR3_AIE_SHIFT)
1567 #define	ID_AA64MMFR3_AIE_VAL(x)		((x) & ID_AA64MMFR3_AIE_MASK)
1568 #define	 ID_AA64MMFR3_AIE_NONE		(UL(0x0) << ID_AA64MMFR3_AIE_SHIFT)
1569 #define	 ID_AA64MMFR3_AIE_IMPL		(UL(0x1) << ID_AA64MMFR3_AIE_SHIFT)
1570 #define	ID_AA64MMFR3_MEC_SHIFT		28
1571 #define	ID_AA64MMFR3_MEC_WIDTH		4
1572 #define	ID_AA64MMFR3_MEC_MASK		(UL(0xf) << ID_AA64MMFR3_MEC_SHIFT)
1573 #define	ID_AA64MMFR3_MEC_VAL(x)	((x) & ID_AA64MMFR3_MEC_MASK)
1574 #define	 ID_AA64MMFR3_MEC_NONE		(UL(0x0) << ID_AA64MMFR3_MEC_SHIFT)
1575 #define	 ID_AA64MMFR3_MEC_IMPL		(UL(0x1) << ID_AA64MMFR3_MEC_SHIFT)
1576 #define	ID_AA64MMFR3_SNERR_SHIFT	40
1577 #define	ID_AA64MMFR3_SNERR_WIDTH	4
1578 #define	ID_AA64MMFR3_SNERR_MASK		(UL(0xf) << ID_AA64MMFR3_SNERR_SHIFT)
1579 #define	ID_AA64MMFR3_SNERR_VAL(x)	((x) & ID_AA64MMFR3_SNERR_MASK)
1580 #define	 ID_AA64MMFR3_SNERR_NONE	(UL(0x0) << ID_AA64MMFR3_SNERR_SHIFT)
1581 #define	 ID_AA64MMFR3_SNERR_ALL		(UL(0x1) << ID_AA64MMFR3_SNERR_SHIFT)
1582 #define	ID_AA64MMFR3_ANERR_SHIFT	44
1583 #define	ID_AA64MMFR3_ANERR_WIDTH	4
1584 #define	ID_AA64MMFR3_ANERR_MASK		(UL(0xf) << ID_AA64MMFR3_ANERR_SHIFT)
1585 #define	ID_AA64MMFR3_ANERR_VAL(x)	((x) & ID_AA64MMFR3_ANERR_MASK)
1586 #define	 ID_AA64MMFR3_ANERR_NONE	(UL(0x0) << ID_AA64MMFR3_ANERR_SHIFT)
1587 #define	 ID_AA64MMFR3_ANERR_SOME	(UL(0x1) << ID_AA64MMFR3_ANERR_SHIFT)
1588 #define	ID_AA64MMFR3_SDERR_SHIFT	52
1589 #define	ID_AA64MMFR3_SDERR_WIDTH	4
1590 #define	ID_AA64MMFR3_SDERR_MASK		(UL(0xf) << ID_AA64MMFR3_SDERR_SHIFT)
1591 #define	ID_AA64MMFR3_SDERR_VAL(x)	((x) & ID_AA64MMFR3_SDERR_MASK)
1592 #define	 ID_AA64MMFR3_SDERR_NONE	(UL(0x0) << ID_AA64MMFR3_SDERR_SHIFT)
1593 #define	 ID_AA64MMFR3_SDERR_ALL		(UL(0x1) << ID_AA64MMFR3_SDERR_SHIFT)
1594 #define	ID_AA64MMFR3_ADERR_SHIFT	56
1595 #define	ID_AA64MMFR3_ADERR_WIDTH	4
1596 #define	ID_AA64MMFR3_ADERR_MASK		(UL(0xf) << ID_AA64MMFR3_ADERR_SHIFT)
1597 #define	ID_AA64MMFR3_ADERR_VAL(x)	((x) & ID_AA64MMFR3_ADERR_MASK)
1598 #define	 ID_AA64MMFR3_ADERR_NONE	(UL(0x0) << ID_AA64MMFR3_ADERR_SHIFT)
1599 #define	 ID_AA64MMFR3_ADERR_SOME	(UL(0x1) << ID_AA64MMFR3_ADERR_SHIFT)
1600 #define	ID_AA64MMFR3_Spec_FPACC_SHIFT	60
1601 #define	ID_AA64MMFR3_Spec_FPACC_WIDTH	4
1602 #define	ID_AA64MMFR3_Spec_FPACC_MASK	(UL(0xf) << ID_AA64MMFR3_Spec_FPACC_SHIFT)
1603 #define	ID_AA64MMFR3_Spec_FPACC_VAL(x)	((x) & ID_AA64MMFR3_Spec_FPACC_MASK)
1604 #define	 ID_AA64MMFR3_Spec_FPACC_NONE	(UL(0x0) << ID_AA64MMFR3_Spec_FPACC_SHIFT)
1605 #define	 ID_AA64MMFR3_Spec_FPACC_IMPL	(UL(0x1) << ID_AA64MMFR3_Spec_FPACC_SHIFT)
1606 
1607 /* ID_AA64MMFR4_EL1 */
1608 #define	ID_AA64MMFR4_EL1_REG		MRS_REG_ALT_NAME(ID_AA64MMFR4_EL1)
1609 #define	ID_AA64MMFR4_EL1_ISS		ISS_MSR_REG(ID_AA64MMFR4_EL1)
1610 #define	ID_AA64MMFR4_EL1_op0		3
1611 #define	ID_AA64MMFR4_EL1_op1		0
1612 #define	ID_AA64MMFR4_EL1_CRn		0
1613 #define	ID_AA64MMFR4_EL1_CRm		7
1614 #define	ID_AA64MMFR4_EL1_op2		4
1615 
1616 /* ID_AA64PFR0_EL1 */
1617 #define	ID_AA64PFR0_EL1_REG		MRS_REG_ALT_NAME(ID_AA64PFR0_EL1)
1618 #define	ID_AA64PFR0_EL1_ISS		ISS_MSR_REG(ID_AA64PFR0_EL1)
1619 #define	ID_AA64PFR0_EL1_op0		3
1620 #define	ID_AA64PFR0_EL1_op1		0
1621 #define	ID_AA64PFR0_EL1_CRn		0
1622 #define	ID_AA64PFR0_EL1_CRm		4
1623 #define	ID_AA64PFR0_EL1_op2		0
1624 #define	ID_AA64PFR0_EL0_SHIFT		0
1625 #define	ID_AA64PFR0_EL0_WIDTH		4
1626 #define	ID_AA64PFR0_EL0_MASK		(UL(0xf) << ID_AA64PFR0_EL0_SHIFT)
1627 #define	ID_AA64PFR0_EL0_VAL(x)		((x) & ID_AA64PFR0_EL0_MASK)
1628 #define	 ID_AA64PFR0_EL0_64		(UL(0x1) << ID_AA64PFR0_EL0_SHIFT)
1629 #define	 ID_AA64PFR0_EL0_64_32		(UL(0x2) << ID_AA64PFR0_EL0_SHIFT)
1630 #define	ID_AA64PFR0_EL1_SHIFT		4
1631 #define	ID_AA64PFR0_EL1_WIDTH		4
1632 #define	ID_AA64PFR0_EL1_MASK		(UL(0xf) << ID_AA64PFR0_EL1_SHIFT)
1633 #define	ID_AA64PFR0_EL1_VAL(x)		((x) & ID_AA64PFR0_EL1_MASK)
1634 #define	 ID_AA64PFR0_EL1_64		(UL(0x1) << ID_AA64PFR0_EL1_SHIFT)
1635 #define	 ID_AA64PFR0_EL1_64_32		(UL(0x2) << ID_AA64PFR0_EL1_SHIFT)
1636 #define	ID_AA64PFR0_EL2_SHIFT		8
1637 #define	ID_AA64PFR0_EL2_WIDTH		4
1638 #define	ID_AA64PFR0_EL2_MASK		(UL(0xf) << ID_AA64PFR0_EL2_SHIFT)
1639 #define	ID_AA64PFR0_EL2_VAL(x)		((x) & ID_AA64PFR0_EL2_MASK)
1640 #define	 ID_AA64PFR0_EL2_NONE		(UL(0x0) << ID_AA64PFR0_EL2_SHIFT)
1641 #define	 ID_AA64PFR0_EL2_64		(UL(0x1) << ID_AA64PFR0_EL2_SHIFT)
1642 #define	 ID_AA64PFR0_EL2_64_32		(UL(0x2) << ID_AA64PFR0_EL2_SHIFT)
1643 #define	ID_AA64PFR0_EL3_SHIFT		12
1644 #define	ID_AA64PFR0_EL3_WIDTH		4
1645 #define	ID_AA64PFR0_EL3_MASK		(UL(0xf) << ID_AA64PFR0_EL3_SHIFT)
1646 #define	ID_AA64PFR0_EL3_VAL(x)		((x) & ID_AA64PFR0_EL3_MASK)
1647 #define	 ID_AA64PFR0_EL3_NONE		(UL(0x0) << ID_AA64PFR0_EL3_SHIFT)
1648 #define	 ID_AA64PFR0_EL3_64		(UL(0x1) << ID_AA64PFR0_EL3_SHIFT)
1649 #define	 ID_AA64PFR0_EL3_64_32		(UL(0x2) << ID_AA64PFR0_EL3_SHIFT)
1650 #define	ID_AA64PFR0_FP_SHIFT		16
1651 #define	ID_AA64PFR0_FP_WIDTH		4
1652 #define	ID_AA64PFR0_FP_MASK		(UL(0xf) << ID_AA64PFR0_FP_SHIFT)
1653 #define	ID_AA64PFR0_FP_VAL(x)		((x) & ID_AA64PFR0_FP_MASK)
1654 #define	 ID_AA64PFR0_FP_IMPL		(UL(0x0) << ID_AA64PFR0_FP_SHIFT)
1655 #define	 ID_AA64PFR0_FP_HP		(UL(0x1) << ID_AA64PFR0_FP_SHIFT)
1656 #define	 ID_AA64PFR0_FP_NONE		(UL(0xf) << ID_AA64PFR0_FP_SHIFT)
1657 #define	ID_AA64PFR0_AdvSIMD_SHIFT	20
1658 #define	ID_AA64PFR0_AdvSIMD_WIDTH	4
1659 #define	ID_AA64PFR0_AdvSIMD_MASK	(UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT)
1660 #define	ID_AA64PFR0_AdvSIMD_VAL(x)	((x) & ID_AA64PFR0_AdvSIMD_MASK)
1661 #define	 ID_AA64PFR0_AdvSIMD_IMPL	(UL(0x0) << ID_AA64PFR0_AdvSIMD_SHIFT)
1662 #define	 ID_AA64PFR0_AdvSIMD_HP		(UL(0x1) << ID_AA64PFR0_AdvSIMD_SHIFT)
1663 #define	 ID_AA64PFR0_AdvSIMD_NONE	(UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT)
1664 #define	ID_AA64PFR0_GIC_BITS		0x4 /* Number of bits in GIC field */
1665 #define	ID_AA64PFR0_GIC_SHIFT		24
1666 #define	ID_AA64PFR0_GIC_WIDTH		4
1667 #define	ID_AA64PFR0_GIC_MASK		(UL(0xf) << ID_AA64PFR0_GIC_SHIFT)
1668 #define	ID_AA64PFR0_GIC_VAL(x)		((x) & ID_AA64PFR0_GIC_MASK)
1669 #define	 ID_AA64PFR0_GIC_CPUIF_NONE	(UL(0x0) << ID_AA64PFR0_GIC_SHIFT)
1670 #define	 ID_AA64PFR0_GIC_CPUIF_EN	(UL(0x1) << ID_AA64PFR0_GIC_SHIFT)
1671 #define	 ID_AA64PFR0_GIC_CPUIF_4_1	(UL(0x3) << ID_AA64PFR0_GIC_SHIFT)
1672 #define	ID_AA64PFR0_RAS_SHIFT		28
1673 #define	ID_AA64PFR0_RAS_WIDTH		4
1674 #define	ID_AA64PFR0_RAS_MASK		(UL(0xf) << ID_AA64PFR0_RAS_SHIFT)
1675 #define	ID_AA64PFR0_RAS_VAL(x)		((x) & ID_AA64PFR0_RAS_MASK)
1676 #define	 ID_AA64PFR0_RAS_NONE		(UL(0x0) << ID_AA64PFR0_RAS_SHIFT)
1677 #define	 ID_AA64PFR0_RAS_IMPL		(UL(0x1) << ID_AA64PFR0_RAS_SHIFT)
1678 #define	 ID_AA64PFR0_RAS_8_4		(UL(0x2) << ID_AA64PFR0_RAS_SHIFT)
1679 #define	 ID_AA64PFR0_RAS_8_9		(UL(0x3) << ID_AA64PFR0_RAS_SHIFT)
1680 #define	ID_AA64PFR0_SVE_SHIFT		32
1681 #define	ID_AA64PFR0_SVE_WIDTH		4
1682 #define	ID_AA64PFR0_SVE_MASK		(UL(0xf) << ID_AA64PFR0_SVE_SHIFT)
1683 #define	ID_AA64PFR0_SVE_VAL(x)		((x) & ID_AA64PFR0_SVE_MASK)
1684 #define	 ID_AA64PFR0_SVE_NONE		(UL(0x0) << ID_AA64PFR0_SVE_SHIFT)
1685 #define	 ID_AA64PFR0_SVE_IMPL		(UL(0x1) << ID_AA64PFR0_SVE_SHIFT)
1686 #define	ID_AA64PFR0_SEL2_SHIFT		36
1687 #define	ID_AA64PFR0_SEL2_WIDTH		4
1688 #define	ID_AA64PFR0_SEL2_MASK		(UL(0xf) << ID_AA64PFR0_SEL2_SHIFT)
1689 #define	ID_AA64PFR0_SEL2_VAL(x)		((x) & ID_AA64PFR0_SEL2_MASK)
1690 #define	 ID_AA64PFR0_SEL2_NONE		(UL(0x0) << ID_AA64PFR0_SEL2_SHIFT)
1691 #define	 ID_AA64PFR0_SEL2_IMPL		(UL(0x1) << ID_AA64PFR0_SEL2_SHIFT)
1692 #define	ID_AA64PFR0_MPAM_SHIFT		40
1693 #define	ID_AA64PFR0_MPAM_WIDTH		4
1694 #define	ID_AA64PFR0_MPAM_MASK		(UL(0xf) << ID_AA64PFR0_MPAM_SHIFT)
1695 #define	ID_AA64PFR0_MPAM_VAL(x)		((x) & ID_AA64PFR0_MPAM_MASK)
1696 #define	 ID_AA64PFR0_MPAM_NONE		(UL(0x0) << ID_AA64PFR0_MPAM_SHIFT)
1697 #define	 ID_AA64PFR0_MPAM_IMPL		(UL(0x1) << ID_AA64PFR0_MPAM_SHIFT)
1698 #define	ID_AA64PFR0_AMU_SHIFT		44
1699 #define	ID_AA64PFR0_AMU_WIDTH		4
1700 #define	ID_AA64PFR0_AMU_MASK		(UL(0xf) << ID_AA64PFR0_AMU_SHIFT)
1701 #define	ID_AA64PFR0_AMU_VAL(x)		((x) & ID_AA64PFR0_AMU_MASK)
1702 #define	 ID_AA64PFR0_AMU_NONE		(UL(0x0) << ID_AA64PFR0_AMU_SHIFT)
1703 #define	 ID_AA64PFR0_AMU_V1		(UL(0x1) << ID_AA64PFR0_AMU_SHIFT)
1704 #define	 ID_AA64PFR0_AMU_V1_1		(UL(0x2) << ID_AA64PFR0_AMU_SHIFT)
1705 #define	ID_AA64PFR0_DIT_SHIFT		48
1706 #define	ID_AA64PFR0_DIT_WIDTH		4
1707 #define	ID_AA64PFR0_DIT_MASK		(UL(0xf) << ID_AA64PFR0_DIT_SHIFT)
1708 #define	ID_AA64PFR0_DIT_VAL(x)		((x) & ID_AA64PFR0_DIT_MASK)
1709 #define	 ID_AA64PFR0_DIT_NONE		(UL(0x0) << ID_AA64PFR0_DIT_SHIFT)
1710 #define	 ID_AA64PFR0_DIT_PSTATE		(UL(0x1) << ID_AA64PFR0_DIT_SHIFT)
1711 #define	ID_AA64PFR0_RME_SHIFT		52
1712 #define	ID_AA64PFR0_RME_WIDTH		4
1713 #define	ID_AA64PFR0_RME_MASK		(UL(0xf) << ID_AA64PFR0_RME_SHIFT)
1714 #define	ID_AA64PFR0_RME_VAL(x)		((x) & ID_AA64PFR0_RME_MASK)
1715 #define	 ID_AA64PFR0_RME_NONE		(UL(0x0) << ID_AA64PFR0_RME_SHIFT)
1716 #define	 ID_AA64PFR0_RME_IMPL		(UL(0x1) << ID_AA64PFR0_RME_SHIFT)
1717 #define	ID_AA64PFR0_CSV2_SHIFT		56
1718 #define	ID_AA64PFR0_CSV2_WIDTH		4
1719 #define	ID_AA64PFR0_CSV2_MASK		(UL(0xf) << ID_AA64PFR0_CSV2_SHIFT)
1720 #define	ID_AA64PFR0_CSV2_VAL(x)		((x) & ID_AA64PFR0_CSV2_MASK)
1721 #define	 ID_AA64PFR0_CSV2_NONE		(UL(0x0) << ID_AA64PFR0_CSV2_SHIFT)
1722 #define	 ID_AA64PFR0_CSV2_ISOLATED	(UL(0x1) << ID_AA64PFR0_CSV2_SHIFT)
1723 #define	 ID_AA64PFR0_CSV2_SCXTNUM	(UL(0x2) << ID_AA64PFR0_CSV2_SHIFT)
1724 #define	 ID_AA64PFR0_CSV2_3		(UL(0x3) << ID_AA64PFR0_CSV2_SHIFT)
1725 #define	ID_AA64PFR0_CSV3_SHIFT		60
1726 #define	ID_AA64PFR0_CSV3_WIDTH		4
1727 #define	ID_AA64PFR0_CSV3_MASK		(UL(0xf) << ID_AA64PFR0_CSV3_SHIFT)
1728 #define	ID_AA64PFR0_CSV3_VAL(x)		((x) & ID_AA64PFR0_CSV3_MASK)
1729 #define	 ID_AA64PFR0_CSV3_NONE		(UL(0x0) << ID_AA64PFR0_CSV3_SHIFT)
1730 #define	 ID_AA64PFR0_CSV3_ISOLATED	(UL(0x1) << ID_AA64PFR0_CSV3_SHIFT)
1731 
1732 /* ID_AA64PFR1_EL1 */
1733 #define	ID_AA64PFR1_EL1_REG		MRS_REG_ALT_NAME(ID_AA64PFR1_EL1)
1734 #define	ID_AA64PFR1_EL1_ISS		ISS_MSR_REG(ID_AA64PFR1_EL1)
1735 #define	ID_AA64PFR1_EL1_op0		3
1736 #define	ID_AA64PFR1_EL1_op1		0
1737 #define	ID_AA64PFR1_EL1_CRn		0
1738 #define	ID_AA64PFR1_EL1_CRm		4
1739 #define	ID_AA64PFR1_EL1_op2		1
1740 #define	ID_AA64PFR1_BT_SHIFT		0
1741 #define	ID_AA64PFR1_BT_WIDTH		4
1742 #define	ID_AA64PFR1_BT_MASK		(UL(0xf) << ID_AA64PFR1_BT_SHIFT)
1743 #define	ID_AA64PFR1_BT_VAL(x)		((x) & ID_AA64PFR1_BT_MASK)
1744 #define	 ID_AA64PFR1_BT_NONE		(UL(0x0) << ID_AA64PFR1_BT_SHIFT)
1745 #define	 ID_AA64PFR1_BT_IMPL		(UL(0x1) << ID_AA64PFR1_BT_SHIFT)
1746 #define	ID_AA64PFR1_SSBS_SHIFT		4
1747 #define	ID_AA64PFR1_SSBS_WIDTH		4
1748 #define	ID_AA64PFR1_SSBS_MASK		(UL(0xf) << ID_AA64PFR1_SSBS_SHIFT)
1749 #define	ID_AA64PFR1_SSBS_VAL(x)		((x) & ID_AA64PFR1_SSBS_MASK)
1750 #define	 ID_AA64PFR1_SSBS_NONE		(UL(0x0) << ID_AA64PFR1_SSBS_SHIFT)
1751 #define	 ID_AA64PFR1_SSBS_PSTATE	(UL(0x1) << ID_AA64PFR1_SSBS_SHIFT)
1752 #define	 ID_AA64PFR1_SSBS_PSTATE_MSR	(UL(0x2) << ID_AA64PFR1_SSBS_SHIFT)
1753 #define	ID_AA64PFR1_MTE_SHIFT		8
1754 #define	ID_AA64PFR1_MTE_WIDTH		4
1755 #define	ID_AA64PFR1_MTE_MASK		(UL(0xf) << ID_AA64PFR1_MTE_SHIFT)
1756 #define	ID_AA64PFR1_MTE_VAL(x)		((x) & ID_AA64PFR1_MTE_MASK)
1757 #define	 ID_AA64PFR1_MTE_NONE		(UL(0x0) << ID_AA64PFR1_MTE_SHIFT)
1758 #define	 ID_AA64PFR1_MTE_MTE		(UL(0x1) << ID_AA64PFR1_MTE_SHIFT)
1759 #define	 ID_AA64PFR1_MTE_MTE2		(UL(0x2) << ID_AA64PFR1_MTE_SHIFT)
1760 #define	 ID_AA64PFR1_MTE_MTE3		(UL(0x3) << ID_AA64PFR1_MTE_SHIFT)
1761 #define	ID_AA64PFR1_RAS_frac_SHIFT	12
1762 #define	ID_AA64PFR1_RAS_frac_WIDTH	4
1763 #define	ID_AA64PFR1_RAS_frac_MASK	(UL(0xf) << ID_AA64PFR1_RAS_frac_SHIFT)
1764 #define	ID_AA64PFR1_RAS_frac_VAL(x)	((x) & ID_AA64PFR1_RAS_frac_MASK)
1765 #define	 ID_AA64PFR1_RAS_frac_p0	(UL(0x0) << ID_AA64PFR1_RAS_frac_SHIFT)
1766 #define	 ID_AA64PFR1_RAS_frac_p1	(UL(0x1) << ID_AA64PFR1_RAS_frac_SHIFT)
1767 #define	ID_AA64PFR1_MPAM_frac_SHIFT	16
1768 #define	ID_AA64PFR1_MPAM_frac_WIDTH	4
1769 #define	ID_AA64PFR1_MPAM_frac_MASK	(UL(0xf) << ID_AA64PFR1_MPAM_frac_SHIFT)
1770 #define	ID_AA64PFR1_MPAM_frac_VAL(x)	((x) & ID_AA64PFR1_MPAM_frac_MASK)
1771 #define	 ID_AA64PFR1_MPAM_frac_p0	(UL(0x0) << ID_AA64PFR1_MPAM_frac_SHIFT)
1772 #define	 ID_AA64PFR1_MPAM_frac_p1	(UL(0x1) << ID_AA64PFR1_MPAM_frac_SHIFT)
1773 #define	ID_AA64PFR1_SME_SHIFT		24
1774 #define	ID_AA64PFR1_SME_WIDTH		4
1775 #define	ID_AA64PFR1_SME_MASK		(UL(0xf) << ID_AA64PFR1_SME_SHIFT)
1776 #define	ID_AA64PFR1_SME_VAL(x)		((x) & ID_AA64PFR1_SME_MASK)
1777 #define	 ID_AA64PFR1_SME_NONE		(UL(0x0) << ID_AA64PFR1_SME_SHIFT)
1778 #define	 ID_AA64PFR1_SME_SME		(UL(0x1) << ID_AA64PFR1_SME_SHIFT)
1779 #define	 ID_AA64PFR1_SME_SME2		(UL(0x2) << ID_AA64PFR1_SME_SHIFT)
1780 #define	ID_AA64PFR1_RNDR_trap_SHIFT	28
1781 #define	ID_AA64PFR1_RNDR_trap_WIDTH	4
1782 #define	ID_AA64PFR1_RNDR_trap_MASK	(UL(0xf) << ID_AA64PFR1_RNDR_trap_SHIFT)
1783 #define	ID_AA64PFR1_RNDR_trap_VAL(x)	((x) & ID_AA64PFR1_RNDR_trap_MASK)
1784 #define	 ID_AA64PFR1_RNDR_trap_NONE	(UL(0x0) << ID_AA64PFR1_RNDR_trap_SHIFT)
1785 #define	 ID_AA64PFR1_RNDR_trap_IMPL	(UL(0x1) << ID_AA64PFR1_RNDR_trap_SHIFT)
1786 #define	ID_AA64PFR1_CSV2_frac_SHIFT	32
1787 #define	ID_AA64PFR1_CSV2_frac_WIDTH	4
1788 #define	ID_AA64PFR1_CSV2_frac_MASK	(UL(0xf) << ID_AA64PFR1_CSV2_frac_SHIFT)
1789 #define	ID_AA64PFR1_CSV2_frac_VAL(x)	((x) & ID_AA64PFR1_CSV2_frac_MASK)
1790 #define	 ID_AA64PFR1_CSV2_frac_p0	(UL(0x0) << ID_AA64PFR1_CSV2_frac_SHIFT)
1791 #define	 ID_AA64PFR1_CSV2_frac_p1	(UL(0x1) << ID_AA64PFR1_CSV2_frac_SHIFT)
1792 #define	 ID_AA64PFR1_CSV2_frac_p2	(UL(0x2) << ID_AA64PFR1_CSV2_frac_SHIFT)
1793 #define	ID_AA64PFR1_NMI_SHIFT		36
1794 #define	ID_AA64PFR1_NMI_WIDTH		4
1795 #define	ID_AA64PFR1_NMI_MASK		(UL(0xf) << ID_AA64PFR1_NMI_SHIFT)
1796 #define	ID_AA64PFR1_NMI_VAL(x)		((x) & ID_AA64PFR1_NMI_MASK)
1797 #define	 ID_AA64PFR1_NMI_NONE		(UL(0x0) << ID_AA64PFR1_NMI_SHIFT)
1798 #define	 ID_AA64PFR1_NMI_IMPL		(UL(0x1) << ID_AA64PFR1_NMI_SHIFT)
1799 #define	ID_AA64PFR1_MTE_frac_SHIFT	40
1800 #define	ID_AA64PFR1_MTE_frac_WIDTH	4
1801 #define	ID_AA64PFR1_MTE_frac_MASK	(UL(0xf) << ID_AA64PFR1_MTE_frac_SHIFT)
1802 #define	ID_AA64PFR1_MTE_frac_VAL(x)	((x) & ID_AA64PFR1_MTE_frac_MASK)
1803 #define	 ID_AA64PFR1_MTE_frac_IMPL	(UL(0x0) << ID_AA64PFR1_MTE_frac_SHIFT)
1804 #define	 ID_AA64PFR1_MTE_frac_NONE	(UL(0xf) << ID_AA64PFR1_MTE_frac_SHIFT)
1805 #define	ID_AA64PFR1_THE_SHIFT		48
1806 #define	ID_AA64PFR1_THE_WIDTH		4
1807 #define	ID_AA64PFR1_THE_MASK		(UL(0xf) << ID_AA64PFR1_THE_SHIFT)
1808 #define	ID_AA64PFR1_THE_VAL(x)		((x) & ID_AA64PFR1_THE_MASK)
1809 #define	 ID_AA64PFR1_THE_NONE		(UL(0x0) << ID_AA64PFR1_THE_SHIFT)
1810 #define	 ID_AA64PFR1_THE_IMPL		(UL(0x1) << ID_AA64PFR1_THE_SHIFT)
1811 #define	ID_AA64PFR1_MTEX_SHIFT		52
1812 #define	ID_AA64PFR1_MTEX_WIDTH		4
1813 #define	ID_AA64PFR1_MTEX_MASK		(UL(0xf) << ID_AA64PFR1_MTEX_SHIFT)
1814 #define	ID_AA64PFR1_MTEX_VAL(x)		((x) & ID_AA64PFR1_MTEX_MASK)
1815 #define	 ID_AA64PFR1_MTEX_NONE		(UL(0x0) << ID_AA64PFR1_MTEX_SHIFT)
1816 #define	 ID_AA64PFR1_MTEX_IMPL		(UL(0x1) << ID_AA64PFR1_MTEX_SHIFT)
1817 #define	ID_AA64PFR1_DF2_SHIFT		56
1818 #define	ID_AA64PFR1_DF2_WIDTH		4
1819 #define	ID_AA64PFR1_DF2_MASK		(UL(0xf) << ID_AA64PFR1_DF2_SHIFT)
1820 #define	ID_AA64PFR1_DF2_VAL(x)		((x) & ID_AA64PFR1_DF2_MASK)
1821 #define	 ID_AA64PFR1_DF2_NONE		(UL(0x0) << ID_AA64PFR1_DF2_SHIFT)
1822 #define	 ID_AA64PFR1_DF2_IMPL		(UL(0x1) << ID_AA64PFR1_DF2_SHIFT)
1823 #define	ID_AA64PFR1_PFAR_SHIFT		60
1824 #define	ID_AA64PFR1_PFAR_WIDTH		4
1825 #define	ID_AA64PFR1_PFAR_MASK		(UL(0xf) << ID_AA64PFR1_PFAR_SHIFT)
1826 #define	ID_AA64PFR1_PFAR_VAL(x)		((x) & ID_AA64PFR1_PFAR_MASK)
1827 #define	 ID_AA64PFR1_PFAR_NONE		(UL(0x0) << ID_AA64PFR1_PFAR_SHIFT)
1828 #define	 ID_AA64PFR1_PFAR_IMPL		(UL(0x1) << ID_AA64PFR1_PFAR_SHIFT)
1829 
1830 /* ID_AA64PFR2_EL1 */
1831 #define	ID_AA64PFR2_EL1_REG		MRS_REG_ALT_NAME(ID_AA64PFR2_EL1)
1832 #define	ID_AA64PFR2_EL1_ISS		ISS_MSR_REG(ID_AA64PFR2_EL1)
1833 #define	ID_AA64PFR2_EL1_op0		3
1834 #define	ID_AA64PFR2_EL1_op1		0
1835 #define	ID_AA64PFR2_EL1_CRn		0
1836 #define	ID_AA64PFR2_EL1_CRm		4
1837 #define	ID_AA64PFR2_EL1_op2		2
1838 
1839 /* ID_AA64ZFR0_EL1 */
1840 #define	ID_AA64ZFR0_EL1_REG		MRS_REG_ALT_NAME(ID_AA64ZFR0_EL1)
1841 #define	ID_AA64ZFR0_EL1_ISS		ISS_MSR_REG(ID_AA64ZFR0_EL1)
1842 #define	ID_AA64ZFR0_EL1_op0		3
1843 #define	ID_AA64ZFR0_EL1_op1		0
1844 #define	ID_AA64ZFR0_EL1_CRn		0
1845 #define	ID_AA64ZFR0_EL1_CRm		4
1846 #define	ID_AA64ZFR0_EL1_op2		4
1847 #define	ID_AA64ZFR0_SVEver_SHIFT	0
1848 #define	ID_AA64ZFR0_SVEver_WIDTH	4
1849 #define	ID_AA64ZFR0_SVEver_MASK		(UL(0xf) << ID_AA64ZFR0_SVEver_SHIFT)
1850 #define	ID_AA64ZFR0_SVEver_VAL(x)	((x) & ID_AA64ZFR0_SVEver_MASK)
1851 #define	 ID_AA64ZFR0_SVEver_SVE1	(UL(0x0) << ID_AA64ZFR0_SVEver_SHIFT)
1852 #define	 ID_AA64ZFR0_SVEver_SVE2	(UL(0x1) << ID_AA64ZFR0_SVEver_SHIFT)
1853 #define	 ID_AA64ZFR0_SVEver_SVE2P1	(UL(0x2) << ID_AA64ZFR0_SVEver_SHIFT)
1854 #define	ID_AA64ZFR0_AES_SHIFT		4
1855 #define	ID_AA64ZFR0_AES_WIDTH		4
1856 #define	ID_AA64ZFR0_AES_MASK		(UL(0xf) << ID_AA64ZFR0_AES_SHIFT)
1857 #define	ID_AA64ZFR0_AES_VAL(x)		((x) & ID_AA64ZFR0_AES_MASK)
1858 #define	 ID_AA64ZFR0_AES_NONE		(UL(0x0) << ID_AA64ZFR0_AES_SHIFT)
1859 #define	 ID_AA64ZFR0_AES_BASE		(UL(0x1) << ID_AA64ZFR0_AES_SHIFT)
1860 #define	 ID_AA64ZFR0_AES_PMULL		(UL(0x2) << ID_AA64ZFR0_AES_SHIFT)
1861 #define	ID_AA64ZFR0_BitPerm_SHIFT	16
1862 #define	ID_AA64ZFR0_BitPerm_WIDTH	4
1863 #define	ID_AA64ZFR0_BitPerm_MASK	(UL(0xf) << ID_AA64ZFR0_BitPerm_SHIFT)
1864 #define	ID_AA64ZFR0_BitPerm_VAL(x)	((x) & ID_AA64ZFR0_BitPerm_MASK)
1865 #define	 ID_AA64ZFR0_BitPerm_NONE	(UL(0x0) << ID_AA64ZFR0_BitPerm_SHIFT)
1866 #define	 ID_AA64ZFR0_BitPerm_IMPL	(UL(0x1) << ID_AA64ZFR0_BitPerm_SHIFT)
1867 #define	ID_AA64ZFR0_BF16_SHIFT		20
1868 #define	ID_AA64ZFR0_BF16_WIDTH		4
1869 #define	ID_AA64ZFR0_BF16_MASK		(UL(0xf) << ID_AA64ZFR0_BF16_SHIFT)
1870 #define	ID_AA64ZFR0_BF16_VAL(x)		((x) & ID_AA64ZFR0_BF16_MASK)
1871 #define	 ID_AA64ZFR0_BF16_NONE		(UL(0x0) << ID_AA64ZFR0_BF16_SHIFT)
1872 #define	 ID_AA64ZFR0_BF16_BASE		(UL(0x1) << ID_AA64ZFR0_BF16_SHIFT)
1873 #define	 ID_AA64ZFR0_BF16_EBF		(UL(0x1) << ID_AA64ZFR0_BF16_SHIFT)
1874 #define	ID_AA64ZFR0_SHA3_SHIFT		32
1875 #define	ID_AA64ZFR0_SHA3_WIDTH		4
1876 #define	ID_AA64ZFR0_SHA3_MASK		(UL(0xf) << ID_AA64ZFR0_SHA3_SHIFT)
1877 #define	ID_AA64ZFR0_SHA3_VAL(x)		((x) & ID_AA64ZFR0_SHA3_MASK)
1878 #define	 ID_AA64ZFR0_SHA3_NONE		(UL(0x0) << ID_AA64ZFR0_SHA3_SHIFT)
1879 #define	 ID_AA64ZFR0_SHA3_IMPL		(UL(0x1) << ID_AA64ZFR0_SHA3_SHIFT)
1880 #define	ID_AA64ZFR0_SM4_SHIFT		40
1881 #define	ID_AA64ZFR0_SM4_WIDTH		4
1882 #define	ID_AA64ZFR0_SM4_MASK		(UL(0xf) << ID_AA64ZFR0_SM4_SHIFT)
1883 #define	ID_AA64ZFR0_SM4_VAL(x)		((x) & ID_AA64ZFR0_SM4_MASK)
1884 #define	 ID_AA64ZFR0_SM4_NONE		(UL(0x0) << ID_AA64ZFR0_SM4_SHIFT)
1885 #define	 ID_AA64ZFR0_SM4_IMPL		(UL(0x1) << ID_AA64ZFR0_SM4_SHIFT)
1886 #define	ID_AA64ZFR0_I8MM_SHIFT		44
1887 #define	ID_AA64ZFR0_I8MM_WIDTH		4
1888 #define	ID_AA64ZFR0_I8MM_MASK		(UL(0xf) << ID_AA64ZFR0_I8MM_SHIFT)
1889 #define	ID_AA64ZFR0_I8MM_VAL(x)		((x) & ID_AA64ZFR0_I8MM_MASK)
1890 #define	 ID_AA64ZFR0_I8MM_NONE		(UL(0x0) << ID_AA64ZFR0_I8MM_SHIFT)
1891 #define	 ID_AA64ZFR0_I8MM_IMPL		(UL(0x1) << ID_AA64ZFR0_I8MM_SHIFT)
1892 #define	ID_AA64ZFR0_F32MM_SHIFT		52
1893 #define	ID_AA64ZFR0_F32MM_WIDTH		4
1894 #define	ID_AA64ZFR0_F32MM_MASK		(UL(0xf) << ID_AA64ZFR0_F32MM_SHIFT)
1895 #define	ID_AA64ZFR0_F32MM_VAL(x)	((x) & ID_AA64ZFR0_F32MM_MASK)
1896 #define	 ID_AA64ZFR0_F32MM_NONE		(UL(0x0) << ID_AA64ZFR0_F32MM_SHIFT)
1897 #define	 ID_AA64ZFR0_F32MM_IMPL		(UL(0x1) << ID_AA64ZFR0_F32MM_SHIFT)
1898 #define	ID_AA64ZFR0_F64MM_SHIFT		56
1899 #define	ID_AA64ZFR0_F64MM_WIDTH		4
1900 #define	ID_AA64ZFR0_F64MM_MASK		(UL(0xf) << ID_AA64ZFR0_F64MM_SHIFT)
1901 #define	ID_AA64ZFR0_F64MM_VAL(x)	((x) & ID_AA64ZFR0_F64MM_MASK)
1902 #define	 ID_AA64ZFR0_F64MM_NONE		(UL(0x0) << ID_AA64ZFR0_F64MM_SHIFT)
1903 #define	 ID_AA64ZFR0_F64MM_IMPL		(UL(0x1) << ID_AA64ZFR0_F64MM_SHIFT)
1904 
1905 /* ID_ISAR5_EL1 */
1906 #define	ID_ISAR5_EL1_ISS		ISS_MSR_REG(ID_ISAR5_EL1)
1907 #define	ID_ISAR5_EL1_op0		0x3
1908 #define	ID_ISAR5_EL1_op1		0x0
1909 #define	ID_ISAR5_EL1_CRn		0x0
1910 #define	ID_ISAR5_EL1_CRm		0x2
1911 #define	ID_ISAR5_EL1_op2		0x5
1912 #define	ID_ISAR5_SEVL_SHIFT		0
1913 #define	ID_ISAR5_SEVL_WIDTH		4
1914 #define	ID_ISAR5_SEVL_MASK		(UL(0xf) << ID_ISAR5_SEVL_SHIFT)
1915 #define	ID_ISAR5_SEVL_VAL(x)		((x) & ID_ISAR5_SEVL_MASK)
1916 #define	 ID_ISAR5_SEVL_NOP		(UL(0x0) << ID_ISAR5_SEVL_SHIFT)
1917 #define	 ID_ISAR5_SEVL_IMPL		(UL(0x1) << ID_ISAR5_SEVL_SHIFT)
1918 #define	ID_ISAR5_AES_SHIFT		4
1919 #define	ID_ISAR5_AES_WIDTH		4
1920 #define	ID_ISAR5_AES_MASK		(UL(0xf) << ID_ISAR5_AES_SHIFT)
1921 #define	ID_ISAR5_AES_VAL(x)		((x) & ID_ISAR5_AES_MASK)
1922 #define	 ID_ISAR5_AES_NONE		(UL(0x0) << ID_ISAR5_AES_SHIFT)
1923 #define	 ID_ISAR5_AES_BASE		(UL(0x1) << ID_ISAR5_AES_SHIFT)
1924 #define	 ID_ISAR5_AES_VMULL		(UL(0x2) << ID_ISAR5_AES_SHIFT)
1925 #define	ID_ISAR5_SHA1_SHIFT		8
1926 #define	ID_ISAR5_SHA1_WIDTH		4
1927 #define	ID_ISAR5_SHA1_MASK		(UL(0xf) << ID_ISAR5_SHA1_SHIFT)
1928 #define	ID_ISAR5_SHA1_VAL(x)		((x) & ID_ISAR5_SHA1_MASK)
1929 #define	 ID_ISAR5_SHA1_NONE		(UL(0x0) << ID_ISAR5_SHA1_SHIFT)
1930 #define	 ID_ISAR5_SHA1_IMPL		(UL(0x1) << ID_ISAR5_SHA1_SHIFT)
1931 #define	ID_ISAR5_SHA2_SHIFT		12
1932 #define	ID_ISAR5_SHA2_WIDTH		4
1933 #define	ID_ISAR5_SHA2_MASK		(UL(0xf) << ID_ISAR5_SHA2_SHIFT)
1934 #define	ID_ISAR5_SHA2_VAL(x)		((x) & ID_ISAR5_SHA2_MASK)
1935 #define	 ID_ISAR5_SHA2_NONE		(UL(0x0) << ID_ISAR5_SHA2_SHIFT)
1936 #define	 ID_ISAR5_SHA2_IMPL		(UL(0x1) << ID_ISAR5_SHA2_SHIFT)
1937 #define	ID_ISAR5_CRC32_SHIFT		16
1938 #define	ID_ISAR5_CRC32_WIDTH		4
1939 #define	ID_ISAR5_CRC32_MASK		(UL(0xf) << ID_ISAR5_CRC32_SHIFT)
1940 #define	ID_ISAR5_CRC32_VAL(x)		((x) & ID_ISAR5_CRC32_MASK)
1941 #define	 ID_ISAR5_CRC32_NONE		(UL(0x0) << ID_ISAR5_CRC32_SHIFT)
1942 #define	 ID_ISAR5_CRC32_IMPL		(UL(0x1) << ID_ISAR5_CRC32_SHIFT)
1943 #define	ID_ISAR5_RDM_SHIFT		24
1944 #define	ID_ISAR5_RDM_WIDTH		4
1945 #define	ID_ISAR5_RDM_MASK		(UL(0xf) << ID_ISAR5_RDM_SHIFT)
1946 #define	ID_ISAR5_RDM_VAL(x)		((x) & ID_ISAR5_RDM_MASK)
1947 #define	 ID_ISAR5_RDM_NONE		(UL(0x0) << ID_ISAR5_RDM_SHIFT)
1948 #define	 ID_ISAR5_RDM_IMPL		(UL(0x1) << ID_ISAR5_RDM_SHIFT)
1949 #define	ID_ISAR5_VCMA_SHIFT		28
1950 #define	ID_ISAR5_VCMA_WIDTH		4
1951 #define	ID_ISAR5_VCMA_MASK		(UL(0xf) << ID_ISAR5_VCMA_SHIFT)
1952 #define	ID_ISAR5_VCMA_VAL(x)		((x) & ID_ISAR5_VCMA_MASK)
1953 #define	 ID_ISAR5_VCMA_NONE		(UL(0x0) << ID_ISAR5_VCMA_SHIFT)
1954 #define	 ID_ISAR5_VCMA_IMPL		(UL(0x1) << ID_ISAR5_VCMA_SHIFT)
1955 
1956 /* MAIR_EL1 - Memory Attribute Indirection Register */
1957 #define	MAIR_EL1_REG			MRS_REG_ALT_NAME(MAIR_EL1)
1958 #define	MAIR_EL1_op0			3
1959 #define	MAIR_EL1_op1			0
1960 #define	MAIR_EL1_CRn			10
1961 #define	MAIR_EL1_CRm			2
1962 #define	MAIR_EL1_op2			0
1963 #define	MAIR_ATTR_MASK(idx)		(UL(0xff) << ((n)* 8))
1964 #define	MAIR_ATTR(attr, idx)		((attr) << ((idx) * 8))
1965 #define	 MAIR_DEVICE_nGnRnE		UL(0x00)
1966 #define	 MAIR_DEVICE_nGnRE		UL(0x04)
1967 #define	 MAIR_NORMAL_NC			UL(0x44)
1968 #define	 MAIR_NORMAL_WT			UL(0xbb)
1969 #define	 MAIR_NORMAL_WB			UL(0xff)
1970 
1971 /* MAIR_EL12 */
1972 #define	MAIR_EL12_REG			MRS_REG_ALT_NAME(MAIR_EL12)
1973 #define	MAIR_EL12_op0			3
1974 #define	MAIR_EL12_op1			5
1975 #define	MAIR_EL12_CRn			10
1976 #define	MAIR_EL12_CRm			2
1977 #define	MAIR_EL12_op2			0
1978 
1979 /* MDCCINT_EL1 */
1980 #define	MDCCINT_EL1_op0			2
1981 #define	MDCCINT_EL1_op1			0
1982 #define	MDCCINT_EL1_CRn			0
1983 #define	MDCCINT_EL1_CRm			2
1984 #define	MDCCINT_EL1_op2			0
1985 
1986 /* MDCCSR_EL0 */
1987 #define	MDCCSR_EL0_op0			2
1988 #define	MDCCSR_EL0_op1			3
1989 #define	MDCCSR_EL0_CRn			0
1990 #define	MDCCSR_EL0_CRm			1
1991 #define	MDCCSR_EL0_op2			0
1992 
1993 /* MDSCR_EL1 - Monitor Debug System Control Register */
1994 #define	MDSCR_EL1_op0			2
1995 #define	MDSCR_EL1_op1			0
1996 #define	MDSCR_EL1_CRn			0
1997 #define	MDSCR_EL1_CRm			2
1998 #define	MDSCR_EL1_op2			2
1999 #define	MDSCR_SS_SHIFT			0
2000 #define	MDSCR_SS			(UL(0x1) << MDSCR_SS_SHIFT)
2001 #define	MDSCR_KDE_SHIFT			13
2002 #define	MDSCR_KDE			(UL(0x1) << MDSCR_KDE_SHIFT)
2003 #define	MDSCR_MDE_SHIFT			15
2004 #define	MDSCR_MDE			(UL(0x1) << MDSCR_MDE_SHIFT)
2005 
2006 /* MIDR_EL1 - Main ID Register */
2007 #define	MIDR_EL1_op0			3
2008 #define	MIDR_EL1_op1			0
2009 #define	MIDR_EL1_CRn			0
2010 #define	MIDR_EL1_CRm			0
2011 #define	MIDR_EL1_op2			0
2012 
2013 /* MPIDR_EL1 - Multiprocessor Affinity Register */
2014 #define	MPIDR_EL1_op0			3
2015 #define	MPIDR_EL1_op1			0
2016 #define	MPIDR_EL1_CRn			0
2017 #define	MPIDR_EL1_CRm			0
2018 #define	MPIDR_EL1_op2			5
2019 #define	MPIDR_AFF0_SHIFT		0
2020 #define	MPIDR_AFF0_MASK			(UL(0xff) << MPIDR_AFF0_SHIFT)
2021 #define	MPIDR_AFF0_VAL(x)		((x) & MPIDR_AFF0_MASK)
2022 #define	MPIDR_AFF1_SHIFT		8
2023 #define	MPIDR_AFF1_MASK			(UL(0xff) << MPIDR_AFF1_SHIFT)
2024 #define	MPIDR_AFF1_VAL(x)		((x) & MPIDR_AFF1_MASK)
2025 #define	MPIDR_AFF2_SHIFT		16
2026 #define	MPIDR_AFF2_MASK			(UL(0xff) << MPIDR_AFF2_SHIFT)
2027 #define	MPIDR_AFF2_VAL(x)		((x) & MPIDR_AFF2_MASK)
2028 #define	MPIDR_MT_SHIFT			24
2029 #define	MPIDR_MT_MASK			(UL(0x1) << MPIDR_MT_SHIFT)
2030 #define	MPIDR_U_SHIFT			30
2031 #define	MPIDR_U_MASK			(UL(0x1) << MPIDR_U_SHIFT)
2032 #define	MPIDR_AFF3_SHIFT		32
2033 #define	MPIDR_AFF3_MASK			(UL(0xff) << MPIDR_AFF3_SHIFT)
2034 #define	MPIDR_AFF3_VAL(x)		((x) & MPIDR_AFF3_MASK)
2035 
2036 /* MVFR0_EL1 */
2037 #define	MVFR0_EL1_ISS			ISS_MSR_REG(MVFR0_EL1)
2038 #define	MVFR0_EL1_op0			0x3
2039 #define	MVFR0_EL1_op1			0x0
2040 #define	MVFR0_EL1_CRn			0x0
2041 #define	MVFR0_EL1_CRm			0x3
2042 #define	MVFR0_EL1_op2			0x0
2043 #define	MVFR0_SIMDReg_SHIFT		0
2044 #define	MVFR0_SIMDReg_WIDTH		4
2045 #define	MVFR0_SIMDReg_MASK		(UL(0xf) << MVFR0_SIMDReg_SHIFT)
2046 #define	MVFR0_SIMDReg_VAL(x)		((x) & MVFR0_SIMDReg_MASK)
2047 #define	 MVFR0_SIMDReg_NONE		(UL(0x0) << MVFR0_SIMDReg_SHIFT)
2048 #define	 MVFR0_SIMDReg_FP		(UL(0x1) << MVFR0_SIMDReg_SHIFT)
2049 #define	 MVFR0_SIMDReg_AdvSIMD		(UL(0x2) << MVFR0_SIMDReg_SHIFT)
2050 #define	MVFR0_FPSP_SHIFT		4
2051 #define	MVFR0_FPSP_WIDTH		4
2052 #define	MVFR0_FPSP_MASK			(UL(0xf) << MVFR0_FPSP_SHIFT)
2053 #define	MVFR0_FPSP_VAL(x)		((x) & MVFR0_FPSP_MASK)
2054 #define	 MVFR0_FPSP_NONE		(UL(0x0) << MVFR0_FPSP_SHIFT)
2055 #define	 MVFR0_FPSP_VFP_v2		(UL(0x1) << MVFR0_FPSP_SHIFT)
2056 #define	 MVFR0_FPSP_VFP_v3_v4		(UL(0x2) << MVFR0_FPSP_SHIFT)
2057 #define	MVFR0_FPDP_SHIFT		8
2058 #define	MVFR0_FPDP_WIDTH		4
2059 #define	MVFR0_FPDP_MASK			(UL(0xf) << MVFR0_FPDP_SHIFT)
2060 #define	MVFR0_FPDP_VAL(x)		((x) & MVFR0_FPDP_MASK)
2061 #define	 MVFR0_FPDP_NONE		(UL(0x0) << MVFR0_FPDP_SHIFT)
2062 #define	 MVFR0_FPDP_VFP_v2		(UL(0x1) << MVFR0_FPDP_SHIFT)
2063 #define	 MVFR0_FPDP_VFP_v3_v4		(UL(0x2) << MVFR0_FPDP_SHIFT)
2064 #define	MVFR0_FPTrap_SHIFT		12
2065 #define	MVFR0_FPTrap_WIDTH		4
2066 #define	MVFR0_FPTrap_MASK		(UL(0xf) << MVFR0_FPTrap_SHIFT)
2067 #define	MVFR0_FPTrap_VAL(x)		((x) & MVFR0_FPTrap_MASK)
2068 #define	 MVFR0_FPTrap_NONE		(UL(0x0) << MVFR0_FPTrap_SHIFT)
2069 #define	 MVFR0_FPTrap_IMPL		(UL(0x1) << MVFR0_FPTrap_SHIFT)
2070 #define	MVFR0_FPDivide_SHIFT		16
2071 #define	MVFR0_FPDivide_WIDTH		4
2072 #define	MVFR0_FPDivide_MASK		(UL(0xf) << MVFR0_FPDivide_SHIFT)
2073 #define	MVFR0_FPDivide_VAL(x)		((x) & MVFR0_FPDivide_MASK)
2074 #define	 MVFR0_FPDivide_NONE		(UL(0x0) << MVFR0_FPDivide_SHIFT)
2075 #define	 MVFR0_FPDivide_IMPL		(UL(0x1) << MVFR0_FPDivide_SHIFT)
2076 #define	MVFR0_FPSqrt_SHIFT		20
2077 #define	MVFR0_FPSqrt_WIDTH		4
2078 #define	MVFR0_FPSqrt_MASK		(UL(0xf) << MVFR0_FPSqrt_SHIFT)
2079 #define	MVFR0_FPSqrt_VAL(x)		((x) & MVFR0_FPSqrt_MASK)
2080 #define	 MVFR0_FPSqrt_NONE		(UL(0x0) << MVFR0_FPSqrt_SHIFT)
2081 #define	 MVFR0_FPSqrt_IMPL		(UL(0x1) << MVFR0_FPSqrt_SHIFT)
2082 #define	MVFR0_FPShVec_SHIFT		24
2083 #define	MVFR0_FPShVec_WIDTH		4
2084 #define	MVFR0_FPShVec_MASK		(UL(0xf) << MVFR0_FPShVec_SHIFT)
2085 #define	MVFR0_FPShVec_VAL(x)		((x) & MVFR0_FPShVec_MASK)
2086 #define	 MVFR0_FPShVec_NONE		(UL(0x0) << MVFR0_FPShVec_SHIFT)
2087 #define	 MVFR0_FPShVec_IMPL		(UL(0x1) << MVFR0_FPShVec_SHIFT)
2088 #define	MVFR0_FPRound_SHIFT		28
2089 #define	MVFR0_FPRound_WIDTH		4
2090 #define	MVFR0_FPRound_MASK		(UL(0xf) << MVFR0_FPRound_SHIFT)
2091 #define	MVFR0_FPRound_VAL(x)		((x) & MVFR0_FPRound_MASK)
2092 #define	 MVFR0_FPRound_NONE		(UL(0x0) << MVFR0_FPRound_SHIFT)
2093 #define	 MVFR0_FPRound_IMPL		(UL(0x1) << MVFR0_FPRound_SHIFT)
2094 
2095 /* MVFR1_EL1 */
2096 #define	MVFR1_EL1_ISS			ISS_MSR_REG(MVFR1_EL1)
2097 #define	MVFR1_EL1_op0			0x3
2098 #define	MVFR1_EL1_op1			0x0
2099 #define	MVFR1_EL1_CRn			0x0
2100 #define	MVFR1_EL1_CRm			0x3
2101 #define	MVFR1_EL1_op2			0x1
2102 #define	MVFR1_FPFtZ_SHIFT		0
2103 #define	MVFR1_FPFtZ_WIDTH		4
2104 #define	MVFR1_FPFtZ_MASK		(UL(0xf) << MVFR1_FPFtZ_SHIFT)
2105 #define	MVFR1_FPFtZ_VAL(x)		((x) & MVFR1_FPFtZ_MASK)
2106 #define	 MVFR1_FPFtZ_NONE		(UL(0x0) << MVFR1_FPFtZ_SHIFT)
2107 #define	 MVFR1_FPFtZ_IMPL		(UL(0x1) << MVFR1_FPFtZ_SHIFT)
2108 #define	MVFR1_FPDNaN_SHIFT		4
2109 #define	MVFR1_FPDNaN_WIDTH		4
2110 #define	MVFR1_FPDNaN_MASK		(UL(0xf) << MVFR1_FPDNaN_SHIFT)
2111 #define	MVFR1_FPDNaN_VAL(x)		((x) & MVFR1_FPDNaN_MASK)
2112 #define	 MVFR1_FPDNaN_NONE		(UL(0x0) << MVFR1_FPDNaN_SHIFT)
2113 #define	 MVFR1_FPDNaN_IMPL		(UL(0x1) << MVFR1_FPDNaN_SHIFT)
2114 #define	MVFR1_SIMDLS_SHIFT		8
2115 #define	MVFR1_SIMDLS_WIDTH		4
2116 #define	MVFR1_SIMDLS_MASK		(UL(0xf) << MVFR1_SIMDLS_SHIFT)
2117 #define	MVFR1_SIMDLS_VAL(x)		((x) & MVFR1_SIMDLS_MASK)
2118 #define	 MVFR1_SIMDLS_NONE		(UL(0x0) << MVFR1_SIMDLS_SHIFT)
2119 #define	 MVFR1_SIMDLS_IMPL		(UL(0x1) << MVFR1_SIMDLS_SHIFT)
2120 #define	MVFR1_SIMDInt_SHIFT		12
2121 #define	MVFR1_SIMDInt_WIDTH		4
2122 #define	MVFR1_SIMDInt_MASK		(UL(0xf) << MVFR1_SIMDInt_SHIFT)
2123 #define	MVFR1_SIMDInt_VAL(x)		((x) & MVFR1_SIMDInt_MASK)
2124 #define	 MVFR1_SIMDInt_NONE		(UL(0x0) << MVFR1_SIMDInt_SHIFT)
2125 #define	 MVFR1_SIMDInt_IMPL		(UL(0x1) << MVFR1_SIMDInt_SHIFT)
2126 #define	MVFR1_SIMDSP_SHIFT		16
2127 #define	MVFR1_SIMDSP_WIDTH		4
2128 #define	MVFR1_SIMDSP_MASK		(UL(0xf) << MVFR1_SIMDSP_SHIFT)
2129 #define	MVFR1_SIMDSP_VAL(x)		((x) & MVFR1_SIMDSP_MASK)
2130 #define	 MVFR1_SIMDSP_NONE		(UL(0x0) << MVFR1_SIMDSP_SHIFT)
2131 #define	 MVFR1_SIMDSP_IMPL		(UL(0x1) << MVFR1_SIMDSP_SHIFT)
2132 #define	MVFR1_SIMDHP_SHIFT		20
2133 #define	MVFR1_SIMDHP_WIDTH		4
2134 #define	MVFR1_SIMDHP_MASK		(UL(0xf) << MVFR1_SIMDHP_SHIFT)
2135 #define	MVFR1_SIMDHP_VAL(x)		((x) & MVFR1_SIMDHP_MASK)
2136 #define	 MVFR1_SIMDHP_NONE		(UL(0x0) << MVFR1_SIMDHP_SHIFT)
2137 #define	 MVFR1_SIMDHP_CONV_SP		(UL(0x1) << MVFR1_SIMDHP_SHIFT)
2138 #define	 MVFR1_SIMDHP_ARITH		(UL(0x2) << MVFR1_SIMDHP_SHIFT)
2139 #define	MVFR1_FPHP_SHIFT		24
2140 #define	MVFR1_FPHP_WIDTH		4
2141 #define	MVFR1_FPHP_MASK			(UL(0xf) << MVFR1_FPHP_SHIFT)
2142 #define	MVFR1_FPHP_VAL(x)		((x) & MVFR1_FPHP_MASK)
2143 #define	 MVFR1_FPHP_NONE		(UL(0x0) << MVFR1_FPHP_SHIFT)
2144 #define	 MVFR1_FPHP_CONV_SP		(UL(0x1) << MVFR1_FPHP_SHIFT)
2145 #define	 MVFR1_FPHP_CONV_DP		(UL(0x2) << MVFR1_FPHP_SHIFT)
2146 #define	 MVFR1_FPHP_ARITH		(UL(0x3) << MVFR1_FPHP_SHIFT)
2147 #define	MVFR1_SIMDFMAC_SHIFT		28
2148 #define	MVFR1_SIMDFMAC_WIDTH		4
2149 #define	MVFR1_SIMDFMAC_MASK		(UL(0xf) << MVFR1_SIMDFMAC_SHIFT)
2150 #define	MVFR1_SIMDFMAC_VAL(x)		((x) & MVFR1_SIMDFMAC_MASK)
2151 #define	 MVFR1_SIMDFMAC_NONE		(UL(0x0) << MVFR1_SIMDFMAC_SHIFT)
2152 #define	 MVFR1_SIMDFMAC_IMPL		(UL(0x1) << MVFR1_SIMDFMAC_SHIFT)
2153 
2154 /* OSDLR_EL1 */
2155 #define	OSDLR_EL1_op0			2
2156 #define	OSDLR_EL1_op1			0
2157 #define	OSDLR_EL1_CRn			1
2158 #define	OSDLR_EL1_CRm			3
2159 #define	OSDLR_EL1_op2			4
2160 
2161 /* OSLAR_EL1 */
2162 #define	OSLAR_EL1_op0			2
2163 #define	OSLAR_EL1_op1			0
2164 #define	OSLAR_EL1_CRn			1
2165 #define	OSLAR_EL1_CRm			0
2166 #define	OSLAR_EL1_op2			4
2167 #define	OSLAR_OSLK			(0x1ul << 0)
2168 
2169 /* OSLSR_EL1 */
2170 #define	OSLSR_EL1_op0			2
2171 #define	OSLSR_EL1_op1			0
2172 #define	OSLSR_EL1_CRn			1
2173 #define	OSLSR_EL1_CRm			1
2174 #define	OSLSR_EL1_op2			4
2175 #define	OSLSR_OSLM_1			(0x1ul << 3)
2176 #define	OSLSR_nTT			(0x1ul << 2)
2177 #define	OSLSR_OSLK			(0x1ul << 1)
2178 #define	OSLSR_OSLM_0			(0x1ul << 0)
2179 
2180 /* PAR_EL1 - Physical Address Register */
2181 #define	PAR_F_SHIFT		0
2182 #define	PAR_F			(0x1 << PAR_F_SHIFT)
2183 #define	PAR_SUCCESS(x)		(((x) & PAR_F) == 0)
2184 /* When PAR_F == 0 (success) */
2185 #define	PAR_LOW_MASK		0xfff
2186 #define	PAR_SH_SHIFT		7
2187 #define	PAR_SH_MASK		(0x3 << PAR_SH_SHIFT)
2188 #define	PAR_NS_SHIFT		9
2189 #define	PAR_NS_MASK		(0x3 << PAR_NS_SHIFT)
2190 #define	PAR_PA_SHIFT		12
2191 #define	PAR_PA_MASK		0x000ffffffffff000
2192 #define	PAR_ATTR_SHIFT		56
2193 #define	PAR_ATTR_MASK		(0xff << PAR_ATTR_SHIFT)
2194 /* When PAR_F == 1 (aborted) */
2195 #define	PAR_FST_SHIFT		1
2196 #define	PAR_FST_MASK		(0x3f << PAR_FST_SHIFT)
2197 #define	PAR_PTW_SHIFT		8
2198 #define	PAR_PTW_MASK		(0x1 << PAR_PTW_SHIFT)
2199 #define	PAR_S_SHIFT		9
2200 #define	PAR_S_MASK		(0x1 << PAR_S_SHIFT)
2201 
2202 /* PMBIDR_EL1 */
2203 #define	PMBIDR_EL1_REG			MRS_REG_ALT_NAME(PMBIDR_EL1)
2204 #define	PMBIDR_EL1_op0			3
2205 #define	PMBIDR_EL1_op1			0
2206 #define	PMBIDR_EL1_CRn			9
2207 #define	PMBIDR_EL1_CRm			10
2208 #define	PMBIDR_EL1_op2			7
2209 #define	PMBIDR_Align_SHIFT		0
2210 #define	PMBIDR_Align_MASK		(UL(0xf) << PMBIDR_Align_SHIFT)
2211 #define	PMBIDR_P_SHIFT			4
2212 #define	PMBIDR_P			(UL(0x1) << PMBIDR_P_SHIFT)
2213 #define	PMBIDR_F_SHIFT			5
2214 #define	PMBIDR_F			(UL(0x1) << PMBIDR_F_SHIFT)
2215 
2216 /* PMBLIMITR_EL1 */
2217 #define	PMBLIMITR_EL1_REG		MRS_REG_ALT_NAME(PMBLIMITR_EL1)
2218 #define	PMBLIMITR_EL1_op0		3
2219 #define	PMBLIMITR_EL1_op1		0
2220 #define	PMBLIMITR_EL1_CRn		9
2221 #define	PMBLIMITR_EL1_CRm		10
2222 #define	PMBLIMITR_EL1_op2		0
2223 #define	PMBLIMITR_E_SHIFT		0
2224 #define	PMBLIMITR_E			(UL(0x1) << PMBLIMITR_E_SHIFT)
2225 #define	PMBLIMITR_FM_SHIFT		1
2226 #define	PMBLIMITR_FM_MASK		(UL(0x3) << PMBLIMITR_FM_SHIFT)
2227 #define	PMBLIMITR_PMFZ_SHIFT		5
2228 #define	PMBLIMITR_PMFZ			(UL(0x1) << PMBLIMITR_PMFZ_SHIFT)
2229 #define	PMBLIMITR_LIMIT_SHIFT		12
2230 #define	PMBLIMITR_LIMIT_MASK		\
2231     (UL(0xfffffffffffff) << PMBLIMITR_LIMIT_SHIFT)
2232 
2233 /* PMBPTR_EL1 */
2234 #define	PMBPTR_EL1_REG			MRS_REG_ALT_NAME(PMBPTR_EL1)
2235 #define	PMBPTR_EL1_op0			3
2236 #define	PMBPTR_EL1_op1			0
2237 #define	PMBPTR_EL1_CRn			9
2238 #define	PMBPTR_EL1_CRm			10
2239 #define	PMBPTR_EL1_op2			1
2240 #define	PMBPTR_PTR_SHIFT		0
2241 #define	PMBPTR_PTR_MASK			\
2242     (UL(0xffffffffffffffff) << PMBPTR_PTR_SHIFT)
2243 
2244 /* PMBSR_EL1 */
2245 #define	PMBSR_EL1_REG			MRS_REG_ALT_NAME(PMBSR_EL1)
2246 #define	PMBSR_EL1_op0			3
2247 #define	PMBSR_EL1_op1			0
2248 #define	PMBSR_EL1_CRn			9
2249 #define	PMBSR_EL1_CRm			10
2250 #define	PMBSR_EL1_op2			3
2251 #define	PMBSR_MSS_SHIFT			0
2252 #define	PMBSR_MSS_MASK			(UL(0xffff) << PMBSR_MSS_SHIFT)
2253 #define	PMBSR_MSS_BSC_MASK		(UL(0x3f) << PMBSR_MSS_SHIFT)
2254 #define	PMBSR_MSS_FSC_MASK		(UL(0x3f) << PMBSR_MSS_SHIFT)
2255 #define	PMBSR_COLL_SHIFT		16
2256 #define	PMBSR_COLL			(UL(0x1) << PMBSR_COLL_SHIFT)
2257 #define	PMBSR_S_SHIFT			17
2258 #define	PMBSR_S				(UL(0x1) << PMBSR_S_SHIFT)
2259 #define	PMBSR_EA_SHIFT			18
2260 #define	PMBSR_EA			(UL(0x1) << PMBSR_EA_SHIFT)
2261 #define	PMBSR_DL_SHIFT			19
2262 #define	PMBSR_DL			(UL(0x1) << PMBSR_DL_SHIFT)
2263 #define	PMBSR_EC_SHIFT			26
2264 #define	PMBSR_EC_MASK			(UL(0x3f) << PMBSR_EC_SHIFT)
2265 #define	PMBSR_EC_VAL(x)                 (((x) & PMBSR_EC_MASK) >> PMBSR_EC_SHIFT)
2266 #define	PMBSR_EC_OTHER_BUF_MGMT		0x00
2267 #define	PMBSR_EC_GRAN_PROT_CHK		0x1e
2268 #define	PMBSR_EC_STAGE1_DA		0x24
2269 #define	PMBSR_EC_STAGE2_DA		0x25
2270 
2271 /* PMCCFILTR_EL0 */
2272 #define	PMCCFILTR_EL0_op0		3
2273 #define	PMCCFILTR_EL0_op1		3
2274 #define	PMCCFILTR_EL0_CRn		14
2275 #define	PMCCFILTR_EL0_CRm		15
2276 #define	PMCCFILTR_EL0_op2		7
2277 
2278 /* PMCCNTR_EL0 */
2279 #define	PMCCNTR_EL0_op0			3
2280 #define	PMCCNTR_EL0_op1			3
2281 #define	PMCCNTR_EL0_CRn			9
2282 #define	PMCCNTR_EL0_CRm			13
2283 #define	PMCCNTR_EL0_op2			0
2284 
2285 /* PMCEID0_EL0 */
2286 #define	PMCEID0_EL0_op0			3
2287 #define	PMCEID0_EL0_op1			3
2288 #define	PMCEID0_EL0_CRn			9
2289 #define	PMCEID0_EL0_CRm			12
2290 #define	PMCEID0_EL0_op2			6
2291 
2292 /* PMCEID1_EL0 */
2293 #define	PMCEID1_EL0_op0			3
2294 #define	PMCEID1_EL0_op1			3
2295 #define	PMCEID1_EL0_CRn			9
2296 #define	PMCEID1_EL0_CRm			12
2297 #define	PMCEID1_EL0_op2			7
2298 
2299 /* PMCNTENCLR_EL0 */
2300 #define	PMCNTENCLR_EL0_op0		3
2301 #define	PMCNTENCLR_EL0_op1		3
2302 #define	PMCNTENCLR_EL0_CRn		9
2303 #define	PMCNTENCLR_EL0_CRm		12
2304 #define	PMCNTENCLR_EL0_op2		2
2305 
2306 /* PMCNTENSET_EL0 */
2307 #define	PMCNTENSET_EL0_op0		3
2308 #define	PMCNTENSET_EL0_op1		3
2309 #define	PMCNTENSET_EL0_CRn		9
2310 #define	PMCNTENSET_EL0_CRm		12
2311 #define	PMCNTENSET_EL0_op2		1
2312 
2313 /* PMCR_EL0 - Perfomance Monitoring Counters */
2314 #define	PMCR_EL0_op0			3
2315 #define	PMCR_EL0_op1			3
2316 #define	PMCR_EL0_CRn			9
2317 #define	PMCR_EL0_CRm			12
2318 #define	PMCR_EL0_op2			0
2319 #define	PMCR_E				(1ul << 0) /* Enable all counters */
2320 #define	PMCR_P				(1ul << 1) /* Reset all counters */
2321 #define	PMCR_C				(1ul << 2) /* Clock counter reset */
2322 #define	PMCR_D				(1ul << 3) /* CNTR counts every 64 clk cycles */
2323 #define	PMCR_X				(1ul << 4) /* Export to ext. monitoring (ETM) */
2324 #define	PMCR_DP				(1ul << 5) /* Disable CCNT if non-invasive debug*/
2325 #define	PMCR_LC				(1ul << 6) /* Long cycle count enable */
2326 #define	PMCR_LP				(1ul << 7) /* Long event count enable */
2327 #define	PMCR_FZO			(1ul << 9) /* Freeze-on-overflow */
2328 #define	PMCR_N_SHIFT			11  /* Number of counters implemented */
2329 #define	PMCR_N_MASK			(0x1ful << PMCR_N_SHIFT)
2330 #define	PMCR_IDCODE_SHIFT		16	/* Identification code */
2331 #define	PMCR_IDCODE_MASK		(0xfful << PMCR_IDCODE_SHIFT)
2332 #define	 PMCR_IDCODE_CORTEX_A57		0x01
2333 #define	 PMCR_IDCODE_CORTEX_A72		0x02
2334 #define	 PMCR_IDCODE_CORTEX_A53		0x03
2335 #define	 PMCR_IDCODE_CORTEX_A73		0x04
2336 #define	 PMCR_IDCODE_CORTEX_A35		0x0a
2337 #define	 PMCR_IDCODE_CORTEX_A76		0x0b
2338 #define	 PMCR_IDCODE_NEOVERSE_N1	0x0c
2339 #define	 PMCR_IDCODE_CORTEX_A77		0x10
2340 #define	 PMCR_IDCODE_CORTEX_A55		0x45
2341 #define	 PMCR_IDCODE_NEOVERSE_E1	0x46
2342 #define	 PMCR_IDCODE_CORTEX_A75		0x4a
2343 #define	PMCR_IMP_SHIFT			24	/* Implementer code */
2344 #define	PMCR_IMP_MASK			(0xfful << PMCR_IMP_SHIFT)
2345 #define	 PMCR_IMP_ARM			0x41
2346 #define	PMCR_FZS			(1ul << 32) /* Freeze-on-SPE event */
2347 
2348 /* PMEVCNTR<n>_EL0 */
2349 #define	PMEVCNTR_EL0_op0		3
2350 #define	PMEVCNTR_EL0_op1		3
2351 #define	PMEVCNTR_EL0_CRn		14
2352 #define	PMEVCNTR_EL0_CRm		8
2353 /*
2354  * PMEVCNTRn_EL0_CRm[1:0] holds the upper 2 bits of 'n'
2355  * PMEVCNTRn_EL0_op2 holds the lower 3 bits of 'n'
2356  */
2357 
2358 /* PMEVTYPER<n>_EL0 - Performance Monitoring Event Type */
2359 #define	PMEVTYPER_EL0_op0		3
2360 #define	PMEVTYPER_EL0_op1		3
2361 #define	PMEVTYPER_EL0_CRn		14
2362 #define	PMEVTYPER_EL0_CRm		12
2363 /*
2364  * PMEVTYPERn_EL0_CRm[1:0] holds the upper 2 bits of 'n'
2365  * PMEVTYPERn_EL0_op2 holds the lower 3 bits of 'n'
2366  */
2367 #define	PMEVTYPER_EVTCOUNT_MASK		0x000003ff /* ARMv8.0 */
2368 #define	PMEVTYPER_EVTCOUNT_8_1_MASK	0x0000ffff /* ARMv8.1+ */
2369 #define	PMEVTYPER_MT			(1 << 25) /* Multithreading */
2370 #define	PMEVTYPER_M			(1 << 26) /* Secure EL3 filtering */
2371 #define	PMEVTYPER_NSH			(1 << 27) /* Non-secure hypervisor filtering */
2372 #define	PMEVTYPER_NSU			(1 << 28) /* Non-secure user filtering */
2373 #define	PMEVTYPER_NSK			(1 << 29) /* Non-secure kernel filtering */
2374 #define	PMEVTYPER_U			(1 << 30) /* User filtering */
2375 #define	PMEVTYPER_P			(1 << 31) /* Privileged filtering */
2376 
2377 /* PMINTENCLR_EL1 */
2378 #define	PMINTENCLR_EL1_op0		3
2379 #define	PMINTENCLR_EL1_op1		0
2380 #define	PMINTENCLR_EL1_CRn		9
2381 #define	PMINTENCLR_EL1_CRm		14
2382 #define	PMINTENCLR_EL1_op2		2
2383 
2384 /* PMINTENSET_EL1 */
2385 #define	PMINTENSET_EL1_op0		3
2386 #define	PMINTENSET_EL1_op1		0
2387 #define	PMINTENSET_EL1_CRn		9
2388 #define	PMINTENSET_EL1_CRm		14
2389 #define	PMINTENSET_EL1_op2		1
2390 
2391 /* PMMIR_EL1 */
2392 #define	PMMIR_EL1_op0			3
2393 #define	PMMIR_EL1_op1			0
2394 #define	PMMIR_EL1_CRn			9
2395 #define	PMMIR_EL1_CRm			14
2396 #define	PMMIR_EL1_op2			6
2397 
2398 /* PMOVSCLR_EL0 */
2399 #define	PMOVSCLR_EL0_op0		3
2400 #define	PMOVSCLR_EL0_op1		3
2401 #define	PMOVSCLR_EL0_CRn		9
2402 #define	PMOVSCLR_EL0_CRm		12
2403 #define	PMOVSCLR_EL0_op2		3
2404 
2405 /* PMOVSSET_EL0 */
2406 #define	PMOVSSET_EL0_op0		3
2407 #define	PMOVSSET_EL0_op1		3
2408 #define	PMOVSSET_EL0_CRn		9
2409 #define	PMOVSSET_EL0_CRm		14
2410 #define	PMOVSSET_EL0_op2		3
2411 
2412 /* PMSCR_EL1 */
2413 #define	PMSCR_EL1_REG			MRS_REG_ALT_NAME(PMSCR_EL1)
2414 #define	PMSCR_EL1_op0			3
2415 #define	PMSCR_EL1_op1			0
2416 #define	PMSCR_EL1_CRn			9
2417 #define	PMSCR_EL1_CRm			9
2418 #define	PMSCR_EL1_op2			0
2419 #define	PMSCR_E0SPE_SHIFT		0
2420 #define	PMSCR_E0SPE			(UL(0x1) << PMSCR_E0SPE_SHIFT)
2421 #define	PMSCR_E1SPE_SHIFT		1
2422 #define	PMSCR_E1SPE			(UL(0x1) << PMSCR_E1SPE_SHIFT)
2423 #define	PMSCR_CX_SHIFT			3
2424 #define	PMSCR_CX			(UL(0x1) << PMSCR_CX_SHIFT)
2425 #define	PMSCR_PA_SHIFT			4
2426 #define	PMSCR_PA			(UL(0x1) << PMSCR_PA_SHIFT)
2427 #define	PMSCR_TS_SHIFT			5
2428 #define	PMSCR_TS			(UL(0x1) << PMSCR_TS_SHIFT)
2429 #define	PMSCR_PCT_SHIFT			6
2430 #define	PMSCR_PCT_MASK			(UL(0x3) << PMSCR_PCT_SHIFT)
2431 
2432 /* PMSELR_EL0 */
2433 #define	PMSELR_EL0_op0			3
2434 #define	PMSELR_EL0_op1			3
2435 #define	PMSELR_EL0_CRn			9
2436 #define	PMSELR_EL0_CRm			12
2437 #define	PMSELR_EL0_op2			5
2438 #define	PMSELR_SEL_MASK			0x1f
2439 
2440 /* PMSEVFR_EL1 */
2441 #define	PMSEVFR_EL1_REG			MRS_REG_ALT_NAME(PMSEVFR_EL1)
2442 #define	PMSEVFR_EL1_op0			3
2443 #define	PMSEVFR_EL1_op1			0
2444 #define	PMSEVFR_EL1_CRn			9
2445 #define	PMSEVFR_EL1_CRm			9
2446 #define	PMSEVFR_EL1_op2			5
2447 
2448 /* PMSFCR_EL1 */
2449 #define	PMSFCR_EL1_REG			MRS_REG_ALT_NAME(PMSFCR_EL1)
2450 #define	PMSFCR_EL1_op0			3
2451 #define	PMSFCR_EL1_op1			0
2452 #define	PMSFCR_EL1_CRn			9
2453 #define	PMSFCR_EL1_CRm			9
2454 #define	PMSFCR_EL1_op2			4
2455 #define	PMSFCR_FE_SHIFT			0
2456 #define	PMSFCR_FE			(UL(0x1) << PMSFCR_FE_SHIFT)
2457 #define	PMSFCR_FT_SHIFT			1
2458 #define	PMSFCR_FT			(UL(0x1) << PMSFCR_FT_SHIFT)
2459 #define	PMSFCR_FL_SHIFT			2
2460 #define	PMSFCR_FL			(UL(0x1) << PMSFCR_FL_SHIFT)
2461 #define	PMSFCR_FnE_SHIFT		3
2462 #define	PMSFCR_FnE			(UL(0x1) << PMSFCR_FnE_SHIFT)
2463 #define	PMSFCR_B_SHIFT			16
2464 #define	PMSFCR_B			(UL(0x1) << PMSFCR_B_SHIFT)
2465 #define	PMSFCR_LD_SHIFT			17
2466 #define	PMSFCR_LD			(UL(0x1) << PMSFCR_LD_SHIFT)
2467 #define	PMSFCR_ST_SHIFT			18
2468 #define	PMSFCR_ST			(UL(0x1) << PMSFCR_ST_SHIFT)
2469 
2470 /* PMSICR_EL1 */
2471 #define	PMSICR_EL1_REG			MRS_REG_ALT_NAME(PMSICR_EL1)
2472 #define	PMSICR_EL1_op0			3
2473 #define	PMSICR_EL1_op1			0
2474 #define	PMSICR_EL1_CRn			9
2475 #define	PMSICR_EL1_CRm			9
2476 #define	PMSICR_EL1_op2			2
2477 #define	PMSICR_COUNT_SHIFT		0
2478 #define	PMSICR_COUNT_MASK		(UL(0xffffffff) << PMSICR_COUNT_SHIFT)
2479 #define	PMSICR_ECOUNT_SHIFT		56
2480 #define	PMSICR_ECOUNT_MASK		(UL(0xff) << PMSICR_ECOUNT_SHIFT)
2481 
2482 /* PMSIDR_EL1 */
2483 #define	PMSIDR_EL1_REG			MRS_REG_ALT_NAME(PMSIDR_EL1)
2484 #define	PMSIDR_EL1_op0			3
2485 #define	PMSIDR_EL1_op1			0
2486 #define	PMSIDR_EL1_CRn			9
2487 #define	PMSIDR_EL1_CRm			9
2488 #define	PMSIDR_EL1_op2			7
2489 #define	PMSIDR_FE_SHIFT			0
2490 #define	PMSIDR_FE			(UL(0x1) << PMSIDR_FE_SHIFT)
2491 #define	PMSIDR_FT_SHIFT			1
2492 #define	PMSIDR_FT			(UL(0x1) << PMSIDR_FT_SHIFT)
2493 #define	PMSIDR_FL_SHIFT			2
2494 #define	PMSIDR_FL			(UL(0x1) << PMSIDR_FL_SHIFT)
2495 #define	PMSIDR_ArchInst_SHIFT		3
2496 #define	PMSIDR_ArchInst			(UL(0x1) << PMSIDR_ArchInst_SHIFT)
2497 #define	PMSIDR_LDS_SHIFT		4
2498 #define	PMSIDR_LDS			(UL(0x1) << PMSIDR_LDS_SHIFT)
2499 #define	PMSIDR_ERnd_SHIFT		5
2500 #define	PMSIDR_ERnd			(UL(0x1) << PMSIDR_ERnd_SHIFT)
2501 #define	PMSIDR_FnE_SHIFT		6
2502 #define	PMSIDR_FnE			(UL(0x1) << PMSIDR_FnE_SHIFT)
2503 #define	PMSIDR_Interval_SHIFT		8
2504 #define	PMSIDR_Interval_MASK		(UL(0xf) << PMSIDR_Interval_SHIFT)
2505 #define	PMSIDR_Interval_VAL(x)		(((x) & PMSIDR_Interval_MASK) >> PMSIDR_Interval_SHIFT)
2506 #define	PMSIDR_Interval_256		0
2507 #define	PMSIDR_Interval_512		2
2508 #define	PMSIDR_Interval_768		3
2509 #define	PMSIDR_Interval_1024		4
2510 #define	PMSIDR_Interval_1536		5
2511 #define	PMSIDR_Interval_2048		6
2512 #define	PMSIDR_Interval_3072		7
2513 #define	PMSIDR_Interval_4096		8
2514 #define	PMSIDR_MaxSize_SHIFT		12
2515 #define	PMSIDR_MaxSize_MASK		(UL(0xf) << PMSIDR_MaxSize_SHIFT)
2516 #define	PMSIDR_CountSize_SHIFT		16
2517 #define	PMSIDR_CountSize_MASK		(UL(0xf) << PMSIDR_CountSize_SHIFT)
2518 #define	PMSIDR_Format_SHIFT		20
2519 #define	PMSIDR_Format_MASK		(UL(0xf) << PMSIDR_Format_SHIFT)
2520 #define	PMSIDR_PBT_SHIFT		24
2521 #define	PMSIDR_PBT			(UL(0x1) << PMSIDR_PBT_SHIFT)
2522 
2523 /* PMSIRR_EL1 */
2524 #define	PMSIRR_EL1_REG			MRS_REG_ALT_NAME(PMSIRR_EL1)
2525 #define	PMSIRR_EL1_op0			3
2526 #define	PMSIRR_EL1_op1			0
2527 #define	PMSIRR_EL1_CRn			9
2528 #define	PMSIRR_EL1_CRm			9
2529 #define	PMSIRR_EL1_op2			3
2530 #define	PMSIRR_RND_SHIFT		0
2531 #define	PMSIRR_RND			(UL(0x1) << PMSIRR_RND_SHIFT)
2532 #define	PMSIRR_INTERVAL_SHIFT		8
2533 #define	PMSIRR_INTERVAL_MASK		(UL(0xffffff) << PMSIRR_INTERVAL_SHIFT)
2534 
2535 /* PMSLATFR_EL1 */
2536 #define	PMSLATFR_EL1_REG		MRS_REG_ALT_NAME(PMSLATFR_EL1)
2537 #define	PMSLATFR_EL1_op0		3
2538 #define	PMSLATFR_EL1_op1		0
2539 #define	PMSLATFR_EL1_CRn		9
2540 #define	PMSLATFR_EL1_CRm		9
2541 #define	PMSLATFR_EL1_op2		6
2542 #define	PMSLATFR_MINLAT_SHIFT		0
2543 #define	PMSLATFR_MINLAT_MASK		(UL(0xfff) << PMSLATFR_MINLAT_SHIFT)
2544 
2545 /* PMSNEVFR_EL1 */
2546 #define	PMSNEVFR_EL1_REG		MRS_REG_ALT_NAME(PMSNEVFR_EL1)
2547 #define	PMSNEVFR_EL1_op0		3
2548 #define	PMSNEVFR_EL1_op1		0
2549 #define	PMSNEVFR_EL1_CRn		9
2550 #define	PMSNEVFR_EL1_CRm		9
2551 #define	PMSNEVFR_EL1_op2		1
2552 
2553 /* PMSWINC_EL0 */
2554 #define	PMSWINC_EL0_op0			3
2555 #define	PMSWINC_EL0_op1			3
2556 #define	PMSWINC_EL0_CRn			9
2557 #define	PMSWINC_EL0_CRm			12
2558 #define	PMSWINC_EL0_op2			4
2559 
2560 /* PMUSERENR_EL0 */
2561 #define	PMUSERENR_EL0_op0		3
2562 #define	PMUSERENR_EL0_op1		3
2563 #define	PMUSERENR_EL0_CRn		9
2564 #define	PMUSERENR_EL0_CRm		14
2565 #define	PMUSERENR_EL0_op2		0
2566 
2567 /* PMXEVCNTR_EL0 */
2568 #define	PMXEVCNTR_EL0_op0		3
2569 #define	PMXEVCNTR_EL0_op1		3
2570 #define	PMXEVCNTR_EL0_CRn		9
2571 #define	PMXEVCNTR_EL0_CRm		13
2572 #define	PMXEVCNTR_EL0_op2		2
2573 
2574 /* PMXEVTYPER_EL0 */
2575 #define	PMXEVTYPER_EL0_op0		3
2576 #define	PMXEVTYPER_EL0_op1		3
2577 #define	PMXEVTYPER_EL0_CRn		9
2578 #define	PMXEVTYPER_EL0_CRm		13
2579 #define	PMXEVTYPER_EL0_op2		1
2580 
2581 /* RNDRRS */
2582 #define	RNDRRS_REG			MRS_REG_ALT_NAME(RNDRRS)
2583 #define	RNDRRS_op0			3
2584 #define	RNDRRS_op1			3
2585 #define	RNDRRS_CRn			2
2586 #define	RNDRRS_CRm			4
2587 #define	RNDRRS_op2			1
2588 
2589 /* SCTLR_EL1 - System Control Register */
2590 #define	SCTLR_EL1_REG			MRS_REG_ALT_NAME(SCTLR_EL1)
2591 #define	SCTLR_EL1_op0			3
2592 #define	SCTLR_EL1_op1			0
2593 #define	SCTLR_EL1_CRn			1
2594 #define	SCTLR_EL1_CRm			0
2595 #define	SCTLR_EL1_op2			0
2596 #define	SCTLR_RES1	0x30d00800	/* Reserved ARMv8.0, write 1 */
2597 #define	SCTLR_M				(UL(0x1) << 0)
2598 #define	SCTLR_A				(UL(0x1) << 1)
2599 #define	SCTLR_C				(UL(0x1) << 2)
2600 #define	SCTLR_SA			(UL(0x1) << 3)
2601 #define	SCTLR_SA0			(UL(0x1) << 4)
2602 #define	SCTLR_CP15BEN			(UL(0x1) << 5)
2603 #define	SCTLR_nAA			(UL(0x1) << 6)
2604 #define	SCTLR_ITD			(UL(0x1) << 7)
2605 #define	SCTLR_SED			(UL(0x1) << 8)
2606 #define	SCTLR_UMA			(UL(0x1) << 9)
2607 #define	SCTLR_EnRCTX			(UL(0x1) << 10)
2608 #define	SCTLR_EOS			(UL(0x1) << 11)
2609 #define	SCTLR_I				(UL(0x1) << 12)
2610 #define	SCTLR_EnDB			(UL(0x1) << 13)
2611 #define	SCTLR_DZE			(UL(0x1) << 14)
2612 #define	SCTLR_UCT			(UL(0x1) << 15)
2613 #define	SCTLR_nTWI			(UL(0x1) << 16)
2614 /* Bit 17 is reserved */
2615 #define	SCTLR_nTWE			(UL(0x1) << 18)
2616 #define	SCTLR_WXN			(UL(0x1) << 19)
2617 #define	SCTLR_TSCXT			(UL(0x1) << 20)
2618 #define	SCTLR_IESB			(UL(0x1) << 21)
2619 #define	SCTLR_EIS			(UL(0x1) << 22)
2620 #define	SCTLR_SPAN			(UL(0x1) << 23)
2621 #define	SCTLR_E0E			(UL(0x1) << 24)
2622 #define	SCTLR_EE			(UL(0x1) << 25)
2623 #define	SCTLR_UCI			(UL(0x1) << 26)
2624 #define	SCTLR_EnDA			(UL(0x1) << 27)
2625 #define	SCTLR_nTLSMD			(UL(0x1) << 28)
2626 #define	SCTLR_LSMAOE			(UL(0x1) << 29)
2627 #define	SCTLR_EnIB			(UL(0x1) << 30)
2628 #define	SCTLR_EnIA			(UL(0x1) << 31)
2629 /* Bits 34:32 are reserved */
2630 #define	SCTLR_BT0			(UL(0x1) << 35)
2631 #define	SCTLR_BT1			(UL(0x1) << 36)
2632 #define	SCTLR_ITFSB			(UL(0x1) << 37)
2633 #define	SCTLR_TCF0_MASK			(UL(0x3) << 38)
2634 #define	SCTLR_TCF_MASK			(UL(0x3) << 40)
2635 #define	SCTLR_ATA0			(UL(0x1) << 42)
2636 #define	SCTLR_ATA			(UL(0x1) << 43)
2637 #define	SCTLR_DSSBS			(UL(0x1) << 44)
2638 #define	SCTLR_TWEDEn			(UL(0x1) << 45)
2639 #define	SCTLR_TWEDEL_MASK		(UL(0xf) << 46)
2640 /* Bits 53:50 are reserved */
2641 #define	SCTLR_EnASR			(UL(0x1) << 54)
2642 #define	SCTLR_EnAS0			(UL(0x1) << 55)
2643 #define	SCTLR_EnALS			(UL(0x1) << 56)
2644 #define	SCTLR_EPAN			(UL(0x1) << 57)
2645 
2646 #define	SCTLR_MMU_OFF			\
2647     (SCTLR_LSMAOE | SCTLR_nTLSMD | SCTLR_EIS | SCTLR_TSCXT | SCTLR_EOS)
2648 #define	SCTLR_MMU_ON			\
2649     (SCTLR_MMU_OFF |			\
2650      SCTLR_EPAN |			\
2651      SCTLR_BT1 |			\
2652      SCTLR_BT0 |			\
2653      SCTLR_UCI |			\
2654      SCTLR_SPAN |			\
2655      SCTLR_IESB |			\
2656      SCTLR_nTWE |			\
2657      SCTLR_nTWI |			\
2658      SCTLR_UCT |			\
2659      SCTLR_DZE |			\
2660      SCTLR_I |				\
2661      SCTLR_SED |			\
2662      SCTLR_CP15BEN |			\
2663      SCTLR_SA0 |			\
2664      SCTLR_SA |				\
2665      SCTLR_C |				\
2666      SCTLR_M)
2667 
2668 /* SCTLR_EL12 */
2669 #define	SCTLR_EL12_REG			MRS_REG_ALT_NAME(SCTLR_EL12)
2670 #define	SCTLR_EL12_op0			3
2671 #define	SCTLR_EL12_op1			5
2672 #define	SCTLR_EL12_CRn			1
2673 #define	SCTLR_EL12_CRm			0
2674 #define	SCTLR_EL12_op2			0
2675 
2676 /* SPSR_EL1 */
2677 #define	SPSR_EL1_REG			MRS_REG_ALT_NAME(SPSR_EL1)
2678 #define	SPSR_EL1_op0			3
2679 #define	SPSR_EL1_op1			0
2680 #define	SPSR_EL1_CRn			4
2681 #define	SPSR_EL1_CRm			0
2682 #define	SPSR_EL1_op2			0
2683 /*
2684  * When the exception is taken in AArch64:
2685  * M[3:2] is the exception level
2686  * M[1]   is unused
2687  * M[0]   is the SP select:
2688  *         0: always SP0
2689  *         1: current ELs SP
2690  */
2691 #define	PSR_M_EL0t	0x00000000UL
2692 #define	PSR_M_EL1t	0x00000004UL
2693 #define	PSR_M_EL1h	0x00000005UL
2694 #define	PSR_M_EL2t	0x00000008UL
2695 #define	PSR_M_EL2h	0x00000009UL
2696 #define	PSR_M_64	0x00000000UL
2697 #define	PSR_M_32	0x00000010UL
2698 #define	PSR_M_MASK	0x0000000fUL
2699 
2700 #define	PSR_T		0x00000020UL
2701 
2702 #define	PSR_AARCH32	0x00000010UL
2703 #define	PSR_F		0x00000040UL
2704 #define	PSR_I		0x00000080UL
2705 #define	PSR_A		0x00000100UL
2706 #define	PSR_D		0x00000200UL
2707 #define	PSR_DAIF	(PSR_D | PSR_A | PSR_I | PSR_F)
2708 /* The default DAIF mask. These bits are valid in spsr_el1 and daif */
2709 #define	PSR_DAIF_DEFAULT (0)
2710 #define	PSR_DAIF_INTR	(PSR_I | PSR_F)
2711 #define	PSR_BTYPE	0x00000c00UL
2712 #define	PSR_SSBS	0x00001000UL
2713 #define	PSR_ALLINT	0x00002000UL
2714 #define	PSR_IL		0x00100000UL
2715 #define	PSR_SS		0x00200000UL
2716 #define	PSR_PAN		0x00400000UL
2717 #define	PSR_UAO		0x00800000UL
2718 #define	PSR_DIT		0x01000000UL
2719 #define	PSR_TCO		0x02000000UL
2720 #define	PSR_V		0x10000000UL
2721 #define	PSR_C		0x20000000UL
2722 #define	PSR_Z		0x40000000UL
2723 #define	PSR_N		0x80000000UL
2724 #define	PSR_FLAGS	0xf0000000UL
2725 /* PSR fields that can be set from 32-bit and 64-bit processes */
2726 #define	PSR_SETTABLE_32	PSR_FLAGS
2727 #define	PSR_SETTABLE_64	(PSR_FLAGS | PSR_SS)
2728 
2729 /* SPSR_EL12 */
2730 #define	SPSR_EL12_REG			MRS_REG_ALT_NAME(SPSR_EL12)
2731 #define	SPSR_EL12_op0			3
2732 #define	SPSR_EL12_op1			5
2733 #define	SPSR_EL12_CRn			4
2734 #define	SPSR_EL12_CRm			0
2735 #define	SPSR_EL12_op2			0
2736 
2737 /* REVIDR_EL1 - Revision ID Register */
2738 #define	REVIDR_EL1_op0			3
2739 #define	REVIDR_EL1_op1			0
2740 #define	REVIDR_EL1_CRn			0
2741 #define	REVIDR_EL1_CRm			0
2742 #define	REVIDR_EL1_op2			6
2743 
2744 /* TCR_EL1 - Translation Control Register */
2745 #define	TCR_EL1_REG			MRS_REG_ALT_NAME(TCR_EL1)
2746 #define	TCR_EL1_op0			3
2747 #define	TCR_EL1_op1			0
2748 #define	TCR_EL1_CRn			2
2749 #define	TCR_EL1_CRm			0
2750 #define	TCR_EL1_op2			2
2751 /* Bits 63:59 are reserved */
2752 #define	TCR_DS_SHIFT		59
2753 #define	TCR_DS			(UL(1) << TCR_DS_SHIFT)
2754 #define	TCR_TCMA1_SHIFT		58
2755 #define	TCR_TCMA1		(UL(1) << TCR_TCMA1_SHIFT)
2756 #define	TCR_TCMA0_SHIFT		57
2757 #define	TCR_TCMA0		(UL(1) << TCR_TCMA0_SHIFT)
2758 #define	TCR_E0PD1_SHIFT		56
2759 #define	TCR_E0PD1		(UL(1) << TCR_E0PD1_SHIFT)
2760 #define	TCR_E0PD0_SHIFT		55
2761 #define	TCR_E0PD0		(UL(1) << TCR_E0PD0_SHIFT)
2762 #define	TCR_NFD1_SHIFT		54
2763 #define	TCR_NFD1		(UL(1) << TCR_NFD1_SHIFT)
2764 #define	TCR_NFD0_SHIFT		53
2765 #define	TCR_NFD0		(UL(1) << TCR_NFD0_SHIFT)
2766 #define	TCR_TBID1_SHIFT		52
2767 #define	TCR_TBID1		(UL(1) << TCR_TBID1_SHIFT)
2768 #define	TCR_TBID0_SHIFT		51
2769 #define	TCR_TBID0		(UL(1) << TCR_TBID0_SHIFT)
2770 #define	TCR_HWU162_SHIFT	50
2771 #define	TCR_HWU162		(UL(1) << TCR_HWU162_SHIFT)
2772 #define	TCR_HWU161_SHIFT	49
2773 #define	TCR_HWU161		(UL(1) << TCR_HWU161_SHIFT)
2774 #define	TCR_HWU160_SHIFT	48
2775 #define	TCR_HWU160		(UL(1) << TCR_HWU160_SHIFT)
2776 #define	TCR_HWU159_SHIFT	47
2777 #define	TCR_HWU159		(UL(1) << TCR_HWU159_SHIFT)
2778 #define	TCR_HWU1		\
2779     (TCR_HWU159 | TCR_HWU160 | TCR_HWU161 | TCR_HWU162)
2780 #define	TCR_HWU062_SHIFT	46
2781 #define	TCR_HWU062		(UL(1) << TCR_HWU062_SHIFT)
2782 #define	TCR_HWU061_SHIFT	45
2783 #define	TCR_HWU061		(UL(1) << TCR_HWU061_SHIFT)
2784 #define	TCR_HWU060_SHIFT	44
2785 #define	TCR_HWU060		(UL(1) << TCR_HWU060_SHIFT)
2786 #define	TCR_HWU059_SHIFT	43
2787 #define	TCR_HWU059		(UL(1) << TCR_HWU059_SHIFT)
2788 #define	TCR_HWU0		\
2789     (TCR_HWU059 | TCR_HWU060 | TCR_HWU061 | TCR_HWU062)
2790 #define	TCR_HPD1_SHIFT		42
2791 #define	TCR_HPD1		(UL(1) << TCR_HPD1_SHIFT)
2792 #define	TCR_HPD0_SHIFT		41
2793 #define	TCR_HPD0		(UL(1) << TCR_HPD0_SHIFT)
2794 #define	TCR_HD_SHIFT		40
2795 #define	TCR_HD			(UL(1) << TCR_HD_SHIFT)
2796 #define	TCR_HA_SHIFT		39
2797 #define	TCR_HA			(UL(1) << TCR_HA_SHIFT)
2798 #define	TCR_TBI1_SHIFT		38
2799 #define	TCR_TBI1		(UL(1) << TCR_TBI1_SHIFT)
2800 #define	TCR_TBI0_SHIFT		37
2801 #define	TCR_TBI0		(UL(1) << TCR_TBI0_SHIFT)
2802 #define	TCR_ASID_SHIFT		36
2803 #define	TCR_ASID_WIDTH		1
2804 #define	TCR_ASID_16		(UL(1) << TCR_ASID_SHIFT)
2805 /* Bit 35 is reserved */
2806 #define	TCR_IPS_SHIFT		32
2807 #define	TCR_IPS_WIDTH		3
2808 #define	TCR_IPS_32BIT		(UL(0) << TCR_IPS_SHIFT)
2809 #define	TCR_IPS_36BIT		(UL(1) << TCR_IPS_SHIFT)
2810 #define	TCR_IPS_40BIT		(UL(2) << TCR_IPS_SHIFT)
2811 #define	TCR_IPS_42BIT		(UL(3) << TCR_IPS_SHIFT)
2812 #define	TCR_IPS_44BIT		(UL(4) << TCR_IPS_SHIFT)
2813 #define	TCR_IPS_48BIT		(UL(5) << TCR_IPS_SHIFT)
2814 #define	TCR_TG1_SHIFT		30
2815 #define	TCR_TG1_MASK		(UL(3) << TCR_TG1_SHIFT)
2816 #define	TCR_TG1_16K		(UL(1) << TCR_TG1_SHIFT)
2817 #define	TCR_TG1_4K		(UL(2) << TCR_TG1_SHIFT)
2818 #define	TCR_TG1_64K		(UL(3) << TCR_TG1_SHIFT)
2819 #define	TCR_SH1_SHIFT		28
2820 #define	TCR_SH1_IS		(UL(3) << TCR_SH1_SHIFT)
2821 #define	TCR_ORGN1_SHIFT		26
2822 #define	TCR_ORGN1_WBWA		(UL(1) << TCR_ORGN1_SHIFT)
2823 #define	TCR_IRGN1_SHIFT		24
2824 #define	TCR_IRGN1_WBWA		(UL(1) << TCR_IRGN1_SHIFT)
2825 #define	TCR_EPD1_SHIFT		23
2826 #define	TCR_EPD1		(UL(1) << TCR_EPD1_SHIFT)
2827 #define	TCR_A1_SHIFT		22
2828 #define	TCR_A1			(UL(1) << TCR_A1_SHIFT)
2829 #define	TCR_T1SZ_SHIFT		16
2830 #define	TCR_T1SZ_MASK		(UL(0x3f) << TCR_T1SZ_SHIFT)
2831 #define	TCR_T1SZ(x)		((x) << TCR_T1SZ_SHIFT)
2832 #define	TCR_TG0_SHIFT		14
2833 #define	TCR_TG0_MASK		(UL(3) << TCR_TG0_SHIFT)
2834 #define	TCR_TG0_4K		(UL(0) << TCR_TG0_SHIFT)
2835 #define	TCR_TG0_64K		(UL(1) << TCR_TG0_SHIFT)
2836 #define	TCR_TG0_16K		(UL(2) << TCR_TG0_SHIFT)
2837 #define	TCR_SH0_SHIFT		12
2838 #define	TCR_SH0_IS		(UL(3) << TCR_SH0_SHIFT)
2839 #define	TCR_ORGN0_SHIFT		10
2840 #define	TCR_ORGN0_WBWA		(UL(1) << TCR_ORGN0_SHIFT)
2841 #define	TCR_IRGN0_SHIFT		8
2842 #define	TCR_IRGN0_WBWA		(UL(1) << TCR_IRGN0_SHIFT)
2843 #define	TCR_EPD0_SHIFT		7
2844 #define	TCR_EPD0		(UL(1) << TCR_EPD0_SHIFT)
2845 /* Bit 6 is reserved */
2846 #define	TCR_T0SZ_SHIFT		0
2847 #define	TCR_T0SZ_MASK		(UL(0x3f) << TCR_T0SZ_SHIFT)
2848 #define	TCR_T0SZ(x)		((x) << TCR_T0SZ_SHIFT)
2849 #define	TCR_TxSZ(x)		(TCR_T1SZ(x) | TCR_T0SZ(x))
2850 
2851 /* TCR_EL12 */
2852 #define	TCR_EL12_REG			MRS_REG_ALT_NAME(TCR_EL12)
2853 #define	TCR_EL12_op0			3
2854 #define	TCR_EL12_op1			5
2855 #define	TCR_EL12_CRn			2
2856 #define	TCR_EL12_CRm			0
2857 #define	TCR_EL12_op2			2
2858 
2859 /* TTBR0_EL1 & TTBR1_EL1 - Translation Table Base Register 0 & 1 */
2860 #define	TTBR_ASID_SHIFT		48
2861 #define	TTBR_ASID_MASK		(0xfffful << TTBR_ASID_SHIFT)
2862 #define	TTBR_BADDR		0x0000fffffffffffeul
2863 #define	TTBR_CnP_SHIFT		0
2864 #define	TTBR_CnP		(1ul << TTBR_CnP_SHIFT)
2865 
2866 /* TTBR0_EL1 */
2867 #define	TTBR0_EL1_REG			MRS_REG_ALT_NAME(TTBR0_EL1)
2868 #define	TTBR0_EL1_op0			3
2869 #define	TTBR0_EL1_op1			0
2870 #define	TTBR0_EL1_CRn			2
2871 #define	TTBR0_EL1_CRm			0
2872 #define	TTBR0_EL1_op2			0
2873 
2874 /* TTBR0_EL12 */
2875 #define	TTBR0_EL12_REG			MRS_REG_ALT_NAME(TTBR0_EL12)
2876 #define	TTBR0_EL12_op0			3
2877 #define	TTBR0_EL12_op1			5
2878 #define	TTBR0_EL12_CRn			2
2879 #define	TTBR0_EL12_CRm			0
2880 #define	TTBR0_EL12_op2			0
2881 
2882 /* TTBR1_EL1 */
2883 #define	TTBR1_EL1_REG			MRS_REG_ALT_NAME(TTBR1_EL1)
2884 #define	TTBR1_EL1_op0			3
2885 #define	TTBR1_EL1_op1			0
2886 #define	TTBR1_EL1_CRn			2
2887 #define	TTBR1_EL1_CRm			0
2888 #define	TTBR1_EL1_op2			1
2889 
2890 /* TTBR1_EL12 */
2891 #define	TTBR1_EL12_REG			MRS_REG_ALT_NAME(TTBR1_EL12)
2892 #define	TTBR1_EL12_op0			3
2893 #define	TTBR1_EL12_op1			5
2894 #define	TTBR1_EL12_CRn			2
2895 #define	TTBR1_EL12_CRm			0
2896 #define	TTBR1_EL12_op2			1
2897 
2898 /* VBAR_EL1 */
2899 #define	VBAR_EL1_REG			MRS_REG_ALT_NAME(VBAR_EL1)
2900 #define	VBAR_EL1_op0			3
2901 #define	VBAR_EL1_op1			0
2902 #define	VBAR_EL1_CRn			12
2903 #define	VBAR_EL1_CRm			0
2904 #define	VBAR_EL1_op2			0
2905 
2906 /* VBAR_EL12 */
2907 #define	VBAR_EL12_REG			MRS_REG_ALT_NAME(VBAR_EL12)
2908 #define	VBAR_EL12_op0			3
2909 #define	VBAR_EL12_op1			5
2910 #define	VBAR_EL12_CRn			12
2911 #define	VBAR_EL12_CRm			0
2912 #define	VBAR_EL12_op2			0
2913 
2914 /* ZCR_EL1 - SVE Control Register */
2915 #define	ZCR_EL1_REG		MRS_REG_ALT_NAME(ZCR_EL1)
2916 #define	ZCR_EL1_op0		3
2917 #define	ZCR_EL1_op1		0
2918 #define	ZCR_EL1_CRn		1
2919 #define	ZCR_EL1_CRm		2
2920 #define	ZCR_EL1_op2		0
2921 #define	ZCR_LEN_SHIFT		0
2922 #define	ZCR_LEN_MASK		(0xf << ZCR_LEN_SHIFT)
2923 #define	ZCR_LEN_BYTES(x)	((((x) & ZCR_LEN_MASK) + 1) * 16)
2924 
2925 #endif /* !_MACHINE_ARMREG_H_ */
2926 
2927 #endif /* !__arm__ */
2928