Lines Matching refs:msix
2206 ixgbe_if_msix_intr_assign(if_ctx_t ctx, int msix) in ixgbe_if_msix_intr_assign() argument
2232 rx_que->msix = vector; in ixgbe_if_msix_intr_assign()
2237 tx_que->msix = i % sc->num_rx_queues; in ixgbe_if_msix_intr_assign()
2239 &sc->rx_queues[tx_que->msix].que_irq, in ixgbe_if_msix_intr_assign()
2277 IXGBE_WRITE_REG(&sc->hw, IXGBE_EITR(que->msix), in ixgbe_perform_aim()
2340 ixgbe_disable_queue(sc, que->msix); in ixgbe_msix_que()
2792 reg = IXGBE_READ_REG(&que->sc->hw, IXGBE_EITR(que->msix)); in ixgbe_sysctl_interrupt_rate_handler()
2809 IXGBE_WRITE_REG(&que->sc->hw, IXGBE_EITR(que->msix), reg); in ixgbe_sysctl_interrupt_rate_handler()
3450 ixgbe_set_ivar(sc, rxr->me, rx_que->msix, 0); in ixgbe_configure_ivars()
3453 IXGBE_WRITE_REG(&sc->hw, IXGBE_EITR(rx_que->msix), newitr); in ixgbe_configure_ivars()
3459 ixgbe_set_ivar(sc, txr->me, tx_que->msix, 1); in ixgbe_configure_ivars()
4022 ixgbe_enable_queue(sc, que->msix); in ixgbe_if_enable_intr()
4071 ixgbe_enable_queue(sc, que->msix); in ixgbe_if_rx_queue_intr_enable()