Lines Matching +full:0 +full:x01010000
16 #define IGC_WUC_APME 0x00000001 /* APM Enable */
17 #define IGC_WUC_PME_EN 0x00000002 /* PME Enable */
18 #define IGC_WUC_PME_STATUS 0x00000004 /* PME Status */
19 #define IGC_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
20 #define IGC_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */
23 #define IGC_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
24 #define IGC_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
25 #define IGC_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
26 #define IGC_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
27 #define IGC_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
28 #define IGC_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
29 #define IGC_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
47 #define IGC_WUPL_MASK 0x00000FFF
52 #define IGC_WUS_ARPD 0x00000020 /* Directed ARP Request */
53 #define IGC_WUS_IPV4 0x00000040 /* Directed IPv4 */
54 #define IGC_WUS_IPV6 0x00000080 /* Directed IPv6 */
55 #define IGC_WUS_NSD 0x00000400 /* Directed IPv6 Neighbor Solicitation */
58 #define IGC_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */
59 #define IGC_CTRL_EXT_SDP4_DATA 0x00000010 /* SW Definable Pin 4 data */
60 #define IGC_CTRL_EXT_SDP6_DATA 0x00000040 /* SW Definable Pin 6 data */
61 #define IGC_CTRL_EXT_SDP3_DATA 0x00000080 /* SW Definable Pin 3 data */
62 #define IGC_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */
63 #define IGC_CTRL_EXT_SDP3_DIR 0x00000800 /* Direction of SDP3 0=in 1=out */
64 #define IGC_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */
65 #define IGC_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
66 #define IGC_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
67 #define IGC_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
68 #define IGC_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clk Gating */
69 #define IGC_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
70 #define IGC_CTRL_EXT_EIAME 0x01000000
71 #define IGC_CTRL_EXT_DRV_LOAD 0x10000000 /* Drv loaded bit for FW */
72 #define IGC_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */
73 #define IGC_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
74 #define IGC_CTRL_EXT_PHYPDEN 0x00100000
75 #define IGC_IVAR_VALID 0x80
76 #define IGC_GPIE_NSICR 0x00000001
77 #define IGC_GPIE_MSIX_MODE 0x00000010
78 #define IGC_GPIE_EIAME 0x40000000
79 #define IGC_GPIE_PBA 0x80000000
82 #define IGC_RXD_STAT_DD 0x01 /* Descriptor Done */
83 #define IGC_RXD_STAT_EOP 0x02 /* End of Packet */
84 #define IGC_RXD_STAT_IXSM 0x04 /* Ignore checksum */
85 #define IGC_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
86 #define IGC_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
87 #define IGC_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
88 #define IGC_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
89 #define IGC_RXD_STAT_PIF 0x80 /* passed in-exact filter */
90 #define IGC_RXD_STAT_IPIDV 0x200 /* IP identification valid */
91 #define IGC_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */
92 #define IGC_RXD_ERR_CE 0x01 /* CRC Error */
93 #define IGC_RXD_ERR_SE 0x02 /* Symbol Error */
94 #define IGC_RXD_ERR_SEQ 0x04 /* Sequence Error */
95 #define IGC_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
96 #define IGC_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
97 #define IGC_RXD_ERR_IPE 0x40 /* IP Checksum Error */
98 #define IGC_RXD_ERR_RXE 0x80 /* Rx Data Error */
99 #define IGC_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
101 #define IGC_RXDEXT_STATERR_TST 0x00000100 /* Time Stamp taken */
102 #define IGC_RXDEXT_STATERR_LB 0x00040000
103 #define IGC_RXDEXT_STATERR_L4E 0x20000000
104 #define IGC_RXDEXT_STATERR_IPE 0x40000000
105 #define IGC_RXDEXT_STATERR_RXE 0x80000000
116 #define IGC_MRQC_ENABLE_RSS_2Q 0x00000001
118 #define IGC_MRQC_RSS_FIELD_MASK 0xFFFF0000
119 #define IGC_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
120 #define IGC_MRQC_RSS_FIELD_IPV4 0x00020000
121 #define IGC_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
122 #define IGC_MRQC_RSS_FIELD_IPV6 0x00100000
123 #define IGC_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
125 #define IGC_RXDPS_HDRSTAT_HDRSP 0x00008000
128 #define IGC_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
129 #define IGC_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
130 #define IGC_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
131 #define IGC_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
132 #define IGC_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
134 #define IGC_MANC_EN_MAC_ADDR_FILTER 0x00100000
136 #define IGC_MANC_EN_MNG2HOST 0x00200000
138 #define IGC_MANC2H_PORT_623 0x00000020 /* Port 0x26f */
139 #define IGC_MANC2H_PORT_664 0x00000040 /* Port 0x298 */
140 #define IGC_MDEF_PORT_623 0x00000800 /* Port 0x26f */
141 #define IGC_MDEF_PORT_664 0x00000400 /* Port 0x298 */
144 #define IGC_RCTL_RST 0x00000001 /* Software reset */
145 #define IGC_RCTL_EN 0x00000002 /* enable */
146 #define IGC_RCTL_SBP 0x00000004 /* store bad packet */
147 #define IGC_RCTL_UPE 0x00000008 /* unicast promisc enable */
148 #define IGC_RCTL_MPE 0x00000010 /* multicast promisc enable */
149 #define IGC_RCTL_LPE 0x00000020 /* long packet enable */
150 #define IGC_RCTL_LBM_NO 0x00000000 /* no loopback mode */
151 #define IGC_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
152 #define IGC_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
153 #define IGC_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */
154 #define IGC_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min thresh size */
155 #define IGC_RCTL_RDMTS_HEX 0x00010000
158 #define IGC_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
159 #define IGC_RCTL_BAM 0x00008000 /* broadcast enable */
160 /* these buffer sizes are valid if IGC_RCTL_BSEX is 0 */
161 #define IGC_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */
162 #define IGC_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */
163 #define IGC_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */
164 #define IGC_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */
166 #define IGC_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */
167 #define IGC_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */
168 #define IGC_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */
169 #define IGC_RCTL_VFE 0x00040000 /* vlan filter enable */
170 #define IGC_RCTL_CFIEN 0x00080000 /* canonical form enable */
171 #define IGC_RCTL_CFI 0x00100000 /* canonical form indicator */
172 #define IGC_RCTL_DPF 0x00400000 /* discard pause frames */
173 #define IGC_RCTL_PMCF 0x00800000 /* pass MAC control frames */
174 #define IGC_RCTL_BSEX 0x02000000 /* Buffer size extension */
175 #define IGC_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
189 * value2 = [0..64512], default=4096
190 * value3 = [0..64512], default=0
193 #define IGC_PSRCTL_BSIZE0_MASK 0x0000007F
194 #define IGC_PSRCTL_BSIZE1_MASK 0x00003F00
195 #define IGC_PSRCTL_BSIZE2_MASK 0x003F0000
196 #define IGC_PSRCTL_BSIZE3_MASK 0x3F000000
204 #define IGC_SWFW_EEP_SM 0x01
205 #define IGC_SWFW_PHY0_SM 0x02
206 #define IGC_SWFW_PHY1_SM 0x04
207 #define IGC_SWFW_CSR_SM 0x08
208 #define IGC_SWFW_SW_MNG_SM 0x400
211 #define IGC_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
212 #define IGC_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */
213 #define IGC_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master reqs */
214 #define IGC_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
215 #define IGC_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
216 #define IGC_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
217 #define IGC_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
218 #define IGC_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
219 #define IGC_CTRL_SPD_10 0x00000000 /* Force 10Mb */
220 #define IGC_CTRL_SPD_100 0x00000100 /* Force 100Mb */
221 #define IGC_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
222 #define IGC_CTRL_FRCSPD 0x00000800 /* Force Speed */
223 #define IGC_CTRL_FRCDPX 0x00001000 /* Force Duplex */
224 #define IGC_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
225 #define IGC_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
226 #define IGC_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */
227 #define IGC_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */
228 #define IGC_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */
229 #define IGC_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
230 #define IGC_CTRL_DEV_RST 0x20000000 /* Device reset */
231 #define IGC_CTRL_RST 0x04000000 /* Global reset */
232 #define IGC_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
233 #define IGC_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
234 #define IGC_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
235 #define IGC_CTRL_PHY_RST 0x80000000 /* PHY Reset */
238 #define IGC_CONNSW_AUTOSENSE_EN 0x1
239 #define IGC_PCS_LCTL_FORCE_FCTRL 0x80
241 #define IGC_PCS_LSTS_AN_COMPLETE 0x10000
244 #define IGC_STATUS_FD 0x00000001 /* Duplex 0=half 1=full */
245 #define IGC_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
246 #define IGC_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
248 #define IGC_STATUS_FUNC_1 0x00000004 /* Function 1 */
249 #define IGC_STATUS_TXOFF 0x00000010 /* transmission paused */
250 #define IGC_STATUS_SPEED_MASK 0x000000C0
251 #define IGC_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
252 #define IGC_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
253 #define IGC_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
254 #define IGC_STATUS_SPEED_2500 0x00400000 /* Speed 2.5Gb/s indication for I225 */
255 #define IGC_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Compltn by NVM */
256 #define IGC_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */
257 #define IGC_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Master request status */
258 #define IGC_STATUS_2P5_SKU 0x00001000 /* Val of 2.5GBE SKU strap */
259 #define IGC_STATUS_2P5_SKU_OVER 0x00002000 /* Val of 2.5GBE SKU Over */
260 #define IGC_STATUS_PCIM_STATE 0x40000000 /* PCIm function state */
270 #define ADVERTISE_10_HALF 0x0001
271 #define ADVERTISE_10_FULL 0x0002
272 #define ADVERTISE_100_HALF 0x0004
273 #define ADVERTISE_100_FULL 0x0008
274 #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
275 #define ADVERTISE_1000_FULL 0x0020
276 #define ADVERTISE_2500_HALF 0x0040 /* NOT used, just FYI */
277 #define ADVERTISE_2500_FULL 0x0080
297 #define IGC_LEDCTL_LED0_MODE_MASK 0x0000000F
298 #define IGC_LEDCTL_LED0_MODE_SHIFT 0
299 #define IGC_LEDCTL_LED0_IVRT 0x00000040
300 #define IGC_LEDCTL_LED0_BLINK 0x00000080
302 #define IGC_LEDCTL_MODE_LED_ON 0xE
303 #define IGC_LEDCTL_MODE_LED_OFF 0xF
306 #define IGC_TXD_DTYP_D 0x00100000 /* Data Descriptor */
307 #define IGC_TXD_DTYP_C 0x00000000 /* Context Descriptor */
308 #define IGC_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
309 #define IGC_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
310 #define IGC_TXD_CMD_EOP 0x01000000 /* End of Packet */
311 #define IGC_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
312 #define IGC_TXD_CMD_IC 0x04000000 /* Insert Checksum */
313 #define IGC_TXD_CMD_RS 0x08000000 /* Report Status */
314 #define IGC_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
315 #define IGC_TXD_CMD_DEXT 0x20000000 /* Desc extension (0 = legacy) */
316 #define IGC_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
317 #define IGC_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
318 #define IGC_TXD_STAT_DD 0x00000001 /* Descriptor Done */
319 #define IGC_TXD_CMD_TCP 0x01000000 /* TCP packet */
320 #define IGC_TXD_CMD_IP 0x02000000 /* IP packet */
321 #define IGC_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
322 #define IGC_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */
325 #define IGC_TCTL_EN 0x00000002 /* enable Tx */
326 #define IGC_TCTL_PSP 0x00000008 /* pad short packets */
327 #define IGC_TCTL_CT 0x00000ff0 /* collision threshold */
328 #define IGC_TCTL_COLD 0x003ff000 /* collision distance */
329 #define IGC_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
330 #define IGC_TCTL_MULR 0x10000000 /* Multiple request support */
333 #define IGC_TARC0_ENABLE 0x00000400 /* Enable Tx Queue 0 */
336 #define IGC_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
337 #define IGC_SCTL_ENABLE_SERDES_LOOPBACK 0x0410
340 #define IGC_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
341 #define IGC_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
342 #define IGC_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */
343 #define IGC_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
344 #define IGC_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
347 #define GPY_MMD_MASK 0xFFFF0000
349 #define GPY_REG_MASK 0x0000FFFF
351 #define IGC_RFCTL_NFSW_DIS 0x00000040
352 #define IGC_RFCTL_NFSR_DIS 0x00000080
353 #define IGC_RFCTL_ACK_DIS 0x00001000
354 #define IGC_RFCTL_EXTEN 0x00008000
355 #define IGC_RFCTL_IPV6_EX_DIS 0x00010000
356 #define IGC_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
357 #define IGC_RFCTL_LEF 0x00040000
369 #define IGC_TIPG_IPGT_MASK 0x000003FF
379 #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
383 #define IGC_TX_PTR_GAP 0x1F
386 #define IGC_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
387 #define IGC_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
388 #define IGC_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008
389 #define IGC_EXTCNF_CTRL_SWFLAG 0x00000020
390 #define IGC_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080
391 #define IGC_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000
393 #define IGC_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000
396 #define IGC_PHY_CTRL_D0A_LPLU 0x00000002
397 #define IGC_PHY_CTRL_NOND0A_LPLU 0x00000004
398 #define IGC_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
399 #define IGC_PHY_CTRL_GBE_DISABLE 0x00000040
401 #define IGC_KABGTXD_BGSQLBIAS 0x00050000
404 #define IGC_PBA_8K 0x0008 /* 8KB */
405 #define IGC_PBA_10K 0x000A /* 10KB */
406 #define IGC_PBA_12K 0x000C /* 12KB */
407 #define IGC_PBA_14K 0x000E /* 14KB */
408 #define IGC_PBA_16K 0x0010 /* 16KB */
409 #define IGC_PBA_18K 0x0012
410 #define IGC_PBA_20K 0x0014
411 #define IGC_PBA_22K 0x0016
412 #define IGC_PBA_24K 0x0018
413 #define IGC_PBA_26K 0x001A
414 #define IGC_PBA_30K 0x001E
415 #define IGC_PBA_32K 0x0020
416 #define IGC_PBA_34K 0x0022
417 #define IGC_PBA_35K 0x0023
418 #define IGC_PBA_38K 0x0026
419 #define IGC_PBA_40K 0x0028
420 #define IGC_PBA_48K 0x0030 /* 48KB */
421 #define IGC_PBA_64K 0x0040 /* 64KB */
423 #define IGC_PBA_RXA_MASK 0xFFFF
428 #define IGC_PBECCSTS_CORR_ERR_CNT_MASK 0x000000FF
429 #define IGC_PBECCSTS_UNCORR_ERR_CNT_MASK 0x0000FF00
431 #define IGC_PBECCSTS_ECC_ENABLE 0x00010000
440 #define IGC_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
441 #define IGC_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
442 #define IGC_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
444 #define IGC_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */
447 #define IGC_ICR_TXDW 0x00000001 /* Transmit desc written back */
448 #define IGC_ICR_TXQE 0x00000002 /* Transmit Queue empty */
449 #define IGC_ICR_LSC 0x00000004 /* Link Status Change */
450 #define IGC_ICR_RXSEQ 0x00000008 /* Rx sequence error */
451 #define IGC_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */
452 #define IGC_ICR_RXO 0x00000040 /* Rx overrun */
453 #define IGC_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */
454 #define IGC_ICR_RXCFG 0x00000400 /* Rx /c/ ordered set */
455 #define IGC_ICR_GPI_EN0 0x00000800 /* GP Int 0 */
456 #define IGC_ICR_GPI_EN1 0x00001000 /* GP Int 1 */
457 #define IGC_ICR_GPI_EN2 0x00002000 /* GP Int 2 */
458 #define IGC_ICR_GPI_EN3 0x00004000 /* GP Int 3 */
459 #define IGC_ICR_TXD_LOW 0x00008000
460 #define IGC_ICR_ECCER 0x00400000 /* Uncorrectable ECC Error */
461 #define IGC_ICR_TS 0x00080000 /* Time Sync Interrupt */
462 #define IGC_ICR_DRSTA 0x40000000 /* Device Reset Asserted */
464 #define IGC_ICR_INT_ASSERTED 0x80000000
465 #define IGC_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */
466 #define IGC_ICR_FER 0x00400000 /* Fatal Error */
471 #define IGC_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */
472 #define IGC_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */
473 #define IGC_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */
474 #define IGC_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */
475 #define IGC_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */
476 #define IGC_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */
477 #define IGC_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */
478 #define IGC_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */
479 #define IGC_EICR_TCP_TIMER 0x40000000 /* TCP Timer */
480 #define IGC_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
482 #define IGC_TCPTIMER_KS 0x00000100 /* KickStart */
483 #define IGC_TCPTIMER_COUNT_ENABLE 0x00000200 /* Count Enable */
484 #define IGC_TCPTIMER_COUNT_FINISH 0x00000400 /* Count finish */
485 #define IGC_TCPTIMER_LOOP 0x00000800 /* Loop */
489 * o RXT0 = Receiver Timer Interrupt (ring 0)
491 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
507 #define IGC_QVECTOR_MASK 0x7FFC /* Q-vector mask */
508 #define IGC_ITR_VAL_MASK 0x04 /* ITR value mask */
521 #define IGC_EIMS_RX_QUEUE0 IGC_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
525 #define IGC_EIMS_TX_QUEUE0 IGC_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
538 #define IGC_EICS_RX_QUEUE0 IGC_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
542 #define IGC_EICS_TX_QUEUE0 IGC_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
549 #define IGC_EITR_ITR_INT_MASK 0x0000FFFF
550 #define IGC_EITR_INTERVAL 0x00007FFC
552 #define IGC_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */
555 #define IGC_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
556 #define IGC_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
557 #define IGC_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
558 #define IGC_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
559 #define IGC_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
560 #define IGC_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
562 #define IGC_TXDCTL_COUNT_DESC 0x00400000
565 #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
566 #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
567 #define FLOW_CONTROL_TYPE 0x8808
581 #define IGC_RAH_AV 0x80000000 /* Receive descriptor valid */
586 #define IGC_SUCCESS 0
618 #define IGC_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
619 #define IGC_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
620 #define IGC_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
623 #define IGC_TXCW_FD 0x00000020 /* TXCW full duplex */
624 #define IGC_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
625 #define IGC_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
626 #define IGC_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
627 #define IGC_TXCW_ANE 0x80000000 /* Auto-neg enable */
630 #define IGC_RXCW_CW 0x0000ffff /* RxConfigWord mask */
631 #define IGC_RXCW_IV 0x08000000 /* Receive config invalid */
632 #define IGC_RXCW_C 0x20000000 /* Receive config */
633 #define IGC_RXCW_SYNCH 0x40000000 /* Receive config synch */
635 #define IGC_TSYNCTXCTL_TXTT_0 0x00000001 /* Tx timestamp reg 0 valid */
636 #define IGC_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */
638 #define IGC_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */
639 #define IGC_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */
640 #define IGC_TSYNCRXCTL_TYPE_L2_V2 0x00
641 #define IGC_TSYNCRXCTL_TYPE_L4_V1 0x02
642 #define IGC_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
643 #define IGC_TSYNCRXCTL_TYPE_ALL 0x08
644 #define IGC_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
645 #define IGC_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */
646 #define IGC_TSYNCRXCTL_SYSCFI 0x00000020 /* Sys clock frequency */
648 #define IGC_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF
649 #define IGC_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00
650 #define IGC_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01
651 #define IGC_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02
652 #define IGC_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03
653 #define IGC_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04
655 #define IGC_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00
656 #define IGC_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000
657 #define IGC_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100
658 #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200
659 #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300
660 #define IGC_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800
661 #define IGC_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900
662 #define IGC_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
663 #define IGC_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00
664 #define IGC_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00
665 #define IGC_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00
669 #define IGC_TIMINCA_INCVALUE_MASK 0x00FFFFFF
672 #define TSINTR_SYS_WRAP (1 << 0) /* SYSTIM Wrap around. */
674 #define TSINTR_TT0 (1 << 3) /* Target Time 0 Trigger. */
676 #define TSINTR_AUTT0 (1 << 5) /* Auxiliary Timestamp 0 Taken. */
682 #define TSAUXC_EN_TT0 (1 << 0) /* Enable target time 0. */
684 #define TSAUXC_EN_CLK0 (1 << 2) /* Enable Configurable Frequency Clock 0. */
685 #define TSAUXC_ST0 (1 << 4) /* Start Clock 0 Toggle on Target Time 0. */
688 #define TSAUXC_EN_TS0 (1 << 8) /* Enable hardware timestamp 0. */
689 #define TSAUXC_EN_TS1 (1 << 10) /* Enable hardware timestamp 0. */
692 #define AUX0_SEL_SDP0 (0u << 0) /* Assign SDP0 to auxiliary time stamp 0. */
693 #define AUX0_SEL_SDP1 (1u << 0) /* Assign SDP1 to auxiliary time stamp 0. */
694 #define AUX0_SEL_SDP2 (2u << 0) /* Assign SDP2 to auxiliary time stamp 0. */
695 #define AUX0_SEL_SDP3 (3u << 0) /* Assign SDP3 to auxiliary time stamp 0. */
696 #define AUX0_TS_SDP_EN (1u << 2) /* Enable auxiliary time stamp trigger 0. */
697 #define AUX1_SEL_SDP0 (0u << 3) /* Assign SDP0 to auxiliary time stamp 1. */
706 #define TS_SDP0_SEL_TT0 (0u << 6) /* Target time 0 is output on SDP0. */
708 #define TS_SDP1_SEL_TT0 (0u << 9) /* Target time 0 is output on SDP1. */
710 #define TS_SDP0_SEL_FC0 (2u << 6) /* Freq clock 0 is output on SDP0. */
712 #define TS_SDP1_SEL_FC0 (2u << 9) /* Freq clock 0 is output on SDP1. */
714 #define TS_SDP2_SEL_TT0 (0u << 12) /* Target time 0 is output on SDP2. */
716 #define TS_SDP2_SEL_FC0 (2u << 12) /* Freq clock 0 is output on SDP2. */
718 #define TS_SDP3_SEL_TT0 (0u << 15) /* Target time 0 is output on SDP3. */
720 #define TS_SDP3_SEL_FC0 (2u << 15) /* Freq clock 0 is output on SDP3. */
723 #define IGC_CTRL_SDP0_DIR 0x00400000 /* SDP0 Data direction */
724 #define IGC_CTRL_SDP1_DIR 0x00800000 /* SDP1 Data direction */
727 #define IGC_CTRL_EXT_SDP2_DIR 0x00000400 /* SDP2 Data direction */
731 #define IGC_FTQF_VF_BP 0x00008000
732 #define IGC_FTQF_1588_TIME_STAMP 0x08000000
733 #define IGC_FTQF_MASK 0xF0000000
734 #define IGC_FTQF_MASK_PROTO_BP 0x10000000
736 #define IGC_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of ctrl bits */
737 #define IGC_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */
739 #define IGC_RXDADV_STAT_TSIP 0x08000 /* timestamp in packet */
740 #define IGC_TSICR_TXTS 0x00000002
741 #define IGC_TSIM_TXTS 0x00000002
743 #define IGC_TTQF_DISABLE_MASK 0xF0008000 /* TTQF Disable Mask */
744 #define IGC_TTQF_QUEUE_ENABLE 0x100 /* TTQF Queue Enable Bit */
745 #define IGC_TTQF_PROTOCOL_MASK 0xFF /* TTQF Protocol Mask */
747 #define IGC_TTQF_PROTOCOL_TCP 0x0
749 #define IGC_TTQF_PROTOCOL_UDP 0x1
751 #define IGC_TTQF_PROTOCOL_SCTP 0x2
754 #define IGC_TTQF_RX_QUEUE_MASK 0x70000 /* TTQF Queue Mask */
755 #define IGC_TTQF_MASK_ENABLE 0x10000000 /* TTQF Mask Enable Bit */
756 #define IGC_IMIR_CLEAR_MASK 0xF001FFFF /* IMIR Reg Clear Mask */
757 #define IGC_IMIR_PORT_BYPASS 0x20000 /* IMIR Port Bypass Bit */
759 #define IGC_IMIREXT_CLEAR_MASK 0x7FFFF /* IMIREXT Reg Clear Mask */
761 #define IGC_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */
762 #define IGC_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */
763 #define IGC_MDICNFG_PHY_MASK 0x03E00000
768 #define IGC_M88E1112_AUTO_COPPER_SGMII 0x2
769 #define IGC_M88E1112_AUTO_COPPER_BASEX 0x3
770 #define IGC_M88E1112_STATUS_LINK 0x0004 /* Interface Link Bit */
771 #define IGC_M88E1112_MAC_CTRL_1 0x10
772 #define IGC_M88E1112_MAC_CTRL_1_MODE_MASK 0x0380 /* Mode Select */
774 #define IGC_M88E1112_PAGE_ADDR 0x16
775 #define IGC_M88E1112_STATUS 0x01
777 #define IGC_THSTAT_LOW_EVENT 0x20000000 /* Low thermal threshold */
778 #define IGC_THSTAT_MID_EVENT 0x00200000 /* Mid thermal threshold */
779 #define IGC_THSTAT_HIGH_EVENT 0x00002000 /* High thermal threshold */
780 #define IGC_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */
781 #define IGC_THSTAT_LINK_THROTTLE 0x00000002 /* Link Spd Throttle Event */
784 #define IGC_IPCNFG_EEE_2_5G_AN 0x00000010 /* IPCNFG EEE Ena 2.5G AN */
785 #define IGC_IPCNFG_EEE_1G_AN 0x00000008 /* IPCNFG EEE Ena 1G AN */
786 #define IGC_IPCNFG_EEE_100M_AN 0x00000004 /* IPCNFG EEE Ena 100M AN */
787 #define IGC_EEER_TX_LPI_EN 0x00010000 /* EEER Tx LPI Enable */
788 #define IGC_EEER_RX_LPI_EN 0x00020000 /* EEER Rx LPI Enable */
789 #define IGC_EEER_LPI_FC 0x00040000 /* EEER Ena on Flow Cntrl */
791 #define IGC_EEER_EEE_NEG 0x20000000 /* EEE capability nego */
792 #define IGC_EEER_RX_LPI_STATUS 0x40000000 /* Rx in LPI state */
793 #define IGC_EEER_TX_LPI_STATUS 0x80000000 /* Tx in LPI state */
794 #define IGC_EEE_LP_ADV_ADDR_I350 0x040F /* EEE LP Advertisement */
795 #define IGC_M88E1543_PAGE_ADDR 0x16 /* Page Offset Register */
796 #define IGC_M88E1543_EEE_CTRL_1 0x0
797 #define IGC_M88E1543_EEE_CTRL_1_MS 0x0001 /* EEE Master/Slave */
798 #define IGC_M88E1543_FIBER_CTRL 0x0 /* Fiber Control Register */
805 #define IGC_PCS_STATUS_RX_LPI_RCVD 0x0400
806 #define IGC_PCS_STATUS_TX_LPI_RCVD 0x0800
807 #define IGC_M88E1512_CFG_REG_1 0x0010
808 #define IGC_M88E1512_CFG_REG_2 0x0011
809 #define IGC_M88E1512_CFG_REG_3 0x0007
810 #define IGC_M88E1512_MODE 0x0014
811 #define IGC_EEE_SU_LPI_CLK_STP 0x00800000 /* EEE LPI Clock Stop */
815 #define IGC_MMDAC_FUNC_DATA 0x4000 /* Data, no post increment */
818 #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
819 #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
820 #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
821 #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
822 #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
823 #define MII_CR_POWER_DOWN 0x0800 /* Power down */
824 #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
825 #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
826 #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
827 #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
828 #define MII_CR_SPEED_1000 0x0040
829 #define MII_CR_SPEED_100 0x2000
830 #define MII_CR_SPEED_10 0x0000
833 #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
834 #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
835 #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
836 #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
837 #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
838 #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
839 #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
840 #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
841 #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
842 #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
843 #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
844 #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
845 #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
846 #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
847 #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
850 #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */
851 #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
852 #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
853 #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
854 #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
855 #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */
856 #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
857 #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
858 #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */
859 #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */
862 #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */
863 #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP 10T Half Dplx Capable */
864 #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP 10T Full Dplx Capable */
865 #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP 100TX Half Dplx Capable */
866 #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP 100TX Full Dplx Capable */
867 #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */
868 #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
869 #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asym Pause Direction bit */
870 #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP detected Remote Fault */
871 #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP rx'd link code word */
872 #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */
875 #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */
876 #define NWAY_ER_PAGE_RXD 0x0002 /* LP 10T Half Dplx Capable */
877 #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP 10T Full Dplx Capable */
878 #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP 100TX Half Dplx Capable */
879 #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP 100TX Full Dplx Capable */
882 #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */
883 #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
884 #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
885 /* 1=Repeater/switch device port 0=DTE device */
886 #define CR_1000T_REPEATER_DTE 0x0400
887 /* 1=Configure PHY as Master 0=Configure PHY as Slave */
888 #define CR_1000T_MS_VALUE 0x0800
889 /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
890 #define CR_1000T_MS_ENABLE 0x1000
891 #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
892 #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
893 #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
894 #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
895 #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
898 #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle err since last rd */
899 #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asym pause direction bit */
900 #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */
901 #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */
902 #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
903 #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
904 #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local Tx Master, 0=Slave */
905 #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */
911 #define PHY_CONTROL 0x00 /* Control Register */
912 #define PHY_STATUS 0x01 /* Status Register */
913 #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
914 #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
915 #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
916 #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
917 #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */
918 #define PHY_NEXT_PAGE_TX 0x07 /* Next Page Tx */
919 #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
920 #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
921 #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
922 #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */
925 #define STANDARD_AN_REG_MASK 0x0007 /* MMD */
926 #define ANEG_MULTIGBT_AN_CTRL 0x0020 /* MULTI GBT AN Control Register */
928 #define CR_2500T_FD_CAPS 0x0080 /* Advertise 2500T FD capability */
930 #define PHY_CONTROL_LB 0x4000 /* PHY Loopback bit */
933 #define IGC_EECD_SK 0x00000001 /* NVM Clock */
934 #define IGC_EECD_CS 0x00000002 /* NVM Chip Select */
935 #define IGC_EECD_DI 0x00000004 /* NVM Data In */
936 #define IGC_EECD_DO 0x00000008 /* NVM Data Out */
937 #define IGC_EECD_REQ 0x00000040 /* NVM Access Request */
938 #define IGC_EECD_GNT 0x00000080 /* NVM Access Grant */
939 #define IGC_EECD_PRES 0x00000100 /* NVM Present */
940 #define IGC_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */
941 /* NVM Addressing bits based on type 0=small, 1=large */
942 #define IGC_EECD_ADDR_BITS 0x00000400
944 #define IGC_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
945 #define IGC_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
947 #define IGC_EECD_FLUPD 0x00080000 /* Update FLASH */
948 #define IGC_EECD_AUPDEN 0x00100000 /* Ena Auto FLASH update */
949 #define IGC_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
952 #define IGC_EECD_FLUPD_I225 0x00800000 /* Update FLASH */
953 #define IGC_EECD_FLUDONE_I225 0x04000000 /* Update FLASH done */
954 #define IGC_EECD_FLASH_DETECTED_I225 0x00080000 /* FLASH detected */
957 #define IGC_EECD_SEC1VAL_I225 0x02000000 /* Sector One Valid */
958 #define IGC_FLSECU_BLK_SW_ACCESS_I225 0x00000004 /* Block SW access */
959 #define IGC_FWSM_FW_VALID_I225 0x8000 /* FW valid bit */
966 #define IGC_NVM_POLL_READ 0 /* Flag for polling for read complete */
970 #define NVM_COMPAT 0x0003
971 #define NVM_ID_LED_SETTINGS 0x0004
972 #define NVM_VERSION 0x0005
973 #define NVM_FUTURE_INIT_WORD1 0x0019
974 #define NVM_COMPAT_VALID_CSUM 0x0001
975 #define NVM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040
976 #define NVM_ETRACK_WORD 0x0042
977 #define NVM_ETRACK_HIWORD 0x0043
978 #define NVM_COMB_VER_OFF 0x0083
979 #define NVM_COMB_VER_PTR 0x003d
982 #define NVM_MAJOR_MASK 0xF000
983 #define NVM_MINOR_MASK 0x0FF0
984 #define NVM_IMAGE_ID_MASK 0x000F
985 #define NVM_COMB_VER_MASK 0x00FF
989 #define NVM_VER_INVALID 0xFFFF
991 #define NVM_ETRACK_VALID 0x8000
992 #define NVM_NEW_DEC_MASK 0x0F00
996 #define NVM_INIT_CONTROL2_REG 0x000F
997 #define NVM_INIT_CONTROL3_PORT_B 0x0014
998 #define NVM_INIT_3GIO_3 0x001A
999 #define NVM_SWDEF_PINS_CTRL_PORT_0 0x0020
1000 #define NVM_INIT_CONTROL3_PORT_A 0x0024
1001 #define NVM_CFG 0x0012
1002 #define NVM_ALT_MAC_ADDR_PTR 0x0037
1003 #define NVM_CHECKSUM_REG 0x003F
1005 #define IGC_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */
1006 #define IGC_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */
1008 /* Mask bits for fields in Word 0x0f of the NVM */
1009 #define NVM_WORD0F_PAUSE_MASK 0x3000
1010 #define NVM_WORD0F_PAUSE 0x1000
1011 #define NVM_WORD0F_ASM_DIR 0x2000
1013 /* Mask bits for fields in Word 0x1a of the NVM */
1014 #define NVM_WORD1A_ASPM_MASK 0x000C
1016 /* Mask bits for fields in Word 0x03 of the EEPROM */
1017 #define NVM_COMPAT_LOM 0x0800
1022 /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
1023 #define NVM_SUM 0xBABA
1028 #define NVM_PBA_PTR_GUARD 0xFAFA
1032 #define NVM_READ_OPCODE_MICROWIRE 0x6 /* NVM read opcode */
1033 #define NVM_WRITE_OPCODE_MICROWIRE 0x5 /* NVM write opcode */
1034 #define NVM_ERASE_OPCODE_MICROWIRE 0x7 /* NVM erase opcode */
1035 #define NVM_EWEN_OPCODE_MICROWIRE 0x13 /* NVM erase/write enable */
1036 #define NVM_EWDS_OPCODE_MICROWIRE 0x10 /* NVM erase/write disable */
1040 #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
1041 #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
1042 #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
1043 #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
1044 #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
1047 #define NVM_STATUS_RDY_SPI 0x01
1050 #define ID_LED_RESERVED_0000 0x0000
1051 #define ID_LED_RESERVED_FFFF 0xFFFF
1056 #define ID_LED_DEF1_DEF2 0x1
1057 #define ID_LED_DEF1_ON2 0x2
1058 #define ID_LED_DEF1_OFF2 0x3
1059 #define ID_LED_ON1_DEF2 0x4
1060 #define ID_LED_ON1_ON2 0x5
1061 #define ID_LED_ON1_OFF2 0x6
1062 #define ID_LED_OFF1_DEF2 0x7
1063 #define ID_LED_OFF1_ON2 0x8
1064 #define ID_LED_OFF1_OFF2 0x9
1066 #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
1067 #define IGP_ACTIVITY_LED_ENABLE 0x0300
1068 #define IGP_LED3_MODE 0x07000000
1071 #define PCIX_COMMAND_REGISTER 0xE6
1072 #define PCIX_STATUS_REGISTER_LO 0xE8
1073 #define PCIX_STATUS_REGISTER_HI 0xEA
1074 #define PCI_HEADER_TYPE_REGISTER 0x0E
1075 #define PCIE_LINK_STATUS 0x12
1077 #define PCIX_COMMAND_MMRBC_MASK 0x000C
1078 #define PCIX_COMMAND_MMRBC_SHIFT 0x2
1079 #define PCIX_STATUS_HI_MMRBC_MASK 0x0060
1080 #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5
1081 #define PCIX_STATUS_HI_MMRBC_4K 0x3
1082 #define PCIX_STATUS_HI_MMRBC_2K 0x2
1083 #define PCIX_STATUS_LO_FUNC_MASK 0x7
1084 #define PCI_HEADER_TYPE_MULTIFUNC 0x80
1085 #define PCIE_LINK_WIDTH_MASK 0x3F0
1087 #define PCIE_LINK_SPEED_MASK 0x0F
1088 #define PCIE_LINK_SPEED_2500 0x01
1089 #define PCIE_LINK_SPEED_5000 0x02
1095 #define PHY_REVISION_MASK 0xFFFFFFF0
1096 #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
1097 #define MAX_PHY_MULTI_PAGE_REG 0xF
1103 #define M88IGC_E_PHY_ID 0x01410C50
1104 #define M88IGC_I_PHY_ID 0x01410C30
1105 #define M88E1011_I_PHY_ID 0x01410C20
1106 #define IGP01IGC_I_PHY_ID 0x02A80380
1107 #define M88E1111_I_PHY_ID 0x01410CC0
1108 #define GG82563_E_PHY_ID 0x01410CA0
1109 #define IGP03IGC_E_PHY_ID 0x02A80390
1110 #define IFE_E_PHY_ID 0x02A80330
1111 #define IFE_PLUS_E_PHY_ID 0x02A80320
1112 #define IFE_C_E_PHY_ID 0x02A80310
1113 #define I225_I_PHY_ID 0x67C9DC00
1116 #define M88IGC_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Reg */
1117 #define M88IGC_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Reg */
1118 #define M88IGC_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Cntrl */
1119 #define M88IGC_RX_ERR_CNTR 0x15 /* Receive Error Counter */
1121 #define M88IGC_PHY_PAGE_SELECT 0x1D /* Reg 29 for pg number setting */
1122 #define M88IGC_PHY_GEN_CONTROL 0x1E /* meaning depends on reg 29 */
1125 #define M88IGC_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reverse enabled */
1127 #define M88IGC_PSCR_MDI_MANUAL_MODE 0x0000
1128 #define M88IGC_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
1130 #define M88IGC_PSCR_AUTO_X_1000T 0x0040
1132 #define M88IGC_PSCR_AUTO_X_MODE 0x0060
1133 #define M88IGC_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Tx */
1136 #define M88IGC_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
1137 #define M88IGC_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
1138 #define M88IGC_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
1139 /* 0 = <50M
1145 #define M88IGC_PSSR_CABLE_LENGTH 0x0380
1146 #define M88IGC_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */
1147 #define M88IGC_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
1148 #define M88IGC_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
1149 #define M88IGC_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
1156 #define M88IGC_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
1157 #define M88IGC_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
1161 #define M88IGC_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
1162 #define M88IGC_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
1163 #define M88IGC_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
1167 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
1168 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
1172 * 4-0: register offset
1180 #define GG82563_PHY_SPEC_CTRL GG82563_REG(0, 16) /* PHY Spec Cntrl */
1181 #define GG82563_PHY_PAGE_SELECT GG82563_REG(0, 22) /* Page Select */
1182 #define GG82563_PHY_SPEC_CTRL_2 GG82563_REG(0, 26) /* PHY Spec Cntrl2 */
1183 #define GG82563_PHY_PAGE_SELECT_ALT GG82563_REG(0, 29) /* Alt Page Select */
1199 #define IGC_MDIC_DATA_MASK 0x0000FFFF
1200 #define IGC_MDIC_INT_EN 0x20000000
1201 #define IGC_MDIC_REG_MASK 0x001F0000
1204 #define IGC_MDIC_OP_WRITE 0x04000000
1205 #define IGC_MDIC_OP_READ 0x08000000
1206 #define IGC_MDIC_READY 0x10000000
1207 #define IGC_MDIC_ERROR 0x40000000
1215 #define IGC_VLANPQF_P_VALID(_n) (0x1 << (3 + (_n) * 4))
1216 #define IGC_VLANPQF_QUEUE_MASK 0x03
1223 #define IGC_DMACR_DMACWT_MASK 0x00003FFF
1225 #define IGC_DMACR_DMACTHR_MASK 0x00FF0000
1228 #define IGC_DMACR_DMAC_LX_MASK 0x30000000
1230 #define IGC_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */
1232 #define IGC_DMACR_DC_BMC2OSW_EN 0x00008000
1235 #define IGC_DMCTXTH_DMCTTHR_MASK 0x00000FFF
1237 #define IGC_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */
1240 #define IGC_DMCRTRH_UTRESH_MASK 0x0007FFFF
1242 #define IGC_DMCRTRH_LRPRCW 0x80000000
1245 #define IGC_DMCCNT_CCOUNT_MASK 0x01FFFFFF
1248 #define IGC_FCRTC_RTH_COAL_MASK 0x0003FFF0
1251 #define IGC_PCIEMISC_LX_DECISION 0x00000080
1253 #define IGC_RXPBS_CFG_TS_EN 0x80000000 /* Timestamp in Rx buffer */
1254 #define IGC_RXPBS_SIZE_I210_MASK 0x0000003F /* Rx packet buffer size */
1255 #define IGC_TXPB0S_SIZE_I210_MASK 0x0000003F /* Tx packet buffer 0 size */
1256 #define I210_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */
1257 #define I210_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */
1259 #define IGC_LTRC_EEEMS_EN 0x00000020 /* Enable EEE LTR max send */
1263 #define IGC_TW_SYSTEM_1000_MASK 0x000000FF
1267 #define IGC_TW_SYSTEM_100_MASK 0x0000FF00
1269 #define IGC_LTRMINV_LTRV_MASK 0x000003FF /* LTR minimum value */
1270 #define IGC_LTRMAXV_LTRV_MASK 0x000003FF /* LTR maximum value */
1271 #define IGC_LTRMINV_SCALE_MASK 0x00001C00 /* LTR minimum scale */
1277 #define IGC_LTRMINV_LSNP_REQ 0x00008000 /* LTR Snoop Requirement */
1278 #define IGC_LTRMAXV_SCALE_MASK 0x00001C00 /* LTR maximum scale */
1284 #define IGC_LTRMAXV_LSNP_REQ 0x00008000 /* LTR Snoop Requirement */
1286 #define I225_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */
1287 #define I225_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */
1288 #define IGC_RXPBS_SIZE_I225_MASK 0x0000003F /* Rx packet buffer size */
1289 #define IGC_TXPB0S_SIZE_I225_MASK 0x0000003F /* Tx packet buffer 0 size */
1290 #define IGC_STM_OPCODE 0xDB00
1291 #define IGC_EEPROM_FLASH_SIZE_WORD 0x11
1293 (u8)((invm_dword) & 0x7)
1295 (u8)(((invm_dword) & 0x0000FE00) >> 9)
1297 (u16)(((invm_dword) & 0xFFFF0000) >> 16)
1302 #define IGC_INVM_VER_FIELD_ONE 0x1FF8
1303 #define IGC_INVM_VER_FIELD_TWO 0x7FE000
1304 #define IGC_INVM_IMGTYPE_FIELD 0x1F800000
1306 #define IGC_INVM_MAJOR_MASK 0x3F0
1307 #define IGC_INVM_MINOR_MASK 0xF
1311 #define IGC_PCI_PMCSR 0x44
1312 #define IGC_PCI_PMCSR_D3 0x03
1314 #define IGC_PHY_PLL_UNCONF 0xFF
1315 #define IGC_PHY_PLL_FREQ_PAGE 0xFC0000
1316 #define IGC_PHY_PLL_FREQ_REG 0x000E
1317 #define IGC_INVM_DEFAULT_AL 0x202F
1318 #define IGC_INVM_AUTOLOAD 0x0A
1319 #define IGC_INVM_PLL_WO_VAL 0x0010
1322 #define IGC_PROXYFCEX_MDNS 0x00000001 /* mDNS */
1323 #define IGC_PROXYFCEX_MDNS_M 0x00000002 /* mDNS Multicast */
1324 #define IGC_PROXYFCEX_MDNS_U 0x00000004 /* mDNS Unicast */
1325 #define IGC_PROXYFCEX_IPV4_M 0x00000008 /* IPv4 Multicast */
1326 #define IGC_PROXYFCEX_IPV6_M 0x00000010 /* IPv6 Multicast */
1327 #define IGC_PROXYFCEX_IGMP 0x00000020 /* IGMP */
1328 #define IGC_PROXYFCEX_IGMP_M 0x00000040 /* IGMP Multicast */
1329 #define IGC_PROXYFCEX_ARPRES 0x00000080 /* ARP Response */
1330 #define IGC_PROXYFCEX_ARPRES_D 0x00000100 /* ARP Response Directed */
1331 #define IGC_PROXYFCEX_ICMPV4 0x00000200 /* ICMPv4 */
1332 #define IGC_PROXYFCEX_ICMPV4_D 0x00000400 /* ICMPv4 Directed */
1333 #define IGC_PROXYFCEX_ICMPV6 0x00000800 /* ICMPv6 */
1334 #define IGC_PROXYFCEX_ICMPV6_D 0x00001000 /* ICMPv6 Directed */
1335 #define IGC_PROXYFCEX_DNS 0x00002000 /* DNS */
1338 #define IGC_PROXYFC_D0 0x00000001 /* Enable offload in D0 */
1339 #define IGC_PROXYFC_EX 0x00000004 /* Directed exact proxy */
1340 #define IGC_PROXYFC_MC 0x00000008 /* Directed MC Proxy */
1341 #define IGC_PROXYFC_BC 0x00000010 /* Broadcast Proxy Enable */
1342 #define IGC_PROXYFC_ARP_DIRECTED 0x00000020 /* Directed ARP Proxy Ena */
1343 #define IGC_PROXYFC_IPV4 0x00000040 /* Directed IPv4 Enable */
1344 #define IGC_PROXYFC_IPV6 0x00000080 /* Directed IPv6 Enable */
1345 #define IGC_PROXYFC_NS 0x00000200 /* IPv6 Neighbor Solicitation */
1346 #define IGC_PROXYFC_NS_DIRECTED 0x00000400 /* Directed NS Proxy Ena */
1347 #define IGC_PROXYFC_ARP 0x00000800 /* ARP Request Proxy Ena */
1349 #define IGC_PROXYS_CLEAR 0xFFFFFFFF /* Clear */
1352 #define IGC_FWSTS_FWRI 0x80000000 /* FW Reset Indication */
1354 #define IGC_VTCTRL_RST 0x04000000 /* Reset VF */
1356 #define IGC_STATUS_LAN_ID_MASK 0x00000000C /* Mask for Lan ID field */
1363 #define ERROR_REPORT(fmt) do { } while (0)