Lines Matching +full:mode +full:- +full:capable

2   SPDX-License-Identifier: BSD-3-Clause
4 Copyright (c) 2001-2020, Intel Corporation
76 #define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */
85 /* Offset of the link mode field in Ctrl Ext register */
94 #define E1000_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */
122 #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */
173 #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
174 #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
195 #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
196 #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
197 #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
262 #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
264 #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
287 #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
341 #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */
342 #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */
344 /* Constants used to interpret the masked PCI-X bus speed. */
345 #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus spd 50-66MHz */
346 #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus spd 66-100MHz */
347 #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus spd 100-133MHz*/
366 /* 1000/H is not supported, nor spec-compliant. */
421 #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
728 /* Loop limit on how long we wait for auto-negotiation to complete */
752 #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
851 #define E1000_M88E1112_MAC_CTRL_1_MODE_MASK 0x0380 /* Mode Select */
942 #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
947 #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
948 #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
949 #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
950 #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
951 #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
952 #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
953 #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
957 #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
958 #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
959 #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
960 #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
961 #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */
969 #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP 10T Half Dplx Capable */
970 #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP 10T Full Dplx Capable */
971 #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP 100TX Half Dplx Capable */
972 #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP 100TX Full Dplx Capable */
973 #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */
982 #define NWAY_ER_PAGE_RXD 0x0002 /* LP 10T Half Dplx Capable */
983 #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP 10T Full Dplx Capable */
984 #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP 100TX Half Dplx Capable */
985 #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP 100TX Full Dplx Capable */
987 /* 1000BASE-T Control Register */
1003 /* 1000BASE-T Status Register */
1006 #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */
1007 #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */
1026 #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
1027 #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
1047 #define E1000_EECD_TYPE 0x00002000 /* NVM Type (1-SPI, 0-Microwire) */
1069 /* Secure FLASH mode requires removing MSb */
1157 /* Offset of Link Mode bits for 82575/82576 */
1159 /* Offset of Link Mode bits for 82580 up */
1193 /* NVM Commands - Microwire */
1200 /* NVM Commands - SPI */
1204 #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
1232 /* PCI/PCI-X/PCI-EX Config space */
1256 #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
1304 /* MDI Crossover Mode bits 6:5 Manual MDI configuration */
1307 /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
1318 * 1 = 50-80M
1319 * 2 = 80-110M
1320 * 3 = 110-140M
1383 * 15-5: page
1384 * 4-0: register offset
1402 /* Page 193 - Port Control Registers */
1403 /* Kumeran Mode Control */
1407 /* Page 194 - KMRN Registers */
1451 /* Tx Rate-Scheduler Config fields */
1468 /* DMA Coalescing BMC-to-OS Watchdog Enable */