Lines Matching refs:t4_read_reg
1296 j = t4_read_reg(sc, A_PL_WHOAMI); in t4_attach()
1972 val = t4_read_reg(sc, A_PL_WHOAMI); in restart_adapter()
3995 t4_read_reg(sc, PCIE_MEM_ACCESS_REG(A_PCIE_MEM_ACCESS_BASE_WIN, 2)); in setup_memwin()
4024 t4_read_reg(sc, reg); /* flush */ in position_memwin()
4058 v = t4_read_reg(sc, mw->mw_base + addr - in rw_via_memwin()
4232 em = t4_read_reg(sc, A_MA_TARGET_MEM_ENABLE); in validate_mem_range()
4238 addr_len = t4_read_reg(sc, A_MA_EDRAM0_BAR); in validate_mem_range()
4250 addr_len = t4_read_reg(sc, A_MA_EDRAM1_BAR); in validate_mem_range()
4262 addr_len = t4_read_reg(sc, A_MA_EXT_MEMORY_BAR); in validate_mem_range()
4274 addr_len = t4_read_reg(sc, A_MA_EXT_MEMORY1_BAR); in validate_mem_range()
4376 em = t4_read_reg(sc, A_MA_TARGET_MEM_ENABLE); in validate_mt_off_len()
4381 addr_len = t4_read_reg(sc, A_MA_EDRAM0_BAR); in validate_mt_off_len()
4387 addr_len = t4_read_reg(sc, A_MA_EDRAM1_BAR); in validate_mt_off_len()
4393 addr_len = t4_read_reg(sc, A_MA_EXT_MEMORY_BAR); in validate_mt_off_len()
4399 addr_len = t4_read_reg(sc, A_MA_EXT_MEMORY1_BAR); in validate_mt_off_len()
4983 "PCIE_FW 0x%08x\n", rc, state, t4_read_reg(sc, A_PCIE_FW)); in contact_firmware()
5010 "PCIE_FW 0x%08x\n", rc, state, t4_read_reg(sc, A_PCIE_FW)); in contact_firmware()
5019 "PCIE_FW 0x%08x\n", rc, state, t4_read_reg(sc, A_PCIE_FW)); in contact_firmware()
5473 sc->tids.tid_base = t4_read_reg(sc, in get_params__post_init()
5851 val = 1 << (G_MASKSIZE(t4_read_reg(sc, A_TP_RSS_CONFIG_TNL)) - 1); in set_params__post_init()
7349 stats[0] = t4_read_reg(sc, VF_MPS_REG(reg)); in read_vf_stat()
7350 stats[1] = t4_read_reg(sc, VF_MPS_REG(reg + 4)); in read_vf_stat()
7355 stats[0] = t4_read_reg(sc, A_PL_INDIR_DATA); in read_vf_stat()
7356 stats[1] = t4_read_reg(sc, A_PL_INDIR_DATA); in read_vf_stat()
9273 t4_read_reg(sc, A_EDC_H_BIST_USER_WDATA0), in dump_cim_regs()
9274 t4_read_reg(sc, A_EDC_H_BIST_USER_WDATA1), in dump_cim_regs()
9275 t4_read_reg(sc, A_EDC_H_BIST_USER_WDATA2), in dump_cim_regs()
9276 t4_read_reg(sc, A_EDC_H_BIST_DATA_PATTERN), in dump_cim_regs()
9277 t4_read_reg(sc, A_EDC_H_BIST_STATUS_RDATA)); in dump_cim_regs()
9280 t4_read_reg(sc, A_EDC_H_BIST_USER_WDATA0), in dump_cim_regs()
9281 t4_read_reg(sc, A_EDC_H_BIST_USER_WDATA1), in dump_cim_regs()
9282 t4_read_reg(sc, A_EDC_H_BIST_USER_WDATA0 + 0x800), in dump_cim_regs()
9283 t4_read_reg(sc, A_EDC_H_BIST_USER_WDATA1 + 0x800), in dump_cim_regs()
9284 t4_read_reg(sc, A_EDC_H_BIST_CMD_LEN)); in dump_cim_regs()
9801 map = t4_read_reg(sc, A_TP_TX_MOD_QUEUE_REQ_MAP); in sysctl_hw_sched()
9802 mode = G_TIMERMODE(t4_read_reg(sc, A_TP_MOD_CONFIG)); in sysctl_hw_sched()
9992 lo = t4_read_reg(sc, A_MA_TARGET_MEM_ENABLE); in sysctl_meminfo()
9994 hi = t4_read_reg(sc, A_MA_EDRAM0_BAR); in sysctl_meminfo()
10001 hi = t4_read_reg(sc, A_MA_EDRAM1_BAR); in sysctl_meminfo()
10008 hi = t4_read_reg(sc, A_MA_EXT_MEMORY_BAR); in sysctl_meminfo()
10015 hi = t4_read_reg(sc, A_MA_EXT_MEMORY1_BAR); in sysctl_meminfo()
10022 hi = t4_read_reg(sc, A_MA_EXT_MEMORY1_BAR); in sysctl_meminfo()
10033 (md++)->base = t4_read_reg(sc, A_SGE_DBQ_CTXT_BADDR); in sysctl_meminfo()
10034 (md++)->base = t4_read_reg(sc, A_SGE_IMSG_CTXT_BADDR); in sysctl_meminfo()
10035 (md++)->base = t4_read_reg(sc, A_SGE_FLM_CACHE_BADDR); in sysctl_meminfo()
10036 (md++)->base = t4_read_reg(sc, A_TP_CMM_TCB_BASE); in sysctl_meminfo()
10037 (md++)->base = t4_read_reg(sc, A_TP_CMM_MM_BASE); in sysctl_meminfo()
10038 (md++)->base = t4_read_reg(sc, A_TP_CMM_TIMER_BASE); in sysctl_meminfo()
10039 (md++)->base = t4_read_reg(sc, A_TP_CMM_MM_RX_FLST_BASE); in sysctl_meminfo()
10040 (md++)->base = t4_read_reg(sc, A_TP_CMM_MM_TX_FLST_BASE); in sysctl_meminfo()
10041 (md++)->base = t4_read_reg(sc, A_TP_CMM_MM_PS_FLST_BASE); in sysctl_meminfo()
10044 md->base = t4_read_reg(sc, A_TP_PMM_TX_BASE); in sysctl_meminfo()
10046 t4_read_reg(sc, A_TP_PMM_TX_PAGE_SIZE) * in sysctl_meminfo()
10047 G_PMTXMAXPAGE(t4_read_reg(sc, A_TP_PMM_TX_MAX_PAGE)); in sysctl_meminfo()
10050 md->base = t4_read_reg(sc, A_TP_PMM_RX_BASE); in sysctl_meminfo()
10052 t4_read_reg(sc, A_TP_PMM_RX_PAGE_SIZE) * in sysctl_meminfo()
10053 G_PMRXMAXPAGE(t4_read_reg(sc, A_TP_PMM_RX_MAX_PAGE)); in sysctl_meminfo()
10056 if (t4_read_reg(sc, A_LE_DB_CONFIG) & F_HASHEN) { in sysctl_meminfo()
10058 md->base = t4_read_reg(sc, A_LE_DB_HASH_TID_BASE); in sysctl_meminfo()
10060 md->base = t4_read_reg(sc, A_LE_DB_HASH_TBL_BASE_ADDR); in sysctl_meminfo()
10069 md->base = t4_read_reg(sc, A_ULP_ ## reg ## _LLIMIT);\ in sysctl_meminfo()
10070 (md++)->limit = t4_read_reg(sc, A_ULP_ ## reg ## _ULIMIT) in sysctl_meminfo()
10090 uint32_t sge_ctrl = t4_read_reg(sc, A_SGE_CONTROL2); in sysctl_meminfo()
10091 uint32_t fifo_size = t4_read_reg(sc, A_SGE_DBVFIFO_SIZE); in sysctl_meminfo()
10100 md->base = t4_read_reg(sc, A_SGE_DBVFIFO_BADDR); in sysctl_meminfo()
10107 md->base = t4_read_reg(sc, A_ULP_RX_CTX_BASE); in sysctl_meminfo()
10110 md->base = t4_read_reg(sc, A_ULP_TX_ERR_TABLE_BASE); in sysctl_meminfo()
10147 lo = t4_read_reg(sc, A_CIM_SDRAM_BASE_ADDR); in sysctl_meminfo()
10148 hi = t4_read_reg(sc, A_CIM_SDRAM_ADDR_SIZE) + lo - 1; in sysctl_meminfo()
10151 lo = t4_read_reg(sc, A_CIM_EXTMEM2_BASE_ADDR); in sysctl_meminfo()
10152 hi = t4_read_reg(sc, A_CIM_EXTMEM2_ADDR_SIZE) + lo - 1; in sysctl_meminfo()
10155 lo = t4_read_reg(sc, A_TP_PMM_RX_MAX_PAGE); in sysctl_meminfo()
10157 free += G_FREERXPAGECOUNT(t4_read_reg(sc, A_TP_FLM_FREE_RX_CNT)); in sysctl_meminfo()
10160 t4_read_reg(sc, A_TP_PMM_RX_PAGE_SIZE) >> 10, in sysctl_meminfo()
10163 lo = t4_read_reg(sc, A_TP_PMM_TX_MAX_PAGE); in sysctl_meminfo()
10164 hi = t4_read_reg(sc, A_TP_PMM_TX_PAGE_SIZE); in sysctl_meminfo()
10166 free += G_FREETXPAGECOUNT(t4_read_reg(sc, A_TP_FLM_FREE_TX_CNT)); in sysctl_meminfo()
10172 t4_read_reg(sc, A_TP_CMM_MM_MAX_PSTRUCT), in sysctl_meminfo()
10173 G_FREEPSTRUCTCOUNT(t4_read_reg(sc, A_TP_FLM_FREE_PS_CNT))); in sysctl_meminfo()
10177 lo = t4_read_reg(sc, A_MPS_RX_MAC_BG_PG_CNT0 + i * 4); in sysctl_meminfo()
10179 lo = t4_read_reg(sc, A_MPS_RX_PG_RSV0 + i * 4); in sysctl_meminfo()
10193 lo = t4_read_reg(sc, A_MPS_RX_LPBK_BG_PG_CNT0 + i * 4); in sysctl_meminfo()
10195 lo = t4_read_reg(sc, A_MPS_RX_PG_RSV4 + i * 4); in sysctl_meminfo()
10263 cls_lo = t4_read_reg(sc, MPS_CLS_SRAM_L(i)); in sysctl_mps_tcam()
10264 cls_hi = t4_read_reg(sc, MPS_CLS_SRAM_H(i)); in sysctl_mps_tcam()
10361 val = t4_read_reg(sc, A_MPS_CLS_TCAM_RDATA1_REQ_ID1); in sysctl_mps_tcam_t6()
10363 tcamy |= t4_read_reg(sc, A_MPS_CLS_TCAM_RDATA0_REQ_ID1); in sysctl_mps_tcam_t6()
10364 data2 = t4_read_reg(sc, A_MPS_CLS_TCAM_RDATA2_REQ_ID1); in sysctl_mps_tcam_t6()
10391 val = t4_read_reg(sc, A_MPS_CLS_TCAM_RDATA1_REQ_ID1); in sysctl_mps_tcam_t6()
10393 tcamx |= t4_read_reg(sc, A_MPS_CLS_TCAM_RDATA0_REQ_ID1); in sysctl_mps_tcam_t6()
10394 data2 = t4_read_reg(sc, A_MPS_CLS_TCAM_RDATA2_REQ_ID1); in sysctl_mps_tcam_t6()
10415 cls_lo = t4_read_reg(sc, MPS_CLS_SRAM_L(i)); in sysctl_mps_tcam_t6()
10416 cls_hi = t4_read_reg(sc, MPS_CLS_SRAM_H(i)); in sysctl_mps_tcam_t6()
10708 else if (t4_read_reg(sc, A_LE_DB_CONFIG) & F_HASHEN) { in sysctl_tids()
10711 x = t4_read_reg(sc, A_LE_DB_SERVER_INDEX) / 4; in sysctl_tids()
10712 y = t4_read_reg(sc, A_LE_DB_TID_HASHBASE) / 4; in sysctl_tids()
10714 x = t4_read_reg(sc, A_LE_DB_SRVR_START_INDEX); in sysctl_tids()
10715 y = t4_read_reg(sc, A_T6_LE_DB_HASH_TID_BASE); in sysctl_tids()
10754 x = t4_read_reg(sc, A_LE_DB_ACT_CNT_IPV4); in sysctl_tids()
10755 y = t4_read_reg(sc, A_LE_DB_ACT_CNT_IPV6); in sysctl_tids()
11133 switch (G_DBGLAMODE(t4_read_reg(sc, A_TP_DBG_LA_CONFIG))) { in sysctl_tp_la()
11258 cfg = t4_read_reg(sc, A_SGE_STAT_CFG); in sysctl_wcwr_stats()
11259 s1 = t4_read_reg(sc, A_SGE_STAT_TOTAL); in sysctl_wcwr_stats()
11260 s2 = t4_read_reg(sc, A_SGE_STAT_MATCH); in sysctl_wcwr_stats()
11405 res = t4_read_reg(sc, A_TP_TIMER_RESOLUTION); in sysctl_tp_tick()
11445 dack_re = G_DELAYEDACKRESOLUTION(t4_read_reg(sc, in sysctl_tp_dack_timer()
11447 dack_tmr = t4_read_reg(sc, A_TP_DACK_TIMER); in sysctl_tp_dack_timer()
11477 tre = G_TIMERRESOLUTION(t4_read_reg(sc, A_TP_TIMER_RESOLUTION)); in sysctl_tp_timer()
11480 v = tp_tick_us * G_INITSRTT(t4_read_reg(sc, reg)); in sysctl_tp_timer()
11482 v = tp_tick_us * t4_read_reg(sc, reg); in sysctl_tp_timer()
11509 v = (t4_read_reg(sc, A_TP_SHIFT_CNT) >> idx) & 0xf; in sysctl_tp_shift_cnt()
11534 v = (t4_read_reg(sc, r) >> shift) & M_TIMERBACKOFFINDEX0; in sysctl_tp_backoff()
11735 offset = G_OFFSET(t4_read_reg(sc, PF_REG(br->pfidx_addr, in load_boot()
12336 edata->val = t4_read_reg(sc, edata->addr); in t4_ioctl()
12902 save = t4_read_reg(sc, reg); in t4_dump_mem()
12914 t4_read_reg(sc, reg); in t4_dump_mem()
12919 buf[j] = htonl(t4_read_reg(sc, base + off)); in t4_dump_mem()
12931 t4_read_reg(sc, reg); in t4_dump_mem()
12940 tcb_addr = t4_read_reg(sc, A_TP_CMM_TCB_BASE); in t4_dump_tcb()