Lines Matching +full:rx +full:- +full:watermark

3 # Copyright (C) 2010-2017 Chelsio Communications.  All rights reserved.
6 # WILL RESULT IN A NON-FUNCTIONAL ADAPTER AND MAY RESULT IN PHYSICAL DAMAGE
10 # This file provides the default, power-on configuration for 4-port T5-based
25 # 4. MSI-X Vectors: 1088.
26 # 5. Multi-Port Support (MPS) TCAM: 336 entries to support MAC destination
34 # functions for ports 0-3 on PF0-3, FCoE on PF4, iSCSI on PF5, etc.
39 # Ingress Queues and MSI-X Vectors to allow up to some number of CPUs
47 # 8 Ingress Queue/MSI-X Vectors per application function
49 # for a total of 96 Ingress Queues and MSI-X Vectors on the Unified PF.
52 # 9. Some customers will want to use PCI-E SR-IOV Capability to allow Virtual
53 # Machines to directly access T6 functionality via SR-IOV Virtual Functions
54 # and "PCI Device Passthrough" -- this is especially true for the NIC
111 # minus 128-entries for FL and HP
145 # to use for TP RX payload
148 # TP RX payload page size
151 # TP number of RX channels
183 mc_mode_brc[0] = 1 # mc0 - 1: enable BRC, 0: enable RBC
184 mc_mode_brc[1] = 1 # mc1 - 1: enable BRC, 0: enable RBC
194 # NMSIX = 1088 # available MSI-X Vectors
205 # Each Ingress Queue can use one MSI-X interrupt but some Ingress Queues can
209 # Thus, the number of MSI-X Vectors assigned to the Unified PF will be less
217 # NMSIX_NIC = 32 # NIC MSI-X Interrupt Vectors (FLIQ)
224 # NMSIX_OFLD = 16 # Offload MSI-X Interrupt Vectors (FLIQ)
231 # NMSIX_RDMA = 4 # RDMA MSI-X Interrupt Vectors (FLIQ)
242 # NMSIX_ISCSI = 4 # ISCSI MSI-X Interrupt Vectors (FLIQ)
249 # NMSIX_FCOE = 34 # FCOE MSI-X Interrupt Vectors (FLIQ)
279 # The sum of all the MSI-X resources above is 74 MSI-X Vectors but we'll round
284 # The Storage PFs could need up to NPORTS*NCPUS + NMSIX_EXTRA MSI-X Vectors
290 # associated with it. Thus, the MSI-X Vector allocations we give to the
293 # one of PF0-3.
296 # All of the below PCI-E parameters are actually stored in various *_init.txt
299 # For PF0-3 we assign 8 vectors each for NIC Ingress Queues of the associated
300 # ports 0-3.
302 # For PF4, the Unified PF, we give it an MSI-X Table Size as outlined above.
304 # For PF5-6 we assign enough MSI-X Vectors to support FCoE and iSCSI
307 # Additionally, since the UnifiedPF isn't one of the per-port Physical
308 # Functions, we give the UnifiedPF and the PF0-3 Physical Functions
309 # different PCI Device IDs which will allow Unified and Per-Port Drivers
313 # Note that the actual values used for the PCI-E Intelectual Property will be
331 # With the above we can get 17 VFs/PF0-3 (limited by 336 MPS TCAM entries)
339 # on PF0-3. The below assumes that we're only doing NIC with NCPUS "Queue
340 # Sets" for ports 0-3. The FCoE and iSCSI functions for such OSes will be
546 # bg_mem: %-age of mem to use for port/buffer group
547 # lpbk_mem: %-age of port/bg mem to use for loopback
548 # hwm: high watermark; bytes available when starting to send pause
550 # lwm: low watermark; bytes remaining when sending 'unpause' frame
552 # dwm: minimum delta between high and low watermark (in units of 100
612 # MSI-X Vectors: 736