Lines Matching full:ingress
22 # 2. Ingress Queues with Free Lists: 1024. PCI-E SR-IOV Virtual Functions
23 # must use a power of 2 Ingress Queues.
35 # address matching on Ingress Packets.
54 # Ingress Queues and MSI-X Vectors to allow up to some number of CPUs
62 # 8 Ingress Queue/MSI-X Vectors per application function
64 # for a total of 96 Ingress Queues and MSI-X Vectors on the Unified PF.
91 # round them up to the Ingress Padding Boundary.
170 # Each Ingress Queue can use one MSI-X interrupt but some Ingress Queues can
171 # use Forwarded Interrupt Ingress Queues. For these latter, an Ingress Queue
172 # would be created and the Queue ID of a Forwarded Interrupt Ingress Queue
173 # will be specified as the "Ingress Queue Asynchronous Destination Index."
175 # than or equal to the number of Ingress Queues ...
178 # NFLIQ_NIC = 32 # NIC Ingress Queues with Free Lists
185 # NFLIQ_OFLD = 16 # Offload Ingress Queues with Free Lists
192 # NFLIQ_RDMA = 4 # RDMA Ingress Queues with Free Lists
200 # NFLIQ_WD = 64 ` # Wire Direct Ingress Queues with Free Lists
203 # NFLIQ_ISCSI = 4 # ISCSI Ingress Queues with Free Lists
210 # NFLIQ_FCOE = 34 # FCOE Ingress Queues with Free Lists
216 # Two extra Ingress Queues per function for Firmware Events and Forwarded
220 # NFLIQ_EXTRA = 6 # "extra" Ingress Queues 2*NFUNCS (Firmware and
225 # Microsoft HyperV resources. The HyperV Virtual Ingress Queues will have
229 # NVIIQ_HYPERV = 2 # Virtual Ingress Queues with Free Lists per VM
264 # For PF0-3 we assign 8 vectors each for NIC Ingress Queues of the associated
445 # and GTS registers, the number of Ingress and Egress Queues must be a power
492 # MPS features a 196608 bytes ingress buffer that is used for ingress buffering
558 # Ingress Queues/w Free Lists and Interrupts: 526