Lines Matching +full:0 +full:x4060
27 #define AR_MIRT 0x0020 /* interrupt rate threshold */
28 #define AR_TIMT 0x0028 /* Tx Interrupt mitigation threshold */
29 #define AR_RIMT 0x002C /* Rx Interrupt mitigation threshold */
30 #define AR_GTXTO 0x0064 /* global transmit timeout */
31 #define AR_GTTM 0x0068 /* global transmit timeout mode */
32 #define AR_CST 0x006C /* carrier sense timeout */
33 #define AR_MAC_LED 0x1f04 /* LED control */
34 #define AR_WA 0x4004 /* PCIE work-arounds */
35 #define AR_PCIE_PM_CTRL 0x4014
36 #define AR_AHB_MODE 0x4024 /* AHB mode for dma */
37 #define AR_INTR_SYNC_CAUSE_CLR 0x4028 /* clear interrupt */
38 #define AR_INTR_SYNC_CAUSE 0x4028 /* check pending interrupts */
39 #define AR_INTR_SYNC_ENABLE 0x402c /* enable interrupts */
40 #define AR_INTR_ASYNC_MASK 0x4030 /* asynchronous interrupt mask */
41 #define AR_INTR_SYNC_MASK 0x4034 /* synchronous interrupt mask */
42 #define AR_INTR_ASYNC_CAUSE 0x4038 /* check pending interrupts */
43 #define AR_INTR_ASYNC_CAUSE_CLR 0x4038 /* clear pending interrupts */
44 #define AR_INTR_ASYNC_ENABLE 0x403c /* enable interrupts */
45 #define AR5416_PCIE_SERDES 0x4040
46 #define AR5416_PCIE_SERDES2 0x4044
47 #define AR_GPIO_IN_OUT 0x4048 /* GPIO input/output register */
48 #define AR_GPIO_OE_OUT 0x404c /* GPIO output enable register */
49 #define AR_GPIO_INTR_POL 0x4050 /* GPIO interrupt polarity */
51 #define AR_GPIO_INPUT_EN_VAL 0x4054 /* GPIO input enable and value */
52 #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF 0x00000004
54 #define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF 0x00000008
56 #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_DEF 0x00000010
58 #define AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF 0x00000080
60 #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB 0x00000400
62 #define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_BB 0x00000800
64 #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB 0x00001000
66 #define AR_GPIO_INPUT_EN_VAL_RFSILENT_BB 0x00008000
68 #define AR_GPIO_RTC_RESET_OVERRIDE_ENABLE 0x00010000
69 #define AR_GPIO_JTAG_DISABLE 0x00020000
71 #define AR_GPIO_INPUT_MUX1 0x4058
72 #define AR_GPIO_INPUT_MUX1_BT_PRIORITY 0x00000f00
74 #define AR_GPIO_INPUT_MUX1_BT_FREQUENCY 0x0000f000
76 #define AR_GPIO_INPUT_MUX1_BT_ACTIVE 0x000f0000
79 #define AR_GPIO_INPUT_MUX2 0x405c
80 #define AR_GPIO_INPUT_MUX2_CLK25 0x0000000f
81 #define AR_GPIO_INPUT_MUX2_CLK25_S 0
82 #define AR_GPIO_INPUT_MUX2_RFSILENT 0x000000f0
84 #define AR_GPIO_INPUT_MUX2_RTC_RESET 0x00000f00
87 #define AR_GPIO_OUTPUT_MUX1 0x4060
88 #define AR_GPIO_OUTPUT_MUX2 0x4064
89 #define AR_GPIO_OUTPUT_MUX3 0x4068
91 #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
99 #define AR_EEPROM_STATUS_DATA 0x407c
100 #define AR_OBS 0x4080
101 #define AR_GPIO_PDPU 0x4088
104 #define AR_RTC_BASE 0x20000
106 #define AR_RTC_BASE 0x7000
109 #define AR_RTC_RC AR_RTC_BASE + 0x00 /* reset control */
110 #define AR_RTC_PLL_CONTROL AR_RTC_BASE + 0x14
111 #define AR_RTC_RESET AR_RTC_BASE + 0x40 /* RTC reset register */
112 #define AR_RTC_STATUS AR_RTC_BASE + 0x44 /* system sleep status */
113 #define AR_RTC_SLEEP_CLK AR_RTC_BASE + 0x48
114 #define AR_RTC_FORCE_WAKE AR_RTC_BASE + 0x4c /* control MAC force wake */
115 #define AR_RTC_INTR_CAUSE AR_RTC_BASE + 0x50 /* RTC interrupt cause/clear */
116 #define AR_RTC_INTR_ENABLE AR_RTC_BASE + 0x54 /* RTC interrupt enable */
117 #define AR_RTC_INTR_MASK AR_RTC_BASE + 0x58 /* RTC interrupt mask */
121 #define AR_RTC_DERIVED_CLK (AR_RTC_BASE + 0x0038)
122 #define AR_RTC_DERIVED_CLK_PERIOD 0x0000fffe
126 /* AR_USEC: 0x801c */
127 #define AR5416_USEC_TX_LAT 0x007FC000 /* tx latency to start of SIGNAL (usec) */
129 #define AR5416_USEC_RX_LAT 0x1F800000 /* rx latency to start of SIGNAL (usec) */
132 #define AR_RESET_TSF 0x8020
138 #define AR5416_SLEEP1 0x80d4
139 #define AR5416_SLEEP2 0x80d8
140 #define AR_RXFIFO_CFG 0x8114
141 #define AR_PHY_ERR_1 0x812c
142 #define AR_PHY_ERR_MASK_1 0x8130 /* mask for AR_PHY_ERR_1 */
143 #define AR_PHY_ERR_2 0x8134
144 #define AR_PHY_ERR_MASK_2 0x8138 /* mask for AR_PHY_ERR_2 */
145 #define AR_TSFOOR_THRESHOLD 0x813c
146 #define AR_PHY_ERR_3 0x8168
147 #define AR_PHY_ERR_MASK_3 0x816c /* mask for AR_PHY_ERR_3 */
148 #define AR_BT_COEX_WEIGHT2 0x81c4
149 #define AR_TXOP_X 0x81ec /* txop for legacy non-qos */
150 #define AR_TXOP_0_3 0x81f0 /* txop for various tid's */
151 #define AR_TXOP_4_7 0x81f4
152 #define AR_TXOP_8_11 0x81f8
153 #define AR_TXOP_12_15 0x81fc
155 #define AR_NEXT_TBTT 0x8200
156 #define AR_NEXT_DBA 0x8204
157 #define AR_NEXT_SWBA 0x8208
158 #define AR_NEXT_CFP 0x8208
159 #define AR_NEXT_HCF 0x820C
160 #define AR_NEXT_TIM 0x8210
161 #define AR_NEXT_DTIM 0x8214
162 #define AR_NEXT_QUIET 0x8218
163 #define AR_NEXT_NDP 0x821C
164 #define AR5416_BEACON_PERIOD 0x8220
165 #define AR_DBA_PERIOD 0x8224
166 #define AR_SWBA_PERIOD 0x8228
167 #define AR_HCF_PERIOD 0x822C
168 #define AR_TIM_PERIOD 0x8230
169 #define AR_DTIM_PERIOD 0x8234
170 #define AR_QUIET_PERIOD 0x8238
171 #define AR_NDP_PERIOD 0x823C
172 #define AR_TIMER_MODE 0x8240
173 #define AR_SLP32_MODE 0x8244
174 #define AR_SLP32_WAKE 0x8248
175 #define AR_SLP32_INC 0x824c
176 #define AR_SLP_CNT 0x8250 /* 32kHz cycles with mac asleep */
177 #define AR_SLP_CYCLE_CNT 0x8254 /* absolute number of 32kHz cycles */
178 #define AR_SLP_MIB_CTRL 0x8258
179 #define AR_2040_MODE 0x8318
180 #define AR_EXTRCCNT 0x8328 /* extension channel rx clear count */
181 #define AR_SELFGEN_MASK 0x832c /* rx and cal chain masks */
182 #define AR_PHY_ERR_MASK_REG 0x8338
183 #define AR_PCU_TXBUF_CTRL 0x8340
184 #define AR_PCU_MISC_MODE2 0x8344
187 #define AR_RC_AHB 0x00000001 /* AHB reset */
188 #define AR_RC_APB 0x00000002 /* APB reset */
189 #define AR_RC_HOSTIF 0x00000100 /* host interface reset */
191 #define AR_MIRT_VAL 0x0000ffff /* in uS */
194 #define AR_TIMT_LAST 0x0000ffff /* Last packet threshold */
195 #define AR_TIMT_LAST_S 0
196 #define AR_TIMT_FIRST 0xffff0000 /* First packet threshold */
199 #define AR_RIMT_LAST 0x0000ffff /* Last packet threshold */
200 #define AR_RIMT_LAST_S 0
201 #define AR_RIMT_FIRST 0xffff0000 /* First packet threshold */
204 #define AR_GTXTO_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs)
205 #define AR_GTXTO_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs)
208 #define AR_GTTM_USEC 0x00000001 // usec strobe
209 #define AR_GTTM_IGNORE_IDLE 0x00000002 // ignore channel idle
210 #define AR_GTTM_RESET_IDLE 0x00000004 // reset counter on channel idle low
211 #define AR_GTTM_CST_USEC 0x00000008 // CST usec strobe
213 #define AR_CST_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs)
214 #define AR_CST_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs)
218 #define AR_TXCFG_DMASZ_MASK 0x00000003
219 #define AR_TXCFG_DMASZ_4B 0
227 #define AR_TXCFG_ATIM_TXPOLICY 0x00000800
230 #define AR_RXCFG_DMASZ_MASK 0x00000007
231 #define AR_RXCFG_DMASZ_4B 0
241 #define AR_CFG_SCLK_RATE_IND 0x00000003 /* sleep clock indication */
242 #define AR_CFG_SCLK_RATE_IND_S 0
243 #define AR_CFG_SCLK_32MHZ 0x00000000 /* Sleep clock rate */
244 #define AR_CFG_SCLK_4MHZ 0x00000001 /* Sleep clock rate */
245 #define AR_CFG_SCLK_1MHZ 0x00000002 /* Sleep clock rate */
246 #define AR_CFG_SCLK_32KHZ 0x00000003 /* Sleep clock rate */
247 #define AR_MAC_LED_BLINK_SLOW 0x00000008 /* LED slowest blink rate mode */
248 #define AR_MAC_LED_BLINK_THRESH_SEL 0x00000070 /* LED blink threshold select */
249 #define AR_MAC_LED_MODE 0x00000380 /* LED mode select */
251 #define AR_MAC_LED_MODE_PROP 0 /* Blink prop to filtered tx/rx */
257 #define AR_MAC_LED_ASSOC 0x00000c00
258 #define AR_MAC_LED_ASSOC_NONE 0x0 /* STA is not associated or trying */
259 #define AR_MAC_LED_ASSOC_ACTIVE 0x1 /* STA is associated */
260 #define AR_MAC_LED_ASSOC_PEND 0x2 /* STA is trying to associate */
263 #define AR_WA_BIT6 0x00000040
264 #define AR_WA_BIT7 0x00000080
265 #define AR_WA_D3_L1_DISABLE 0x00004000 /* */
266 #define AR_WA_UNTIE_RESET_EN 0x00008000 /* ena PCI reset to POR */
267 #define AR_WA_RESET_EN 0x00040000 /* ena AR_WA_UNTIE_RESET_EN */
268 #define AR_WA_ANALOG_SHIFT 0x00100000
269 #define AR_WA_POR_SHORT 0x00200000 /* PCIE phy reset control */
270 #define AR_WA_BIT22 0x00400000
271 #define AR_WA_BIT23 0x00800000
273 #define AR_WA_DEFAULT 0x0000073f
274 #define AR9280_WA_DEFAULT 0x0040073b /* disable bit 2, see commit */
275 #define AR9285_WA_DEFAULT 0x004a05cb
277 #define AR_PCIE_PM_CTRL_ENA 0x00080000
279 #define AR_AHB_EXACT_WR_EN 0x00000000 /* write exact bytes */
280 #define AR_AHB_BUF_WR_EN 0x00000001 /* buffer write up to cacheline*/
281 #define AR_AHB_EXACT_RD_EN 0x00000000 /* read exact bytes */
282 #define AR_AHB_CACHELINE_RD_EN 0x00000002 /* read up to end of cacheline */
283 #define AR_AHB_PREFETCH_RD_EN 0x00000004 /* prefetch up to page boundary*/
284 #define AR_AHB_PAGE_SIZE_1K 0x00000000 /* set page-size as 1k */
285 #define AR_AHB_PAGE_SIZE_2K 0x00000008 /* set page-size as 2k */
286 #define AR_AHB_PAGE_SIZE_4K 0x00000010 /* set page-size as 4k */
288 #define AR_AHB_CUSTOM_BURST_EN 0x000000C0 /* set Custom Burst Mode */
293 #define AR_STA_ID1_PRESERVE_SEQNUM 0x20000000 /* Don't replace seq num */
296 #define AR_DIAG_DUAL_CHAIN_INFO 0x01000000 /* dual chain channel info */
297 #define AR_DIAG_RX_ABORT 0x02000000 /* abort rx */
298 #define AR_DIAG_SATURATE_CCNT 0x04000000 /* sat. cycle cnts (no shift) */
299 #define AR_DIAG_OBS_PT_SEL2 0x08000000 /* observation point sel */
300 #define AR_DIAG_RXCLEAR_CTL_LOW 0x10000000 /* force rx_clear(ctl) low/busy */
301 #define AR_DIAG_RXCLEAR_EXT_LOW 0x20000000 /* force rx_clear(ext) low/busy */
303 #define AR_TXOP_X_VAL 0x000000FF
305 #define AR_RESET_TSF_ONCE 0x01000000 /* reset tsf once; self-clears*/
308 #define AR_ISR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */
309 #define AR_ISR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */
310 #define AR_ISR_GENTMR 0x10000000 /* OR of generic timer bits in S5 */
311 #define AR_ISR_TXINTM 0x40000000 /* Tx int after mitigation */
312 #define AR_ISR_RXINTM 0x80000000 /* Rx int after mitigation */
314 #define AR_ISR_S2_CST 0x00400000 /* Carrier sense timeout */
315 #define AR_ISR_S2_GTT 0x00800000 /* Global transmit timeout */
316 #define AR_ISR_S2_TSFOOR 0x40000000 /* RX TSF out of range */
318 #define AR_ISR_S5 0x0098
319 #define AR_ISR_S5_S 0x00d8
320 #define AR_ISR_S5_GENTIMER7 0x00000080 // Mask for timer 7 trigger
321 #define AR_ISR_S5_TIM_TIMER 0x00000010 // TIM Timer ISR
322 #define AR_ISR_S5_DTIM_TIMER 0x00000020 // DTIM Timer ISR
323 #define AR_ISR_S5_GENTIMER_TRIG 0x0000FF80 // ISR for generic timer trigger 7-15
324 #define AR_ISR_S5_GENTIMER_TRIG_S 0
325 #define AR_ISR_S5_GENTIMER_THRESH 0xFF800000 // ISR for generic timer threshold 7-15
328 #define AR_INTR_SPURIOUS 0xffffffff
329 #define AR_INTR_RTC_IRQ 0x00000001 /* rtc in shutdown state */
330 #define AR_INTR_MAC_IRQ 0x00000002 /* pending mac interrupt */
331 #define AR_INTR_EEP_PROT_ACCESS 0x00000004 /* eeprom protected access */
332 #define AR_INTR_MAC_AWAKE 0x00020000 /* mac is awake */
333 #define AR_INTR_MAC_ASLEEP 0x00040000 /* mac is asleep */
336 #define AR_IMR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */
337 #define AR_IMR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */
338 #define AR_IMR_TXINTM 0x40000000 /* Tx int after mitigation */
339 #define AR_IMR_RXINTM 0x80000000 /* Rx int after mitigation */
341 #define AR_IMR_S2_CST 0x00400000 /* Carrier sense timeout */
342 #define AR_IMR_S2_GTT 0x00800000 /* Global transmit timeout */
345 #define AR_INTR_SYNC_RTC_IRQ 0x00000001
346 #define AR_INTR_SYNC_MAC_IRQ 0x00000002
347 #define AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS 0x00000004
348 #define AR_INTR_SYNC_APB_TIMEOUT 0x00000008
349 #define AR_INTR_SYNC_PCI_MODE_CONFLICT 0x00000010
350 #define AR_INTR_SYNC_HOST1_FATAL 0x00000020
351 #define AR_INTR_SYNC_HOST1_PERR 0x00000040
352 #define AR_INTR_SYNC_TRCV_FIFO_PERR 0x00000080
353 #define AR_INTR_SYNC_RADM_CPL_EP 0x00000100
354 #define AR_INTR_SYNC_RADM_CPL_DLLP_ABORT 0x00000200
355 #define AR_INTR_SYNC_RADM_CPL_TLP_ABORT 0x00000400
356 #define AR_INTR_SYNC_RADM_CPL_ECRC_ERR 0x00000800
357 #define AR_INTR_SYNC_RADM_CPL_TIMEOUT 0x00001000
358 #define AR_INTR_SYNC_LOCAL_TIMEOUT 0x00002000
359 #define AR_INTR_SYNC_PM_ACCESS 0x00004000
360 #define AR_INTR_SYNC_MAC_AWAKE 0x00008000
361 #define AR_INTR_SYNC_MAC_ASLEEP 0x00010000
362 #define AR_INTR_SYNC_MAC_SLEEP_ACCESS 0x00020000
363 #define AR_INTR_SYNC_ALL 0x0003FFFF
373 #define AR_INTR_SYNC_MASK_GPIO 0xFFFC0000
376 #define AR_INTR_SYNC_ENABLE_GPIO 0xFFFC0000
379 #define AR_INTR_ASYNC_MASK_GPIO 0xFFFC0000 /* async int mask */
382 #define AR_INTR_ASYNC_CAUSE_GPIO 0xFFFC0000 /* GPIO interrupts */
385 #define AR_INTR_ASYNC_ENABLE_GPIO 0xFFFC0000 /* enable interrupts */
389 #define AR_RTC_RC_M 0x00000003
390 #define AR_RTC_RC_MAC_WARM 0x00000001
391 #define AR_RTC_RC_MAC_COLD 0x00000002
393 #define AR_RTC_RC_COLD_RESET 0x00000004
394 #define AR_RTC_RC_WARM_RESET 0x00000008
396 #define AR_RTC_PLL_DIV 0x0000001f
397 #define AR_RTC_PLL_DIV_S 0
398 #define AR_RTC_PLL_DIV2 0x00000020
399 #define AR_RTC_PLL_REFDIV_5 0x000000c0
401 #define AR_RTC_SOWL_PLL_DIV 0x000003ff
402 #define AR_RTC_SOWL_PLL_DIV_S 0
403 #define AR_RTC_SOWL_PLL_REFDIV 0x00003C00
405 #define AR_RTC_SOWL_PLL_CLKSEL 0x0000C000
408 #define AR_RTC_RESET_EN 0x00000001 /* Reset RTC bit */
410 #define AR_RTC_PM_STATUS_M 0x0000000f /* Pwr Mgmt Status */
412 #define AR_RTC_STATUS_M 0x0000000f /* RTC Status */
414 #define AR_RTC_STATUS_M 0x0000003f /* RTC Status */
416 #define AR_RTC_STATUS_SHUTDOWN 0x00000001
417 #define AR_RTC_STATUS_ON 0x00000002
418 #define AR_RTC_STATUS_SLEEP 0x00000004
419 #define AR_RTC_STATUS_WAKEUP 0x00000008
420 #define AR_RTC_STATUS_COLDRESET 0x00000010 /* Not currently used */
421 #define AR_RTC_STATUS_PLLCHANGE 0x00000020 /* Not currently used */
423 #define AR_RTC_SLEEP_DERIVED_CLK 0x2
425 #define AR_RTC_FORCE_WAKE_EN 0x00000001 /* enable force wake */
426 #define AR_RTC_FORCE_WAKE_ON_INT 0x00000002 /* auto-wake on MAC interrupt */
428 #define AR_RTC_PLL_CLKSEL 0x00000300
432 #define AR_AN_RF2G1_CH0 0x7810
433 #define AR_AN_RF5G1_CH0 0x7818
434 #define AR_AN_RF2G1_CH1 0x7834
435 #define AR_AN_RF5G1_CH1 0x783C
436 #define AR_AN_TOP2 0x7894
437 #define AR_AN_SYNTH9 0x7868
439 #define AR_AN_RF2G1_CH0_OB 0x03800000
441 #define AR_AN_RF2G1_CH0_DB 0x1C000000
444 #define AR_AN_RF5G1_CH0_OB5 0x00070000
446 #define AR_AN_RF5G1_CH0_DB5 0x00380000
449 #define AR_AN_RF2G1_CH1_OB 0x03800000
451 #define AR_AN_RF2G1_CH1_DB 0x1C000000
454 #define AR_AN_RF5G1_CH1_OB5 0x00070000
456 #define AR_AN_RF5G1_CH1_DB5 0x00380000
459 #define AR_AN_TOP1 0x7890
460 #define AR_AN_TOP1_DACIPMODE 0x00040000
463 #define AR_AN_TOP2_XPABIAS_LVL 0xC0000000
465 #define AR_AN_TOP2_LOCALBIAS 0x00200000
467 #define AR_AN_TOP2_PWDCLKIND 0x00400000
470 #define AR_AN_SYNTH9_REFDIVA 0xf8000000
473 #define AR9271_AN_RF2G6_OFFS 0x07f00000
477 #define AR5416_SLEEP1_ASSUME_DTIM 0x00080000
478 #define AR5416_SLEEP1_CAB_TIMEOUT 0xFFE00000 /* Cab timeout (TU) */
481 #define AR5416_SLEEP2_BEACON_TIMEOUT 0xFFE00000 /* Beacon timeout (TU)*/
485 #define AR_SLP32_HALFCLK_LATENCY 0x000FFFFF /* rising <-> falling edge */
486 #define AR_SLP32_ENA 0x00100000
487 #define AR_SLP32_TSF_WRITE_STATUS 0x00200000 /* tsf update in progress */
489 #define AR_SLP32_WAKE_XTL_TIME 0x0000FFFF /* time to wake crystal */
491 #define AR_SLP32_TST_INC 0x000FFFFF
493 #define AR_SLP_MIB_CLEAR 0x00000001 /* clear pending */
494 #define AR_SLP_MIB_PENDING 0x00000002 /* clear counters */
496 #define AR_TIMER_MODE_TBTT 0x00000001
497 #define AR_TIMER_MODE_DBA 0x00000002
498 #define AR_TIMER_MODE_SWBA 0x00000004
499 #define AR_TIMER_MODE_HCF 0x00000008
500 #define AR_TIMER_MODE_TIM 0x00000010
501 #define AR_TIMER_MODE_DTIM 0x00000020
502 #define AR_TIMER_MODE_QUIET 0x00000040
503 #define AR_TIMER_MODE_NDP 0x00000080
504 #define AR_TIMER_MODE_OVERFLOW_INDEX 0x00000700
506 #define AR_TIMER_MODE_THRESH 0xFFFFF000
510 #define AR_PCU_FORCE_BSSID_MATCH 0x00000001 /* force bssid to match */
511 #define AR_PCU_MIC_NEW_LOC_ENA 0x00000004 /* tx/rx mic keys together */
512 #define AR_PCU_TX_ADD_TSF 0x00000008 /* add tx_tsf + int_tsf */
513 #define AR_PCU_CCK_SIFS_MODE 0x00000010 /* assume 11b sifs */
514 #define AR_PCU_RX_ANT_UPDT 0x00000800 /* KC_RX_ANT_UPDATE */
515 #define AR_PCU_TXOP_TBTT_LIMIT_ENA 0x00001000 /* enforce txop / tbtt */
516 #define AR_PCU_MISS_BCN_IN_SLEEP 0x00004000 /* count bmiss's when sleeping */
517 #define AR_PCU_BUG_12306_FIX_ENA 0x00020000 /* use rx_clear to count sifs */
518 #define AR_PCU_FORCE_QUIET_COLL 0x00040000 /* kill xmit for channel change */
519 #define AR_PCU_BT_ANT_PREVENT_RX 0x00100000
521 #define AR_PCU_TBTT_PROTECT 0x00200000 /* no xmit up to tbtt+20 uS */
522 #define AR_PCU_CLEAR_VMF 0x01000000 /* clear vmf mode (fast cc)*/
523 #define AR_PCU_CLEAR_BA_VALID 0x04000000 /* clear ba state */
524 #define AR_PCU_SEL_EVM 0x08000000 /* select EVM data or PLCP header */
526 #define AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE 0x00000002
527 #define AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT 0x00000004
530 * If bit is 0, then Multicast search is based on MAC address only.
533 #define AR_PCU_MISC_MODE2_ADHOC_MCAST_KEYID_ENABLE 0x00000040
534 #define AR_PCU_MISC_MODE2_ENABLE_AGGWEP 0x00020000 /* Kiwi or later? */
535 #define AR_PCU_MISC_MODE2_HWWAR1 0x00100000
536 #define AR_PCU_MISC_MODE2_HWWAR2 0x02000000
539 #define AR_MAC_PCU_ASYNC_FIFO_REG3 0x8358
540 #define AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL 0x00000400
541 #define AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET 0x80000000
544 #define AR_TSF2_L32 0x8390
545 #define AR_TSF2_U32 0x8394
548 #define AR_DIRECT_CONNECT 0x83A0
549 #define AR_DC_AP_STA_EN 0x00000001
552 #define AR_INTR_GPIO 0x3FF00000 /* gpio interrupted */
555 #define AR_GPIO_OUT_CTRL 0x000003FF /* 0 = out, 1 = in */
556 #define AR_GPIO_OUT_VAL 0x000FFC00
558 #define AR_GPIO_INTR_CTRL 0x3FF00000
561 #define AR_GPIO_IN_VAL 0x0FFFC000 /* pre-9280 */
563 #define AR928X_GPIO_IN_VAL 0x000FFC00
565 #define AR9285_GPIO_IN_VAL 0x00FFF000
567 #define AR9287_GPIO_IN_VAL 0x003FF800
570 #define AR_GPIO_OE_OUT_DRV 0x3 /* 2 bit mask shifted by 2*bitpos */
571 #define AR_GPIO_OE_OUT_DRV_NO 0x0 /* tristate */
572 #define AR_GPIO_OE_OUT_DRV_LOW 0x1 /* drive if low */
573 #define AR_GPIO_OE_OUT_DRV_HI 0x2 /* drive if high */
574 #define AR_GPIO_OE_OUT_DRV_ALL 0x3 /* drive always */
576 #define AR_GPIO_INTR_POL_VAL 0x1FFF
577 #define AR_GPIO_INTR_POL_VAL_S 0
579 #define AR_GPIO_JTAG_DISABLE 0x00020000
581 #define AR_2040_JOINED_RX_CLEAR 0x00000001 /* use ctl + ext rx_clear for cca */
583 #define AR_PCU_TXBUF_CTRL_SIZE_MASK 0x7FF
584 #define AR_PCU_TXBUF_CTRL_USABLE_SIZE 0x700
585 #define AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380
588 #define AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR 0x000003AB
589 #define AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR 0x16001D56
590 #define AR_USEC_ASYNC_FIFO_DUR 0x12e00074
591 #define AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR 0x00000420
592 #define AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR 0x0000A5EB
595 #define AR_MAC_PCU_LOGIC_ANALYZER 0x8264
596 #define AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768 0x20000000
599 #define AR_EEPROM_STATUS_DATA_VAL 0x0000ffff
600 #define AR_EEPROM_STATUS_DATA_VAL_S 0
601 #define AR_EEPROM_STATUS_DATA_BUSY 0x00010000
602 #define AR_EEPROM_STATUS_DATA_BUSY_ACCESS 0x00020000
603 #define AR_EEPROM_STATUS_DATA_PROT_ACCESS 0x00040000
604 #define AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000
607 #define AR9271_CLOCK_CONTROL 0x50040
608 #define AR9271_CLOCK_SELECTION_22 0x0
609 #define AR9271_CLOCK_SELECTION_88 0x1
610 #define AR9271_CLOCK_SELECTION_44 0x2
611 #define AR9271_CLOCK_SELECTION_117 0x4
612 #define AR9271_CLOCK_SELECTION_OSC_40 0x6
613 #define AR9271_CLOCK_SELECTION_RTC 0x7
614 #define AR9271_SPI_SEL 0x100
615 #define AR9271_UART_SEL 0x200
617 #define AR9271_RESET_POWER_DOWN_CONTROL 0x50044
618 #define AR9271_RADIO_RF_RST 0x20
619 #define AR9271_GATE_MAC_CTL 0x4000
620 #define AR9271_MAIN_PLL_PWD_CTL 0x40000
622 #define AR9271_CLKMISC 0x4090
623 #define AR9271_OSC_to_10M_EN 0x00000001
626 * AR5212 defines the MAC revision mask as 0xF, but both ath9k and
627 * the Atheros HAL define it as 0x7.
632 * the revisions become 1.0 => 0x0, 2.0 => 0x1, 2.2 => 0x2.
636 #define AR_SREV_REVISION_OWL_10 0x08
637 #define AR_SREV_REVISION_OWL_20 0x09
638 #define AR_SREV_REVISION_OWL_22 0x0a
640 #define AR_RAD5133_SREV_MAJOR 0xc0 /* Fowl: 2+5G/3x3 */
641 #define AR_RAD2133_SREV_MAJOR 0xd0 /* Fowl: 2G/3x3 */
642 #define AR_RAD5122_SREV_MAJOR 0xe0 /* Fowl: 5G/2x2 */
643 #define AR_RAD2122_SREV_MAJOR 0xf0 /* Fowl: 2+5G/2x2 */
655 #define AR_XSREV_ID 0xFFFFFFFF /* Chip ID */
656 #define AR_XSREV_ID_S 0
657 #define AR_XSREV_VERSION 0xFFFC0000 /* Chip version */
659 #define AR_XSREV_TYPE 0x0003F000 /* Chip type */
661 #define AR_XSREV_TYPE_CHAIN 0x00001000 /* Chain Mode (1:3 chains,
662 * 0:2 chains) */
663 #define AR_XSREV_TYPE_HOST_MODE 0x00002000 /* Host Mode (1:PCI, 0:PCIe) */
664 #define AR_XSREV_REVISION 0x00000F00
667 #define AR_XSREV_VERSION_OWL_PCI 0x0D
668 #define AR_XSREV_VERSION_OWL_PCIE 0x0C
672 * of 0x07, rather than 0x0F which is being used in the FreeBSD HAL.
676 #if 0
677 #define AR_XSREV_REVISION_OWL_10 0 /* Owl 1.0 */
682 #define AR_XSREV_VERSION_HOWL 0x14 /* Howl (AR9130) */
683 #define AR_XSREV_VERSION_SOWL 0x40 /* Sowl (AR9160) */
684 #define AR_XSREV_REVISION_SOWL_10 0 /* Sowl 1.0 */
686 #define AR_XSREV_VERSION_MERLIN 0x80 /* Merlin Version */
687 #define AR_XSREV_REVISION_MERLIN_10 0 /* Merlin 1.0 */
690 #define AR_XSREV_VERSION_KITE 0xC0 /* Kite Version */
691 #define AR_XSREV_REVISION_KITE_10 0 /* Kite 1.0 */
694 #define AR_XSREV_VERSION_KIWI 0x180 /* Kiwi (AR9287) */
695 #define AR_XSREV_REVISION_KIWI_10 0 /* Kiwi 1.0 */
779 ((OS_REG_READ(_ah, AR_AN_SYNTH9) & 0x7) == 0x1))
809 #define AR_SREV_9271(_ah) 0