Lines Matching +full:fis +full:- +full:based
1 /*-
2 * SPDX-License-Identifier: BSD-2-Clause
4 * Copyright (c) 2009-2012 Alexander Motin <mav@FreeBSD.org>
108 return ch->disablephy ? ATA_SC_DET_DISABLE : val; in ahci_ch_detval()
116 ATA_OUTL(ctlr->r_mem, AHCI_IS, ATA_INL(ctlr->r_mem, AHCI_IS)); in ahci_ctlr_setup()
118 if (ctlr->ccc) { in ahci_ctlr_setup()
119 ATA_OUTL(ctlr->r_mem, AHCI_CCCP, ATA_INL(ctlr->r_mem, AHCI_PI)); in ahci_ctlr_setup()
120 ATA_OUTL(ctlr->r_mem, AHCI_CCCC, in ahci_ctlr_setup()
121 (ctlr->ccc << AHCI_CCCC_TV_SHIFT) | in ahci_ctlr_setup()
124 ctlr->cccv = (ATA_INL(ctlr->r_mem, AHCI_CCCC) & in ahci_ctlr_setup()
129 ctlr->ccc, ctlr->cccv); in ahci_ctlr_setup()
133 ATA_OUTL(ctlr->r_mem, AHCI_GHC, in ahci_ctlr_setup()
134 ATA_INL(ctlr->r_mem, AHCI_GHC) | AHCI_GHC_IE); in ahci_ctlr_setup()
146 if ((ATA_INL(ctlr->r_mem, AHCI_VS) >= 0x00010200) && in ahci_ctlr_reset()
147 (ATA_INL(ctlr->r_mem, AHCI_CAP2) & AHCI_CAP2_BOH) && in ahci_ctlr_reset()
148 ((v = ATA_INL(ctlr->r_mem, AHCI_BOHC)) & AHCI_BOHC_OOS) == 0) { in ahci_ctlr_reset()
150 ATA_OUTL(ctlr->r_mem, AHCI_BOHC, v | AHCI_BOHC_OOS); in ahci_ctlr_reset()
155 v = ATA_INL(ctlr->r_mem, AHCI_BOHC); in ahci_ctlr_reset()
164 ATA_OUTL(ctlr->r_mem, AHCI_GHC, AHCI_GHC_AE); in ahci_ctlr_reset()
166 ATA_OUTL(ctlr->r_mem, AHCI_GHC, AHCI_GHC_AE|AHCI_GHC_HR); in ahci_ctlr_reset()
167 for (timeout = 1000; timeout > 0; timeout--) { in ahci_ctlr_reset()
169 if ((ATA_INL(ctlr->r_mem, AHCI_GHC) & AHCI_GHC_HR) == 0) in ahci_ctlr_reset()
177 ATA_OUTL(ctlr->r_mem, AHCI_GHC, AHCI_GHC_AE); in ahci_ctlr_reset()
179 if (ctlr->quirks & AHCI_Q_RESTORE_CAP) { in ahci_ctlr_reset()
182 * This is write to a read-only register to restore its state. in ahci_ctlr_reset()
183 * On fully standard-compliant hardware this is not needed and in ahci_ctlr_reset()
187 ATA_OUTL(ctlr->r_mem, AHCI_CAP, ctlr->caps); in ahci_ctlr_reset()
201 ctlr->dev = dev; in ahci_attach()
202 ctlr->ccc = 0; in ahci_attach()
204 device_get_unit(dev), "ccc", &ctlr->ccc); in ahci_attach()
205 mtx_init(&ctlr->ch_mtx, "AHCI channels lock", NULL, MTX_DEF); in ahci_attach()
208 ctlr->sc_iomem.rm_start = rman_get_start(ctlr->r_mem); in ahci_attach()
209 ctlr->sc_iomem.rm_end = rman_get_end(ctlr->r_mem); in ahci_attach()
210 ctlr->sc_iomem.rm_type = RMAN_ARRAY; in ahci_attach()
211 ctlr->sc_iomem.rm_descr = "I/O memory addresses"; in ahci_attach()
212 if ((error = rman_init(&ctlr->sc_iomem)) != 0) { in ahci_attach()
216 if ((error = rman_manage_region(&ctlr->sc_iomem, in ahci_attach()
217 rman_get_start(ctlr->r_mem), rman_get_end(ctlr->r_mem))) != 0) { in ahci_attach()
219 rman_fini(&ctlr->sc_iomem); in ahci_attach()
223 version = ATA_INL(ctlr->r_mem, AHCI_VS); in ahci_attach()
224 ctlr->caps = ATA_INL(ctlr->r_mem, AHCI_CAP); in ahci_attach()
226 ctlr->caps2 = ATA_INL(ctlr->r_mem, AHCI_CAP2); in ahci_attach()
227 if (ctlr->caps & AHCI_CAP_EMS) in ahci_attach()
228 ctlr->capsem = ATA_INL(ctlr->r_mem, AHCI_EM_CTL); in ahci_attach()
230 if (ctlr->quirks & AHCI_Q_FORCE_PI) { in ahci_attach()
237 int nports = (ctlr->caps & AHCI_CAP_NPMASK) + 1; in ahci_attach()
238 int nmask = (1 << nports) - 1; in ahci_attach()
240 ATA_OUTL(ctlr->r_mem, AHCI_PI, nmask); in ahci_attach()
245 ctlr->ichannels = ATA_INL(ctlr->r_mem, AHCI_PI); in ahci_attach()
248 if ((ctlr->quirks & AHCI_Q_ALTSIG) && in ahci_attach()
249 (ctlr->caps & AHCI_CAP_SPM) == 0) in ahci_attach()
250 ctlr->quirks |= AHCI_Q_NOBSYRES; in ahci_attach()
252 if (ctlr->quirks & AHCI_Q_1CH) { in ahci_attach()
253 ctlr->caps &= ~AHCI_CAP_NPMASK; in ahci_attach()
254 ctlr->ichannels &= 0x01; in ahci_attach()
256 if (ctlr->quirks & AHCI_Q_2CH) { in ahci_attach()
257 ctlr->caps &= ~AHCI_CAP_NPMASK; in ahci_attach()
258 ctlr->caps |= 1; in ahci_attach()
259 ctlr->ichannels &= 0x03; in ahci_attach()
261 if (ctlr->quirks & AHCI_Q_4CH) { in ahci_attach()
262 ctlr->caps &= ~AHCI_CAP_NPMASK; in ahci_attach()
263 ctlr->caps |= 3; in ahci_attach()
264 ctlr->ichannels &= 0x0f; in ahci_attach()
266 ctlr->channels = MAX(flsl(ctlr->ichannels), in ahci_attach()
267 (ctlr->caps & AHCI_CAP_NPMASK) + 1); in ahci_attach()
268 if (ctlr->quirks & AHCI_Q_NOPMP) in ahci_attach()
269 ctlr->caps &= ~AHCI_CAP_SPM; in ahci_attach()
270 if (ctlr->quirks & AHCI_Q_NONCQ) in ahci_attach()
271 ctlr->caps &= ~AHCI_CAP_SNCQ; in ahci_attach()
272 if ((ctlr->caps & AHCI_CAP_CCCS) == 0) in ahci_attach()
273 ctlr->ccc = 0; in ahci_attach()
274 ctlr->emloc = ATA_INL(ctlr->r_mem, AHCI_EM_LOC); in ahci_attach()
276 /* Create controller-wide DMA tag. */ in ahci_attach()
278 (ctlr->caps & AHCI_CAP_64BIT) ? BUS_SPACE_MAXADDR : in ahci_attach()
281 ctlr->dma_coherent ? BUS_DMA_COHERENT : 0, NULL, NULL, in ahci_attach()
282 &ctlr->dma_tag)) { in ahci_attach()
284 rman_fini(&ctlr->sc_iomem); in ahci_attach()
292 bus_dma_tag_destroy(ctlr->dma_tag); in ahci_attach()
294 rman_fini(&ctlr->sc_iomem); in ahci_attach()
299 for (u = ctlr->ichannels; u != 0; u >>= 1) in ahci_attach()
301 ctlr->direct = (ctlr->msi && (ctlr->numirqs > 1 || i <= 3)); in ahci_attach()
303 "direct", &ctlr->direct); in ahci_attach()
305 speed = (ctlr->caps & AHCI_CAP_ISS) >> AHCI_CAP_ISS_SHIFT; in ahci_attach()
310 (ctlr->caps & AHCI_CAP_NPMASK) + 1, in ahci_attach()
313 (ctlr->caps & AHCI_CAP_SPM) ? in ahci_attach()
315 (ctlr->caps & AHCI_CAP_FBSS) ? in ahci_attach()
317 if (ctlr->quirks != 0) { in ahci_attach()
318 device_printf(dev, "quirks=0x%b\n", ctlr->quirks, in ahci_attach()
323 (ctlr->caps & AHCI_CAP_64BIT) ? " 64bit":"", in ahci_attach()
324 (ctlr->caps & AHCI_CAP_SNCQ) ? " NCQ":"", in ahci_attach()
325 (ctlr->caps & AHCI_CAP_SSNTF) ? " SNTF":"", in ahci_attach()
326 (ctlr->caps & AHCI_CAP_SMPS) ? " MPS":"", in ahci_attach()
327 (ctlr->caps & AHCI_CAP_SSS) ? " SS":"", in ahci_attach()
328 (ctlr->caps & AHCI_CAP_SALP) ? " ALP":"", in ahci_attach()
329 (ctlr->caps & AHCI_CAP_SAL) ? " AL":"", in ahci_attach()
330 (ctlr->caps & AHCI_CAP_SCLO) ? " CLO":"", in ahci_attach()
334 (ctlr->caps & AHCI_CAP_SAM) ? " AM":"", in ahci_attach()
335 (ctlr->caps & AHCI_CAP_SPM) ? " PM":"", in ahci_attach()
336 (ctlr->caps & AHCI_CAP_FBSS) ? " FBS":"", in ahci_attach()
337 (ctlr->caps & AHCI_CAP_PMD) ? " PMD":"", in ahci_attach()
338 (ctlr->caps & AHCI_CAP_SSC) ? " SSC":"", in ahci_attach()
339 (ctlr->caps & AHCI_CAP_PSC) ? " PSC":"", in ahci_attach()
340 ((ctlr->caps & AHCI_CAP_NCS) >> AHCI_CAP_NCS_SHIFT) + 1, in ahci_attach()
341 (ctlr->caps & AHCI_CAP_CCCS) ? " CCC":"", in ahci_attach()
342 (ctlr->caps & AHCI_CAP_EMS) ? " EM":"", in ahci_attach()
343 (ctlr->caps & AHCI_CAP_SXS) ? " eSATA":"", in ahci_attach()
344 (ctlr->caps & AHCI_CAP_NPMASK) + 1); in ahci_attach()
348 (ctlr->caps2 & AHCI_CAP2_DESO) ? " DESO":"", in ahci_attach()
349 (ctlr->caps2 & AHCI_CAP2_SADM) ? " SADM":"", in ahci_attach()
350 (ctlr->caps2 & AHCI_CAP2_SDS) ? " SDS":"", in ahci_attach()
351 (ctlr->caps2 & AHCI_CAP2_APST) ? " APST":"", in ahci_attach()
352 (ctlr->caps2 & AHCI_CAP2_NVMP) ? " NVMP":"", in ahci_attach()
353 (ctlr->caps2 & AHCI_CAP2_BOH) ? " BOH":""); in ahci_attach()
356 for (unit = 0; unit < ctlr->channels; unit++) { in ahci_attach()
363 if ((ctlr->ichannels & (1 << unit)) == 0) in ahci_attach()
367 for (; unit < ctlr->channels + ctlr->remapped_devices; unit++) { in ahci_attach()
376 int em = (ctlr->caps & AHCI_CAP_EMS) != 0; in ahci_attach()
400 for (i = 0; i < ctlr->numirqs; i++) { in ahci_detach()
401 if (ctlr->irqs[i].r_irq) { in ahci_detach()
402 bus_teardown_intr(dev, ctlr->irqs[i].r_irq, in ahci_detach()
403 ctlr->irqs[i].handle); in ahci_detach()
405 ctlr->irqs[i].r_irq_rid, ctlr->irqs[i].r_irq); in ahci_detach()
408 bus_dma_tag_destroy(ctlr->dma_tag); in ahci_detach()
410 rman_fini(&ctlr->sc_iomem); in ahci_detach()
412 mtx_destroy(&ctlr->ch_mtx); in ahci_detach()
422 if (ctlr->r_mem) in ahci_free_mem()
423 bus_release_resource(dev, SYS_RES_MEMORY, ctlr->r_rid, ctlr->r_mem); in ahci_free_mem()
424 if (ctlr->r_msix_table) in ahci_free_mem()
426 ctlr->r_msix_tab_rid, ctlr->r_msix_table); in ahci_free_mem()
427 if (ctlr->r_msix_pba) in ahci_free_mem()
429 ctlr->r_msix_pba_rid, ctlr->r_msix_pba); in ahci_free_mem()
431 ctlr->r_msix_pba = ctlr->r_mem = ctlr->r_msix_table = NULL; in ahci_free_mem()
441 if (ctlr->numirqs > 1 && in ahci_setup_interrupt()
442 (ATA_INL(ctlr->r_mem, AHCI_GHC) & AHCI_GHC_MRSM) != 0) { in ahci_setup_interrupt()
444 ctlr->numirqs = 1; in ahci_setup_interrupt()
448 if (ctlr->numirqs > AHCI_MAX_IRQS) { in ahci_setup_interrupt()
450 ctlr->numirqs, AHCI_MAX_IRQS); in ahci_setup_interrupt()
451 ctlr->numirqs = AHCI_MAX_IRQS; in ahci_setup_interrupt()
455 for (i = 0; i < ctlr->numirqs; i++) { in ahci_setup_interrupt()
456 ctlr->irqs[i].ctlr = ctlr; in ahci_setup_interrupt()
457 ctlr->irqs[i].r_irq_rid = i + (ctlr->msi ? 1 : 0); in ahci_setup_interrupt()
458 if (ctlr->channels == 1 && !ctlr->ccc && ctlr->msi) in ahci_setup_interrupt()
459 ctlr->irqs[i].mode = AHCI_IRQ_MODE_ONE; in ahci_setup_interrupt()
460 else if (ctlr->numirqs == 1 || i >= ctlr->channels || in ahci_setup_interrupt()
461 (ctlr->ccc && i == ctlr->cccv)) in ahci_setup_interrupt()
462 ctlr->irqs[i].mode = AHCI_IRQ_MODE_ALL; in ahci_setup_interrupt()
463 else if (ctlr->channels > ctlr->numirqs && in ahci_setup_interrupt()
464 i == ctlr->numirqs - 1) in ahci_setup_interrupt()
465 ctlr->irqs[i].mode = AHCI_IRQ_MODE_AFTER; in ahci_setup_interrupt()
467 ctlr->irqs[i].mode = AHCI_IRQ_MODE_ONE; in ahci_setup_interrupt()
468 if (!(ctlr->irqs[i].r_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, in ahci_setup_interrupt()
469 &ctlr->irqs[i].r_irq_rid, RF_SHAREABLE | RF_ACTIVE))) { in ahci_setup_interrupt()
473 if ((bus_setup_intr(dev, ctlr->irqs[i].r_irq, ATA_INTR_FLAGS, NULL, in ahci_setup_interrupt()
474 (ctlr->irqs[i].mode != AHCI_IRQ_MODE_ONE) ? ahci_intr : in ahci_setup_interrupt()
475 ((ctlr->quirks & AHCI_Q_EDGEIS) ? ahci_intr_one_edge : in ahci_setup_interrupt()
477 &ctlr->irqs[i], &ctlr->irqs[i].handle))) { in ahci_setup_interrupt()
482 if (ctlr->numirqs > 1) { in ahci_setup_interrupt()
483 bus_describe_intr(dev, ctlr->irqs[i].r_irq, in ahci_setup_interrupt()
484 ctlr->irqs[i].handle, in ahci_setup_interrupt()
485 ctlr->irqs[i].mode == AHCI_IRQ_MODE_ONE ? in ahci_setup_interrupt()
499 struct ahci_controller *ctlr = irq->ctlr; in ahci_intr()
504 if (irq->mode == AHCI_IRQ_MODE_ALL) { in ahci_intr()
506 if (ctlr->ccc) in ahci_intr()
507 is = ctlr->ichannels; in ahci_intr()
509 is = ATA_INL(ctlr->r_mem, AHCI_IS); in ahci_intr()
511 unit = irq->r_irq_rid - 1; in ahci_intr()
512 is = ATA_INL(ctlr->r_mem, AHCI_IS); in ahci_intr()
516 if (ctlr->ccc) in ahci_intr()
517 ise = 1 << ctlr->cccv; in ahci_intr()
519 if (ctlr->quirks & AHCI_Q_EDGEIS) in ahci_intr()
522 ATA_OUTL(ctlr->r_mem, AHCI_IS, ise); in ahci_intr()
523 for (; unit < ctlr->channels; unit++) { in ahci_intr()
525 (arg = ctlr->interrupt[unit].argument)) { in ahci_intr()
526 ctlr->interrupt[unit].function(arg); in ahci_intr()
529 for (; unit < ctlr->channels + ctlr->remapped_devices; unit++) { in ahci_intr()
530 if ((arg = ctlr->interrupt[unit].argument)) { in ahci_intr()
531 ctlr->interrupt[unit].function(arg); in ahci_intr()
536 if (!(ctlr->quirks & AHCI_Q_EDGEIS)) in ahci_intr()
537 ATA_OUTL(ctlr->r_mem, AHCI_IS, is); in ahci_intr()
538 ATA_RBL(ctlr->r_mem, AHCI_IS); in ahci_intr()
548 struct ahci_controller *ctlr = irq->ctlr; in ahci_intr_one()
552 unit = irq->r_irq_rid - 1; in ahci_intr_one()
553 if ((arg = ctlr->interrupt[unit].argument)) in ahci_intr_one()
554 ctlr->interrupt[unit].function(arg); in ahci_intr_one()
556 ATA_OUTL(ctlr->r_mem, AHCI_IS, 1 << unit); in ahci_intr_one()
557 ATA_RBL(ctlr->r_mem, AHCI_IS); in ahci_intr_one()
564 struct ahci_controller *ctlr = irq->ctlr; in ahci_intr_one_edge()
568 unit = irq->r_irq_rid - 1; in ahci_intr_one_edge()
570 ATA_OUTL(ctlr->r_mem, AHCI_IS, 1 << unit); in ahci_intr_one_edge()
571 if ((arg = ctlr->interrupt[unit].argument)) in ahci_intr_one_edge()
572 ctlr->interrupt[unit].function(arg); in ahci_intr_one_edge()
573 ATA_RBL(ctlr->r_mem, AHCI_IS); in ahci_intr_one_edge()
590 unit -= ctlr->channels; in ahci_alloc_resource()
600 offset = ctlr->remap_offset + unit * ctlr->remap_size; in ahci_alloc_resource()
601 size = ctlr->remap_size; in ahci_alloc_resource()
605 } else if ((ctlr->caps & AHCI_CAP_EMS) == 0) { in ahci_alloc_resource()
611 offset = (ctlr->emloc & 0xffff0000) >> 14; in ahci_alloc_resource()
612 size = (ctlr->emloc & 0x0000ffff) << 2; in ahci_alloc_resource()
614 if (*rid == 2 && (ctlr->capsem & in ahci_alloc_resource()
621 st = rman_get_start(ctlr->r_mem); in ahci_alloc_resource()
622 res = rman_reserve_resource(&ctlr->sc_iomem, st + offset, in ahci_alloc_resource()
623 st + offset + size - 1, size, RF_ACTIVE, child); in ahci_alloc_resource()
627 bsh = rman_get_bushandle(ctlr->r_mem); in ahci_alloc_resource()
628 bst = rman_get_bustag(ctlr->r_mem); in ahci_alloc_resource()
636 res = ctlr->irqs[0].r_irq; in ahci_alloc_resource()
670 ctlr->interrupt[unit].function = function; in ahci_setup_intr()
671 ctlr->interrupt[unit].argument = argument; in ahci_setup_intr()
682 ctlr->interrupt[unit].function = NULL; in ahci_teardown_intr()
683 ctlr->interrupt[unit].argument = NULL; in ahci_teardown_intr()
717 return (ctlr->dma_tag); in ahci_get_dma_tag()
725 mtx_lock(&ctlr->ch_mtx); in ahci_attached()
726 ctlr->ch[ch->unit] = ch; in ahci_attached()
727 mtx_unlock(&ctlr->ch_mtx); in ahci_attached()
735 mtx_lock(&ctlr->ch_mtx); in ahci_detached()
736 mtx_lock(&ch->mtx); in ahci_detached()
737 ctlr->ch[ch->unit] = NULL; in ahci_detached()
738 mtx_unlock(&ch->mtx); in ahci_detached()
739 mtx_unlock(&ctlr->ch_mtx); in ahci_detached()
749 mtx_lock(&ctlr->ch_mtx); in ahci_getch()
750 ch = ctlr->ch[n]; in ahci_getch()
752 mtx_lock(&ch->mtx); in ahci_getch()
753 mtx_unlock(&ctlr->ch_mtx); in ahci_getch()
761 mtx_unlock(&ch->mtx); in ahci_putch()
779 value = ch->disablephy; in ahci_ch_disablephy_proc()
781 if (error != 0 || req->newptr == NULL || (value != 0 && value != 1)) in ahci_ch_disablephy_proc()
784 mtx_lock(&ch->mtx); in ahci_ch_disablephy_proc()
785 ch->disablephy = value; in ahci_ch_disablephy_proc()
787 ahci_ch_deinit(ch->dev); in ahci_ch_disablephy_proc()
789 ahci_ch_init(ch->dev); in ahci_ch_disablephy_proc()
792 mtx_unlock(&ch->mtx); in ahci_ch_disablephy_proc()
808 ch->dev = dev; in ahci_ch_attach()
809 ch->unit = (intptr_t)device_get_ivars(dev); in ahci_ch_attach()
810 ch->caps = ctlr->caps; in ahci_ch_attach()
811 ch->caps2 = ctlr->caps2; in ahci_ch_attach()
812 ch->start = ctlr->ch_start; in ahci_ch_attach()
813 ch->quirks = ctlr->quirks; in ahci_ch_attach()
814 ch->vendorid = ctlr->vendorid; in ahci_ch_attach()
815 ch->deviceid = ctlr->deviceid; in ahci_ch_attach()
816 ch->subvendorid = ctlr->subvendorid; in ahci_ch_attach()
817 ch->subdeviceid = ctlr->subdeviceid; in ahci_ch_attach()
818 ch->numslots = ((ch->caps & AHCI_CAP_NCS) >> AHCI_CAP_NCS_SHIFT) + 1; in ahci_ch_attach()
819 mtx_init(&ch->mtx, "AHCI channel lock", NULL, MTX_DEF); in ahci_ch_attach()
820 ch->pm_level = 0; in ahci_ch_attach()
822 device_get_unit(dev), "pm_level", &ch->pm_level); in ahci_ch_attach()
823 STAILQ_INIT(&ch->doneq); in ahci_ch_attach()
824 if (ch->pm_level > 3) in ahci_ch_attach()
825 callout_init_mtx(&ch->pm_timer, &ch->mtx, 0); in ahci_ch_attach()
826 callout_init_mtx(&ch->reset_timer, &ch->mtx, 0); in ahci_ch_attach()
828 if ((ctlr->quirks & AHCI_Q_SATA1_UNIT0) && ch->unit == 0) in ahci_ch_attach()
830 if (ch->quirks & AHCI_Q_SATA2) in ahci_ch_attach()
835 ch->user[i].revision = sata_rev; in ahci_ch_attach()
836 ch->user[i].mode = 0; in ahci_ch_attach()
837 ch->user[i].bytecount = 8192; in ahci_ch_attach()
838 ch->user[i].tags = ch->numslots; in ahci_ch_attach()
839 ch->user[i].caps = 0; in ahci_ch_attach()
840 ch->curr[i] = ch->user[i]; in ahci_ch_attach()
841 if (ch->pm_level) { in ahci_ch_attach()
842 ch->user[i].caps = CTS_SATA_CAPS_H_PMREQ | in ahci_ch_attach()
846 ch->user[i].caps |= CTS_SATA_CAPS_H_DMAAA | in ahci_ch_attach()
850 if (!(ch->r_mem = bus_alloc_resource_any(dev, SYS_RES_MEMORY, in ahci_ch_attach()
853 ch->chcaps = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_ch_attach()
854 version = ATA_INL(ctlr->r_mem, AHCI_VS); in ahci_ch_attach()
855 if (version < 0x00010200 && (ctlr->caps & AHCI_CAP_FBSS)) in ahci_ch_attach()
856 ch->chcaps |= AHCI_P_CMD_FBSCP; in ahci_ch_attach()
857 if (ch->caps2 & AHCI_CAP2_SDS) in ahci_ch_attach()
858 ch->chscaps = ATA_INL(ch->r_mem, AHCI_P_DEVSLP); in ahci_ch_attach()
861 (ch->chcaps & AHCI_P_CMD_HPCP) ? " HPCP":"", in ahci_ch_attach()
862 (ch->chcaps & AHCI_P_CMD_MPSP) ? " MPSP":"", in ahci_ch_attach()
863 (ch->chcaps & AHCI_P_CMD_CPD) ? " CPD":"", in ahci_ch_attach()
864 (ch->chcaps & AHCI_P_CMD_ESP) ? " ESP":"", in ahci_ch_attach()
865 (ch->chcaps & AHCI_P_CMD_FBSCP) ? " FBSCP":"", in ahci_ch_attach()
866 (ch->chscaps & AHCI_P_DEVSLP_DSP) ? " DSP":""); in ahci_ch_attach()
870 mtx_lock(&ch->mtx); in ahci_ch_attach()
873 if (!(ch->r_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, in ahci_ch_attach()
879 if ((bus_setup_intr(dev, ch->r_irq, ATA_INTR_FLAGS, NULL, in ahci_ch_attach()
880 ctlr->direct ? ahci_ch_intr_direct : ahci_ch_intr, in ahci_ch_attach()
881 ch, &ch->ih))) { in ahci_ch_attach()
887 devq = cam_simq_alloc(ch->numslots); in ahci_ch_attach()
894 ch->sim = cam_sim_alloc(ahciaction, ahcipoll, "ahcich", ch, in ahci_ch_attach()
895 device_get_unit(dev), (struct mtx *)&ch->mtx, in ahci_ch_attach()
896 (ch->quirks & AHCI_Q_NOCCS) ? 1 : min(2, ch->numslots), in ahci_ch_attach()
897 (ch->caps & AHCI_CAP_SNCQ) ? ch->numslots : 0, in ahci_ch_attach()
899 if (ch->sim == NULL) { in ahci_ch_attach()
905 if (xpt_bus_register(ch->sim, dev, 0) != CAM_SUCCESS) { in ahci_ch_attach()
910 if (xpt_create_path(&ch->path, /*periph*/NULL, cam_sim_path(ch->sim), in ahci_ch_attach()
916 if (ch->pm_level > 3) { in ahci_ch_attach()
917 callout_reset(&ch->pm_timer, in ahci_ch_attach()
918 (ch->pm_level == 4) ? hz / 1000 : hz / 8, in ahci_ch_attach()
921 mtx_unlock(&ch->mtx); in ahci_ch_attach()
931 xpt_bus_deregister(cam_sim_path(ch->sim)); in ahci_ch_attach()
933 cam_sim_free(ch->sim, /*free_devq*/TRUE); in ahci_ch_attach()
935 bus_release_resource(dev, SYS_RES_IRQ, ATA_IRQ_RID, ch->r_irq); in ahci_ch_attach()
937 bus_release_resource(dev, SYS_RES_MEMORY, ch->unit, ch->r_mem); in ahci_ch_attach()
938 mtx_unlock(&ch->mtx); in ahci_ch_attach()
939 mtx_destroy(&ch->mtx); in ahci_ch_attach()
949 mtx_lock(&ch->mtx); in ahci_ch_detach()
950 xpt_async(AC_LOST_DEVICE, ch->path, NULL); in ahci_ch_detach()
952 if (ch->resetting) { in ahci_ch_detach()
953 ch->resetting = 0; in ahci_ch_detach()
954 xpt_release_simq(ch->sim, TRUE); in ahci_ch_detach()
956 xpt_free_path(ch->path); in ahci_ch_detach()
957 xpt_bus_deregister(cam_sim_path(ch->sim)); in ahci_ch_detach()
958 cam_sim_free(ch->sim, /*free_devq*/TRUE); in ahci_ch_detach()
959 mtx_unlock(&ch->mtx); in ahci_ch_detach()
961 if (ch->pm_level > 3) in ahci_ch_detach()
962 callout_drain(&ch->pm_timer); in ahci_ch_detach()
963 callout_drain(&ch->reset_timer); in ahci_ch_detach()
964 bus_teardown_intr(dev, ch->r_irq, ch->ih); in ahci_ch_detach()
965 bus_release_resource(dev, SYS_RES_IRQ, ATA_IRQ_RID, ch->r_irq); in ahci_ch_detach()
971 bus_release_resource(dev, SYS_RES_MEMORY, ch->unit, ch->r_mem); in ahci_ch_detach()
972 mtx_destroy(&ch->mtx); in ahci_ch_detach()
983 ATA_OUTL(ch->r_mem, AHCI_P_IE, 0); in ahci_ch_init()
985 work = ch->dma.work_bus + AHCI_CL_OFFSET; in ahci_ch_init()
986 ATA_OUTL(ch->r_mem, AHCI_P_CLB, work & 0xffffffff); in ahci_ch_init()
987 ATA_OUTL(ch->r_mem, AHCI_P_CLBU, work >> 32); in ahci_ch_init()
988 work = ch->dma.rfis_bus; in ahci_ch_init()
989 ATA_OUTL(ch->r_mem, AHCI_P_FB, work & 0xffffffff); in ahci_ch_init()
990 ATA_OUTL(ch->r_mem, AHCI_P_FBU, work >> 32); in ahci_ch_init()
992 ATA_OUTL(ch->r_mem, AHCI_P_CMD, in ahci_ch_init()
994 ((ch->pm_level == 2 || ch->pm_level == 3) ? AHCI_P_CMD_ALPE : 0) | in ahci_ch_init()
995 ((ch->pm_level > 2) ? AHCI_P_CMD_ASP : 0 ))); in ahci_ch_init()
1007 ATA_OUTL(ch->r_mem, AHCI_P_IE, 0); in ahci_ch_deinit()
1011 ATA_OUTL(ch->r_mem, AHCI_P_CMD, 0); in ahci_ch_deinit()
1013 ATA_OUTL(ch->r_mem, AHCI_P_SCTL, 0); in ahci_ch_deinit()
1015 ATA_OUTL(ch->r_mem, AHCI_P_CMD, AHCI_P_CMD_SLUMBER); in ahci_ch_deinit()
1018 ATA_OUTL(ch->r_mem, AHCI_P_SCTL, ATA_SC_DET_DISABLE); in ahci_ch_deinit()
1027 mtx_lock(&ch->mtx); in ahci_ch_suspend()
1028 xpt_freeze_simq(ch->sim, 1); in ahci_ch_suspend()
1030 if (ch->resetting) { in ahci_ch_suspend()
1031 ch->resetting = 0; in ahci_ch_suspend()
1032 callout_stop(&ch->reset_timer); in ahci_ch_suspend()
1033 xpt_release_simq(ch->sim, TRUE); in ahci_ch_suspend()
1035 while (ch->oslots) in ahci_ch_suspend()
1036 msleep(ch, &ch->mtx, PRIBIO, "ahcisusp", hz/100); in ahci_ch_suspend()
1038 mtx_unlock(&ch->mtx); in ahci_ch_suspend()
1047 mtx_lock(&ch->mtx); in ahci_ch_resume()
1050 xpt_release_simq(ch->sim, TRUE); in ahci_ch_resume()
1051 mtx_unlock(&ch->mtx); in ahci_ch_resume()
1087 0, NULL, NULL, &ch->dma.work_tag); in ahci_dmainit()
1090 error = bus_dmamem_alloc(ch->dma.work_tag, (void **)&ch->dma.work, in ahci_dmainit()
1091 BUS_DMA_ZERO, &ch->dma.work_map); in ahci_dmainit()
1094 error = bus_dmamap_load(ch->dma.work_tag, ch->dma.work_map, ch->dma.work, in ahci_dmainit()
1097 bus_dmamem_free(ch->dma.work_tag, ch->dma.work, ch->dma.work_map); in ahci_dmainit()
1100 ch->dma.work_bus = dcba.maddr; in ahci_dmainit()
1101 /* FIS receive area. */ in ahci_dmainit()
1102 if (ch->chcaps & AHCI_P_CMD_FBSCP) in ahci_dmainit()
1109 0, NULL, NULL, &ch->dma.rfis_tag); in ahci_dmainit()
1112 error = bus_dmamem_alloc(ch->dma.rfis_tag, (void **)&ch->dma.rfis, 0, in ahci_dmainit()
1113 &ch->dma.rfis_map); in ahci_dmainit()
1116 error = bus_dmamap_load(ch->dma.rfis_tag, ch->dma.rfis_map, ch->dma.rfis, in ahci_dmainit()
1119 bus_dmamem_free(ch->dma.rfis_tag, ch->dma.rfis, ch->dma.rfis_map); in ahci_dmainit()
1122 ch->dma.rfis_bus = dcba.maddr; in ahci_dmainit()
1128 0, busdma_lock_mutex, &ch->mtx, &ch->dma.data_tag); in ahci_dmainit()
1134 device_printf(dev, "WARNING - DMA initialization failed, error %d\n", in ahci_dmainit()
1144 if (!(dcba->error = error)) in ahci_dmasetupc_cb()
1145 dcba->maddr = segs[0].ds_addr; in ahci_dmasetupc_cb()
1153 if (ch->dma.data_tag) { in ahci_dmafini()
1154 bus_dma_tag_destroy(ch->dma.data_tag); in ahci_dmafini()
1155 ch->dma.data_tag = NULL; in ahci_dmafini()
1157 if (ch->dma.rfis_bus) { in ahci_dmafini()
1158 bus_dmamap_unload(ch->dma.rfis_tag, ch->dma.rfis_map); in ahci_dmafini()
1159 bus_dmamem_free(ch->dma.rfis_tag, ch->dma.rfis, ch->dma.rfis_map); in ahci_dmafini()
1160 ch->dma.rfis_bus = 0; in ahci_dmafini()
1161 ch->dma.rfis = NULL; in ahci_dmafini()
1163 if (ch->dma.work_bus) { in ahci_dmafini()
1164 bus_dmamap_unload(ch->dma.work_tag, ch->dma.work_map); in ahci_dmafini()
1165 bus_dmamem_free(ch->dma.work_tag, ch->dma.work, ch->dma.work_map); in ahci_dmafini()
1166 ch->dma.work_bus = 0; in ahci_dmafini()
1167 ch->dma.work = NULL; in ahci_dmafini()
1169 if (ch->dma.work_tag) { in ahci_dmafini()
1170 bus_dma_tag_destroy(ch->dma.work_tag); in ahci_dmafini()
1171 ch->dma.work_tag = NULL; in ahci_dmafini()
1182 bzero(ch->slot, sizeof(ch->slot)); in ahci_slotsalloc()
1183 for (i = 0; i < ch->numslots; i++) { in ahci_slotsalloc()
1184 struct ahci_slot *slot = &ch->slot[i]; in ahci_slotsalloc()
1186 slot->ch = ch; in ahci_slotsalloc()
1187 slot->slot = i; in ahci_slotsalloc()
1188 slot->state = AHCI_SLOT_EMPTY; in ahci_slotsalloc()
1189 slot->ct_offset = AHCI_CT_OFFSET + AHCI_CT_SIZE * i; in ahci_slotsalloc()
1190 slot->ccb = NULL; in ahci_slotsalloc()
1191 callout_init_mtx(&slot->timeout, &ch->mtx, 0); in ahci_slotsalloc()
1193 if (bus_dmamap_create(ch->dma.data_tag, 0, &slot->dma.data_map)) in ahci_slotsalloc()
1194 device_printf(ch->dev, "FAILURE - create data_map\n"); in ahci_slotsalloc()
1205 for (i = 0; i < ch->numslots; i++) { in ahci_slotsfree()
1206 struct ahci_slot *slot = &ch->slot[i]; in ahci_slotsfree()
1208 callout_drain(&slot->timeout); in ahci_slotsfree()
1209 if (slot->dma.data_map) { in ahci_slotsfree()
1210 bus_dmamap_destroy(ch->dma.data_tag, slot->dma.data_map); in ahci_slotsfree()
1211 slot->dma.data_map = NULL; in ahci_slotsfree()
1220 if (((ch->pm_level == 0) && (serr & ATA_SE_PHY_CHANGED)) || in ahci_phy_check_events()
1221 ((ch->pm_level != 0 || ch->listening) && (serr & ATA_SE_EXCHANGED))) { in ahci_phy_check_events()
1222 u_int32_t status = ATA_INL(ch->r_mem, AHCI_P_SSTS); in ahci_phy_check_events()
1227 device_printf(ch->dev, "CONNECT requested\n"); in ahci_phy_check_events()
1229 device_printf(ch->dev, "DISCONNECT requested\n"); in ahci_phy_check_events()
1234 if (xpt_create_path(&ccb->ccb_h.path, NULL, in ahci_phy_check_events()
1235 cam_sim_path(ch->sim), in ahci_phy_check_events()
1253 if (ch->pm_level == 0) in ahci_cpd_check_events()
1256 status = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_cpd_check_events()
1261 dev = ch->dev; in ahci_cpd_check_events()
1270 if (xpt_create_path(&ccb->ccb_h.path, NULL, cam_sim_path(ch->sim), in ahci_cpd_check_events()
1284 if (ch->caps & AHCI_CAP_SSNTF) in ahci_notify_events()
1285 ATA_OUTL(ch->r_mem, AHCI_P_SNTF, status); in ahci_notify_events()
1287 device_printf(ch->dev, "SNTF 0x%04x\n", status); in ahci_notify_events()
1292 xpt_path_path_id(ch->path), i, 0) == CAM_REQ_CMP) { in ahci_notify_events()
1303 mtx_assert(&ch->mtx, MA_OWNED); in ahci_done()
1304 if ((ccb->ccb_h.func_code & XPT_FC_QUEUED) == 0 || in ahci_done()
1305 ch->batch == 0) { in ahci_done()
1310 STAILQ_INSERT_TAIL(&ch->doneq, &ccb->ccb_h, sim_links.stqe); in ahci_done()
1320 istatus = ATA_INL(ch->r_mem, AHCI_P_IS); in ahci_ch_intr()
1322 mtx_lock(&ch->mtx); in ahci_ch_intr()
1324 mtx_unlock(&ch->mtx); in ahci_ch_intr()
1336 istatus = ATA_INL(ch->r_mem, AHCI_P_IS); in ahci_ch_intr_direct()
1338 mtx_lock(&ch->mtx); in ahci_ch_intr_direct()
1339 ch->batch = 1; in ahci_ch_intr_direct()
1341 ch->batch = 0; in ahci_ch_intr_direct()
1346 STAILQ_CONCAT(&tmp_doneq, &ch->doneq); in ahci_ch_intr_direct()
1347 mtx_unlock(&ch->mtx); in ahci_ch_intr_direct()
1360 if (ch->numrslots != 0) in ahci_ch_pm()
1362 work = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_ch_pm()
1363 if (ch->pm_level == 4) in ahci_ch_pm()
1367 ATA_OUTL(ch->r_mem, AHCI_P_CMD, work); in ahci_ch_pm()
1378 ATA_OUTL(ch->r_mem, AHCI_P_IS, istatus); in ahci_ch_intr_main()
1380 if (ch->numtslots != 0) in ahci_ch_intr_main()
1381 cstatus = ATA_INL(ch->r_mem, AHCI_P_SACT); in ahci_ch_intr_main()
1384 if (ch->numrslots != ch->numtslots) in ahci_ch_intr_main()
1385 cstatus |= ATA_INL(ch->r_mem, AHCI_P_CI); in ahci_ch_intr_main()
1388 (ch->pm_present || ch->curr[0].atapi != 0)) { in ahci_ch_intr_main()
1389 if (ch->caps & AHCI_CAP_SSNTF) in ahci_ch_intr_main()
1390 sntf = ATA_INL(ch->r_mem, AHCI_P_SNTF); in ahci_ch_intr_main()
1391 else if (ch->fbs_enabled) { in ahci_ch_intr_main()
1392 u_int8_t *fis = ch->dma.rfis + 0x58; in ahci_ch_intr_main() local
1395 if (fis[1] & 0x80) { in ahci_ch_intr_main()
1396 fis[1] &= 0x7f; in ahci_ch_intr_main()
1399 fis += 256; in ahci_ch_intr_main()
1402 u_int8_t *fis = ch->dma.rfis + 0x58; in ahci_ch_intr_main() local
1404 if (fis[1] & 0x80) in ahci_ch_intr_main()
1405 sntf = (1 << (fis[1] & 0x0f)); in ahci_ch_intr_main()
1411 serr = ATA_INL(ch->r_mem, AHCI_P_SERR); in ahci_ch_intr_main()
1413 ATA_OUTL(ch->r_mem, AHCI_P_SERR, serr); in ahci_ch_intr_main()
1423 if (ch->quirks & AHCI_Q_NOCCS) { in ahci_ch_intr_main()
1428 cstatus |= ch->rslots; in ahci_ch_intr_main()
1431 ccs = powerof2(cstatus) ? ffs(cstatus) - 1 : -1; in ahci_ch_intr_main()
1433 ccs = (ATA_INL(ch->r_mem, AHCI_P_CMD) & in ahci_ch_intr_main()
1437 // __func__, istatus, cstatus, sstatus, ch->rslots, ATA_INL(ch->r_mem, AHCI_P_TFD), in ahci_ch_intr_main()
1438 // serr, ATA_INL(ch->r_mem, AHCI_P_FBS), ccs); in ahci_ch_intr_main()
1439 port = -1; in ahci_ch_intr_main()
1440 if (ch->fbs_enabled) { in ahci_ch_intr_main()
1441 uint32_t fbs = ATA_INL(ch->r_mem, AHCI_P_FBS); in ahci_ch_intr_main()
1447 if (ch->numrslotspd[i] == 0) in ahci_ch_intr_main()
1449 if (port == -1) in ahci_ch_intr_main()
1452 port = -2; in ahci_ch_intr_main()
1458 err = ch->rslots & cstatus; in ahci_ch_intr_main()
1462 port = -1; in ahci_ch_intr_main()
1465 ok = ch->rslots & ~cstatus; in ahci_ch_intr_main()
1466 for (i = 0; i < ch->numslots; i++) { in ahci_ch_intr_main()
1468 ahci_end_transaction(&ch->slot[i], AHCI_ERR_NONE); in ahci_ch_intr_main()
1472 if (ch->frozen) { in ahci_ch_intr_main()
1473 union ccb *fccb = ch->frozen; in ahci_ch_intr_main()
1474 ch->frozen = NULL; in ahci_ch_intr_main()
1475 fccb->ccb_h.status = CAM_REQUEUE_REQ | CAM_RELEASE_SIMQ; in ahci_ch_intr_main()
1476 if (!(fccb->ccb_h.status & CAM_DEV_QFRZN)) { in ahci_ch_intr_main()
1477 xpt_freeze_devq(fccb->ccb_h.path, 1); in ahci_ch_intr_main()
1478 fccb->ccb_h.status |= CAM_DEV_QFRZN; in ahci_ch_intr_main()
1482 for (i = 0; i < ch->numslots; i++) { in ahci_ch_intr_main()
1487 ch->slot[i].ccb->ccb_h.target_id != port) in ahci_ch_intr_main()
1490 if (port != -2) { in ahci_ch_intr_main()
1492 if (ch->numtslotspd[ in ahci_ch_intr_main()
1493 ch->slot[i].ccb->ccb_h.target_id] == 0) { in ahci_ch_intr_main()
1505 ch->fatalerr = 1; in ahci_ch_intr_main()
1508 if (ch->numtslots == 0 && i != ccs && port != -2) in ahci_ch_intr_main()
1514 ahci_end_transaction(&ch->slot[i], et); in ahci_ch_intr_main()
1520 if (ch->rslots != 0 && !ch->recoverycmd) in ahci_ch_intr_main()
1521 ATA_OUTL(ch->r_mem, AHCI_P_FBS, AHCI_P_FBS_EN | AHCI_P_FBS_DEC); in ahci_ch_intr_main()
1532 int t = ccb->ccb_h.target_id; in ahci_check_collision()
1534 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_check_collision()
1535 (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) { in ahci_check_collision()
1537 if (((~ch->oslots) & (0xffffffff >> (32 - in ahci_check_collision()
1538 ch->curr[t].tags))) == 0) in ahci_check_collision()
1541 if (ch->fbs_enabled) { in ahci_check_collision()
1543 if (ch->numrslotspd[t] != 0 && ch->numtslotspd[t] == 0) in ahci_check_collision()
1547 if (ch->numrslots != 0 && ch->numtslots == 0) in ahci_check_collision()
1550 if (ch->numtslots != 0 && in ahci_check_collision()
1551 ch->taggedtarget != ccb->ccb_h.target_id) in ahci_check_collision()
1556 if (ch->fbs_enabled) { in ahci_check_collision()
1558 if (ch->numrslotspd[t] != 0 && ch->numtslotspd[t] != 0) in ahci_check_collision()
1562 if (ch->numrslots != 0 && ch->numtslots != 0) in ahci_check_collision()
1566 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_check_collision()
1567 (ccb->ataio.cmd.flags & (CAM_ATAIO_CONTROL | CAM_ATAIO_NEEDRESULT))) { in ahci_check_collision()
1569 if (ch->numrslots != 0) in ahci_check_collision()
1573 if (ch->aslots != 0) in ahci_check_collision()
1586 tags = ch->numslots; in ahci_begin_transaction()
1587 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_begin_transaction()
1588 (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) in ahci_begin_transaction()
1589 tags = ch->curr[ccb->ccb_h.target_id].tags; in ahci_begin_transaction()
1590 if (ch->lastslot + 1 < tags) in ahci_begin_transaction()
1591 tag = ffs(~(ch->oslots >> (ch->lastslot + 1))); in ahci_begin_transaction()
1594 if (tag == 0 || tag + ch->lastslot >= tags) in ahci_begin_transaction()
1595 tag = ffs(~ch->oslots) - 1; in ahci_begin_transaction()
1597 tag += ch->lastslot; in ahci_begin_transaction()
1598 ch->lastslot = tag; in ahci_begin_transaction()
1600 slot = &ch->slot[tag]; in ahci_begin_transaction()
1601 slot->ccb = ccb; in ahci_begin_transaction()
1603 if (ch->numrslots == 0 && ch->pm_level > 3) in ahci_begin_transaction()
1604 callout_stop(&ch->pm_timer); in ahci_begin_transaction()
1606 ch->oslots |= (1 << tag); in ahci_begin_transaction()
1607 ch->numrslots++; in ahci_begin_transaction()
1608 ch->numrslotspd[ccb->ccb_h.target_id]++; in ahci_begin_transaction()
1609 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_begin_transaction()
1610 (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) { in ahci_begin_transaction()
1611 ch->numtslots++; in ahci_begin_transaction()
1612 ch->numtslotspd[ccb->ccb_h.target_id]++; in ahci_begin_transaction()
1613 ch->taggedtarget = ccb->ccb_h.target_id; in ahci_begin_transaction()
1615 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_begin_transaction()
1616 (ccb->ataio.cmd.flags & (CAM_ATAIO_CONTROL | CAM_ATAIO_NEEDRESULT))) in ahci_begin_transaction()
1617 ch->aslots |= (1 << tag); in ahci_begin_transaction()
1618 if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) { in ahci_begin_transaction()
1619 slot->state = AHCI_SLOT_LOADING; in ahci_begin_transaction()
1620 bus_dmamap_load_ccb(ch->dma.data_tag, slot->dma.data_map, ccb, in ahci_begin_transaction()
1623 slot->dma.nsegs = 0; in ahci_begin_transaction()
1633 struct ahci_channel *ch = slot->ch; in ahci_dmasetprd()
1639 device_printf(ch->dev, "DMA load error\n"); in ahci_dmasetprd()
1645 ctp = (struct ahci_cmd_tab *)(ch->dma.work + slot->ct_offset); in ahci_dmasetprd()
1647 prd = &ctp->prd_tab[0]; in ahci_dmasetprd()
1650 prd[i].dbc = htole32((segs[i].ds_len - 1) & AHCI_PRD_MASK); in ahci_dmasetprd()
1652 slot->dma.nsegs = nsegs; in ahci_dmasetprd()
1653 bus_dmamap_sync(ch->dma.data_tag, slot->dma.data_map, in ahci_dmasetprd()
1654 ((slot->ccb->ccb_h.flags & CAM_DIR_IN) ? in ahci_dmasetprd()
1663 struct ahci_channel *ch = slot->ch; in ahci_execute_transaction()
1666 union ccb *ccb = slot->ccb; in ahci_execute_transaction()
1667 int port = ccb->ccb_h.target_id & 0x0f; in ahci_execute_transaction()
1669 uint8_t *fis = ch->dma.rfis + 0x40; in ahci_execute_transaction() local
1674 ctp = (struct ahci_cmd_tab *)(ch->dma.work + slot->ct_offset); in ahci_execute_transaction()
1675 /* Setup the FIS for this request */ in ahci_execute_transaction()
1676 if (!(fis_size = ahci_setup_fis(ch, ctp, ccb, slot->slot))) { in ahci_execute_transaction()
1677 device_printf(ch->dev, "Setting up SATA FIS failed\n"); in ahci_execute_transaction()
1683 (ch->dma.work + AHCI_CL_OFFSET + (AHCI_CL_SIZE * slot->slot)); in ahci_execute_transaction()
1685 (ccb->ccb_h.flags & CAM_DIR_OUT ? AHCI_CMD_WRITE : 0) | in ahci_execute_transaction()
1686 (ccb->ccb_h.func_code == XPT_SCSI_IO ? in ahci_execute_transaction()
1690 clp->prd_length = htole16(slot->dma.nsegs); in ahci_execute_transaction()
1692 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_execute_transaction()
1693 (ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL)) { in ahci_execute_transaction()
1694 if (ccb->ataio.cmd.control & ATA_A_RESET) { in ahci_execute_transaction()
1703 /* Prepare FIS receive area for check. */ in ahci_execute_transaction()
1705 fis[i] = 0xff; in ahci_execute_transaction()
1709 clp->bytecount = 0; in ahci_execute_transaction()
1710 clp->cmd_flags = htole16(cmd_flags); in ahci_execute_transaction()
1711 clp->cmd_table_phys = htole64(ch->dma.work_bus + slot->ct_offset); in ahci_execute_transaction()
1712 bus_dmamap_sync(ch->dma.work_tag, ch->dma.work_map, in ahci_execute_transaction()
1714 bus_dmamap_sync(ch->dma.rfis_tag, ch->dma.rfis_map, in ahci_execute_transaction()
1717 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_execute_transaction()
1718 (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) { in ahci_execute_transaction()
1719 ATA_OUTL(ch->r_mem, AHCI_P_SACT, 1 << slot->slot); in ahci_execute_transaction()
1722 if (ch->fbs_enabled) { in ahci_execute_transaction()
1723 ATA_OUTL(ch->r_mem, AHCI_P_FBS, AHCI_P_FBS_EN | in ahci_execute_transaction()
1727 slot->state = AHCI_SLOT_RUNNING; in ahci_execute_transaction()
1728 ch->rslots |= (1 << slot->slot); in ahci_execute_transaction()
1729 ATA_OUTL(ch->r_mem, AHCI_P_CI, (1 << slot->slot)); in ahci_execute_transaction()
1731 if (ccb->ccb_h.func_code == XPT_ATA_IO && in ahci_execute_transaction()
1732 (ccb->ataio.cmd.command == ATA_DEVICE_RESET || softreset)) { in ahci_execute_transaction()
1733 int count, timeout = ccb->ccb_h.timeout * 100; in ahci_execute_transaction()
1738 if (!(ATA_INL(ch->r_mem, AHCI_P_CI) & (1 << slot->slot))) in ahci_execute_transaction()
1740 if ((ATA_INL(ch->r_mem, AHCI_P_TFD) & ATA_S_ERROR) && in ahci_execute_transaction()
1743 device_printf(ch->dev, in ahci_execute_transaction()
1745 slot->slot, ATA_INL(ch->r_mem, AHCI_P_TFD)); in ahci_execute_transaction()
1751 if (ccb->ccb_h.target_id == 15 && in ahci_execute_transaction()
1752 (ch->quirks & AHCI_Q_ATI_PMP_BUG) && in ahci_execute_transaction()
1753 (ATA_INL(ch->r_mem, AHCI_P_IS) & AHCI_P_IX_IPM)) { in ahci_execute_transaction()
1764 if (ch->quirks & AHCI_Q_MRVL_SR_DEL) in ahci_execute_transaction()
1768 * Marvell HBAs with non-RAID firmware do not wait for in ahci_execute_transaction()
1771 * sometimes forget to update FIS receive area, breaking in ahci_execute_transaction()
1774 if ((ch->quirks & AHCI_Q_NOBSYRES) == 0 && in ahci_execute_transaction()
1775 (ch->quirks & AHCI_Q_ATI_PMP_BUG) == 0 && in ahci_execute_transaction()
1778 bus_dmamap_sync(ch->dma.rfis_tag, in ahci_execute_transaction()
1779 ch->dma.rfis_map, BUS_DMASYNC_POSTREAD); in ahci_execute_transaction()
1780 val = fis[2]; in ahci_execute_transaction()
1781 bus_dmamap_sync(ch->dma.rfis_tag, in ahci_execute_transaction()
1782 ch->dma.rfis_map, BUS_DMASYNC_PREREAD); in ahci_execute_transaction()
1790 device_printf(ch->dev, "Poll timeout on slot %d port %d\n", in ahci_execute_transaction()
1791 slot->slot, port); in ahci_execute_transaction()
1792 device_printf(ch->dev, "is %08x cs %08x ss %08x " in ahci_execute_transaction()
1794 ATA_INL(ch->r_mem, AHCI_P_IS), in ahci_execute_transaction()
1795 ATA_INL(ch->r_mem, AHCI_P_CI), in ahci_execute_transaction()
1796 ATA_INL(ch->r_mem, AHCI_P_SACT), ch->rslots, in ahci_execute_transaction()
1797 ATA_INL(ch->r_mem, AHCI_P_TFD), in ahci_execute_transaction()
1798 ATA_INL(ch->r_mem, AHCI_P_SERR), in ahci_execute_transaction()
1799 ATA_INL(ch->r_mem, AHCI_P_CMD)); in ahci_execute_transaction()
1805 ch->eslots |= (1 << slot->slot); in ahci_execute_transaction()
1810 callout_reset_sbt(&slot->timeout, SBT_1MS * ccb->ccb_h.timeout / 2, in ahci_execute_transaction()
1821 mtx_assert(&ch->mtx, MA_OWNED); in ahci_process_timeout()
1823 for (i = 0; i < ch->numslots; i++) { in ahci_process_timeout()
1825 if (ch->slot[i].state < AHCI_SLOT_RUNNING) in ahci_process_timeout()
1827 ahci_end_transaction(&ch->slot[i], AHCI_ERR_TIMEOUT); in ahci_process_timeout()
1837 mtx_assert(&ch->mtx, MA_OWNED); in ahci_rearm_timeout()
1838 for (i = 0; i < ch->numslots; i++) { in ahci_rearm_timeout()
1839 struct ahci_slot *slot = &ch->slot[i]; in ahci_rearm_timeout()
1842 if (slot->state < AHCI_SLOT_RUNNING) in ahci_rearm_timeout()
1844 if ((ch->toslots & (1 << i)) == 0) in ahci_rearm_timeout()
1846 callout_reset_sbt(&slot->timeout, in ahci_rearm_timeout()
1847 SBT_1MS * slot->ccb->ccb_h.timeout / 2, 0, in ahci_rearm_timeout()
1857 struct ahci_channel *ch = slot->ch; in ahci_timeout()
1858 device_t dev = ch->dev; in ahci_timeout()
1864 if (slot->state < AHCI_SLOT_RUNNING) in ahci_timeout()
1868 if (slot->state < AHCI_SLOT_EXECUTING) { in ahci_timeout()
1870 sstatus = ATA_INL(ch->r_mem, AHCI_P_SACT); in ahci_timeout()
1871 ccs = (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_CCS_MASK) in ahci_timeout()
1873 if ((sstatus & (1 << slot->slot)) != 0 || ccs == slot->slot || in ahci_timeout()
1874 ch->fbs_enabled || ch->wrongccs) in ahci_timeout()
1875 slot->state = AHCI_SLOT_EXECUTING; in ahci_timeout()
1876 else if ((ch->rslots & (1 << ccs)) == 0) { in ahci_timeout()
1877 ch->wrongccs = 1; in ahci_timeout()
1878 slot->state = AHCI_SLOT_EXECUTING; in ahci_timeout()
1881 callout_reset_sbt(&slot->timeout, in ahci_timeout()
1882 SBT_1MS * slot->ccb->ccb_h.timeout / 2, 0, in ahci_timeout()
1888 slot->slot, slot->ccb->ccb_h.target_id & 0x0f); in ahci_timeout()
1891 ATA_INL(ch->r_mem, AHCI_P_IS), ATA_INL(ch->r_mem, AHCI_P_CI), in ahci_timeout()
1892 ATA_INL(ch->r_mem, AHCI_P_SACT), ch->rslots, in ahci_timeout()
1893 ATA_INL(ch->r_mem, AHCI_P_TFD), ATA_INL(ch->r_mem, AHCI_P_SERR), in ahci_timeout()
1894 ATA_INL(ch->r_mem, AHCI_P_CMD)); in ahci_timeout()
1897 if (ch->frozen) { in ahci_timeout()
1898 union ccb *fccb = ch->frozen; in ahci_timeout()
1899 ch->frozen = NULL; in ahci_timeout()
1900 fccb->ccb_h.status = CAM_REQUEUE_REQ | CAM_RELEASE_SIMQ; in ahci_timeout()
1901 if (!(fccb->ccb_h.status & CAM_DEV_QFRZN)) { in ahci_timeout()
1902 xpt_freeze_devq(fccb->ccb_h.path, 1); in ahci_timeout()
1903 fccb->ccb_h.status |= CAM_DEV_QFRZN; in ahci_timeout()
1907 if (!ch->fbs_enabled && !ch->wrongccs) { in ahci_timeout()
1909 ch->fatalerr = 1; in ahci_timeout()
1911 ahci_end_transaction(&ch->slot[slot->slot], AHCI_ERR_TIMEOUT); in ahci_timeout()
1913 for (i = 0; i < ch->numslots; i++) { in ahci_timeout()
1915 if (ch->slot[i].state < AHCI_SLOT_RUNNING) in ahci_timeout()
1917 ahci_end_transaction(&ch->slot[i], AHCI_ERR_INNOCENT); in ahci_timeout()
1921 if (ch->toslots == 0) in ahci_timeout()
1922 xpt_freeze_simq(ch->sim, 1); in ahci_timeout()
1923 ch->toslots |= (1 << slot->slot); in ahci_timeout()
1924 if ((ch->rslots & ~ch->toslots) == 0) in ahci_timeout()
1928 ch->rslots & ~ch->toslots); in ahci_timeout()
1936 struct ahci_channel *ch = slot->ch; in ahci_end_transaction()
1937 union ccb *ccb = slot->ccb; in ahci_end_transaction()
1942 bus_dmamap_sync(ch->dma.work_tag, ch->dma.work_map, in ahci_end_transaction()
1945 (ch->dma.work + AHCI_CL_OFFSET + (AHCI_CL_SIZE * slot->slot)); in ahci_end_transaction()
1950 if (ccb->ccb_h.func_code == XPT_ATA_IO) { in ahci_end_transaction()
1951 struct ata_res *res = &ccb->ataio.res; in ahci_end_transaction()
1954 (ccb->ataio.cmd.flags & CAM_ATAIO_NEEDRESULT)) { in ahci_end_transaction()
1955 u_int8_t *fis = ch->dma.rfis + 0x40; in ahci_end_transaction() local
1957 bus_dmamap_sync(ch->dma.rfis_tag, ch->dma.rfis_map, in ahci_end_transaction()
1959 if (ch->fbs_enabled) { in ahci_end_transaction()
1960 fis += ccb->ccb_h.target_id * 256; in ahci_end_transaction()
1961 res->status = fis[2]; in ahci_end_transaction()
1962 res->error = fis[3]; in ahci_end_transaction()
1964 uint16_t tfd = ATA_INL(ch->r_mem, AHCI_P_TFD); in ahci_end_transaction()
1966 res->status = tfd; in ahci_end_transaction()
1967 res->error = tfd >> 8; in ahci_end_transaction()
1969 res->lba_low = fis[4]; in ahci_end_transaction()
1970 res->lba_mid = fis[5]; in ahci_end_transaction()
1971 res->lba_high = fis[6]; in ahci_end_transaction()
1972 res->device = fis[7]; in ahci_end_transaction()
1973 res->lba_low_exp = fis[8]; in ahci_end_transaction()
1974 res->lba_mid_exp = fis[9]; in ahci_end_transaction()
1975 res->lba_high_exp = fis[10]; in ahci_end_transaction()
1976 res->sector_count = fis[12]; in ahci_end_transaction()
1977 res->sector_count_exp = fis[13]; in ahci_end_transaction()
1981 * FIS receive area. Read it from PxSIG register. in ahci_end_transaction()
1983 if ((ch->quirks & AHCI_Q_ALTSIG) && in ahci_end_transaction()
1984 (ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL) && in ahci_end_transaction()
1985 (ccb->ataio.cmd.control & ATA_A_RESET) == 0) { in ahci_end_transaction()
1986 sig = ATA_INL(ch->r_mem, AHCI_P_SIG); in ahci_end_transaction()
1987 res->lba_high = sig >> 24; in ahci_end_transaction()
1988 res->lba_mid = sig >> 16; in ahci_end_transaction()
1989 res->lba_low = sig >> 8; in ahci_end_transaction()
1990 res->sector_count = sig; in ahci_end_transaction()
1994 if ((ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) == 0 && in ahci_end_transaction()
1995 (ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE && in ahci_end_transaction()
1996 (ch->quirks & AHCI_Q_NOCOUNT) == 0) { in ahci_end_transaction()
1997 ccb->ataio.resid = in ahci_end_transaction()
1998 ccb->ataio.dxfer_len - le32toh(clp->bytecount); in ahci_end_transaction()
2001 if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE && in ahci_end_transaction()
2002 (ch->quirks & AHCI_Q_NOCOUNT) == 0) { in ahci_end_transaction()
2003 ccb->csio.resid = in ahci_end_transaction()
2004 ccb->csio.dxfer_len - le32toh(clp->bytecount); in ahci_end_transaction()
2007 if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) { in ahci_end_transaction()
2008 bus_dmamap_sync(ch->dma.data_tag, slot->dma.data_map, in ahci_end_transaction()
2009 (ccb->ccb_h.flags & CAM_DIR_IN) ? in ahci_end_transaction()
2011 bus_dmamap_unload(ch->dma.data_tag, slot->dma.data_map); in ahci_end_transaction()
2014 ch->eslots |= (1 << slot->slot); in ahci_end_transaction()
2016 if ((et != AHCI_ERR_NONE) && (!ch->recoverycmd) && in ahci_end_transaction()
2017 !(ccb->ccb_h.status & CAM_DEV_QFRZN)) { in ahci_end_transaction()
2018 xpt_freeze_devq(ccb->ccb_h.path, 1); in ahci_end_transaction()
2019 ccb->ccb_h.status |= CAM_DEV_QFRZN; in ahci_end_transaction()
2022 ccb->ccb_h.status &= ~CAM_STATUS_MASK; in ahci_end_transaction()
2025 ccb->ccb_h.status |= CAM_REQ_CMP; in ahci_end_transaction()
2026 if (ccb->ccb_h.func_code == XPT_SCSI_IO) in ahci_end_transaction()
2027 ccb->csio.scsi_status = SCSI_STATUS_OK; in ahci_end_transaction()
2030 ch->fatalerr = 1; in ahci_end_transaction()
2031 ccb->ccb_h.status |= CAM_REQ_INVALID; in ahci_end_transaction()
2034 ccb->ccb_h.status |= CAM_REQUEUE_REQ; in ahci_end_transaction()
2038 if (ccb->ccb_h.func_code == XPT_SCSI_IO) { in ahci_end_transaction()
2039 ccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR; in ahci_end_transaction()
2040 ccb->csio.scsi_status = SCSI_STATUS_CHECK_COND; in ahci_end_transaction()
2042 ccb->ccb_h.status |= CAM_ATA_STATUS_ERROR; in ahci_end_transaction()
2046 ch->fatalerr = 1; in ahci_end_transaction()
2047 if (!ch->recoverycmd) { in ahci_end_transaction()
2048 xpt_freeze_simq(ch->sim, 1); in ahci_end_transaction()
2049 ccb->ccb_h.status &= ~CAM_STATUS_MASK; in ahci_end_transaction()
2050 ccb->ccb_h.status |= CAM_RELEASE_SIMQ; in ahci_end_transaction()
2052 ccb->ccb_h.status |= CAM_UNCOR_PARITY; in ahci_end_transaction()
2055 if (!ch->recoverycmd) { in ahci_end_transaction()
2056 xpt_freeze_simq(ch->sim, 1); in ahci_end_transaction()
2057 ccb->ccb_h.status &= ~CAM_STATUS_MASK; in ahci_end_transaction()
2058 ccb->ccb_h.status |= CAM_RELEASE_SIMQ; in ahci_end_transaction()
2060 ccb->ccb_h.status |= CAM_CMD_TIMEOUT; in ahci_end_transaction()
2063 ch->fatalerr = 1; in ahci_end_transaction()
2064 ccb->ccb_h.status |= CAM_REQ_CMP_ERR; in ahci_end_transaction()
2067 ch->oslots &= ~(1 << slot->slot); in ahci_end_transaction()
2068 ch->rslots &= ~(1 << slot->slot); in ahci_end_transaction()
2069 ch->aslots &= ~(1 << slot->slot); in ahci_end_transaction()
2070 slot->state = AHCI_SLOT_EMPTY; in ahci_end_transaction()
2071 slot->ccb = NULL; in ahci_end_transaction()
2073 ch->numrslots--; in ahci_end_transaction()
2074 ch->numrslotspd[ccb->ccb_h.target_id]--; in ahci_end_transaction()
2075 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_end_transaction()
2076 (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA)) { in ahci_end_transaction()
2077 ch->numtslots--; in ahci_end_transaction()
2078 ch->numtslotspd[ccb->ccb_h.target_id]--; in ahci_end_transaction()
2082 lastto = (ch->toslots == (1 << slot->slot)); in ahci_end_transaction()
2083 ch->toslots &= ~(1 << slot->slot); in ahci_end_transaction()
2085 xpt_release_simq(ch->sim, TRUE); in ahci_end_transaction()
2089 if ((ccb->ccb_h.func_code == XPT_ATA_IO) && in ahci_end_transaction()
2090 (ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL) && in ahci_end_transaction()
2091 (ccb->ataio.cmd.control & ATA_A_RESET) && in ahci_end_transaction()
2093 ccb->ataio.cmd.control &= ~ATA_A_RESET; in ahci_end_transaction()
2097 /* If it was our READ LOG command - process it. */ in ahci_end_transaction()
2098 if (ccb->ccb_h.recovery_type == RECOVERY_READ_LOG) { in ahci_end_transaction()
2100 /* If it was our REQUEST SENSE command - process it. */ in ahci_end_transaction()
2101 } else if (ccb->ccb_h.recovery_type == RECOVERY_REQUEST_SENSE) { in ahci_end_transaction()
2105 ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_SCSI_STATUS_ERROR && in ahci_end_transaction()
2106 (ccb->ccb_h.flags & CAM_DIS_AUTOSENSE) == 0)) { in ahci_end_transaction()
2107 ch->hold[slot->slot] = ccb; in ahci_end_transaction()
2108 ch->numhslots++; in ahci_end_transaction()
2112 if (ch->rslots == 0) { in ahci_end_transaction()
2113 /* if there was fatal error - reset port. */ in ahci_end_transaction()
2114 if (ch->toslots != 0 || ch->fatalerr) { in ahci_end_transaction()
2118 if (ch->eslots != 0) { in ahci_end_transaction()
2124 if (!ch->recoverycmd && ch->numhslots) in ahci_end_transaction()
2127 /* If all the rest of commands are in timeout - give them chance. */ in ahci_end_transaction()
2128 } else if ((ch->rslots & ~ch->toslots) == 0 && in ahci_end_transaction()
2132 if (ch->frozen && !ahci_check_collision(ch, ch->frozen)) { in ahci_end_transaction()
2133 union ccb *fccb = ch->frozen; in ahci_end_transaction()
2134 ch->frozen = NULL; in ahci_end_transaction()
2136 xpt_release_simq(ch->sim, TRUE); in ahci_end_transaction()
2139 if (ch->numrslots == 0 && ch->pm_level > 3 && in ahci_end_transaction()
2140 (ch->curr[ch->pm_present ? 15 : 0].caps & CTS_SATA_CAPS_D_PMREQ)) { in ahci_end_transaction()
2141 callout_schedule(&ch->pm_timer, in ahci_end_transaction()
2142 (ch->pm_level == 4) ? hz / 1000 : hz / 8); in ahci_end_transaction()
2155 for (i = 0; i < ch->numslots; i++) { in ahci_issue_recovery()
2156 if (ch->hold[i]) in ahci_issue_recovery()
2161 device_printf(ch->dev, "Unable to allocate recovery command\n"); in ahci_issue_recovery()
2163 /* We can't do anything -- complete held commands. */ in ahci_issue_recovery()
2164 for (i = 0; i < ch->numslots; i++) { in ahci_issue_recovery()
2165 if (ch->hold[i] == NULL) in ahci_issue_recovery()
2167 ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK; in ahci_issue_recovery()
2168 ch->hold[i]->ccb_h.status |= CAM_RESRC_UNAVAIL; in ahci_issue_recovery()
2169 ahci_done(ch, ch->hold[i]); in ahci_issue_recovery()
2170 ch->hold[i] = NULL; in ahci_issue_recovery()
2171 ch->numhslots--; in ahci_issue_recovery()
2176 xpt_setup_ccb(&ccb->ccb_h, ch->hold[i]->ccb_h.path, in ahci_issue_recovery()
2177 ch->hold[i]->ccb_h.pinfo.priority); in ahci_issue_recovery()
2178 if (ch->hold[i]->ccb_h.func_code == XPT_ATA_IO) { in ahci_issue_recovery()
2180 ccb->ccb_h.recovery_type = RECOVERY_READ_LOG; in ahci_issue_recovery()
2181 ccb->ccb_h.func_code = XPT_ATA_IO; in ahci_issue_recovery()
2182 ccb->ccb_h.flags = CAM_DIR_IN; in ahci_issue_recovery()
2183 ccb->ccb_h.timeout = 1000; /* 1s should be enough. */ in ahci_issue_recovery()
2184 ataio = &ccb->ataio; in ahci_issue_recovery()
2185 ataio->data_ptr = malloc(512, M_AHCI, M_NOWAIT); in ahci_issue_recovery()
2186 if (ataio->data_ptr == NULL) { in ahci_issue_recovery()
2188 device_printf(ch->dev, in ahci_issue_recovery()
2192 ataio->dxfer_len = 512; in ahci_issue_recovery()
2193 bzero(&ataio->cmd, sizeof(ataio->cmd)); in ahci_issue_recovery()
2194 ataio->cmd.flags = CAM_ATAIO_48BIT; in ahci_issue_recovery()
2195 ataio->cmd.command = 0x2F; /* READ LOG EXT */ in ahci_issue_recovery()
2196 ataio->cmd.sector_count = 1; in ahci_issue_recovery()
2197 ataio->cmd.sector_count_exp = 0; in ahci_issue_recovery()
2198 ataio->cmd.lba_low = 0x10; in ahci_issue_recovery()
2199 ataio->cmd.lba_mid = 0; in ahci_issue_recovery()
2200 ataio->cmd.lba_mid_exp = 0; in ahci_issue_recovery()
2203 ccb->ccb_h.recovery_type = RECOVERY_REQUEST_SENSE; in ahci_issue_recovery()
2204 ccb->ccb_h.recovery_slot = i; in ahci_issue_recovery()
2205 ccb->ccb_h.func_code = XPT_SCSI_IO; in ahci_issue_recovery()
2206 ccb->ccb_h.flags = CAM_DIR_IN; in ahci_issue_recovery()
2207 ccb->ccb_h.status = 0; in ahci_issue_recovery()
2208 ccb->ccb_h.timeout = 1000; /* 1s should be enough. */ in ahci_issue_recovery()
2209 csio = &ccb->csio; in ahci_issue_recovery()
2210 csio->data_ptr = (void *)&ch->hold[i]->csio.sense_data; in ahci_issue_recovery()
2211 csio->dxfer_len = ch->hold[i]->csio.sense_len; in ahci_issue_recovery()
2212 csio->cdb_len = 6; in ahci_issue_recovery()
2213 bzero(&csio->cdb_io, sizeof(csio->cdb_io)); in ahci_issue_recovery()
2214 csio->cdb_io.cdb_bytes[0] = 0x03; in ahci_issue_recovery()
2215 csio->cdb_io.cdb_bytes[4] = csio->dxfer_len; in ahci_issue_recovery()
2218 ch->recoverycmd = 1; in ahci_issue_recovery()
2219 xpt_freeze_simq(ch->sim, 1); in ahci_issue_recovery()
2230 ch->recoverycmd = 0; in ahci_process_read_log()
2232 data = ccb->ataio.data_ptr; in ahci_process_read_log()
2233 if ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_CMP && in ahci_process_read_log()
2235 for (i = 0; i < ch->numslots; i++) { in ahci_process_read_log()
2236 if (!ch->hold[i]) in ahci_process_read_log()
2238 if (ch->hold[i]->ccb_h.func_code != XPT_ATA_IO) in ahci_process_read_log()
2241 res = &ch->hold[i]->ataio.res; in ahci_process_read_log()
2242 res->status = data[2]; in ahci_process_read_log()
2243 res->error = data[3]; in ahci_process_read_log()
2244 res->lba_low = data[4]; in ahci_process_read_log()
2245 res->lba_mid = data[5]; in ahci_process_read_log()
2246 res->lba_high = data[6]; in ahci_process_read_log()
2247 res->device = data[7]; in ahci_process_read_log()
2248 res->lba_low_exp = data[8]; in ahci_process_read_log()
2249 res->lba_mid_exp = data[9]; in ahci_process_read_log()
2250 res->lba_high_exp = data[10]; in ahci_process_read_log()
2251 res->sector_count = data[12]; in ahci_process_read_log()
2252 res->sector_count_exp = data[13]; in ahci_process_read_log()
2254 ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK; in ahci_process_read_log()
2255 ch->hold[i]->ccb_h.status |= CAM_REQUEUE_REQ; in ahci_process_read_log()
2257 ahci_done(ch, ch->hold[i]); in ahci_process_read_log()
2258 ch->hold[i] = NULL; in ahci_process_read_log()
2259 ch->numhslots--; in ahci_process_read_log()
2262 if ((ccb->ccb_h.status & CAM_STATUS_MASK) != CAM_REQ_CMP) in ahci_process_read_log()
2263 device_printf(ch->dev, "Error while READ LOG EXT\n"); in ahci_process_read_log()
2265 device_printf(ch->dev, "Non-queued command error in READ LOG EXT\n"); in ahci_process_read_log()
2267 for (i = 0; i < ch->numslots; i++) { in ahci_process_read_log()
2268 if (!ch->hold[i]) in ahci_process_read_log()
2270 if (ch->hold[i]->ccb_h.func_code != XPT_ATA_IO) in ahci_process_read_log()
2272 ahci_done(ch, ch->hold[i]); in ahci_process_read_log()
2273 ch->hold[i] = NULL; in ahci_process_read_log()
2274 ch->numhslots--; in ahci_process_read_log()
2277 free(ccb->ataio.data_ptr, M_AHCI); in ahci_process_read_log()
2279 xpt_release_simq(ch->sim, TRUE); in ahci_process_read_log()
2287 ch->recoverycmd = 0; in ahci_process_request_sense()
2289 i = ccb->ccb_h.recovery_slot; in ahci_process_request_sense()
2290 if ((ccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_CMP) { in ahci_process_request_sense()
2291 ch->hold[i]->ccb_h.status |= CAM_AUTOSNS_VALID; in ahci_process_request_sense()
2293 ch->hold[i]->ccb_h.status &= ~CAM_STATUS_MASK; in ahci_process_request_sense()
2294 ch->hold[i]->ccb_h.status |= CAM_AUTOSENSE_FAIL; in ahci_process_request_sense()
2296 ahci_done(ch, ch->hold[i]); in ahci_process_request_sense()
2297 ch->hold[i] = NULL; in ahci_process_request_sense()
2298 ch->numhslots--; in ahci_process_request_sense()
2300 xpt_release_simq(ch->sim, TRUE); in ahci_process_request_sense()
2309 if (ch->start) in ahci_start()
2310 ch->start(ch); in ahci_start()
2313 ATA_OUTL(ch->r_mem, AHCI_P_SERR, 0xFFFFFFFF); in ahci_start()
2315 ATA_OUTL(ch->r_mem, AHCI_P_IS, 0xFFFFFFFF); in ahci_start()
2316 /* Configure FIS-based switching if supported. */ in ahci_start()
2317 if (ch->chcaps & AHCI_P_CMD_FBSCP) { in ahci_start()
2318 ch->fbs_enabled = (fbs && ch->pm_present) ? 1 : 0; in ahci_start()
2319 ATA_OUTL(ch->r_mem, AHCI_P_FBS, in ahci_start()
2320 ch->fbs_enabled ? AHCI_P_FBS_EN : 0); in ahci_start()
2323 cmd = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_start()
2325 ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd | AHCI_P_CMD_ST | in ahci_start()
2326 (ch->pm_present ? AHCI_P_CMD_PMA : 0)); in ahci_start()
2336 cmd = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_stop()
2337 ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd & ~AHCI_P_CMD_ST); in ahci_stop()
2343 device_printf(ch->dev, "stopping AHCI engine failed\n"); in ahci_stop()
2346 } while (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_CR); in ahci_stop()
2347 ch->eslots = 0; in ahci_stop()
2357 if (ch->caps & AHCI_CAP_SCLO) { in ahci_clo()
2358 cmd = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_clo()
2360 ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd); in ahci_clo()
2365 device_printf(ch->dev, "executing CLO failed\n"); in ahci_clo()
2368 } while (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_CLO); in ahci_clo()
2378 /* Kill all FIS reception on this channel */ in ahci_stop_fr()
2379 cmd = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_stop_fr()
2380 ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd & ~AHCI_P_CMD_FRE); in ahci_stop_fr()
2381 /* Wait for FIS reception stop. */ in ahci_stop_fr()
2386 device_printf(ch->dev, "stopping AHCI FR engine failed\n"); in ahci_stop_fr()
2389 } while (ATA_INL(ch->r_mem, AHCI_P_CMD) & AHCI_P_CMD_FR); in ahci_stop_fr()
2397 /* Start FIS reception on this channel */ in ahci_start_fr()
2398 cmd = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_start_fr()
2399 ATA_OUTL(ch->r_mem, AHCI_P_CMD, cmd | AHCI_P_CMD_FRE); in ahci_start_fr()
2408 while ((val = ATA_INL(ch->r_mem, AHCI_P_TFD)) & in ahci_wait_ready()
2412 device_printf(ch->dev, in ahci_wait_ready()
2423 device_printf(ch->dev, "AHCI reset: device ready after %dms\n", in ahci_wait_ready()
2433 if (ch->resetting == 0) in ahci_reset_to()
2435 ch->resetting--; in ahci_reset_to()
2436 if (ahci_wait_ready(ch, ch->resetting == 0 ? -1 : 0, in ahci_reset_to()
2437 (310 - ch->resetting) * 100) == 0) { in ahci_reset_to()
2438 ch->resetting = 0; in ahci_reset_to()
2440 xpt_release_simq(ch->sim, TRUE); in ahci_reset_to()
2443 if (ch->resetting == 0) { in ahci_reset_to()
2446 xpt_release_simq(ch->sim, TRUE); in ahci_reset_to()
2449 callout_schedule(&ch->reset_timer, hz / 10); in ahci_reset_to()
2455 struct ahci_controller *ctlr = device_get_softc(device_get_parent(ch->dev)); in ahci_reset()
2458 xpt_freeze_simq(ch->sim, 1); in ahci_reset()
2460 device_printf(ch->dev, "AHCI reset...\n"); in ahci_reset()
2462 if (ch->resetting) { in ahci_reset()
2463 ch->resetting = 0; in ahci_reset()
2464 callout_stop(&ch->reset_timer); in ahci_reset()
2465 xpt_release_simq(ch->sim, TRUE); in ahci_reset()
2468 if (ch->frozen) { in ahci_reset()
2469 union ccb *fccb = ch->frozen; in ahci_reset()
2470 ch->frozen = NULL; in ahci_reset()
2471 fccb->ccb_h.status = CAM_REQUEUE_REQ | CAM_RELEASE_SIMQ; in ahci_reset()
2472 if (!(fccb->ccb_h.status & CAM_DEV_QFRZN)) { in ahci_reset()
2473 xpt_freeze_devq(fccb->ccb_h.path, 1); in ahci_reset()
2474 fccb->ccb_h.status |= CAM_DEV_QFRZN; in ahci_reset()
2480 for (i = 0; i < ch->numslots; i++) { in ahci_reset()
2482 if (ch->slot[i].state < AHCI_SLOT_RUNNING) in ahci_reset()
2485 ahci_end_transaction(&ch->slot[i], AHCI_ERR_INNOCENT); in ahci_reset()
2487 for (i = 0; i < ch->numslots; i++) { in ahci_reset()
2488 if (!ch->hold[i]) in ahci_reset()
2490 ahci_done(ch, ch->hold[i]); in ahci_reset()
2491 ch->hold[i] = NULL; in ahci_reset()
2492 ch->numhslots--; in ahci_reset()
2494 if (ch->toslots != 0) in ahci_reset()
2495 xpt_release_simq(ch->sim, TRUE); in ahci_reset()
2496 ch->eslots = 0; in ahci_reset()
2497 ch->toslots = 0; in ahci_reset()
2498 ch->wrongccs = 0; in ahci_reset()
2499 ch->fatalerr = 0; in ahci_reset()
2501 xpt_async(AC_BUS_RESET, ch->path, NULL); in ahci_reset()
2503 ATA_OUTL(ch->r_mem, AHCI_P_IE, 0); in ahci_reset()
2507 device_printf(ch->dev, in ahci_reset()
2509 ch->devices = 0; in ahci_reset()
2511 ATA_OUTL(ch->r_mem, AHCI_P_IE, in ahci_reset()
2512 (((ch->pm_level != 0) ? AHCI_P_IX_CPD | AHCI_P_IX_MP : 0) | in ahci_reset()
2514 xpt_release_simq(ch->sim, TRUE); in ahci_reset()
2518 device_printf(ch->dev, "AHCI reset: device found\n"); in ahci_reset()
2524 ch->resetting = 310; in ahci_reset()
2526 ch->devices = 1; in ahci_reset()
2528 ATA_OUTL(ch->r_mem, AHCI_P_IE, in ahci_reset()
2529 (((ch->pm_level != 0) ? AHCI_P_IX_CPD | AHCI_P_IX_MP : 0) | in ahci_reset()
2532 ((ch->pm_level == 0) ? AHCI_P_IX_PRC : 0) | AHCI_P_IX_PC | in ahci_reset()
2533 AHCI_P_IX_DP | AHCI_P_IX_UF | (ctlr->ccc ? 0 : AHCI_P_IX_SDB) | in ahci_reset()
2534 AHCI_P_IX_DS | AHCI_P_IX_PS | (ctlr->ccc ? 0 : AHCI_P_IX_DHR))); in ahci_reset()
2535 if (ch->resetting) in ahci_reset()
2536 callout_reset(&ch->reset_timer, hz / 10, ahci_reset_to, ch); in ahci_reset()
2539 xpt_release_simq(ch->sim, TRUE); in ahci_reset()
2546 u_int8_t *fis = &ctp->cfis[0]; in ahci_setup_fis() local
2548 bzero(fis, 20); in ahci_setup_fis()
2549 fis[0] = 0x27; /* host to device */ in ahci_setup_fis()
2550 fis[1] = (ccb->ccb_h.target_id & 0x0f); in ahci_setup_fis()
2551 if (ccb->ccb_h.func_code == XPT_SCSI_IO) { in ahci_setup_fis()
2552 fis[1] |= 0x80; in ahci_setup_fis()
2553 fis[2] = ATA_PACKET_CMD; in ahci_setup_fis()
2554 if ((ccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE && in ahci_setup_fis()
2555 ch->curr[ccb->ccb_h.target_id].mode >= ATA_DMA) in ahci_setup_fis()
2556 fis[3] = ATA_F_DMA; in ahci_setup_fis()
2558 fis[5] = ccb->csio.dxfer_len; in ahci_setup_fis()
2559 fis[6] = ccb->csio.dxfer_len >> 8; in ahci_setup_fis()
2561 fis[7] = ATA_D_LBA; in ahci_setup_fis()
2562 fis[15] = ATA_A_4BIT; in ahci_setup_fis()
2563 bcopy((ccb->ccb_h.flags & CAM_CDB_POINTER) ? in ahci_setup_fis()
2564 ccb->csio.cdb_io.cdb_ptr : ccb->csio.cdb_io.cdb_bytes, in ahci_setup_fis()
2565 ctp->acmd, ccb->csio.cdb_len); in ahci_setup_fis()
2566 bzero(ctp->acmd + ccb->csio.cdb_len, 32 - ccb->csio.cdb_len); in ahci_setup_fis()
2567 } else if ((ccb->ataio.cmd.flags & CAM_ATAIO_CONTROL) == 0) { in ahci_setup_fis()
2568 fis[1] |= 0x80; in ahci_setup_fis()
2569 fis[2] = ccb->ataio.cmd.command; in ahci_setup_fis()
2570 fis[3] = ccb->ataio.cmd.features; in ahci_setup_fis()
2571 fis[4] = ccb->ataio.cmd.lba_low; in ahci_setup_fis()
2572 fis[5] = ccb->ataio.cmd.lba_mid; in ahci_setup_fis()
2573 fis[6] = ccb->ataio.cmd.lba_high; in ahci_setup_fis()
2574 fis[7] = ccb->ataio.cmd.device; in ahci_setup_fis()
2575 fis[8] = ccb->ataio.cmd.lba_low_exp; in ahci_setup_fis()
2576 fis[9] = ccb->ataio.cmd.lba_mid_exp; in ahci_setup_fis()
2577 fis[10] = ccb->ataio.cmd.lba_high_exp; in ahci_setup_fis()
2578 fis[11] = ccb->ataio.cmd.features_exp; in ahci_setup_fis()
2579 fis[12] = ccb->ataio.cmd.sector_count; in ahci_setup_fis()
2580 if (ccb->ataio.cmd.flags & CAM_ATAIO_FPDMA) { in ahci_setup_fis()
2581 fis[12] &= 0x07; in ahci_setup_fis()
2582 fis[12] |= tag << 3; in ahci_setup_fis()
2584 fis[13] = ccb->ataio.cmd.sector_count_exp; in ahci_setup_fis()
2585 if (ccb->ataio.ata_flags & ATA_FLAG_ICC) in ahci_setup_fis()
2586 fis[14] = ccb->ataio.icc; in ahci_setup_fis()
2587 fis[15] = ATA_A_4BIT; in ahci_setup_fis()
2588 if (ccb->ataio.ata_flags & ATA_FLAG_AUX) { in ahci_setup_fis()
2589 fis[16] = ccb->ataio.aux & 0xff; in ahci_setup_fis()
2590 fis[17] = (ccb->ataio.aux >> 8) & 0xff; in ahci_setup_fis()
2591 fis[18] = (ccb->ataio.aux >> 16) & 0xff; in ahci_setup_fis()
2592 fis[19] = (ccb->ataio.aux >> 24) & 0xff; in ahci_setup_fis()
2595 fis[15] = ccb->ataio.cmd.control; in ahci_setup_fis()
2610 timeoutslot = ((ch->quirks & AHCI_Q_SLOWDEV) ? 5000 : 1000); in ahci_sata_connect()
2612 status = ATA_INL(ch->r_mem, AHCI_P_SSTS); in ahci_sata_connect()
2621 device_printf(ch->dev, "SATA offline status=%08x\n", in ahci_sata_connect()
2632 device_printf(ch->dev, in ahci_sata_connect()
2639 device_printf(ch->dev, "SATA connect time=%dus status=%08x\n", in ahci_sata_connect()
2643 ATA_OUTL(ch->r_mem, AHCI_P_SERR, 0xffffffff); in ahci_sata_connect()
2653 if (ch->listening) { in ahci_sata_phy_reset()
2654 val = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_sata_phy_reset()
2656 ATA_OUTL(ch->r_mem, AHCI_P_CMD, val); in ahci_sata_phy_reset()
2657 ch->listening = 0; in ahci_sata_phy_reset()
2659 sata_rev = ch->user[ch->pm_present ? 15 : 0].revision; in ahci_sata_phy_reset()
2669 ATA_OUTL(ch->r_mem, AHCI_P_SCTL, in ahci_sata_phy_reset()
2674 ATA_OUTL(ch->r_mem, AHCI_P_SCTL, in ahci_sata_phy_reset()
2675 detval | val | ((ch->pm_level > 0) ? 0 : in ahci_sata_phy_reset()
2678 if (ch->caps & AHCI_CAP_SSS) { in ahci_sata_phy_reset()
2679 val = ATA_INL(ch->r_mem, AHCI_P_CMD); in ahci_sata_phy_reset()
2681 ATA_OUTL(ch->r_mem, AHCI_P_CMD, val); in ahci_sata_phy_reset()
2682 ch->listening = 1; in ahci_sata_phy_reset()
2683 } else if (ch->pm_level > 0) in ahci_sata_phy_reset()
2684 ATA_OUTL(ch->r_mem, AHCI_P_SCTL, ATA_SC_DET_DISABLE); in ahci_sata_phy_reset()
2694 if (ccb->ccb_h.target_id > ((ch->caps & AHCI_CAP_SPM) ? 15 : 0)) { in ahci_check_ids()
2695 ccb->ccb_h.status = CAM_TID_INVALID; in ahci_check_ids()
2697 return (-1); in ahci_check_ids()
2699 if (ccb->ccb_h.target_lun != 0) { in ahci_check_ids()
2700 ccb->ccb_h.status = CAM_LUN_INVALID; in ahci_check_ids()
2702 return (-1); in ahci_check_ids()
2712 CAM_DEBUG(ccb->ccb_h.path, CAM_DEBUG_TRACE, ("ahciaction func_code=%x\n", in ahciaction()
2713 ccb->ccb_h.func_code)); in ahciaction()
2716 switch (ccb->ccb_h.func_code) { in ahciaction()
2722 if (ch->devices == 0 || in ahciaction()
2723 (ch->pm_present == 0 && in ahciaction()
2724 ccb->ccb_h.target_id > 0 && ccb->ccb_h.target_id < 15)) { in ahciaction()
2725 ccb->ccb_h.status = CAM_SEL_TIMEOUT; in ahciaction()
2728 ccb->ccb_h.recovery_type = RECOVERY_NONE; in ahciaction()
2732 ch->frozen = ccb; in ahciaction()
2734 xpt_freeze_simq(ch->sim, 1); in ahciaction()
2741 ccb->ccb_h.status = CAM_REQ_INVALID; in ahciaction()
2745 struct ccb_trans_settings *cts = &ccb->cts; in ahciaction()
2750 if (cts->type == CTS_TYPE_CURRENT_SETTINGS) in ahciaction()
2751 d = &ch->curr[ccb->ccb_h.target_id]; in ahciaction()
2753 d = &ch->user[ccb->ccb_h.target_id]; in ahciaction()
2754 if (cts->xport_specific.sata.valid & CTS_SATA_VALID_REVISION) in ahciaction()
2755 d->revision = cts->xport_specific.sata.revision; in ahciaction()
2756 if (cts->xport_specific.sata.valid & CTS_SATA_VALID_MODE) in ahciaction()
2757 d->mode = cts->xport_specific.sata.mode; in ahciaction()
2758 if (cts->xport_specific.sata.valid & CTS_SATA_VALID_BYTECOUNT) in ahciaction()
2759 d->bytecount = min(8192, cts->xport_specific.sata.bytecount); in ahciaction()
2760 if (cts->xport_specific.sata.valid & CTS_SATA_VALID_TAGS) in ahciaction()
2761 d->tags = min(ch->numslots, cts->xport_specific.sata.tags); in ahciaction()
2762 if (cts->xport_specific.sata.valid & CTS_SATA_VALID_PM) in ahciaction()
2763 ch->pm_present = cts->xport_specific.sata.pm_present; in ahciaction()
2764 if (cts->xport_specific.sata.valid & CTS_SATA_VALID_ATAPI) in ahciaction()
2765 d->atapi = cts->xport_specific.sata.atapi; in ahciaction()
2766 if (cts->xport_specific.sata.valid & CTS_SATA_VALID_CAPS) in ahciaction()
2767 d->caps = cts->xport_specific.sata.caps; in ahciaction()
2768 ccb->ccb_h.status = CAM_REQ_CMP; in ahciaction()
2774 struct ccb_trans_settings *cts = &ccb->cts; in ahciaction()
2780 if (cts->type == CTS_TYPE_CURRENT_SETTINGS) in ahciaction()
2781 d = &ch->curr[ccb->ccb_h.target_id]; in ahciaction()
2783 d = &ch->user[ccb->ccb_h.target_id]; in ahciaction()
2784 cts->protocol = PROTO_UNSPECIFIED; in ahciaction()
2785 cts->protocol_version = PROTO_VERSION_UNSPECIFIED; in ahciaction()
2786 cts->transport = XPORT_SATA; in ahciaction()
2787 cts->transport_version = XPORT_VERSION_UNSPECIFIED; in ahciaction()
2788 cts->proto_specific.valid = 0; in ahciaction()
2789 cts->xport_specific.sata.valid = 0; in ahciaction()
2790 if (cts->type == CTS_TYPE_CURRENT_SETTINGS && in ahciaction()
2791 (ccb->ccb_h.target_id == 15 || in ahciaction()
2792 (ccb->ccb_h.target_id == 0 && !ch->pm_present))) { in ahciaction()
2793 status = ATA_INL(ch->r_mem, AHCI_P_SSTS) & ATA_SS_SPD_MASK; in ahciaction()
2795 cts->xport_specific.sata.revision = in ahciaction()
2797 cts->xport_specific.sata.valid |= in ahciaction()
2800 cts->xport_specific.sata.caps = d->caps & CTS_SATA_CAPS_D; in ahciaction()
2801 if (ch->pm_level) { in ahciaction()
2802 if (ch->caps & (AHCI_CAP_PSC | AHCI_CAP_SSC)) in ahciaction()
2803 cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_PMREQ; in ahciaction()
2804 if (ch->caps2 & AHCI_CAP2_APST) in ahciaction()
2805 cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_APST; in ahciaction()
2807 if ((ch->caps & AHCI_CAP_SNCQ) && in ahciaction()
2808 (ch->quirks & AHCI_Q_NOAA) == 0) in ahciaction()
2809 cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_DMAAA; in ahciaction()
2810 cts->xport_specific.sata.caps |= CTS_SATA_CAPS_H_AN; in ahciaction()
2811 cts->xport_specific.sata.caps &= in ahciaction()
2812 ch->user[ccb->ccb_h.target_id].caps; in ahciaction()
2813 cts->xport_specific.sata.valid |= CTS_SATA_VALID_CAPS; in ahciaction()
2815 cts->xport_specific.sata.revision = d->revision; in ahciaction()
2816 cts->xport_specific.sata.valid |= CTS_SATA_VALID_REVISION; in ahciaction()
2817 cts->xport_specific.sata.caps = d->caps; in ahciaction()
2818 cts->xport_specific.sata.valid |= CTS_SATA_VALID_CAPS; in ahciaction()
2820 cts->xport_specific.sata.mode = d->mode; in ahciaction()
2821 cts->xport_specific.sata.valid |= CTS_SATA_VALID_MODE; in ahciaction()
2822 cts->xport_specific.sata.bytecount = d->bytecount; in ahciaction()
2823 cts->xport_specific.sata.valid |= CTS_SATA_VALID_BYTECOUNT; in ahciaction()
2824 cts->xport_specific.sata.pm_present = ch->pm_present; in ahciaction()
2825 cts->xport_specific.sata.valid |= CTS_SATA_VALID_PM; in ahciaction()
2826 cts->xport_specific.sata.tags = d->tags; in ahciaction()
2827 cts->xport_specific.sata.valid |= CTS_SATA_VALID_TAGS; in ahciaction()
2828 cts->xport_specific.sata.atapi = d->atapi; in ahciaction()
2829 cts->xport_specific.sata.valid |= CTS_SATA_VALID_ATAPI; in ahciaction()
2830 ccb->ccb_h.status = CAM_REQ_CMP; in ahciaction()
2836 ccb->ccb_h.status = CAM_REQ_CMP; in ahciaction()
2840 ccb->ccb_h.status = CAM_REQ_INVALID; in ahciaction()
2844 struct ccb_pathinq *cpi = &ccb->cpi; in ahciaction()
2846 cpi->version_num = 1; /* XXX??? */ in ahciaction()
2847 cpi->hba_inquiry = PI_SDTR_ABLE; in ahciaction()
2848 if (ch->caps & AHCI_CAP_SNCQ) in ahciaction()
2849 cpi->hba_inquiry |= PI_TAG_ABLE; in ahciaction()
2850 if (ch->caps & AHCI_CAP_SPM) in ahciaction()
2851 cpi->hba_inquiry |= PI_SATAPM; in ahciaction()
2852 cpi->target_sprt = 0; in ahciaction()
2853 cpi->hba_misc = PIM_SEQSCAN | PIM_UNMAPPED; in ahciaction()
2854 if ((ch->quirks & AHCI_Q_NOAUX) == 0) in ahciaction()
2855 cpi->hba_misc |= PIM_ATA_EXT; in ahciaction()
2856 cpi->hba_eng_cnt = 0; in ahciaction()
2857 if (ch->caps & AHCI_CAP_SPM) in ahciaction()
2858 cpi->max_target = 15; in ahciaction()
2860 cpi->max_target = 0; in ahciaction()
2861 cpi->max_lun = 0; in ahciaction()
2862 cpi->initiator_id = 0; in ahciaction()
2863 cpi->bus_id = cam_sim_bus(sim); in ahciaction()
2864 cpi->base_transfer_speed = 150000; in ahciaction()
2865 strlcpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN); in ahciaction()
2866 strlcpy(cpi->hba_vid, "AHCI", HBA_IDLEN); in ahciaction()
2867 strlcpy(cpi->dev_name, cam_sim_name(sim), DEV_IDLEN); in ahciaction()
2868 cpi->unit_number = cam_sim_unit(sim); in ahciaction()
2869 cpi->transport = XPORT_SATA; in ahciaction()
2870 cpi->transport_version = XPORT_VERSION_UNSPECIFIED; in ahciaction()
2871 cpi->protocol = PROTO_ATA; in ahciaction()
2872 cpi->protocol_version = PROTO_VERSION_UNSPECIFIED; in ahciaction()
2873 cpi->maxio = ctob(AHCI_SG_ENTRIES - 1); in ahciaction()
2875 if (ch->quirks & AHCI_Q_MAXIO_64K) in ahciaction()
2876 cpi->maxio = min(cpi->maxio, 128 * 512); in ahciaction()
2877 cpi->hba_vendor = ch->vendorid; in ahciaction()
2878 cpi->hba_device = ch->deviceid; in ahciaction()
2879 cpi->hba_subvendor = ch->subvendorid; in ahciaction()
2880 cpi->hba_subdevice = ch->subdeviceid; in ahciaction()
2881 cpi->ccb_h.status = CAM_REQ_CMP; in ahciaction()
2885 ccb->ccb_h.status = CAM_REQ_INVALID; in ahciaction()
2898 istatus = ATA_INL(ch->r_mem, AHCI_P_IS); in ahcipoll()
2901 if (ch->resetting != 0 && in ahcipoll()
2902 (--ch->resetpolldiv <= 0 || !callout_pending(&ch->reset_timer))) { in ahcipoll()
2903 ch->resetpolldiv = 1000; in ahcipoll()