Lines Matching refs:CSR_READ_4

219 		v = CSR_READ_4(sc, AGE_MDIO);  in age_miibus_readreg()
249 v = CSR_READ_4(sc, AGE_MDIO); in age_miibus_writereg()
340 reg = CSR_READ_4(sc, AGE_SPI_CTRL); in age_get_macaddr()
352 CSR_WRITE_4(sc, AGE_TWSI_CTRL, CSR_READ_4(sc, AGE_TWSI_CTRL) | in age_get_macaddr()
356 reg = CSR_READ_4(sc, AGE_TWSI_CTRL); in age_get_macaddr()
369 ea[0] = CSR_READ_4(sc, AGE_PAR0); in age_get_macaddr()
370 ea[1] = CSR_READ_4(sc, AGE_PAR1); in age_get_macaddr()
496 sc->age_chip_rev = CSR_READ_4(sc, AGE_MASTER_CFG) >> in age_attach()
520 CSR_READ_4(sc, AGE_SRAM_TX_FIFO_LEN), in age_attach()
521 CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN)); in age_attach()
1404 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_setwol()
1859 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_ioctl()
1913 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_mac_config()
1979 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_link_task()
1981 CSR_WRITE_4(sc, AGE_DMA_CFG, CSR_READ_4(sc, AGE_DMA_CFG) | in age_link_task()
2097 status = CSR_READ_4(sc, AGE_INTR_STATUS); in age_intr()
2512 CSR_READ_4(sc, AGE_MASTER_CFG); in age_reset()
2515 if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0) in age_reset()
2524 CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000); in age_reset()
2643 reg = CSR_READ_4(sc, AGE_MASTER_CFG); in age_init_locked()
2684 CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000); in age_init_locked()
2704 reg = CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN); in age_init_locked()
2711 reg = CSR_READ_4(sc, AGE_SRAM_RRD_LEN); in age_init_locked()
2799 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_init_locked()
2851 CSR_READ_4(sc, AGE_DMA_CFG) & ~(DMA_CFG_RD_ENB | DMA_CFG_WR_ENB)); in age_stop()
2854 CSR_READ_4(sc, AGE_TXQ_CFG) & ~TXQ_CFG_ENB); in age_stop()
2856 CSR_READ_4(sc, AGE_RXQ_CFG) & ~RXQ_CFG_ENB); in age_stop()
2858 if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0) in age_stop()
2905 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_stop_txmac()
2911 reg = CSR_READ_4(sc, AGE_DMA_CFG); in age_stop_txmac()
2917 if ((CSR_READ_4(sc, AGE_IDLE_STATUS) & in age_stop_txmac()
2934 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_stop_rxmac()
2940 reg = CSR_READ_4(sc, AGE_DMA_CFG); in age_stop_rxmac()
2946 if ((CSR_READ_4(sc, AGE_IDLE_STATUS) & in age_stop_rxmac()
3107 reg = CSR_READ_4(sc, AGE_MAC_CFG); in age_rxvlan()
3137 rxcfg = CSR_READ_4(sc, AGE_MAC_CFG); in age_rxfilter()