Lines Matching +full:2 +full:- +full:compatible

1 // SPDX-License-Identifier: GPL-2.0-or-later
5 * Copyright 2006-2007 Secret Lab Technologies Ltd.
9 /dts-v1/;
13 compatible = "fsl,lite5200";
14 #address-cells = <1>;
15 #size-cells = <1>;
16 interrupt-parent = <&mpc5200_pic>;
19 #address-cells = <1>;
20 #size-cells = <0>;
25 d-cache-line-size = <32>;
26 i-cache-line-size = <32>;
27 d-cache-size = <0x4000>; // L1, 16K
28 i-cache-size = <0x4000>; // L1, 16K
29 timebase-frequency = <0>; // from bootloader
30 bus-frequency = <0>; // from bootloader
31 clock-frequency = <0>; // from bootloader
41 #address-cells = <1>;
42 #size-cells = <1>;
43 compatible = "fsl,mpc5200-immr";
46 bus-frequency = <0>; // from bootloader
47 system-frequency = <0>; // from bootloader
50 compatible = "fsl,mpc5200-cdm";
54 mpc5200_pic: interrupt-controller@500 {
56 interrupt-controller;
57 #interrupt-cells = <3>;
58 compatible = "fsl,mpc5200-pic";
63 compatible = "fsl,mpc5200-gpt";
66 fsl,has-wdt;
70 compatible = "fsl,mpc5200-gpt";
76 compatible = "fsl,mpc5200-gpt";
82 compatible = "fsl,mpc5200-gpt";
88 compatible = "fsl,mpc5200-gpt";
94 compatible = "fsl,mpc5200-gpt";
100 compatible = "fsl,mpc5200-gpt";
106 compatible = "fsl,mpc5200-gpt";
112 compatible = "fsl,mpc5200-rtc";
118 compatible = "fsl,mpc5200-mscan";
119 interrupts = <2 17 0>;
124 compatible = "fsl,mpc5200-mscan";
125 interrupts = <2 18 0>;
130 compatible = "fsl,mpc5200-gpio";
133 gpio-controller;
134 #gpio-cells = <2>;
138 compatible = "fsl,mpc5200-gpio-wkup";
141 gpio-controller;
142 #gpio-cells = <2>;
146 compatible = "fsl,mpc5200-spi";
148 interrupts = <2 13 0 2 14 0>;
152 compatible = "fsl,mpc5200-ohci","ohci-be";
154 interrupts = <2 6 0>;
157 dma-controller@1200 {
158 compatible = "fsl,mpc5200-bestcomm";
160 interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
167 compatible = "fsl,mpc5200-xlb";
172 compatible = "fsl,mpc5200-psc-uart";
173 cell-index = <0>;
175 interrupts = <2 1 0>;
180 // compatible = "fsl,mpc5200-psc-ac97";
181 // cell-index = <1>;
183 // interrupts = <2 2 0>;
188 // compatible = "fsl,mpc5200-psc-i2s";
189 // cell-index = <2>;
191 // interrupts = <2 3 0>;
196 // compatible = "fsl,mpc5200-psc-uart";
197 // cell-index = <3>;
199 // interrupts = <2 11 0>;
204 // compatible = "fsl,mpc5200-psc-uart";
205 // cell-index = <4>;
207 // interrupts = <2 12 0>;
211 //spi@2c00 { // PSC6
212 // compatible = "fsl,mpc5200-psc-spi";
213 // cell-index = <5>;
215 // interrupts = <2 4 0>;
219 compatible = "fsl,mpc5200-fec";
221 local-mac-address = [ 00 00 00 00 00 00 ];
222 interrupts = <2 5 0>;
223 phy-handle = <&phy0>;
227 #address-cells = <1>;
228 #size-cells = <0>;
229 compatible = "fsl,mpc5200-mdio";
231 interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co.
233 phy0: ethernet-phy@0 {
239 compatible = "fsl,mpc5200-ata";
241 interrupts = <2 7 0>;
245 #address-cells = <1>;
246 #size-cells = <0>;
247 compatible = "fsl,mpc5200-i2c","fsl-i2c";
249 interrupts = <2 15 0>;
253 #address-cells = <1>;
254 #size-cells = <0>;
255 compatible = "fsl,mpc5200-i2c","fsl-i2c";
257 interrupts = <2 16 0>;
260 compatible = "atmel,24c02";
266 compatible = "fsl,mpc5200-sram";
272 #interrupt-cells = <1>;
273 #size-cells = <2>;
274 #address-cells = <3>;
276 compatible = "fsl,mpc5200-pci";
278 interrupt-map-mask = <0xf800 0 0 7>;
279 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3
280 0xc000 0 0 2 &mpc5200_pic 0 0 3
283 clock-frequency = <0>; // From boot loader
284 interrupts = <2 8 0 2 9 0 2 10 0>;
285 bus-range = <0 0>;
292 compatible = "fsl,mpc5200-lpb","simple-bus";
293 #address-cells = <2>;
294 #size-cells = <1>;
299 compatible = "amd,am29lv652d", "cfi-flash";
301 bank-width = <1>;