Lines Matching +full:0 +full:x01900000
13 #clock-cells = <0>;
15 clock-frequency = <0>;
22 reg = <0x0 0x70000000 0x0 0x400000>;
25 ranges = <0x0 0x0 0x70000000 0x400000>;
27 atf-sram@0 {
28 reg = <0x0 0x20000>;
32 reg = <0x1f0000 0x10000>;
36 reg = <0x200000 0x200000>;
42 reg = <0x00 0x00104000 0x00 0x18000>;
45 ranges = <0x00 0x00 0x00104000 0x18000>;
47 usb_serdes_mux: mux-controller@0 {
49 reg = <0x0 0x4>;
51 mux-reg-masks = <0x0 0x8000000>; /* USB0 to SERDES0 lane 1/3 mux */
56 reg = <0x34 0x4>;
62 reg = <0x80 0x10>;
64 mux-reg-masks = <0x80 0x3>, <0x84 0x3>, /* SERDES0 lane0/1 select */
65 <0x88 0x3>, <0x8c 0x3>; /* SERDES0 lane2/3 select */
70 reg = <0x140 0x18>;
78 reg = <0x00 0x3000000 0x00 0x100>;
80 clocks = <&ehrpwm_tbclk 0>, <&k3_clks 160 0>;
88 reg = <0x00 0x3010000 0x00 0x100>;
90 clocks = <&ehrpwm_tbclk 1>, <&k3_clks 161 0>;
98 reg = <0x00 0x3020000 0x00 0x100>;
100 clocks = <&ehrpwm_tbclk 2>, <&k3_clks 162 0>;
108 reg = <0x00 0x3030000 0x00 0x100>;
110 clocks = <&ehrpwm_tbclk 3>, <&k3_clks 163 0>;
118 reg = <0x00 0x3040000 0x00 0x100>;
120 clocks = <&ehrpwm_tbclk 4>, <&k3_clks 164 0>;
128 reg = <0x00 0x3050000 0x00 0x100>;
130 clocks = <&ehrpwm_tbclk 5>, <&k3_clks 165 0>;
142 reg = <0x00 0x01800000 0x00 0x100000>, /* GICD */
143 <0x00 0x01900000 0x00 0x100000>, /* GICR */
144 <0x00 0x6f000000 0x00 0x2000>, /* GICC */
145 <0x00 0x6f010000 0x00 0x1000>, /* GICH */
146 <0x00 0x6f020000 0x00 0x2000>; /* GICV */
153 reg = <0x00 0x01820000 0x00 0x10000>;
154 socionext,synquacer-pre-its = <0x1000000 0x400000>;
162 reg = <0x00 0x00a00000 0x00 0x800>;
174 /* Proxy 0 addressing */
175 reg = <0x0 0x11c000 0x0 0x120>;
178 pinctrl-single,function-mask = <0xffffffff>;
184 reg = <0x00 0x104200 0x00 0x50>;
187 pinctrl-single,function-mask = <0x00000007>;
193 reg = <0x00 0x104280 0x00 0x20>;
196 pinctrl-single,function-mask = <0x0000001f>;
201 reg = <0x00 0x04e00000 0x00 0x1200>;
205 ranges = <0x00 0x04e00000 0x00 0x04e00000 0x00 0x30000>;
207 dmas = <&main_udmap 0xca40>, <&main_udmap 0x4a40>,
208 <&main_udmap 0x4a41>;
213 reg = <0x00 0x04e10000 0x00 0x7d>;
220 reg = <0x00 0x2400000 0x00 0x400>;
232 reg = <0x00 0x2410000 0x00 0x400>;
244 reg = <0x00 0x2420000 0x00 0x400>;
256 reg = <0x00 0x2430000 0x00 0x400>;
268 reg = <0x00 0x2440000 0x00 0x400>;
280 reg = <0x00 0x2450000 0x00 0x400>;
292 reg = <0x00 0x2460000 0x00 0x400>;
304 reg = <0x00 0x2470000 0x00 0x400>;
316 reg = <0x00 0x2480000 0x00 0x400>;
328 reg = <0x00 0x2490000 0x00 0x400>;
340 reg = <0x00 0x24a0000 0x00 0x400>;
352 reg = <0x00 0x24b0000 0x00 0x400>;
364 reg = <0x00 0x24c0000 0x00 0x400>;
376 reg = <0x00 0x24d0000 0x00 0x400>;
388 reg = <0x00 0x24e0000 0x00 0x400>;
400 reg = <0x00 0x24f0000 0x00 0x400>;
412 reg = <0x00 0x2500000 0x00 0x400>;
424 reg = <0x00 0x2510000 0x00 0x400>;
436 reg = <0x00 0x2520000 0x00 0x400>;
448 reg = <0x00 0x2530000 0x00 0x400>;
460 reg = <0x00 0x02800000 0x00 0x200>;
471 reg = <0x00 0x02810000 0x00 0x200>;
482 reg = <0x00 0x02820000 0x00 0x200>;
493 reg = <0x00 0x02830000 0x00 0x200>;
504 reg = <0x00 0x02840000 0x00 0x200>;
515 reg = <0x00 0x02850000 0x00 0x200>;
526 reg = <0x00 0x02860000 0x00 0x200>;
537 reg = <0x00 0x02870000 0x00 0x200>;
548 reg = <0x00 0x02880000 0x00 0x200>;
559 reg = <0x00 0x02890000 0x00 0x200>;
570 reg = <0x00 0x00600000 0x00 0x100>;
578 ti,davinci-gpio-unbanked = <0>;
580 clocks = <&k3_clks 111 0>;
587 reg = <0x00 0x00610000 0x00 0x100>;
595 ti,davinci-gpio-unbanked = <0>;
597 clocks = <&k3_clks 112 0>;
604 reg = <0x00 0x00620000 0x00 0x100>;
612 ti,davinci-gpio-unbanked = <0>;
614 clocks = <&k3_clks 113 0>;
621 reg = <0x00 0x00630000 0x00 0x100>;
629 ti,davinci-gpio-unbanked = <0>;
631 clocks = <&k3_clks 114 0>;
638 reg = <0x00 0x02000000 0x00 0x100>;
641 #size-cells = <0>;
649 reg = <0x00 0x02010000 0x00 0x100>;
652 #size-cells = <0>;
661 reg = <0x00 0x02020000 0x00 0x100>;
664 #size-cells = <0>;
673 reg = <0x00 0x02030000 0x00 0x100>;
676 #size-cells = <0>;
685 reg = <0x00 0x02040000 0x00 0x100>;
688 #size-cells = <0>;
697 reg = <0x00 0x02050000 0x00 0x100>;
700 #size-cells = <0>;
709 reg = <0x00 0x02060000 0x00 0x100>;
712 #size-cells = <0>;
721 reg = <0x00 0x04f80000 0x00 0x1000>,
722 <0x00 0x04f88000 0x00 0x400>;
730 ti,otap-del-sel-legacy = <0x0>;
731 ti,otap-del-sel-mmc-hs = <0x0>;
732 ti,otap-del-sel-ddr52 = <0x6>;
733 ti,otap-del-sel-hs200 = <0x8>;
734 ti,otap-del-sel-hs400 = <0x5>;
735 ti,itap-del-sel-legacy = <0x10>;
736 ti,itap-del-sel-mmc-hs = <0xa>;
737 ti,strobe-sel = <0x77>;
738 ti,clkbuf-sel = <0x7>;
739 ti,trm-icp = <0x8>;
749 reg = <0x00 0x04fb0000 0x00 0x1000>,
750 <0x00 0x04fb8000 0x00 0x400>;
758 ti,otap-del-sel-legacy = <0x0>;
759 ti,otap-del-sel-sd-hs = <0x0>;
760 ti,otap-del-sel-sdr12 = <0xf>;
761 ti,otap-del-sel-sdr25 = <0xf>;
762 ti,otap-del-sel-sdr50 = <0xc>;
763 ti,otap-del-sel-sdr104 = <0x5>;
764 ti,otap-del-sel-ddr50 = <0xc>;
765 ti,itap-del-sel-legacy = <0x0>;
766 ti,itap-del-sel-sd-hs = <0x0>;
767 ti,itap-del-sel-sdr12 = <0x0>;
768 ti,itap-del-sel-sdr25 = <0x0>;
769 ti,itap-del-sel-ddr50 = <0x2>;
770 ti,clkbuf-sel = <0x7>;
771 ti,trm-icp = <0x8>;
774 sdhci-caps-mask = <0x00000003 0x00000000>;
782 ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>;
789 reg = <0x00 0x310e0000 0x00 0x4000>;
796 ti,interrupt-ranges = <0 64 64>,
803 reg = <0x00 0x33d00000 0x00 0x100000>;
805 #interrupt-cells = <0>;
810 ti,interrupt-ranges = <0 0 256>;
818 reg = <0x00 0x32c00000 0x00 0x100000>,
819 <0x00 0x32400000 0x00 0x100000>,
820 <0x00 0x32800000 0x00 0x100000>;
827 reg = <0x00 0x30e00000 0x00 0x1000>;
833 reg = <0x00 0x31f80000 0x00 0x200>;
843 reg = <0x00 0x31f81000 0x00 0x200>;
853 reg = <0x00 0x31f82000 0x00 0x200>;
863 reg = <0x00 0x31f83000 0x00 0x200>;
873 reg = <0x00 0x31f84000 0x00 0x200>;
883 reg = <0x00 0x31f85000 0x00 0x200>;
893 reg = <0x00 0x31f86000 0x00 0x200>;
903 reg = <0x00 0x31f87000 0x00 0x200>;
913 reg = <0x00 0x31f88000 0x00 0x200>;
923 reg = <0x00 0x31f89000 0x00 0x200>;
933 reg = <0x00 0x31f8a000 0x00 0x200>;
943 reg = <0x00 0x31f8b000 0x00 0x200>;
953 reg = <0x00 0x31f90000 0x00 0x200>;
963 reg = <0x00 0x31f91000 0x00 0x200>;
973 reg = <0x00 0x31f92000 0x00 0x200>;
983 reg = <0x00 0x31f93000 0x00 0x200>;
993 reg = <0x00 0x31f94000 0x00 0x200>;
1003 reg = <0x00 0x31f95000 0x00 0x200>;
1013 reg = <0x00 0x31f96000 0x00 0x200>;
1023 reg = <0x00 0x31f97000 0x00 0x200>;
1033 reg = <0x00 0x31f98000 0x00 0x200>;
1043 reg = <0x00 0x31f99000 0x00 0x200>;
1053 reg = <0x00 0x31f9a000 0x00 0x200>;
1063 reg = <0x00 0x31f9b000 0x00 0x200>;
1073 reg = <0x0 0x3c000000 0x0 0x400000>,
1074 <0x0 0x38000000 0x0 0x400000>,
1075 <0x0 0x31120000 0x0 0x100>,
1076 <0x0 0x33000000 0x0 0x40000>,
1077 <0x0 0x31080000 0x0 0x40000>;
1080 ti,sci-rm-range-gp-rings = <0x1>;
1088 reg = <0x0 0x31150000 0x0 0x100>,
1089 <0x0 0x34000000 0x0 0x80000>,
1090 <0x0 0x35000000 0x0 0x200000>,
1091 <0x0 0x30b00000 0x0 0x20000>,
1092 <0x0 0x30c00000 0x0 0x8000>,
1093 <0x0 0x30d00000 0x0 0x4000>;
1103 ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
1104 <0x0f>, /* TX_HCHAN */
1105 <0x10>; /* TX_UHCHAN */
1106 ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
1107 <0x0b>, /* RX_HCHAN */
1108 <0x0c>; /* RX_UHCHAN */
1109 ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
1114 reg = <0x00 0x311a0000 0x00 0x100>,
1115 <0x00 0x35d00000 0x00 0x20000>,
1116 <0x00 0x35c00000 0x00 0x10000>,
1117 <0x00 0x35e00000 0x00 0x80000>;
1123 ti,sci-rm-range-rchan = <0x21>;
1124 ti,sci-rm-range-tchan = <0x22>;
1130 reg = <0x0 0x310d0000 0x0 0x400>;
1145 reg = <0x00 0xc200000 0x00 0x200000>;
1147 ranges = <0x0 0x0 0x0 0xc200000 0x0 0x200000>;
1155 dmas = <&main_udmap 0xc640>,
1156 <&main_udmap 0xc641>,
1157 <&main_udmap 0xc642>,
1158 <&main_udmap 0xc643>,
1159 <&main_udmap 0xc644>,
1160 <&main_udmap 0xc645>,
1161 <&main_udmap 0xc646>,
1162 <&main_udmap 0xc647>,
1163 <&main_udmap 0x4640>;
1172 #size-cells = <0>;
1185 reg = <0x00 0xf00 0x00 0x100>;
1187 #size-cells = <0>;
1196 reg = <0x00 0x3d000 0x00 0x400>;
1208 reg = <0x00 0x04104000 0x00 0x100>;
1223 reg = <0x00 0x06000000 0x00 0x10000>,
1224 <0x00 0x06010000 0x00 0x10000>,
1225 <0x00 0x06020000 0x00 0x10000>;
1241 clocks = <&k3_clks 365 0>, <&k3_clks 365 3>, <&serdes_refclk>;
1246 ranges = <0x5060000 0x0 0x5060000 0x10000>;
1253 reg = <0x05060000 0x00010000>;
1255 resets = <&serdes_wiz0 0>;
1267 #size-cells = <0>;
1276 reg = <0x00 0x02910000 0x00 0x1000>,
1277 <0x00 0x02917000 0x00 0x400>,
1278 <0x00 0x0d800000 0x00 0x800000>,
1279 <0x00 0x18000000 0x00 0x1000>;
1284 ti,syscon-pcie-ctrl = <&scm_conf 0x074>;
1292 bus-range = <0x0 0xff>;
1293 vendor-id = <0x104c>;
1294 device-id = <0xb013>;
1295 msi-map = <0x0 &gic_its 0x0 0x10000>;
1297 ranges = <0x01000000 0x0 0x18001000 0x00 0x18001000 0x0 0x0010000>,
1298 <0x02000000 0x0 0x18011000 0x00 0x18011000 0x0 0x7fef000>;
1299 dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>;
1301 interrupt-map-mask = <0 0 0 7>;
1302 interrupt-map = <0 0 0 1 &pcie1_intc 0>, /* INT A */
1303 <0 0 0 2 &pcie1_intc 0>, /* INT B */
1304 <0 0 0 3 &pcie1_intc 0>, /* INT C */
1305 <0 0 0 4 &pcie1_intc 0>; /* INT D */
1319 reg = <0x00 0x02701000 0x00 0x200>,
1320 <0x00 0x02708000 0x00 0x8000>;
1323 clocks = <&k3_clks 182 0>, <&k3_clks 182 1>;
1328 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1334 reg = <0x00 0x02711000 0x00 0x200>,
1335 <0x00 0x02718000 0x00 0x8000>;
1338 clocks = <&k3_clks 183 0>, <&k3_clks 183 1>;
1343 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1349 reg = <0x00 0x02721000 0x00 0x200>,
1350 <0x00 0x02728000 0x00 0x8000>;
1353 clocks = <&k3_clks 184 0>, <&k3_clks 184 1>;
1358 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1364 reg = <0x00 0x02731000 0x00 0x200>,
1365 <0x00 0x02738000 0x00 0x8000>;
1368 clocks = <&k3_clks 185 0>, <&k3_clks 185 1>;
1373 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1379 reg = <0x00 0x02741000 0x00 0x200>,
1380 <0x00 0x02748000 0x00 0x8000>;
1383 clocks = <&k3_clks 186 0>, <&k3_clks 186 1>;
1388 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1394 reg = <0x00 0x02751000 0x00 0x200>,
1395 <0x00 0x02758000 0x00 0x8000>;
1398 clocks = <&k3_clks 187 0>, <&k3_clks 187 1>;
1403 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1409 reg = <0x00 0x02761000 0x00 0x200>,
1410 <0x00 0x02768000 0x00 0x8000>;
1413 clocks = <&k3_clks 188 0>, <&k3_clks 188 1>;
1418 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1424 reg = <0x00 0x02771000 0x00 0x200>,
1425 <0x00 0x02778000 0x00 0x8000>;
1428 clocks = <&k3_clks 189 0>, <&k3_clks 189 1>;
1433 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1439 reg = <0x00 0x02781000 0x00 0x200>,
1440 <0x00 0x02788000 0x00 0x8000>;
1443 clocks = <&k3_clks 190 0>, <&k3_clks 190 1>;
1448 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1454 reg = <0x00 0x02791000 0x00 0x200>,
1455 <0x00 0x02798000 0x00 0x8000>;
1458 clocks = <&k3_clks 191 0>, <&k3_clks 191 1>;
1463 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1469 reg = <0x00 0x027a1000 0x00 0x200>,
1470 <0x00 0x027a8000 0x00 0x8000>;
1473 clocks = <&k3_clks 192 0>, <&k3_clks 192 1>;
1478 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1484 reg = <0x00 0x027b1000 0x00 0x200>,
1485 <0x00 0x027b8000 0x00 0x8000>;
1488 clocks = <&k3_clks 193 0>, <&k3_clks 193 1>;
1493 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1499 reg = <0x00 0x027c1000 0x00 0x200>,
1500 <0x00 0x027c8000 0x00 0x8000>;
1503 clocks = <&k3_clks 194 0>, <&k3_clks 194 1>;
1508 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1514 reg = <0x00 0x027d1000 0x00 0x200>,
1515 <0x00 0x027d8000 0x00 0x8000>;
1518 clocks = <&k3_clks 195 0>, <&k3_clks 195 1>;
1523 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1529 reg = <0x00 0x02681000 0x00 0x200>,
1530 <0x00 0x02688000 0x00 0x8000>;
1533 clocks = <&k3_clks 197 0>, <&k3_clks 197 1>;
1538 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1544 reg = <0x00 0x02691000 0x00 0x200>,
1545 <0x00 0x02698000 0x00 0x8000>;
1548 clocks = <&k3_clks 199 0>, <&k3_clks 199 1>;
1553 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1559 reg = <0x00 0x026a1000 0x00 0x200>,
1560 <0x00 0x026a8000 0x00 0x8000>;
1563 clocks = <&k3_clks 201 0>, <&k3_clks 201 1>;
1568 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1574 reg = <0x00 0x026b1000 0x00 0x200>,
1575 <0x00 0x026b8000 0x00 0x8000>;
1578 clocks = <&k3_clks 206 0>, <&k3_clks 206 1>;
1583 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
1589 reg = <0x00 0x02100000 0x00 0x400>;
1592 #size-cells = <0>;
1600 reg = <0x00 0x02110000 0x00 0x400>;
1603 #size-cells = <0>;
1611 reg = <0x00 0x02120000 0x00 0x400>;
1614 #size-cells = <0>;
1622 reg = <0x00 0x02130000 0x00 0x400>;
1625 #size-cells = <0>;
1633 reg = <0x00 0x02140000 0x00 0x400>;
1636 #size-cells = <0>;
1644 reg = <0x00 0x02150000 0x00 0x400>;
1647 #size-cells = <0>;
1655 reg = <0x00 0x02160000 0x00 0x400>;
1658 #size-cells = <0>;
1666 reg = <0x00 0x02170000 0x00 0x400>;
1669 #size-cells = <0>;
1677 reg = <0x00 0x04a00000 0x00 0x10000>, /* common_m */
1678 <0x00 0x04a10000 0x00 0x10000>, /* common_s0*/
1679 <0x00 0x04b00000 0x00 0x10000>, /* common_s1*/
1680 <0x00 0x04b10000 0x00 0x10000>, /* common_s2*/
1681 <0x00 0x04a20000 0x00 0x10000>, /* vidl1 */
1682 <0x00 0x04a30000 0x00 0x10000>, /* vidl2 */
1683 <0x00 0x04a50000 0x00 0x10000>, /* vid1 */
1684 <0x00 0x04a60000 0x00 0x10000>, /* vid2 */
1685 <0x00 0x04a70000 0x00 0x10000>, /* ovr1 */
1686 <0x00 0x04a90000 0x00 0x10000>, /* ovr2 */
1687 <0x00 0x04ab0000 0x00 0x10000>, /* ovr3 */
1688 <0x00 0x04ad0000 0x00 0x10000>, /* ovr4 */
1689 <0x00 0x04a80000 0x00 0x10000>, /* vp1 */
1690 <0x00 0x04aa0000 0x00 0x10000>, /* vp2 */
1691 <0x00 0x04ac0000 0x00 0x10000>, /* vp3 */
1692 <0x00 0x04ae0000 0x00 0x10000>, /* vp4 */
1693 <0x00 0x04af0000 0x00 0x10000>; /* wb */
1700 clocks = <&k3_clks 158 0>,
1726 ranges = <0x5c00000 0x00 0x5c00000 0x20000>,
1727 <0x5d00000 0x00 0x5d00000 0x20000>;
1732 reg = <0x5c00000 0x00010000>,
1733 <0x5c10000 0x00010000>;
1737 ti,sci-proc-ids = <0x06 0xff>;
1747 reg = <0x5d00000 0x00010000>,
1748 <0x5d10000 0x00010000>;
1752 ti,sci-proc-ids = <0x07 0xff>;
1766 ranges = <0x5e00000 0x00 0x5e00000 0x20000>,
1767 <0x5f00000 0x00 0x5f00000 0x20000>;
1772 reg = <0x5e00000 0x00010000>,
1773 <0x5e10000 0x00010000>;
1777 ti,sci-proc-ids = <0x08 0xff>;
1787 reg = <0x5f00000 0x00010000>,
1788 <0x5f10000 0x00010000>;
1792 ti,sci-proc-ids = <0x09 0xff>;
1803 reg = <0x00 0x64800000 0x00 0x00080000>,
1804 <0x00 0x64e00000 0x00 0x0000c000>;
1808 ti,sci-proc-ids = <0x30 0xff>;
1816 reg = <0x00 0x65800000 0x00 0x00080000>,
1817 <0x00 0x65e00000 0x00 0x0000c000>;
1821 ti,sci-proc-ids = <0x31 0xff>;
1829 reg = <0x00 0x700000 0x00 0x1000>;
1836 reg = <0x00 0x2200000 0x00 0x100>;
1845 reg = <0x00 0x2210000 0x00 0x100>;
1859 reg = <0x00 0x22f0000 0x00 0x100>;
1870 reg = <0x00 0x2300000 0x00 0x100>;
1881 reg = <0x00 0x2310000 0x00 0x100>;
1892 reg = <0x00 0x23c0000 0x00 0x100>;
1903 reg = <0x00 0x23d0000 0x00 0x100>;
1914 reg = <0x00 0x23e0000 0x00 0x100>;
1925 reg = <0x00 0x23f0000 0x00 0x100>;