Lines Matching +full:0 +full:x14160000
39 #size-cells = <0>;
88 /* Cluster 0 */
89 cpucl0_0: cpu@0 {
92 reg = <0x0 0x000>;
96 i-cache-size = <0xc000>;
99 d-cache-size = <0x8000>;
108 reg = <0x0 0x001>;
112 i-cache-size = <0xc000>;
115 d-cache-size = <0x8000>;
124 reg = <0x0 0x002>;
128 i-cache-size = <0xc000>;
131 d-cache-size = <0x8000>;
140 reg = <0x0 0x003>;
143 i-cache-size = <0xc000>;
146 d-cache-size = <0x8000>;
156 reg = <0x0 0x100>;
160 i-cache-size = <0xc000>;
163 d-cache-size = <0x8000>;
172 reg = <0x0 0x101>;
176 i-cache-size = <0xc000>;
179 d-cache-size = <0x8000>;
188 reg = <0x0 0x102>;
192 i-cache-size = <0xc000>;
195 d-cache-size = <0x8000>;
204 reg = <0x0 0x103>;
208 i-cache-size = <0xc000>;
211 d-cache-size = <0x8000>;
221 reg = <0x0 0x200>;
225 i-cache-size = <0xc000>;
228 d-cache-size = <0x8000>;
237 reg = <0x0 0x201>;
241 i-cache-size = <0xc000>;
244 d-cache-size = <0x8000>;
253 reg = <0x0 0x202>;
257 i-cache-size = <0xc000>;
260 d-cache-size = <0x8000>;
269 reg = <0x0 0x203>;
273 i-cache-size = <0xc000>;
276 d-cache-size = <0x8000>;
286 cache-size = <0x400000>;
298 arm,psci-suspend-param = <0x0010000>;
342 #clock-cells = <0>;
353 reg = <0 0x84000000 0 0x8000000>;
357 soc: soc@0 {
361 ranges = <0x0 0x0 0x0 0x0 0x0 0x18000000>;
362 dma-ranges = <0x0 0x0 0x0 0x0 0x10 0x0>;
368 reg = <0x0 0x10400000 0x0 0x10000>, /* GICD */
369 <0x0 0x10600000 0x0 0x200000>; /* GICR_RD+GICR_SGI */
375 reg = <0x0 0x10200000 0x0 0x10000>;
386 /* Per context non-secure context interrupts, 0-3 interrupts */
395 reg = <0x0 0x12100000 0x0 0x10000>;
410 /* Per context non-secure context interrupts, 0-7 interrupts */
423 reg = <0x0 0x14900000 0x0 0x10000>;
432 /* Per context non-secure context interrupts, 0-1 interrupts */
439 reg = <0x0 0x15450000 0x0 0x10000>;
448 /* Per context non-secure context interrupts, 0-1 interrupts */
455 reg = <0x0 0x10010000 0x0 0x3000>;
469 reg = <0x0 0x11c10000 0x0 0x3000>;
477 reg = <0x0 0x12610000 0x0 0x3000>;
485 reg = <0x0 0x12630000 0x0 0x500>;
490 reg = <0x0 0x12810000 0x0 0x3000>;
498 reg = <0x0 0x14010000 0x0 0x3000>;
516 reg = <0x0 0x14030000 0x0 0x1000>;
521 reg = <0x0 0x15010000 0x0 0x3000>;
535 reg = <0x0 0x15030000 0x0 0x1000>;
540 reg = <0x0 0x16810000 0x0 0x3000>;
552 reg = <0x0 0x16830000 0x0 0x1000>;
557 reg = <0x0 0x10100000 0x0 0x1000>;
562 iommus = <&smmu_imem 0x800 0x0>;
567 reg = <0x0 0x10110000 0x0 0x1000>;
572 iommus = <&smmu_imem 0x801 0x0>;
577 reg = <0x0 0x14280000 0x0 0x1000>;
582 iommus = <&smmu_peric 0x2 0x0>;
587 reg = <0x0 0x14290000 0x0 0x1000>;
592 iommus = <&smmu_peric 0x1 0x0>;
597 reg = <0x0 0x14180000 0x0 0x100>;
599 dmas = <&pdma1 1>, <&pdma1 0>;
609 reg = <0x0 0x14190000 0x0 0x100>;
621 reg = <0x0 0x11400000 0x0 0x5000>;
626 reg = <0x0 0x100a0000 0x0 0x100>;
635 reg = <0x0 0x100b0000 0x0 0x100>;
644 reg = <0x0 0x100c0000 0x0 0x100>;
653 reg = <0x0 0x14100000 0x0 0x100>;
654 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
663 reg = <0x0 0x14110000 0x0 0x100>;
664 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
673 reg = <0x0 0x14200000 0x0 0x1000>;
676 #size-cells = <0>;
678 pinctrl-0 = <&hs_i2c0_bus>;
686 reg = <0x0 0x14210000 0x0 0x1000>;
689 #size-cells = <0>;
691 pinctrl-0 = <&hs_i2c1_bus>;
699 reg = <0x0 0x14220000 0x0 0x1000>;
702 #size-cells = <0>;
704 pinctrl-0 = <&hs_i2c2_bus>;
712 reg = <0x0 0x14230000 0x0 0x1000>;
715 #size-cells = <0>;
717 pinctrl-0 = <&hs_i2c3_bus>;
725 reg = <0x0 0x14240000 0x0 0x1000>;
728 #size-cells = <0>;
730 pinctrl-0 = <&hs_i2c4_bus>;
738 reg = <0x0 0x14250000 0x0 0x1000>;
741 #size-cells = <0>;
743 pinctrl-0 = <&hs_i2c5_bus>;
751 reg = <0x0 0x14260000 0x0 0x1000>;
754 #size-cells = <0>;
756 pinctrl-0 = <&hs_i2c6_bus>;
764 reg = <0x0 0x14270000 0x0 0x1000>;
767 #size-cells = <0>;
769 pinctrl-0 = <&hs_i2c7_bus>;
777 reg = <0x0 0x140e0000 0x0 0x100>;
787 pinctrl-0 = <&i2s0_bus>;
794 reg = <0x0 0x140f0000 0x0 0x100>;
804 pinctrl-0 = <&i2s1_bus>;
811 reg = <0x0 0x114f0000 0x0 0x1000>;
816 reg = <0x0 0x141f0000 0x0 0x1000>;
822 reg = <0x0 0x15020000 0x0 0x1000>;
828 reg = <0x0 0x14088000 0x0 0x0200>,
829 <0x0 0x14080000 0x0 0x8000>;
835 pinctrl-0 = <&m_can0_bus>;
839 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
845 reg = <0x0 0x14098000 0x0 0x0200>,
846 <0x0 0x14090000 0x0 0x8000>;
852 pinctrl-0 = <&m_can1_bus>;
856 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
862 reg = <0x0 0x140a8000 0x0 0x0200>,
863 <0x0 0x140a0000 0x0 0x8000>;
869 pinctrl-0 = <&m_can2_bus>;
873 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
879 reg = <0x0 0x140b8000 0x0 0x0200>,
880 <0x0 0x140b0000 0x0 0x8000>;
886 pinctrl-0 = <&m_can3_bus>;
890 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
896 reg = <0x0 0x14140000 0x0 0x100>;
901 #size-cells = <0>;
905 samsung,spi-src-clk = <0>;
907 pinctrl-0 = <&spi0_bus>;
914 reg = <0x0 0x14150000 0x0 0x100>;
919 #size-cells = <0>;
923 samsung,spi-src-clk = <0>;
925 pinctrl-0 = <&spi1_bus>;
932 reg = <0x0 0x14160000 0x0 0x100>;
937 #size-cells = <0>;
941 samsung,spi-src-clk = <0>;
943 pinctrl-0 = <&spi2_bus>;
950 reg = <0x0 0x10040000 0x0 0x800>;
973 reg = <0x0 0x12880000 0x0 0x10000>;
982 reg = <0x0 0x15120000 0x0 0x200>, /* 0: HCI standard */
983 <0x0 0x15121100 0x0 0x200>, /* 1: Vendor specified */
984 <0x0 0x15110000 0x0 0x8000>, /* 2: UNIPRO */
985 <0x0 0x15130000 0x0 0x100>; /* 3: UFS protector */
991 freq-table-hz = <0 0>, <0 0>;
993 pinctrl-0 = <&ufs_rst_n &ufs_refclk_out>;
1001 reg = <0x0 0x15124000 0x0 0x800>;
1004 #phy-cells = <0>;