Lines Matching +full:0 +full:x5a
14 reg = <0x80000000 0x20000000>;
34 pinctrl-0 = <&pinctrl_i2c1>;
40 pinctrl-0 = <&pinctrl_pmic1>;
42 reg = <0x08>;
134 reg = <0x48>;
140 reg = <0x1e>;
146 reg = <0x50>;
153 reg = <0x56>;
160 reg = <0x68>;
167 MX7D_PAD_I2C1_SDA__I2C1_SDA 0x40000078
168 MX7D_PAD_I2C1_SCL__I2C1_SCL 0x40000078
174 MX7D_PAD_SD2_RESET_B__GPIO5_IO11 0x4000005C
180 MX7D_PAD_EPDC_DATA00__QSPI_A_DATA0 0x5A
181 MX7D_PAD_EPDC_DATA01__QSPI_A_DATA1 0x5A
182 MX7D_PAD_EPDC_DATA02__QSPI_A_DATA2 0x5A
183 MX7D_PAD_EPDC_DATA03__QSPI_A_DATA3 0x5A
184 MX7D_PAD_EPDC_DATA05__QSPI_A_SCLK 0x11
185 MX7D_PAD_EPDC_DATA06__QSPI_A_SS0_B 0x54
186 MX7D_PAD_EPDC_DATA07__QSPI_A_SS1_B 0x54
193 MX7D_PAD_EPDC_DATA04__GPIO2_IO4 0x52
199 MX7D_PAD_SD3_CMD__SD3_CMD 0x59
200 MX7D_PAD_SD3_CLK__SD3_CLK 0x56
201 MX7D_PAD_SD3_DATA0__SD3_DATA0 0x59
202 MX7D_PAD_SD3_DATA1__SD3_DATA1 0x59
203 MX7D_PAD_SD3_DATA2__SD3_DATA2 0x59
204 MX7D_PAD_SD3_DATA3__SD3_DATA3 0x59
205 MX7D_PAD_SD3_DATA4__SD3_DATA4 0x59
206 MX7D_PAD_SD3_DATA5__SD3_DATA5 0x59
207 MX7D_PAD_SD3_DATA6__SD3_DATA6 0x59
208 MX7D_PAD_SD3_DATA7__SD3_DATA7 0x59
209 MX7D_PAD_SD3_STROBE__SD3_STROBE 0x19
215 MX7D_PAD_SD3_CMD__SD3_CMD 0x5a
216 MX7D_PAD_SD3_CLK__SD3_CLK 0x51
217 MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5a
218 MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5a
219 MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5a
220 MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5a
221 MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5a
222 MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5a
223 MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5a
224 MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5a
225 MX7D_PAD_SD3_STROBE__SD3_STROBE 0x1a
231 MX7D_PAD_SD3_CMD__SD3_CMD 0x5b
232 MX7D_PAD_SD3_CLK__SD3_CLK 0x51
233 MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5b
234 MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5b
235 MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5b
236 MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5b
237 MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5b
238 MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5b
239 MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5b
240 MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5b
241 MX7D_PAD_SD3_STROBE__SD3_STROBE 0x1b
249 MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x30
256 pinctrl-0 = <&pinctrl_qspi &pinctrl_qspi_reset>;
259 flash0: flash@0 {
261 reg = <0>;
274 pinctrl-0 = <&pinctrl_usdhc3>;
288 pinctrl-0 = <&pinctrl_wdog1>;