Lines Matching +full:0 +full:xac000000

28 		#size-cells = <0>;
31 cpu@0 {
34 reg = <0>;
35 clocks = <&cpuclk 0>;
43 ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
44 MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
45 MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
46 MBUS_ID(0x03, 0x00) 0 0 0xa8000000 0x4000000
47 MBUS_ID(0x08, 0x00) 0 0 0xac000000 0x100000>;
51 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
55 * 98DX3236 has 1 x1 PCIe unit Gen2.0
66 bus-range = <0x00 0xff>;
69 <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 /* Port 0.0 registers */
70 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 MEM */
71 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 IO */>;
73 pcie1: pcie@1,0 {
75 assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
76 reg = <0x0800 0 0 0 0>;
82 ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0
83 0x81000000 0 0 0x81000000 0x1 0 1 0>;
84 bus-range = <0x00 0xff>;
85 interrupt-map-mask = <0 0 0 7>;
86 interrupt-map = <0 0 0 1 &pcie1_intc 0>,
87 <0 0 0 2 &pcie1_intc 1>,
88 <0 0 0 3 &pcie1_intc 2>,
89 <0 0 0 4 &pcie1_intc 3>;
90 marvell,pcie-port = <0>;
91 marvell,pcie-lane = <0>;
105 reg = <0x1400 0x500>;
110 reg = <0x08000 0x1000>;
111 cache-id-part = <0x100>;
119 reg = <0x18100 0x40>;
131 reg = <0x18140 0x40>;
137 reg = <0x18180 0x40>;
148 reg = <0x18200 0x500>;
153 reg = <0x18220 0x4>;
154 clocks = <&coreclk 0>;
161 reg = <0x18700 0x24>, <0x1c054 0x10>;
171 reg = <0x21000 0x8>;
184 reg = <0xf0800 0x100
185 0xf0a00 0x100>;
203 clocks = <&dfx_coredivclk 0>;
208 reg = <0xF0900 0x100
209 0xF0B00 0x100>;
231 ranges = <0 MBUS_ID(0x08, 0x00) 0 0x100000>;
232 reg = <MBUS_ID(0x08, 0x00) 0 0x100000>;
236 reg = <0xf8204 0x4>;
242 reg = <0xf8268 0xc>;
253 ranges = <0 MBUS_ID(0x03, 0x00) 0 0x100000>;
255 pp0: packet-processor@0 {
257 reg = <0 0x4000000>;
268 #clock-cells = <0>;
276 reg = <0x11000 0x100>;
278 pinctrl-0 = <&i2c0_pins>;
282 reg = <0x20a00 0x2d0>, <0x21070 0x58>;
303 reg = <0x20800 0x20>;
336 i2c0_pins: i2c-pins-0 {
344 pinctrl-0 = <&spi0_pins>;