Lines Matching +full:smmu +full:- +full:v3 +full:- +full:pmcg
1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
3 ---
4 $id: http://devicetree.org/schemas/perf/arm,smmu-v3-pmcg.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
10 - Will Deacon <will@kernel.org>
11 - Robin Murphy <robin.murphy@arm.com>
14 An SMMUv3 may have several Performance Monitor Counter Group (PMCG).
20 pattern: "^pmu@[0-9a-f]*"
23 - items:
24 - const: arm,mmu-600-pmcg
25 - const: arm,smmu-v3-pmcg
26 - const: arm,smmu-v3-pmcg
30 - description: Register page 0
31 - description: Register page 1, if SMMU_PMCG_CFGR.RELOC_CTRS = 1
37 msi-parent: true
40 - compatible
41 - reg
44 - required:
45 - interrupts
46 - required:
47 - msi-parent
52 - |
53 #include <dt-bindings/interrupt-controller/arm-gic.h>
54 #include <dt-bindings/interrupt-controller/irq.h>
57 compatible = "arm,smmu-v3-pmcg";
61 msi-parent = <&its 0xff0000>;
65 compatible = "arm,smmu-v3-pmcg";
69 msi-parent = <&its 0xff0000>;