Lines Matching full:core
4 * C64X+ Core Interrupt Controller
6 The core interrupt controller provides 16 prioritized interrupts to the
7 C64X+ core. Priority 0 and 1 are used for reset and NMI respectively.
9 sources coming from outside the core.
13 - compatible: Should be "ti,c64x+core-pic";
18 Single cell specifying the core interrupt priority level (4-15) where
26 compatible = "ti,c64x+core-pic";
35 may be cascaded into the core interrupt controller. The megamodule PIC
36 has a total of 12 outputs cascading into the core interrupt controller.
37 One for each core interrupt priority level. In addition to the combined
39 the core interrupt controller. When an individual interrupt is cascaded,
41 considered to have the core interrupt controller as the parent.
50 The cells contain the core priority interrupt to which the
55 - ti,c64x+megamod-pic-mux: Array of 12 cells correspnding to the 12 core
57 core priority 4 and the last cell corresponds to
58 core priority 15. The value of each cell is the
60 the core interrupt corresponding to the cell
68 interrupts mapped directly to the core with "ti,c64x+megamod-pic-mux" will
69 use the core interrupt controller as their parent and the specifier will
70 be the core priority level, not the megamodule interrupt number.
84 combiner. Combiner-0 is mapped to core interrupt 12, combiner-1 is mapped
101 mapped directly to core priority interrupt 8. The node using this interrupt
102 must set the core controller as its interrupt parent and use 8 in the