Lines Matching +full:counter +full:- +full:1
3 …perations with all the following traits: 1. addressing of the format [base + offset], 2. the offse…
4 "Counter": "0,1,2,3", string
5 "CounterHTOff": "0,1,2,3,4,5,6,7",
13 "Counter": "0,1,2,3", string
14 "CounterHTOff": "0,1,2,3,4,5,6,7",
15 "CounterMask": "1",
16 "EdgeDetect": "1",
25 "Counter": "0,1,2,3", string
26 "CounterHTOff": "0,1,2,3,4,5,6,7",
34 "Counter": "0,1,2,3", string
35 "CounterHTOff": "0,1,2,3,4,5,6,7",
42 "BriefDescription": "Speculative and retired macro-conditional branches.",
43 "Counter": "0,1,2,3", string
44 "CounterHTOff": "0,1,2,3,4,5,6,7",
51 …"BriefDescription": "Speculative and retired macro-unconditional branches excluding calls and indi…
52 "Counter": "0,1,2,3", string
53 "CounterHTOff": "0,1,2,3,4,5,6,7",
61 "Counter": "0,1,2,3", string
62 "CounterHTOff": "0,1,2,3,4,5,6,7",
70 "Counter": "0,1,2,3", string
71 "CounterHTOff": "0,1,2,3,4,5,6,7",
79 "Counter": "0,1,2,3", string
80 "CounterHTOff": "0,1,2,3,4,5,6,7",
87 "BriefDescription": "Not taken macro-conditional branches.",
88 "Counter": "0,1,2,3", string
89 "CounterHTOff": "0,1,2,3,4,5,6,7",
96 "BriefDescription": "Taken speculative and retired macro-conditional branches.",
97 "Counter": "0,1,2,3", string
98 "CounterHTOff": "0,1,2,3,4,5,6,7",
105 …"BriefDescription": "Taken speculative and retired macro-conditional branch instructions excluding…
106 "Counter": "0,1,2,3", string
107 "CounterHTOff": "0,1,2,3,4,5,6,7",
115 "Counter": "0,1,2,3", string
116 "CounterHTOff": "0,1,2,3,4,5,6,7",
124 "Counter": "0,1,2,3", string
125 "CounterHTOff": "0,1,2,3,4,5,6,7",
133 "Counter": "0,1,2,3", string
134 "CounterHTOff": "0,1,2,3,4,5,6,7",
142 "Counter": "0,1,2,3", string
143 "CounterHTOff": "0,1,2,3,4,5,6,7",
151 "Counter": "0,1,2,3", string
152 "CounterHTOff": "0,1,2,3,4,5,6,7",
158 "BriefDescription": "All (macro) branch instructions retired. (Precise Event - PEBS).",
159 "Counter": "0,1,2,3", string
160 "CounterHTOff": "0,1,2,3",
169 "Counter": "0,1,2,3", string
170 "CounterHTOff": "0,1,2,3,4,5,6,7",
173 "PEBS": "1",
179 "Counter": "0,1,2,3", string
180 "CounterHTOff": "0,1,2,3,4,5,6,7",
188 "Counter": "0,1,2,3", string
189 "CounterHTOff": "0,1,2,3,4,5,6,7",
192 "PEBS": "1",
198 "Counter": "0,1,2,3", string
199 "CounterHTOff": "0,1,2,3,4,5,6,7",
202 "PEBS": "1",
208 "Counter": "0,1,2,3", string
209 "CounterHTOff": "0,1,2,3,4,5,6,7",
212 "PEBS": "1",
218 "Counter": "0,1,2,3", string
219 "CounterHTOff": "0,1,2,3,4,5,6,7",
227 "Counter": "0,1,2,3", string
228 "CounterHTOff": "0,1,2,3,4,5,6,7",
236 "Counter": "0,1,2,3", string
237 "CounterHTOff": "0,1,2,3,4,5,6,7",
245 "Counter": "0,1,2,3", string
246 "CounterHTOff": "0,1,2,3,4,5,6,7",
254 "Counter": "0,1,2,3", string
255 "CounterHTOff": "0,1,2,3,4,5,6,7",
263 "Counter": "0,1,2,3", string
264 "CounterHTOff": "0,1,2,3,4,5,6,7",
272 "Counter": "0,1,2,3", string
273 "CounterHTOff": "0,1,2,3,4,5,6,7",
281 "Counter": "0,1,2,3", string
282 "CounterHTOff": "0,1,2,3,4,5,6,7",
290 "Counter": "0,1,2,3", string
291 "CounterHTOff": "0,1,2,3,4,5,6,7",
299 "Counter": "0,1,2,3", string
300 "CounterHTOff": "0,1,2,3,4,5,6,7",
308 "Counter": "0,1,2,3", string
309 "CounterHTOff": "0,1,2,3,4,5,6,7",
317 "Counter": "0,1,2,3", string
318 "CounterHTOff": "0,1,2,3,4,5,6,7",
324 … "BriefDescription": "Mispredicted macro branch instructions retired. (Precise Event - PEBS).",
325 "Counter": "0,1,2,3", string
326 "CounterHTOff": "0,1,2,3",
330 … "PublicDescription": "Mispredicted macro branch instructions retired. (Precise Event - PEBS)",
336 "Counter": "0,1,2,3", string
337 "CounterHTOff": "0,1,2,3,4,5,6,7",
340 "PEBS": "1",
346 "Counter": "0,1,2,3", string
347 "CounterHTOff": "0,1,2,3,4,5,6,7",
350 "PEBS": "1",
356 "Counter": "0,1,2,3", string
357 "CounterHTOff": "0,1,2,3,4,5,6,7",
360 "PEBS": "1",
366 "Counter": "0,1,2,3", string
367 "CounterHTOff": "0,1,2,3,4,5,6,7",
370 "PEBS": "1",
376 "Counter": "0,1,2,3", string
377 "CounterHTOff": "0,1,2,3",
385 "Counter": "0,1,2,3", string
386 "CounterHTOff": "0,1,2,3,4,5,6,7",
393 "AnyThread": "1",
395 "Counter": "0,1,2,3", string
396 "CounterHTOff": "0,1,2,3,4,5,6,7",
404 "Counter": "0,1,2,3", string
405 "CounterHTOff": "0,1,2,3,4,5,6,7",
413 "Counter": "Fixed counter 3", string
414 "CounterHTOff": "Fixed counter 3",
416 …counter. This event can approximate elapsed time while the core was not in a halt state. This even…
422 "Counter": "0,1,2,3", string
423 "CounterHTOff": "0,1,2,3,4,5,6,7",
431 "AnyThread": "1",
433 "Counter": "0,1,2,3", string
434 "CounterHTOff": "0,1,2,3,4,5,6,7",
442 "Counter": "Fixed counter 2", string
443 "CounterHTOff": "Fixed counter 2",
445 …e the core was not in the halt state. It is counted on a dedicated fixed counter, leaving the four…
450 "AnyThread": "1",
452 "Counter": "Fixed counter 2", string
453 "CounterHTOff": "Fixed counter 2",
460 "Counter": "0,1,2,3", string
461 "CounterHTOff": "0,1,2,3,4,5,6,7",
467 "AnyThread": "1",
469 "Counter": "0,1,2,3", string
470 "CounterHTOff": "0,1,2,3,4,5,6,7",
476 …miss-pending demand load this thread, increment by 1. Note this is in DCU and connected to Umask 1…
477 "Counter": "2", string
486 …s a MLC-miss pending demand load this thread (i.e. Non-completed valid SQ entry allocated for dema…
487 "Counter": "0,1,2,3", string
488 "CounterHTOff": "0,1,2,3,4,5,6,7",
489 "CounterMask": "1",
496 …"BriefDescription": "Each cycle there was no dispatch for this thread, increment by 1. Note this i…
497 "Counter": "0,1,2,3", string
498 "CounterHTOff": "0,1,2,3",
506 …-pending demand load this thread and no uops dispatched, increment by 1. Note this is in DCU and c…
507 "Counter": "2", string
516 …-miss pending demand load and no uops dispatched on this thread (i.e. Non-completed valid SQ entry…
517 "Counter": "0,1,2,3", string
518 "CounterHTOff": "0,1,2,3",
527 "Counter": "0,1,2,3", string
528 "CounterHTOff": "0,1,2,3,4,5,6,7",
536 "Counter": "0,1,2,3", string
537 "CounterHTOff": "0,1,2,3,4,5,6,7",
545 "Counter": "Fixed counter 1", string
546 "CounterHTOff": "Fixed counter 1",
548 … For instructions that consist of multiple micro-ops, this event counts the retirement of the last…
553 … "BriefDescription": "Number of instructions retired. General Counter - architectural event.",
554 "Counter": "0,1,2,3", string
555 "CounterHTOff": "0,1,2,3,4,5,6,7",
561 "BriefDescription": "Instructions retired. (Precise Event - PEBS).",
562 "Counter": "1", string
563 "CounterHTOff": "1",
568 "TakenAlone": "1",
573 "Counter": "0,1,2,3", string
574 "CounterHTOff": "0,1,2,3,4,5,6,7",
582 "Counter": "0,1,2,3", string
583 "CounterHTOff": "0,1,2,3,4,5,6,7",
584 "CounterMask": "1",
591 "AnyThread": "1",
593 "Counter": "0,1,2,3", string
594 "CounterHTOff": "0,1,2,3,4,5,6,7",
595 "CounterMask": "1",
603 "Counter": "0,1,2,3", string
604 "CounterHTOff": "0,1,2,3,4,5,6,7",
605 "CounterMask": "1",
606 "EdgeDetect": "1",
613 …"BriefDescription": "Number of cases where any load ends up with a valid block-code written to the…
614 "Counter": "0,1,2,3", string
615 "CounterHTOff": "0,1,2,3,4,5,6,7",
623 "Counter": "0,1,2,3", string
624 "CounterHTOff": "0,1,2,3,4,5,6,7",
632 "Counter": "0,1,2,3", string
633 "CounterHTOff": "0,1,2,3,4,5,6,7",
640 …"BriefDescription": "Cases when loads get true Block-on-Store blocking code preventing store forwa…
641 "Counter": "0,1,2,3", string
642 "CounterHTOff": "0,1,2,3,4,5,6,7",
645 …tore. See the table of not supported store forwards in the Intel? 64 and IA-32 Architectures Opti…
651 "Counter": "0,1,2,3", string
652 "CounterHTOff": "0,1,2,3,4,5,6,7",
661 "Counter": "0,1,2,3", string
662 "CounterHTOff": "0,1,2,3,4,5,6,7",
669 …"BriefDescription": "Not software-prefetch load dispatches that hit FB allocated for hardware pref…
670 "Counter": "0,1,2,3", string
671 "CounterHTOff": "0,1,2,3,4,5,6,7",
678 …"BriefDescription": "Not software-prefetch load dispatches that hit FB allocated for software pref…
679 "Counter": "0,1,2,3", string
680 "CounterHTOff": "0,1,2,3,4,5,6,7",
688 "Counter": "0,1,2,3", string
689 "CounterHTOff": "0,1,2,3,4,5,6,7",
698 "Counter": "0,1,2,3", string
699 "CounterHTOff": "0,1,2,3,4,5,6,7",
700 "CounterMask": "1",
708 "Counter": "0,1,2,3", string
709 "CounterHTOff": "0,1,2,3,4,5,6,7",
717 "Counter": "0,1,2,3", string
718 "CounterHTOff": "0,1,2,3,4,5,6,7",
719 "CounterMask": "1",
720 "EdgeDetect": "1",
728 "Counter": "0,1,2,3", string
729 "CounterHTOff": "0,1,2,3,4,5,6,7",
732 …"PublicDescription": "Maskmov false fault - counts number of time ucode passes through Maskmov flo…
737 "BriefDescription": "Self-modifying code (SMC) detected.",
738 "Counter": "0,1,2,3", string
739 "CounterHTOff": "0,1,2,3,4,5,6,7",
742 …"PublicDescription": "This event is incremented when self-modifying code (SMC) is detected, which …
748 "Counter": "0,1,2,3", string
749 "CounterHTOff": "0,1,2,3,4,5,6,7",
756 "BriefDescription": "Increments the number of flags-merge uops in flight each cycle.",
757 "Counter": "0,1,2,3", string
758 "CounterHTOff": "0,1,2,3,4,5,6,7",
765 … "BriefDescription": "Performance sensitive flags-merging uops added by Sandy Bridge u-arch.",
766 "Counter": "0,1,2,3", string
767 "CounterHTOff": "0,1,2,3,4,5,6,7",
768 "CounterMask": "1",
771 …cuting performance-sensitive flags-merging uops. For example, shift CL (merge_arith_flags). For mo…
777 "Counter": "0,1,2,3", string
778 "CounterHTOff": "0,1,2,3,4,5,6,7",
786 "Counter": "0,1,2,3", string
787 "CounterHTOff": "0,1,2,3,4,5,6,7",
790 … where base is EBR/RBP/R13, using RIP relative or 16-bit addressing modes. See the Intel? 64 and I…
795 "BriefDescription": "Resource-related stall cycles.",
796 "Counter": "0,1,2,3", string
797 "CounterHTOff": "0,1,2,3,4,5,6,7",
805 "Counter": "0,1,2,3", string
806 "CounterHTOff": "0,1,2,3,4,5,6,7",
814 "Counter": "0,1,2,3", string
815 "CounterHTOff": "0,1,2,3,4,5,6,7",
823 "Counter": "0,1,2,3", string
824 "CounterHTOff": "0,1,2,3,4,5,6,7",
832 "Counter": "0,1,2,3", string
833 "CounterHTOff": "0,1,2,3,4,5,6,7",
840 "BriefDescription": "Cycles stalled due to re-order buffer full.",
841 "Counter": "0,1,2,3", string
842 "CounterHTOff": "0,1,2,3,4,5,6,7",
850 "Counter": "0,1,2,3", string
851 "CounterHTOff": "0,1,2,3,4,5,6,7",
859 "Counter": "0,1,2,3", string
860 "CounterHTOff": "0,1,2,3,4,5,6,7",
868 "Counter": "0,1,2,3", string
869 "CounterHTOff": "0,1,2,3,4,5,6,7",
877 "Counter": "0,1,2,3", string
878 "CounterHTOff": "0,1,2,3,4,5,6,7",
886 "Counter": "0,1,2,3", string
887 "CounterHTOff": "0,1,2,3,4,5,6,7",
895 "Counter": "0,1,2,3", string
896 "CounterHTOff": "0,1,2,3,4,5,6,7",
904 "Counter": "0,1,2,3", string
905 "CounterHTOff": "0,1,2,3,4,5,6,7",
913 "Counter": "0,1,2,3", string
914 "CounterHTOff": "0,1,2,3,4,5,6,7",
922 "Counter": "0,1,2,3", string
923 "CounterHTOff": "0,1,2,3,4,5,6,7",
924 "CounterMask": "1",
925 "EdgeDetect": "1",
928 "Invert": "1",
934 "Counter": "0,1,2,3", string
935 "CounterHTOff": "0,1,2,3,4,5,6,7",
943 "Counter": "0,1,2,3", string
944 "CounterHTOff": "0,1,2,3,4,5,6,7",
952 "Counter": "0,1,2,3", string
953 "CounterHTOff": "0,1,2,3,4,5,6,7",
960 "AnyThread": "1",
962 "Counter": "0,1,2,3", string
963 "CounterHTOff": "0,1,2,3,4,5,6,7",
970 "BriefDescription": "Cycles per thread when uops are dispatched to port 1.",
971 "Counter": "0,1,2,3", string
972 "CounterHTOff": "0,1,2,3,4,5,6,7",
979 "AnyThread": "1",
980 "BriefDescription": "Cycles per core when uops are dispatched to port 1.",
981 "Counter": "0,1,2,3", string
982 "CounterHTOff": "0,1,2,3,4,5,6,7",
990 "Counter": "0,1,2,3", string
991 "CounterHTOff": "0,1,2,3,4,5,6,7",
998 "AnyThread": "1",
1000 "Counter": "0,1,2,3", string
1001 "CounterHTOff": "0,1,2,3,4,5,6,7",
1009 "Counter": "0,1,2,3", string
1010 "CounterHTOff": "0,1,2,3,4,5,6,7",
1017 "AnyThread": "1",
1019 "Counter": "0,1,2,3", string
1020 "CounterHTOff": "0,1,2,3,4,5,6,7",
1028 "Counter": "0,1,2,3", string
1029 "CounterHTOff": "0,1,2,3,4,5,6,7",
1036 "AnyThread": "1",
1038 "Counter": "0,1,2,3", string
1039 "CounterHTOff": "0,1,2,3,4,5,6,7",
1047 "Counter": "0,1,2,3", string
1048 "CounterHTOff": "0,1,2,3,4,5,6,7",
1055 "AnyThread": "1",
1057 "Counter": "0,1,2,3", string
1058 "CounterHTOff": "0,1,2,3,4,5,6,7",
1065 … "BriefDescription": "Cycles at least 1 micro-op is executed from any thread on physical core.",
1066 "Counter": "0,1,2,3", string
1067 "CounterHTOff": "0,1,2,3,4,5,6,7",
1068 "CounterMask": "1",
1075 … "BriefDescription": "Cycles at least 2 micro-op is executed from any thread on physical core.",
1076 "Counter": "0,1,2,3", string
1077 "CounterHTOff": "0,1,2,3,4,5,6,7",
1085 … "BriefDescription": "Cycles at least 3 micro-op is executed from any thread on physical core.",
1086 "Counter": "0,1,2,3", string
1087 "CounterHTOff": "0,1,2,3,4,5,6,7",
1095 … "BriefDescription": "Cycles at least 4 micro-op is executed from any thread on physical core.",
1096 "Counter": "0,1,2,3", string
1097 "CounterHTOff": "0,1,2,3,4,5,6,7",
1105 "BriefDescription": "Cycles with no micro-ops executed from any thread on physical core.",
1106 "Counter": "0,1,2,3", string
1107 "CounterHTOff": "0,1,2,3,4,5,6,7",
1110 "Invert": "1",
1116 "Counter": "0,1,2,3", string
1117 "CounterHTOff": "0,1,2,3,4,5,6,7",
1120 …": "This event counts the number of Uops issued by the front-end of the pipeilne to the back-end.",
1125 "AnyThread": "1",
1127 "Counter": "0,1,2,3", string
1128 "CounterHTOff": "0,1,2,3",
1129 "CounterMask": "1",
1132 "Invert": "1",
1138 "Counter": "0,1,2,3", string
1139 "CounterHTOff": "0,1,2,3",
1140 "CounterMask": "1",
1143 "Invert": "1",
1149 "Counter": "0,1,2,3", string
1150 "CounterHTOff": "0,1,2,3,4,5,6,7",
1153 "PEBS": "1",
1154 "PublicDescription": "This event counts the number of micro-ops retired.",
1160 "Counter": "0,1,2,3", string
1161 "CounterHTOff": "0,1,2,3",
1162 "CounterMask": "1",
1165 "Invert": "1",
1171 "Counter": "0,1,2,3", string
1172 "CounterHTOff": "0,1,2,3,4,5,6,7",
1175 "PEBS": "1",
1176 …h cycle - meaning, 4 micro-ops or 4 instructions could retire each cycle. This event is used in d…
1182 "Counter": "0,1,2,3", string
1183 "CounterHTOff": "0,1,2,3",
1184 "CounterMask": "1",
1187 "Invert": "1",
1193 "Counter": "0,1,2,3", string
1194 "CounterHTOff": "0,1,2,3",
1198 "Invert": "1",