Lines Matching +full:average +full:- +full:on
7 …on by the Backend part. Within the Frontend; a branch predictor predicts the next address to fetch…
14 …on by the Backend part. Within the Frontend; a branch predictor predicts the next address to fetch…
18 …"MetricExpr": "( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * INT_MISC.RECOVERY_CYCLES ) / (4…
21 …s for which the issue-pipeline was blocked due to recovery from earlier incorrect speculation. For…
25 …"MetricExpr": "( UOPS_ISSUED.ANY - UOPS_RETIRED.RETIRE_SLOTS + 4 * ( INT_MISC.RECOVERY_CYCLES_ANY …
28 …s for which the issue-pipeline was blocked due to recovery from earlier incorrect speculation. For…
33 …"MetricExpr": "1 - ( (IDQ_UOPS_NOT_DELIVERED.CORE / (4 * CPU_CLK_UNHALTED.THREAD)) + (( UOPS_ISSUE…
36 …-of-order scheduler dispatches ready uops into their respective execution units; and once complete…
40 …- ( (IDQ_UOPS_NOT_DELIVERED.CORE / (4 * ( ( CPU_CLK_UNHALTED.THREAD / 2 ) * ( 1 + CPU_CLK_UNHALTED…
43 …-of-order scheduler dispatches ready uops into their respective execution units; and once complete…
50 …ions-per-cycle (see IPC metric). Note that a high Retiring value does not necessary mean there is …
57 …ions-per-cycle (see IPC metric). Note that a high Retiring value does not necessary mean there is …
84 … "BriefDescription": "Per-Logical Processor actual clocks when the Logical Processor is active.",
90 …"BriefDescription": "Total issue-pipeline slots (per-Physical Core till ICL; per-Logical Processor…
96 …"BriefDescription": "Total issue-pipeline slots (per-Physical Core till ICL; per-Logical Processor…
102 "BriefDescription": "The ratio of Executed- by Issued-Uops",
106 …"PublicDescription": "The ratio of Executed- by Issued-Uops. Ratio > 1 suggests high rate of uop m…
109 "BriefDescription": "Instructions Per Cycle across hyper-threads (per physical core)",
115 "BriefDescription": "Instructions Per Cycle across hyper-threads (per physical core)",
133 …"BriefDescription": "Instruction-Level-Parallelism (average number of uops executed when there is …
139 … "BriefDescription": "Number of Instructions per non-speculative Branch Misprediction (JEClear)",
145 …"BriefDescription": "Core actual clocks when any Logical Processor is active on the Physical Core",
206 …"BriefDescription": "Actual Average Latency for L1 data-cache miss demand load instructions (in co…
210 …ctual Average Latency for L1 data-cache miss demand load instructions (in core cycles). Latency ma…
213 …BriefDescription": "Memory-Level-Parallelism (average number of L1 miss demand load when there is …
219 "BriefDescription": "Average data fill bandwidth to the L1 data cache [GB / sec]",
225 "BriefDescription": "Average data fill bandwidth to the L2 cache [GB / sec]",
231 "BriefDescription": "Average per-core data fill bandwidth to the L3 cache [GB / sec]",
268 "BriefDescription": "Average CPU Utilization",
274 "BriefDescription": "Measured Average Frequency for unhalted processors [GHz]",
286 "BriefDescription": "Average Frequency Utilization relative nominal frequency",
293 …"MetricExpr": "1 - CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE / ( CPU_CLK_UNHALTED.REF_XCLK_ANY / 2 ) if #…
310 "BriefDescription": "Average external Memory Bandwidth Use for reads and writes [GB / sec]",
316 "BriefDescription": "Average latency of all requests to external memory (in Uncore cycles)",
322 …"BriefDescription": "Average number of parallel requests to external memory. Accounts for all requ…
335 "MetricExpr": "(cstate_core@c3\\-residency@ / msr@tsc@) * 100",
341 "MetricExpr": "(cstate_core@c6\\-residency@ / msr@tsc@) * 100",
347 "MetricExpr": "(cstate_core@c7\\-residency@ / msr@tsc@) * 100",
353 "MetricExpr": "(cstate_pkg@c2\\-residency@ / msr@tsc@) * 100",
359 "MetricExpr": "(cstate_pkg@c3\\-residency@ / msr@tsc@) * 100",
365 "MetricExpr": "(cstate_pkg@c6\\-residency@ / msr@tsc@) * 100",
371 "MetricExpr": "(cstate_pkg@c7\\-residency@ / msr@tsc@) * 100",