Lines Matching refs:isInt

623   if (isInt<12>(Val))  in tryShrinkShlLogicImm()
632 if (isInt<32>(Val) && N0.getOpcode() == ISD::SIGN_EXTEND_INREG && in tryShrinkShlLogicImm()
654 if (!isInt<12>(ShiftedVal)) in tryShrinkShlLogicImm()
774 if (isInt<5>(Offset >> Shift) && ((Offset % (1LL << Shift)) == 0)) in tryIndexedLoad()
908 if (isUInt<8>(Imm) && isInt<6>(SignExtend64<8>(Imm)) && hasAllBUsers(Node)) in Select()
912 if (isUInt<16>(Imm) && isInt<12>(SignExtend64<16>(Imm)) && in Select()
917 if (!isInt<32>(Imm) && isUInt<32>(Imm) && hasAllWUsers(Node)) in Select()
1221 const bool isC1ANDI = isInt<12>(C1); in Select()
1253 bool IsCANDI = isInt<6>(N1C->getSExtValue()); in Select()
1485 isInt<12>(C2) || in Select()
1489 if (IsANDIOrZExt && (isInt<12>(N1C->getSExtValue()) || !N0.hasOneUse())) in Select()
1496 if (IsZExtW && (isInt<32>(N1C->getSExtValue()) || !N0.hasOneUse())) in Select()
1546 Simm12 = isInt<12>(ConstantVal); in Select()
2433 if (isInt<12>(CVal)) { in SelectFrameAddrRegImm()
2460 if (!Subtarget->is64Bit() || isInt<32>(Hi)) { in selectConstantAddr()
2549 isInt<12>(C1->getSExtValue())) { in SelectAddrRegRegScale()
2592 if (isInt<12>(CVal) && isInt<12>(CVal + RV32ZdinxRange)) { in SelectAddrRegImm()
2626 assert(!(isInt<12>(CVal) && isInt<12>(CVal + RV32ZdinxRange)) && in SelectAddrRegImm()
2632 if (isInt<12>(CVal / 2) && isInt<12>(CVal - CVal / 2)) { in SelectAddrRegImm()
2679 if (isInt<12>(CVal)) { in SelectAddrRegImmLsb00000()
2699 assert(!(isInt<12>(CVal) && isInt<12>(CVal)) && in SelectAddrRegImmLsb00000()
2865 if (isInt<12>(CVal) || CVal == 2048) { in selectSETCC()
3264 if (isInt<5>(Offset >> Shift) && ((Offset % (1LL << Shift)) == 0)) in selectSimm5Shl2()
3362 [](int64_t Imm) { return isInt<5>(Imm); }); in selectVSplatSimm5()
3368 [](int64_t Imm) { return (isInt<5>(Imm) && Imm != -16) || Imm == 16; }); in selectVSplatSimm5Plus1()
3375 return Imm != 0 && ((isInt<5>(Imm) && Imm != -16) || Imm == 16); in selectVSplatSimm5Plus1NonZero()
3447 if (!isInt<5>(ImmVal)) in selectRVVSimm5()