Lines Matching refs:ZeroReg
934 SDValue ZeroReg = DAG.getRegister(Subtarget.getZeroRegister(), MVT::i8); in LowerINLINEASM() local
935 if (Op.getOperand(Op.getNumOperands() - 1) == ZeroReg || in LowerINLINEASM()
936 Op.getOperand(Op.getNumOperands() - 2) == ZeroReg) { in LowerINLINEASM()
964 Ops.push_back(ZeroReg); in LowerINLINEASM()
1915 Register ZeroReg = MRI.createVirtualRegister(&AVR::GPR8RegClass); in insertMultibyteShift() local
1916 BuildMI(*BB, MI, dl, TII.get(AVR::COPY), ZeroReg) in insertMultibyteShift()
1940 BuildMI(*BB, MI, dl, TII.get(AVR::RORRd), LowByte).addReg(ZeroReg); in insertMultibyteShift()
1958 Regs[I] = std::pair(ZeroReg, 0); in insertMultibyteShift()
1992 ExtByte = ZeroReg; in insertMultibyteShift()
2034 Regs[Regs.size() - 1] = std::pair(ZeroReg, 0); in insertMultibyteShift()
2056 ShrExtendReg = ZeroReg; in insertMultibyteShift()