Lines Matching refs:Ext1
9403 SDValue Ext1 = Ext.getValue(1); in LowerVectorExtend() local
9407 Ext1 = DAG.getNode(N->getOpcode(), DL, MVT::v8i32, Ext1); in LowerVectorExtend()
9410 return DAG.getNode(ISD::CONCAT_VECTORS, DL, ToVT, Ext, Ext1); in LowerVectorExtend()
10333 SDValue Ext1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op0, in LowerVecReduce() local
10339 SDValue Res0 = DAG.getNode(BaseOpcode, dl, EltVT, Ext0, Ext1, Op->getFlags()); in LowerVecReduce()
10345 SDValue Ext1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op0, in LowerVecReduce() local
10347 Res = DAG.getNode(BaseOpcode, dl, EltVT, Ext0, Ext1, Op->getFlags()); in LowerVecReduce()
13376 SDValue Ext1 = Mul.getOperand(1); in PerformVQDMULHCombine() local
13378 Ext1.getOpcode() != ISD::SIGN_EXTEND) in PerformVQDMULHCombine()
13383 if (Ext1.getOperand(0).getValueType() != VecVT || in PerformVQDMULHCombine()
13400 DAG.getNode(ISD::ANY_EXTEND, DL, ExtVecVT, Ext1.getOperand(0)); in PerformVQDMULHCombine()
13418 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, LegalVecVT, Ext1.getOperand(0), in PerformVQDMULHCombine()
17245 SDValue Ext1 = in PerformVECREDUCE_ADDCombine() local
17250 Ext0, Ext1); in PerformVECREDUCE_ADDCombine()
17254 Ext0.getValue(1), Ext1.getValue(1)); in PerformVECREDUCE_ADDCombine()
19266 static bool areExtractExts(Value *Ext1, Value *Ext2) { in areExtractExts() argument
19272 if (!match(Ext1, m_ZExtOrSExt(m_Value())) || in areExtractExts()
19274 !areExtDoubled(cast<Instruction>(Ext1)) || in areExtractExts()