Lines Matching refs:AMDGPU
38 llvm::cl::init(llvm::AMDGPU::AMDHSA_COV5),
160 namespace AMDGPU { namespace
223 return AMDGPU::ImplicitArg::MULTIGRID_SYNC_ARG_OFFSET; in getMultigridSyncArgImplicitArgPosition()
237 return AMDGPU::ImplicitArg::HOSTCALL_PTR_OFFSET; in getHostcallImplicitArgPosition()
248 return AMDGPU::ImplicitArg::DEFAULT_QUEUE_OFFSET; in getDefaultQueueImplicitArgPosition()
259 return AMDGPU::ImplicitArg::COMPLETION_ACTION_OFFSET; in getCompletionActionImplicitArgPosition()
529 if (ST.hasFeature(AMDGPU::FeatureGFX12Insts)) in getVOPDEncodingFamily()
531 if (ST.hasFeature(AMDGPU::FeatureGFX11Insts)) in getVOPDEncodingFamily()
549 return AMDGPU::hasNamedOperand(Opc, AMDGPU::OpName::src0X); in isVOPD()
553 return Opc == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || in isMAC()
554 Opc == AMDGPU::V_MAC_F32_e64_gfx10 || in isMAC()
555 Opc == AMDGPU::V_MAC_F32_e64_vi || in isMAC()
556 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 || in isMAC()
557 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 || in isMAC()
558 Opc == AMDGPU::V_MAC_F16_e64_vi || in isMAC()
559 Opc == AMDGPU::V_FMAC_F64_e64_gfx90a || in isMAC()
560 Opc == AMDGPU::V_FMAC_F32_e64_gfx10 || in isMAC()
561 Opc == AMDGPU::V_FMAC_F32_e64_gfx11 || in isMAC()
562 Opc == AMDGPU::V_FMAC_F32_e64_gfx12 || in isMAC()
563 Opc == AMDGPU::V_FMAC_F32_e64_vi || in isMAC()
564 Opc == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 || in isMAC()
565 Opc == AMDGPU::V_FMAC_DX9_ZERO_F32_e64_gfx11 || in isMAC()
566 Opc == AMDGPU::V_FMAC_F16_e64_gfx10 || in isMAC()
567 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx11 || in isMAC()
568 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx12 || in isMAC()
569 Opc == AMDGPU::V_DOT2C_F32_F16_e64_vi || in isMAC()
570 Opc == AMDGPU::V_DOT2C_I32_I16_e64_vi || in isMAC()
571 Opc == AMDGPU::V_DOT4C_I32_I8_e64_vi || in isMAC()
572 Opc == AMDGPU::V_DOT8C_I32_I4_e64_vi; in isMAC()
576 return Opc == AMDGPU::V_PERMLANE16_B32_gfx10 || in isPermlane16()
577 Opc == AMDGPU::V_PERMLANEX16_B32_gfx10 || in isPermlane16()
578 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx11 || in isPermlane16()
579 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx11 || in isPermlane16()
580 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx12 || in isPermlane16()
581 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx12 || in isPermlane16()
582 Opc == AMDGPU::V_PERMLANE16_VAR_B32_e64_gfx12 || in isPermlane16()
583 Opc == AMDGPU::V_PERMLANEX16_VAR_B32_e64_gfx12; in isPermlane16()
587 return Opc == AMDGPU::V_CVT_F32_BF8_e64_gfx12 || in isCvt_F32_Fp8_Bf8_e64()
588 Opc == AMDGPU::V_CVT_F32_FP8_e64_gfx12 || in isCvt_F32_Fp8_Bf8_e64()
589 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp_gfx12 || in isCvt_F32_Fp8_Bf8_e64()
590 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp_gfx12 || in isCvt_F32_Fp8_Bf8_e64()
591 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp8_gfx12 || in isCvt_F32_Fp8_Bf8_e64()
592 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp8_gfx12 || in isCvt_F32_Fp8_Bf8_e64()
593 Opc == AMDGPU::V_CVT_PK_F32_BF8_e64_gfx12 || in isCvt_F32_Fp8_Bf8_e64()
594 Opc == AMDGPU::V_CVT_PK_F32_FP8_e64_gfx12; in isCvt_F32_Fp8_Bf8_e64()
598 return Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SWAP || in isGenericAtomic()
599 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_ADD || in isGenericAtomic()
600 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB || in isGenericAtomic()
601 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMIN || in isGenericAtomic()
602 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMIN || in isGenericAtomic()
603 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMAX || in isGenericAtomic()
604 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMAX || in isGenericAtomic()
605 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_AND || in isGenericAtomic()
606 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_OR || in isGenericAtomic()
607 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_XOR || in isGenericAtomic()
608 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_INC || in isGenericAtomic()
609 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_DEC || in isGenericAtomic()
610 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD || in isGenericAtomic()
611 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMIN || in isGenericAtomic()
612 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMAX || in isGenericAtomic()
613 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_CMPSWAP || in isGenericAtomic()
614 Opc == AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG; in isGenericAtomic()
681 if (OpDesc.operands()[CompOprIdx].OperandType == AMDGPU::OPERAND_KIMM32) { in ComponentProps()
1079 STI->getFeatureBits().test(AMDGPU::FeatureArchitectedFlatScratch)) in getNumExtraSGPRs()
1089 STI->getFeatureBits().test(AMDGPU::FeatureXNACK)); in getNumExtraSGPRs()
2055 return AMDGPU::isModuleEntryFunctionCC(Func->getCallingConv()); in isKernelCC()
2059 return STI.hasFeature(AMDGPU::FeatureXNACK); in hasXNACK()
2063 return STI.hasFeature(AMDGPU::FeatureSRAMECC); in hasSRAMECC()
2067 return STI.hasFeature(AMDGPU::FeatureMIMG_R128) && !STI.hasFeature(AMDGPU::FeatureR128A16); in hasMIMG_R128()
2071 return STI.hasFeature(AMDGPU::FeatureA16); in hasA16()
2075 return STI.hasFeature(AMDGPU::FeatureG16); in hasG16()
2079 return !STI.hasFeature(AMDGPU::FeatureUnpackedD16VMem) && !isCI(STI) && in hasPackedD16()
2084 return STI.hasFeature(AMDGPU::FeatureGDS); in hasGDS()
2101 return STI.hasFeature(AMDGPU::FeatureSouthernIslands); in isSI()
2105 return STI.hasFeature(AMDGPU::FeatureSeaIslands); in isCI()
2109 return STI.hasFeature(AMDGPU::FeatureVolcanicIslands); in isVI()
2113 return STI.hasFeature(AMDGPU::FeatureGFX9); in isGFX9()
2139 return STI.hasFeature(AMDGPU::FeatureGFX10); in isGFX10()
2151 return STI.hasFeature(AMDGPU::FeatureGFX11); in isGFX11()
2159 return STI.getFeatureBits()[AMDGPU::FeatureGFX12]; in isGFX12()
2175 return isGFX10(STI) && !AMDGPU::isGFX10_BEncoding(STI); in isGFX10Before1030()
2179 return STI.hasFeature(AMDGPU::FeatureGCN3Encoding); in isGCN3Encoding()
2183 return STI.hasFeature(AMDGPU::FeatureGFX10_AEncoding); in isGFX10_AEncoding()
2187 return STI.hasFeature(AMDGPU::FeatureGFX10_BEncoding); in isGFX10_BEncoding()
2191 return STI.hasFeature(AMDGPU::FeatureGFX10_3Insts); in hasGFX10_3Insts()
2199 return STI.hasFeature(AMDGPU::FeatureGFX90AInsts); in isGFX90A()
2203 return STI.hasFeature(AMDGPU::FeatureGFX940Insts); in isGFX940()
2207 return STI.hasFeature(AMDGPU::FeatureArchitectedFlatScratch); in hasArchitectedFlatScratch()
2211 return STI.hasFeature(AMDGPU::FeatureMAIInsts); in hasMAIInsts()
2215 return STI.hasFeature(AMDGPU::FeatureVOPD); in hasVOPD()
2219 return STI.hasFeature(AMDGPU::FeatureDPPSrc1SGPR); in hasDPPSrc1SGPR()
2223 return STI.hasFeature(AMDGPU::FeatureKernargPreload); in hasKernargPreload()
2234 const MCRegisterClass SGPRClass = TRI->getRegClass(AMDGPU::SReg_32RegClassID); in isSGPR()
2235 const unsigned FirstSubReg = TRI->getSubReg(Reg, AMDGPU::sub0); in isSGPR()
2237 Reg == AMDGPU::SCC; in isSGPR()
2241 return MRI.getEncodingValue(Reg) & AMDGPU::HWEncoding::IS_HI; in isHi()
2245 using namespace AMDGPU; \
2323 case AMDGPU::SRC_SHARED_BASE_LO: in isInlineValue()
2324 case AMDGPU::SRC_SHARED_BASE: in isInlineValue()
2325 case AMDGPU::SRC_SHARED_LIMIT_LO: in isInlineValue()
2326 case AMDGPU::SRC_SHARED_LIMIT: in isInlineValue()
2327 case AMDGPU::SRC_PRIVATE_BASE_LO: in isInlineValue()
2328 case AMDGPU::SRC_PRIVATE_BASE: in isInlineValue()
2329 case AMDGPU::SRC_PRIVATE_LIMIT_LO: in isInlineValue()
2330 case AMDGPU::SRC_PRIVATE_LIMIT: in isInlineValue()
2331 case AMDGPU::SRC_POPS_EXITING_WAVE_ID: in isInlineValue()
2333 case AMDGPU::SRC_VCCZ: in isInlineValue()
2334 case AMDGPU::SRC_EXECZ: in isInlineValue()
2335 case AMDGPU::SRC_SCC: in isInlineValue()
2337 case AMDGPU::SGPR_NULL: in isInlineValue()
2353 return OpType >= AMDGPU::OPERAND_SRC_FIRST && in isSISrcOperand()
2354 OpType <= AMDGPU::OPERAND_SRC_LAST; in isSISrcOperand()
2360 return OpType >= AMDGPU::OPERAND_KIMM_FIRST && in isKImmOperand()
2361 OpType <= AMDGPU::OPERAND_KIMM_LAST; in isKImmOperand()
2368 case AMDGPU::OPERAND_REG_IMM_FP32: in isSISrcFPOperand()
2369 case AMDGPU::OPERAND_REG_IMM_FP32_DEFERRED: in isSISrcFPOperand()
2370 case AMDGPU::OPERAND_REG_IMM_FP64: in isSISrcFPOperand()
2371 case AMDGPU::OPERAND_REG_IMM_FP16: in isSISrcFPOperand()
2372 case AMDGPU::OPERAND_REG_IMM_FP16_DEFERRED: in isSISrcFPOperand()
2373 case AMDGPU::OPERAND_REG_IMM_V2FP16: in isSISrcFPOperand()
2374 case AMDGPU::OPERAND_REG_INLINE_C_FP32: in isSISrcFPOperand()
2375 case AMDGPU::OPERAND_REG_INLINE_C_FP64: in isSISrcFPOperand()
2376 case AMDGPU::OPERAND_REG_INLINE_C_FP16: in isSISrcFPOperand()
2377 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: in isSISrcFPOperand()
2378 case AMDGPU::OPERAND_REG_INLINE_AC_FP32: in isSISrcFPOperand()
2379 case AMDGPU::OPERAND_REG_INLINE_AC_FP16: in isSISrcFPOperand()
2380 case AMDGPU::OPERAND_REG_INLINE_AC_V2FP16: in isSISrcFPOperand()
2381 case AMDGPU::OPERAND_REG_IMM_V2FP32: in isSISrcFPOperand()
2382 case AMDGPU::OPERAND_REG_INLINE_C_V2FP32: in isSISrcFPOperand()
2383 case AMDGPU::OPERAND_REG_INLINE_AC_FP64: in isSISrcFPOperand()
2393 return (OpType >= AMDGPU::OPERAND_REG_INLINE_C_FIRST && in isSISrcInlinableOperand()
2394 OpType <= AMDGPU::OPERAND_REG_INLINE_C_LAST) || in isSISrcInlinableOperand()
2395 (OpType >= AMDGPU::OPERAND_REG_INLINE_AC_FIRST && in isSISrcInlinableOperand()
2396 OpType <= AMDGPU::OPERAND_REG_INLINE_AC_LAST); in isSISrcInlinableOperand()
2403 case AMDGPU::SGPR_LO16RegClassID: in getRegBitWidth()
2404 case AMDGPU::AGPR_LO16RegClassID: in getRegBitWidth()
2406 case AMDGPU::SGPR_32RegClassID: in getRegBitWidth()
2407 case AMDGPU::VGPR_32RegClassID: in getRegBitWidth()
2408 case AMDGPU::VRegOrLds_32RegClassID: in getRegBitWidth()
2409 case AMDGPU::AGPR_32RegClassID: in getRegBitWidth()
2410 case AMDGPU::VS_32RegClassID: in getRegBitWidth()
2411 case AMDGPU::AV_32RegClassID: in getRegBitWidth()
2412 case AMDGPU::SReg_32RegClassID: in getRegBitWidth()
2413 case AMDGPU::SReg_32_XM0RegClassID: in getRegBitWidth()
2414 case AMDGPU::SRegOrLds_32RegClassID: in getRegBitWidth()
2416 case AMDGPU::SGPR_64RegClassID: in getRegBitWidth()
2417 case AMDGPU::VS_64RegClassID: in getRegBitWidth()
2418 case AMDGPU::SReg_64RegClassID: in getRegBitWidth()
2419 case AMDGPU::VReg_64RegClassID: in getRegBitWidth()
2420 case AMDGPU::AReg_64RegClassID: in getRegBitWidth()
2421 case AMDGPU::SReg_64_XEXECRegClassID: in getRegBitWidth()
2422 case AMDGPU::VReg_64_Align2RegClassID: in getRegBitWidth()
2423 case AMDGPU::AReg_64_Align2RegClassID: in getRegBitWidth()
2424 case AMDGPU::AV_64RegClassID: in getRegBitWidth()
2425 case AMDGPU::AV_64_Align2RegClassID: in getRegBitWidth()
2427 case AMDGPU::SGPR_96RegClassID: in getRegBitWidth()
2428 case AMDGPU::SReg_96RegClassID: in getRegBitWidth()
2429 case AMDGPU::VReg_96RegClassID: in getRegBitWidth()
2430 case AMDGPU::AReg_96RegClassID: in getRegBitWidth()
2431 case AMDGPU::VReg_96_Align2RegClassID: in getRegBitWidth()
2432 case AMDGPU::AReg_96_Align2RegClassID: in getRegBitWidth()
2433 case AMDGPU::AV_96RegClassID: in getRegBitWidth()
2434 case AMDGPU::AV_96_Align2RegClassID: in getRegBitWidth()
2436 case AMDGPU::SGPR_128RegClassID: in getRegBitWidth()
2437 case AMDGPU::SReg_128RegClassID: in getRegBitWidth()
2438 case AMDGPU::VReg_128RegClassID: in getRegBitWidth()
2439 case AMDGPU::AReg_128RegClassID: in getRegBitWidth()
2440 case AMDGPU::VReg_128_Align2RegClassID: in getRegBitWidth()
2441 case AMDGPU::AReg_128_Align2RegClassID: in getRegBitWidth()
2442 case AMDGPU::AV_128RegClassID: in getRegBitWidth()
2443 case AMDGPU::AV_128_Align2RegClassID: in getRegBitWidth()
2445 case AMDGPU::SGPR_160RegClassID: in getRegBitWidth()
2446 case AMDGPU::SReg_160RegClassID: in getRegBitWidth()
2447 case AMDGPU::VReg_160RegClassID: in getRegBitWidth()
2448 case AMDGPU::AReg_160RegClassID: in getRegBitWidth()
2449 case AMDGPU::VReg_160_Align2RegClassID: in getRegBitWidth()
2450 case AMDGPU::AReg_160_Align2RegClassID: in getRegBitWidth()
2451 case AMDGPU::AV_160RegClassID: in getRegBitWidth()
2452 case AMDGPU::AV_160_Align2RegClassID: in getRegBitWidth()
2454 case AMDGPU::SGPR_192RegClassID: in getRegBitWidth()
2455 case AMDGPU::SReg_192RegClassID: in getRegBitWidth()
2456 case AMDGPU::VReg_192RegClassID: in getRegBitWidth()
2457 case AMDGPU::AReg_192RegClassID: in getRegBitWidth()
2458 case AMDGPU::VReg_192_Align2RegClassID: in getRegBitWidth()
2459 case AMDGPU::AReg_192_Align2RegClassID: in getRegBitWidth()
2460 case AMDGPU::AV_192RegClassID: in getRegBitWidth()
2461 case AMDGPU::AV_192_Align2RegClassID: in getRegBitWidth()
2463 case AMDGPU::SGPR_224RegClassID: in getRegBitWidth()
2464 case AMDGPU::SReg_224RegClassID: in getRegBitWidth()
2465 case AMDGPU::VReg_224RegClassID: in getRegBitWidth()
2466 case AMDGPU::AReg_224RegClassID: in getRegBitWidth()
2467 case AMDGPU::VReg_224_Align2RegClassID: in getRegBitWidth()
2468 case AMDGPU::AReg_224_Align2RegClassID: in getRegBitWidth()
2469 case AMDGPU::AV_224RegClassID: in getRegBitWidth()
2470 case AMDGPU::AV_224_Align2RegClassID: in getRegBitWidth()
2472 case AMDGPU::SGPR_256RegClassID: in getRegBitWidth()
2473 case AMDGPU::SReg_256RegClassID: in getRegBitWidth()
2474 case AMDGPU::VReg_256RegClassID: in getRegBitWidth()
2475 case AMDGPU::AReg_256RegClassID: in getRegBitWidth()
2476 case AMDGPU::VReg_256_Align2RegClassID: in getRegBitWidth()
2477 case AMDGPU::AReg_256_Align2RegClassID: in getRegBitWidth()
2478 case AMDGPU::AV_256RegClassID: in getRegBitWidth()
2479 case AMDGPU::AV_256_Align2RegClassID: in getRegBitWidth()
2481 case AMDGPU::SGPR_288RegClassID: in getRegBitWidth()
2482 case AMDGPU::SReg_288RegClassID: in getRegBitWidth()
2483 case AMDGPU::VReg_288RegClassID: in getRegBitWidth()
2484 case AMDGPU::AReg_288RegClassID: in getRegBitWidth()
2485 case AMDGPU::VReg_288_Align2RegClassID: in getRegBitWidth()
2486 case AMDGPU::AReg_288_Align2RegClassID: in getRegBitWidth()
2487 case AMDGPU::AV_288RegClassID: in getRegBitWidth()
2488 case AMDGPU::AV_288_Align2RegClassID: in getRegBitWidth()
2490 case AMDGPU::SGPR_320RegClassID: in getRegBitWidth()
2491 case AMDGPU::SReg_320RegClassID: in getRegBitWidth()
2492 case AMDGPU::VReg_320RegClassID: in getRegBitWidth()
2493 case AMDGPU::AReg_320RegClassID: in getRegBitWidth()
2494 case AMDGPU::VReg_320_Align2RegClassID: in getRegBitWidth()
2495 case AMDGPU::AReg_320_Align2RegClassID: in getRegBitWidth()
2496 case AMDGPU::AV_320RegClassID: in getRegBitWidth()
2497 case AMDGPU::AV_320_Align2RegClassID: in getRegBitWidth()
2499 case AMDGPU::SGPR_352RegClassID: in getRegBitWidth()
2500 case AMDGPU::SReg_352RegClassID: in getRegBitWidth()
2501 case AMDGPU::VReg_352RegClassID: in getRegBitWidth()
2502 case AMDGPU::AReg_352RegClassID: in getRegBitWidth()
2503 case AMDGPU::VReg_352_Align2RegClassID: in getRegBitWidth()
2504 case AMDGPU::AReg_352_Align2RegClassID: in getRegBitWidth()
2505 case AMDGPU::AV_352RegClassID: in getRegBitWidth()
2506 case AMDGPU::AV_352_Align2RegClassID: in getRegBitWidth()
2508 case AMDGPU::SGPR_384RegClassID: in getRegBitWidth()
2509 case AMDGPU::SReg_384RegClassID: in getRegBitWidth()
2510 case AMDGPU::VReg_384RegClassID: in getRegBitWidth()
2511 case AMDGPU::AReg_384RegClassID: in getRegBitWidth()
2512 case AMDGPU::VReg_384_Align2RegClassID: in getRegBitWidth()
2513 case AMDGPU::AReg_384_Align2RegClassID: in getRegBitWidth()
2514 case AMDGPU::AV_384RegClassID: in getRegBitWidth()
2515 case AMDGPU::AV_384_Align2RegClassID: in getRegBitWidth()
2517 case AMDGPU::SGPR_512RegClassID: in getRegBitWidth()
2518 case AMDGPU::SReg_512RegClassID: in getRegBitWidth()
2519 case AMDGPU::VReg_512RegClassID: in getRegBitWidth()
2520 case AMDGPU::AReg_512RegClassID: in getRegBitWidth()
2521 case AMDGPU::VReg_512_Align2RegClassID: in getRegBitWidth()
2522 case AMDGPU::AReg_512_Align2RegClassID: in getRegBitWidth()
2523 case AMDGPU::AV_512RegClassID: in getRegBitWidth()
2524 case AMDGPU::AV_512_Align2RegClassID: in getRegBitWidth()
2526 case AMDGPU::SGPR_1024RegClassID: in getRegBitWidth()
2527 case AMDGPU::SReg_1024RegClassID: in getRegBitWidth()
2528 case AMDGPU::VReg_1024RegClassID: in getRegBitWidth()
2529 case AMDGPU::AReg_1024RegClassID: in getRegBitWidth()
2530 case AMDGPU::VReg_1024_Align2RegClassID: in getRegBitWidth()
2531 case AMDGPU::AReg_1024_Align2RegClassID: in getRegBitWidth()
2532 case AMDGPU::AV_1024RegClassID: in getRegBitWidth()
2533 case AMDGPU::AV_1024_Align2RegClassID: in getRegBitWidth()
2728 case AMDGPU::OPERAND_REG_IMM_V2INT16: in isInlinableLiteralV216()
2729 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: in isInlinableLiteralV216()
2730 case AMDGPU::OPERAND_REG_INLINE_AC_V2INT16: in isInlinableLiteralV216()
2732 case AMDGPU::OPERAND_REG_IMM_V2FP16: in isInlinableLiteralV216()
2733 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: in isInlinableLiteralV216()
2734 case AMDGPU::OPERAND_REG_INLINE_AC_V2FP16: in isInlinableLiteralV216()
2736 case AMDGPU::OPERAND_REG_IMM_V2BF16: in isInlinableLiteralV216()
2737 case AMDGPU::OPERAND_REG_INLINE_C_V2BF16: in isInlinableLiteralV216()
2738 case AMDGPU::OPERAND_REG_INLINE_AC_V2BF16: in isInlinableLiteralV216()
2899 if (AMDGPU::isGFX10(ST)) in getNumFlatOffsetBits()
2902 if (AMDGPU::isGFX12(ST)) in getNumFlatOffsetBits()
2963 if (OpDesc.operands()[Idx].RegClass == AMDGPU::VReg_64RegClassID || in hasAny64BitVGPROperands()
2964 OpDesc.operands()[Idx].RegClass == AMDGPU::VReg_64_Align2RegClassID) in hasAny64BitVGPROperands()
2983 const AMDGPU::IsaInfo::TargetIDSetting S) { in operator <<()
2985 case (AMDGPU::IsaInfo::TargetIDSetting::Unsupported): in operator <<()
2988 case (AMDGPU::IsaInfo::TargetIDSetting::Any): in operator <<()
2991 case (AMDGPU::IsaInfo::TargetIDSetting::Off): in operator <<()
2994 case (AMDGPU::IsaInfo::TargetIDSetting::On): in operator <<()