Lines Matching +full:cycle +full:- +full:6

1 //=- AArch64SchedOryon.td - Qualcomm Oryon CPU 001 ---*- tablegen -*-=//
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
12 //===----------------------------------------------------------------------===//
14 //===----------------------------------------------------------------------===//
36 // IXU has 6 ports p0 ~ p5
75 // Port 6: Load/Store. LS0
139 // Multiply/Multiply-ADD instructions on ports I4/I5.
165 // Arithmetic and CRYP-AED ASIMD/FP instructions on ports FP0/FP1/FP2/FP3.
181 // CRYP-SHA instructions on ports FP1.
288 // b. Link Register Update on pipes 0 and 1 taking 1 cycle
289 // c. Indirect branch on pipe 0 taking 1 cycle
301 // 1 cycle on I012345
304 // 1 cycle on I0123
307 // 1 cycle on 2 of I012345
311 // 2 cycle on 2 of I0123 with ReleaseAtCycles
318 // 2 cycle on 2 of I012345
325 // 3 cycle on 2 of I45
332 // 3 cycle on I45
337 // 7 cycle on I2 32-bit integer division
343 // 9 cycle on I2 64-bit integer division
351 // 4 cycle on LS(P6789)
356 // 4 cycle for Post/Pre inc/dec access, also covers all pair loads Post/Pre
389 let NumMicroOps = 6;
402 // 6 cycle for Post/Pre inc/dec access
429 let NumMicroOps = 6;
442 // 1 cycle for all generic stores
462 let NumMicroOps = 6;
473 // 1 cycle for neon write: float + ASIMD with Post/Pre Inc/Dec access
496 let NumMicroOps = 6;
512 // On VXU doc, p37 -- latencies and throughput
525 // Latency is 3, FCVT is also 3 cycle
526 // move + convert is 6 (3+3) cycles
534 let Latency = 6;
547 let Latency = 6;
576 // 2 cycle on FP1
581 // 3 cycle on FP1
586 // 4 cycle , 0.5 throughput on FP1
592 // 5 cycle , 1 throughput on FP1
597 // 8 cycle , 2 throughput on FP0123
604 let Latency = 6;
660 let Latency = 6;
662 let ReleaseAtCycles = [6,6,6,6];
665 //===----------------------------------------------------------------------===//
667 //===----------------------------------------------------------------------===//
669 //---
671 //---
673 //1, 1, 6
703 //---
705 //---
717 //---
719 //---
728 // 3 uOp, 1 cycle for branch, 7 cycle for Authentication,
729 // 1 cycle for updating link register
739 //---
749 //1,1,6
761 //---
763 //---
765 //1,1,6
771 //---
772 // Move-Data Bit-field and Sign_Extension Instructions
773 //---
775 //1,1,6
785 //---
787 //---
789 //1,1,6
794 //---
796 //---
802 //---
804 //---
806 //1,1,6
811 //---
813 //---
821 //---
823 //---
832 //---
839 //---
841 //---
860 //===----------------------------------------------------------------------===//
862 //===----------------------------------------------------------------------===//
864 // 4 cycle Load-to-use from L1D$
865 // Neon load with 5 cycle
866 // 6 cycle to STA ?
867 // STD cycle ?
873 // Load pair, immed pre-index, normal
874 // Load pair, immed pre-index, signed words
875 // Load pair, immed post-index, normal
876 // Load pair, immed post-index, signed words
1004 // Store register, immed post-index
1007 // Store register, immed pre-index
1010 // Store pair, immed post-index, W-form
1011 // Store pair, immed post-indx, X-form
1012 // Store pair, immed pre-index, W-form
1013 // Store pair, immed pre-index, X-form
1093 // ASIMD Load instructions, 4 cycle access + 2 cycle NEON access
1094 // ASIMD load, 1 element, multiple, 1 reg, D-form 1uOps
1095 // ASIMD load, 1 element, multiple, 1 reg, Q-form 1uOps
1102 // ASIMD load, 1 element, multiple, 2 reg, D-form 3 uOps
1103 // ASIMD load, 1 element, multiple, 2 reg, Q-form 2 uOps
1116 // ASIMD load, 1 element, multiple, 3 reg, D-form 4 uOps
1117 // ASIMD load, 1 element, multiple, 3 reg, Q-form 3 uOps
1130 // ASIMD load, 1 element, multiple, 4 reg, D-form 6 uOps
1131 // ASIMD load, 1 element, multiple, 4 reg, Q-form 4 uOps
1148 // ASIMD load, 1 element, all lanes, D-form, B/H/S 2uOps
1149 // ASIMD load, 1 element, all lanes, D-form, D 2uOps
1150 // ASIMD load, 1 element, all lanes, Q-form 2uOps
1156 // ASIMD load, 2 element, multiple, D-form, B/H/S 3 uOps
1157 // ASIMD load, 2 element, multiple, Q-form, D 4 uOps
1174 // ASIMD load, 2 element, all lanes, D-form, B/H/S 3 uOps
1175 // ASIMD load, 2 element, all lanes, D-form, D 3 uOps
1176 // ASIMD load, 2 element, all lanes, Q-form 3 uOps
1182 // ASIMD load, 3 element, multiple, D-form, B/H/S 5 uOps
1183 // ASIMD load, 3 element, multiple, Q-form, B/H/S 6 uOps
1184 // ASIMD load, 3 element, multiple, Q-form, D 6 uOps
1204 // ASIMD load, 3 element, all lanes, D-form, B/H/S 4 uOps
1205 // ASIMD load, 3 element, all lanes, D-form, D 5 uOps
1206 // ASIMD load, 3 element, all lanes, Q-form, B/H/S 4 uOps
1207 // ASIMD load, 3 element, all lanes, Q-form, D 5 uOps
1217 // ASIMD load, 4 element, multiple, D-form, B/H/S 6 uOps
1218 // ASIMD load, 4 element, multiple, Q-form, B/H/S 10 uOps
1219 // ASIMD load, 4 element, multiple, Q-form, D 8 uOps
1235 // ASIMD load, 4 element, one lane, D 6 uOps
1243 // ASIMD load, 4 element, all lanes, D-form, B/H/S 5 uOps
1244 // ASIMD load, 4 element, all lanes, D-form, D 6 uOps
1245 // ASIMD load, 4 element, all lanes, Q-form, B/H/S 5 uOps
1246 // ASIMD load, 4 element, all lanes, Q-form, D 6 uOps
1257 // ASIMD store, 1 element, multiple, 1 reg, D-form 1 uOps
1258 // ASIMD store, 1 element, multiple, 1 reg, Q-form 1 uops
1264 // ASIMD store, 1 element, multiple, 2 reg, D-form 2 uOps
1265 // ASIMD store, 1 element, multiple, 2 reg, Q-form 2 uOps
1271 // ASIMD store, 1 element, multiple, 3 reg, D-form 3 uOps
1272 // ASIMD store, 1 element, multiple, 3 reg, Q-form 3 uOps
1278 // ASIMD store, 1 element, multiple, 4 reg, D-form 4 uOps
1279 // ASIMD store, 1 element, multiple, 4 reg, Q-form 4 uOps
1292 // ASIMD store, 2 element, multiple, D-form, B/H/S 2 uOps
1293 // ASIMD store, 2 element, multiple, Q-form, B/H/S 4 uOps
1294 // ASIMD store, 2 element, multiple, Q-form, D 4 uOps
1311 // ASIMD store, 3 element, multiple, D-form, B/H/S 4 uOps
1312 // ASIMD store, 3 element, multiple, Q-form, B/H/S 6 uOps
1313 // ASIMD store, 3 element, multiple, Q-form, D 6 uOps
1334 // ASIMD store, 4 element, multiple, D-form, B/H/S 5 uOps
1335 // ASIMD store, 4 element, multiple, Q-form, B/H/S 10 uOps
1336 // ASIMD store, 4 element, multiple, Q-form, D 8 uOps
1361 //===----------------------------------------------------------------------===//
1363 //===----------------------------------------------------------------------===//
1394 // floating multiply-add
1397 // floating unary, cycle/throughput? xls row14
1551 // SIMD floating-point and integer conversion instructions
1579 // TBL 1-reg/2-reg; TBX 1-reg, 1uOp, throughput=4 latency=2
1584 // TBL 3-reg/4-reg, 3uops, throughtput=4/3=1.33 latency=4
1590 // TBX 2-reg 2 uOps, throughput=2 latency=4
1593 // TBX 3-reg/4-reg, 4uOps, throughput=1, latency=6
1638 // SIMD v8.6 instructions