xref: /titanic_53/usr/src/uts/i86pc/os/cpuid.c (revision 4e12d685ee190556c3164c8ca93d771ae8285ca7)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
22*4e12d685SRod Evans  * Copyright 2010 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
25cef70d2cSBill Holler /*
26cef70d2cSBill Holler  * Copyright (c) 2009, Intel Corporation.
27cef70d2cSBill Holler  * All rights reserved.
28cef70d2cSBill Holler  */
298031591dSSrihari Venkatesan /*
308031591dSSrihari Venkatesan  * Portions Copyright 2009 Advanced Micro Devices, Inc.
318031591dSSrihari Venkatesan  */
327c478bd9Sstevel@tonic-gate 
337c478bd9Sstevel@tonic-gate /*
347c478bd9Sstevel@tonic-gate  * Various routines to handle identification
357c478bd9Sstevel@tonic-gate  * and classification of x86 processors.
367c478bd9Sstevel@tonic-gate  */
377c478bd9Sstevel@tonic-gate 
387c478bd9Sstevel@tonic-gate #include <sys/types.h>
397c478bd9Sstevel@tonic-gate #include <sys/archsystm.h>
407c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h>
417c478bd9Sstevel@tonic-gate #include <sys/kmem.h>
427c478bd9Sstevel@tonic-gate #include <sys/systm.h>
437c478bd9Sstevel@tonic-gate #include <sys/cmn_err.h>
447c478bd9Sstevel@tonic-gate #include <sys/sunddi.h>
457c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
467c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h>
477c478bd9Sstevel@tonic-gate #include <sys/processor.h>
485b8a6efeSbholler #include <sys/sysmacros.h>
49fb2f18f8Sesaxe #include <sys/pg.h>
507c478bd9Sstevel@tonic-gate #include <sys/fp.h>
517c478bd9Sstevel@tonic-gate #include <sys/controlregs.h>
527c478bd9Sstevel@tonic-gate #include <sys/auxv_386.h>
537c478bd9Sstevel@tonic-gate #include <sys/bitmap.h>
547c478bd9Sstevel@tonic-gate #include <sys/memnode.h>
558031591dSSrihari Venkatesan #include <sys/pci_cfgspace.h>
567c478bd9Sstevel@tonic-gate 
57e4b86885SCheng Sean Ye #ifdef __xpv
58e4b86885SCheng Sean Ye #include <sys/hypervisor.h>
59e774b42bSBill Holler #else
60e774b42bSBill Holler #include <sys/ontrap.h>
61e4b86885SCheng Sean Ye #endif
62e4b86885SCheng Sean Ye 
637c478bd9Sstevel@tonic-gate /*
647c478bd9Sstevel@tonic-gate  * Pass 0 of cpuid feature analysis happens in locore. It contains special code
657c478bd9Sstevel@tonic-gate  * to recognize Cyrix processors that are not cpuid-compliant, and to deal with
667c478bd9Sstevel@tonic-gate  * them accordingly. For most modern processors, feature detection occurs here
677c478bd9Sstevel@tonic-gate  * in pass 1.
687c478bd9Sstevel@tonic-gate  *
697c478bd9Sstevel@tonic-gate  * Pass 1 of cpuid feature analysis happens just at the beginning of mlsetup()
707c478bd9Sstevel@tonic-gate  * for the boot CPU and does the basic analysis that the early kernel needs.
717c478bd9Sstevel@tonic-gate  * x86_feature is set based on the return value of cpuid_pass1() of the boot
727c478bd9Sstevel@tonic-gate  * CPU.
737c478bd9Sstevel@tonic-gate  *
747c478bd9Sstevel@tonic-gate  * Pass 1 includes:
757c478bd9Sstevel@tonic-gate  *
767c478bd9Sstevel@tonic-gate  *	o Determining vendor/model/family/stepping and setting x86_type and
777c478bd9Sstevel@tonic-gate  *	  x86_vendor accordingly.
787c478bd9Sstevel@tonic-gate  *	o Processing the feature flags returned by the cpuid instruction while
797c478bd9Sstevel@tonic-gate  *	  applying any workarounds or tricks for the specific processor.
807c478bd9Sstevel@tonic-gate  *	o Mapping the feature flags into Solaris feature bits (X86_*).
817c478bd9Sstevel@tonic-gate  *	o Processing extended feature flags if supported by the processor,
827c478bd9Sstevel@tonic-gate  *	  again while applying specific processor knowledge.
837c478bd9Sstevel@tonic-gate  *	o Determining the CMT characteristics of the system.
847c478bd9Sstevel@tonic-gate  *
857c478bd9Sstevel@tonic-gate  * Pass 1 is done on non-boot CPUs during their initialization and the results
867c478bd9Sstevel@tonic-gate  * are used only as a meager attempt at ensuring that all processors within the
877c478bd9Sstevel@tonic-gate  * system support the same features.
887c478bd9Sstevel@tonic-gate  *
897c478bd9Sstevel@tonic-gate  * Pass 2 of cpuid feature analysis happens just at the beginning
907c478bd9Sstevel@tonic-gate  * of startup().  It just copies in and corrects the remainder
917c478bd9Sstevel@tonic-gate  * of the cpuid data we depend on: standard cpuid functions that we didn't
927c478bd9Sstevel@tonic-gate  * need for pass1 feature analysis, and extended cpuid functions beyond the
937c478bd9Sstevel@tonic-gate  * simple feature processing done in pass1.
947c478bd9Sstevel@tonic-gate  *
957c478bd9Sstevel@tonic-gate  * Pass 3 of cpuid analysis is invoked after basic kernel services; in
967c478bd9Sstevel@tonic-gate  * particular kernel memory allocation has been made available. It creates a
977c478bd9Sstevel@tonic-gate  * readable brand string based on the data collected in the first two passes.
987c478bd9Sstevel@tonic-gate  *
997c478bd9Sstevel@tonic-gate  * Pass 4 of cpuid analysis is invoked after post_startup() when all
1007c478bd9Sstevel@tonic-gate  * the support infrastructure for various hardware features has been
1017c478bd9Sstevel@tonic-gate  * initialized. It determines which processor features will be reported
1027c478bd9Sstevel@tonic-gate  * to userland via the aux vector.
1037c478bd9Sstevel@tonic-gate  *
1047c478bd9Sstevel@tonic-gate  * All passes are executed on all CPUs, but only the boot CPU determines what
1057c478bd9Sstevel@tonic-gate  * features the kernel will use.
1067c478bd9Sstevel@tonic-gate  *
1077c478bd9Sstevel@tonic-gate  * Much of the worst junk in this file is for the support of processors
1087c478bd9Sstevel@tonic-gate  * that didn't really implement the cpuid instruction properly.
1097c478bd9Sstevel@tonic-gate  *
1107c478bd9Sstevel@tonic-gate  * NOTE: The accessor functions (cpuid_get*) are aware of, and ASSERT upon,
1117c478bd9Sstevel@tonic-gate  * the pass numbers.  Accordingly, changes to the pass code may require changes
1127c478bd9Sstevel@tonic-gate  * to the accessor code.
1137c478bd9Sstevel@tonic-gate  */
1147c478bd9Sstevel@tonic-gate 
1157c478bd9Sstevel@tonic-gate uint_t x86_feature = 0;
1167c478bd9Sstevel@tonic-gate uint_t x86_vendor = X86_VENDOR_IntelClone;
1177c478bd9Sstevel@tonic-gate uint_t x86_type = X86_TYPE_OTHER;
11886c1f4dcSVikram Hegde uint_t x86_clflush_size = 0;
1197c478bd9Sstevel@tonic-gate 
1207c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4046376;
1217c478bd9Sstevel@tonic-gate uint_t pentiumpro_bug4064495;
1227c478bd9Sstevel@tonic-gate 
1237c478bd9Sstevel@tonic-gate uint_t enable486;
1247997e108SSurya Prakki /*
125b9bfdccdSStuart Maybee  * This is set to platform type Solaris is running on.
1267997e108SSurya Prakki  */
127349b53ddSStuart Maybee static int platform_type = -1;
128349b53ddSStuart Maybee 
129349b53ddSStuart Maybee #if !defined(__xpv)
130349b53ddSStuart Maybee /*
131349b53ddSStuart Maybee  * Variable to patch if hypervisor platform detection needs to be
132349b53ddSStuart Maybee  * disabled (e.g. platform_type will always be HW_NATIVE if this is 0).
133349b53ddSStuart Maybee  */
134349b53ddSStuart Maybee int enable_platform_detection = 1;
135349b53ddSStuart Maybee #endif
1367c478bd9Sstevel@tonic-gate 
1377c478bd9Sstevel@tonic-gate /*
138f98fbcecSbholler  * monitor/mwait info.
1395b8a6efeSbholler  *
1405b8a6efeSbholler  * size_actual and buf_actual are the real address and size allocated to get
1415b8a6efeSbholler  * proper mwait_buf alignement.  buf_actual and size_actual should be passed
1425b8a6efeSbholler  * to kmem_free().  Currently kmem_alloc() and mwait happen to both use
1435b8a6efeSbholler  * processor cache-line alignment, but this is not guarantied in the furture.
144f98fbcecSbholler  */
145f98fbcecSbholler struct mwait_info {
146f98fbcecSbholler 	size_t		mon_min;	/* min size to avoid missed wakeups */
147f98fbcecSbholler 	size_t		mon_max;	/* size to avoid false wakeups */
1485b8a6efeSbholler 	size_t		size_actual;	/* size actually allocated */
1495b8a6efeSbholler 	void		*buf_actual;	/* memory actually allocated */
150f98fbcecSbholler 	uint32_t	support;	/* processor support of monitor/mwait */
151f98fbcecSbholler };
152f98fbcecSbholler 
153f98fbcecSbholler /*
1547c478bd9Sstevel@tonic-gate  * These constants determine how many of the elements of the
1557c478bd9Sstevel@tonic-gate  * cpuid we cache in the cpuid_info data structure; the
1567c478bd9Sstevel@tonic-gate  * remaining elements are accessible via the cpuid instruction.
1577c478bd9Sstevel@tonic-gate  */
1587c478bd9Sstevel@tonic-gate 
1597c478bd9Sstevel@tonic-gate #define	NMAX_CPI_STD	6		/* eax = 0 .. 5 */
1608031591dSSrihari Venkatesan #define	NMAX_CPI_EXTD	0x1c		/* eax = 0x80000000 .. 0x8000001b */
1618031591dSSrihari Venkatesan 
1628031591dSSrihari Venkatesan /*
1638031591dSSrihari Venkatesan  * Some terminology needs to be explained:
1648031591dSSrihari Venkatesan  *  - Socket: Something that can be plugged into a motherboard.
1658031591dSSrihari Venkatesan  *  - Package: Same as socket
1668031591dSSrihari Venkatesan  *  - Chip: Same as socket. Note that AMD's documentation uses term "chip"
1678031591dSSrihari Venkatesan  *    differently: there, chip is the same as processor node (below)
1688031591dSSrihari Venkatesan  *  - Processor node: Some AMD processors have more than one
1698031591dSSrihari Venkatesan  *    "subprocessor" embedded in a package. These subprocessors (nodes)
1708031591dSSrihari Venkatesan  *    are fully-functional processors themselves with cores, caches,
1718031591dSSrihari Venkatesan  *    memory controllers, PCI configuration spaces. They are connected
1728031591dSSrihari Venkatesan  *    inside the package with Hypertransport links. On single-node
1738031591dSSrihari Venkatesan  *    processors, processor node is equivalent to chip/socket/package.
1748031591dSSrihari Venkatesan  */
1757c478bd9Sstevel@tonic-gate 
1767c478bd9Sstevel@tonic-gate struct cpuid_info {
1777c478bd9Sstevel@tonic-gate 	uint_t cpi_pass;		/* last pass completed */
1787c478bd9Sstevel@tonic-gate 	/*
1797c478bd9Sstevel@tonic-gate 	 * standard function information
1807c478bd9Sstevel@tonic-gate 	 */
1817c478bd9Sstevel@tonic-gate 	uint_t cpi_maxeax;		/* fn 0: %eax */
1827c478bd9Sstevel@tonic-gate 	char cpi_vendorstr[13];		/* fn 0: %ebx:%ecx:%edx */
1837c478bd9Sstevel@tonic-gate 	uint_t cpi_vendor;		/* enum of cpi_vendorstr */
1847c478bd9Sstevel@tonic-gate 
1857c478bd9Sstevel@tonic-gate 	uint_t cpi_family;		/* fn 1: extended family */
1867c478bd9Sstevel@tonic-gate 	uint_t cpi_model;		/* fn 1: extended model */
1877c478bd9Sstevel@tonic-gate 	uint_t cpi_step;		/* fn 1: stepping */
1888031591dSSrihari Venkatesan 	chipid_t cpi_chipid;		/* fn 1: %ebx:  Intel: chip # */
1898031591dSSrihari Venkatesan 					/*		AMD: package/socket # */
1907c478bd9Sstevel@tonic-gate 	uint_t cpi_brandid;		/* fn 1: %ebx: brand ID */
1917c478bd9Sstevel@tonic-gate 	int cpi_clogid;			/* fn 1: %ebx: thread # */
1928949bcd6Sandrei 	uint_t cpi_ncpu_per_chip;	/* fn 1: %ebx: logical cpu count */
1937c478bd9Sstevel@tonic-gate 	uint8_t cpi_cacheinfo[16];	/* fn 2: intel-style cache desc */
1947c478bd9Sstevel@tonic-gate 	uint_t cpi_ncache;		/* fn 2: number of elements */
195d129bde2Sesaxe 	uint_t cpi_ncpu_shr_last_cache;	/* fn 4: %eax: ncpus sharing cache */
196d129bde2Sesaxe 	id_t cpi_last_lvl_cacheid;	/* fn 4: %eax: derived cache id */
197d129bde2Sesaxe 	uint_t cpi_std_4_size;		/* fn 4: number of fn 4 elements */
198d129bde2Sesaxe 	struct cpuid_regs **cpi_std_4;	/* fn 4: %ecx == 0 .. fn4_size */
1998949bcd6Sandrei 	struct cpuid_regs cpi_std[NMAX_CPI_STD];	/* 0 .. 5 */
2007c478bd9Sstevel@tonic-gate 	/*
2017c478bd9Sstevel@tonic-gate 	 * extended function information
2027c478bd9Sstevel@tonic-gate 	 */
2037c478bd9Sstevel@tonic-gate 	uint_t cpi_xmaxeax;		/* fn 0x80000000: %eax */
2047c478bd9Sstevel@tonic-gate 	char cpi_brandstr[49];		/* fn 0x8000000[234] */
2057c478bd9Sstevel@tonic-gate 	uint8_t cpi_pabits;		/* fn 0x80000006: %eax */
2067c478bd9Sstevel@tonic-gate 	uint8_t	cpi_vabits;		/* fn 0x80000006: %eax */
2078031591dSSrihari Venkatesan 	struct	cpuid_regs cpi_extd[NMAX_CPI_EXTD];	/* 0x800000XX */
2088031591dSSrihari Venkatesan 
20910569901Sgavinm 	id_t cpi_coreid;		/* same coreid => strands share core */
21010569901Sgavinm 	int cpi_pkgcoreid;		/* core number within single package */
2118949bcd6Sandrei 	uint_t cpi_ncore_per_chip;	/* AMD: fn 0x80000008: %ecx[7-0] */
2128949bcd6Sandrei 					/* Intel: fn 4: %eax[31-26] */
2137c478bd9Sstevel@tonic-gate 	/*
2147c478bd9Sstevel@tonic-gate 	 * supported feature information
2157c478bd9Sstevel@tonic-gate 	 */
216ae115bc7Smrj 	uint32_t cpi_support[5];
2177c478bd9Sstevel@tonic-gate #define	STD_EDX_FEATURES	0
2187c478bd9Sstevel@tonic-gate #define	AMD_EDX_FEATURES	1
2197c478bd9Sstevel@tonic-gate #define	TM_EDX_FEATURES		2
2207c478bd9Sstevel@tonic-gate #define	STD_ECX_FEATURES	3
221ae115bc7Smrj #define	AMD_ECX_FEATURES	4
2228a40a695Sgavinm 	/*
2238a40a695Sgavinm 	 * Synthesized information, where known.
2248a40a695Sgavinm 	 */
2258a40a695Sgavinm 	uint32_t cpi_chiprev;		/* See X86_CHIPREV_* in x86_archext.h */
2268a40a695Sgavinm 	const char *cpi_chiprevstr;	/* May be NULL if chiprev unknown */
2278a40a695Sgavinm 	uint32_t cpi_socket;		/* Chip package/socket type */
228f98fbcecSbholler 
229f98fbcecSbholler 	struct mwait_info cpi_mwait;	/* fn 5: monitor/mwait info */
230b6917abeSmishra 	uint32_t cpi_apicid;
2318031591dSSrihari Venkatesan 	uint_t cpi_procnodeid;		/* AMD: nodeID on HT, Intel: chipid */
2328031591dSSrihari Venkatesan 	uint_t cpi_procnodes_per_pkg;	/* AMD: # of nodes in the package */
2338031591dSSrihari Venkatesan 					/* Intel: 1 */
2347c478bd9Sstevel@tonic-gate };
2357c478bd9Sstevel@tonic-gate 
2367c478bd9Sstevel@tonic-gate 
2377c478bd9Sstevel@tonic-gate static struct cpuid_info cpuid_info0;
2387c478bd9Sstevel@tonic-gate 
2397c478bd9Sstevel@tonic-gate /*
2407c478bd9Sstevel@tonic-gate  * These bit fields are defined by the Intel Application Note AP-485
2417c478bd9Sstevel@tonic-gate  * "Intel Processor Identification and the CPUID Instruction"
2427c478bd9Sstevel@tonic-gate  */
2437c478bd9Sstevel@tonic-gate #define	CPI_FAMILY_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 27, 20)
2447c478bd9Sstevel@tonic-gate #define	CPI_MODEL_XTD(cpi)	BITX((cpi)->cpi_std[1].cp_eax, 19, 16)
2457c478bd9Sstevel@tonic-gate #define	CPI_TYPE(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 13, 12)
2467c478bd9Sstevel@tonic-gate #define	CPI_FAMILY(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 11, 8)
2477c478bd9Sstevel@tonic-gate #define	CPI_STEP(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 3, 0)
2487c478bd9Sstevel@tonic-gate #define	CPI_MODEL(cpi)		BITX((cpi)->cpi_std[1].cp_eax, 7, 4)
2497c478bd9Sstevel@tonic-gate 
2507c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_EDX(cpi)		((cpi)->cpi_std[1].cp_edx)
2517c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_ECX(cpi)		((cpi)->cpi_std[1].cp_ecx)
2527c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_EDX(cpi)	((cpi)->cpi_extd[1].cp_edx)
2537c478bd9Sstevel@tonic-gate #define	CPI_FEATURES_XTD_ECX(cpi)	((cpi)->cpi_extd[1].cp_ecx)
2547c478bd9Sstevel@tonic-gate 
2557c478bd9Sstevel@tonic-gate #define	CPI_BRANDID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 7, 0)
2567c478bd9Sstevel@tonic-gate #define	CPI_CHUNKS(cpi)		BITX((cpi)->cpi_std[1].cp_ebx, 15, 7)
2577c478bd9Sstevel@tonic-gate #define	CPI_CPU_COUNT(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 23, 16)
2587c478bd9Sstevel@tonic-gate #define	CPI_APIC_ID(cpi)	BITX((cpi)->cpi_std[1].cp_ebx, 31, 24)
2597c478bd9Sstevel@tonic-gate 
2607c478bd9Sstevel@tonic-gate #define	CPI_MAXEAX_MAX		0x100		/* sanity control */
2617c478bd9Sstevel@tonic-gate #define	CPI_XMAXEAX_MAX		0x80000100
262d129bde2Sesaxe #define	CPI_FN4_ECX_MAX		0x20		/* sanity: max fn 4 levels */
263b6917abeSmishra #define	CPI_FNB_ECX_MAX		0x20		/* sanity: max fn B levels */
264d129bde2Sesaxe 
265d129bde2Sesaxe /*
266d129bde2Sesaxe  * Function 4 (Deterministic Cache Parameters) macros
267d129bde2Sesaxe  * Defined by Intel Application Note AP-485
268d129bde2Sesaxe  */
269d129bde2Sesaxe #define	CPI_NUM_CORES(regs)		BITX((regs)->cp_eax, 31, 26)
270d129bde2Sesaxe #define	CPI_NTHR_SHR_CACHE(regs)	BITX((regs)->cp_eax, 25, 14)
271d129bde2Sesaxe #define	CPI_FULL_ASSOC_CACHE(regs)	BITX((regs)->cp_eax, 9, 9)
272d129bde2Sesaxe #define	CPI_SELF_INIT_CACHE(regs)	BITX((regs)->cp_eax, 8, 8)
273d129bde2Sesaxe #define	CPI_CACHE_LVL(regs)		BITX((regs)->cp_eax, 7, 5)
274d129bde2Sesaxe #define	CPI_CACHE_TYPE(regs)		BITX((regs)->cp_eax, 4, 0)
275b6917abeSmishra #define	CPI_CPU_LEVEL_TYPE(regs)	BITX((regs)->cp_ecx, 15, 8)
276d129bde2Sesaxe 
277d129bde2Sesaxe #define	CPI_CACHE_WAYS(regs)		BITX((regs)->cp_ebx, 31, 22)
278d129bde2Sesaxe #define	CPI_CACHE_PARTS(regs)		BITX((regs)->cp_ebx, 21, 12)
279d129bde2Sesaxe #define	CPI_CACHE_COH_LN_SZ(regs)	BITX((regs)->cp_ebx, 11, 0)
280d129bde2Sesaxe 
281d129bde2Sesaxe #define	CPI_CACHE_SETS(regs)		BITX((regs)->cp_ecx, 31, 0)
282d129bde2Sesaxe 
283d129bde2Sesaxe #define	CPI_PREFCH_STRIDE(regs)		BITX((regs)->cp_edx, 9, 0)
284d129bde2Sesaxe 
2857c478bd9Sstevel@tonic-gate 
2867c478bd9Sstevel@tonic-gate /*
2875ff02082Sdmick  * A couple of shorthand macros to identify "later" P6-family chips
2885ff02082Sdmick  * like the Pentium M and Core.  First, the "older" P6-based stuff
2895ff02082Sdmick  * (loosely defined as "pre-Pentium-4"):
2905ff02082Sdmick  * P6, PII, Mobile PII, PII Xeon, PIII, Mobile PIII, PIII Xeon
2915ff02082Sdmick  */
2925ff02082Sdmick 
2935ff02082Sdmick #define	IS_LEGACY_P6(cpi) (			\
2945ff02082Sdmick 	cpi->cpi_family == 6 && 		\
2955ff02082Sdmick 		(cpi->cpi_model == 1 ||		\
2965ff02082Sdmick 		cpi->cpi_model == 3 ||		\
2975ff02082Sdmick 		cpi->cpi_model == 5 ||		\
2985ff02082Sdmick 		cpi->cpi_model == 6 ||		\
2995ff02082Sdmick 		cpi->cpi_model == 7 ||		\
3005ff02082Sdmick 		cpi->cpi_model == 8 ||		\
3015ff02082Sdmick 		cpi->cpi_model == 0xA ||	\
3025ff02082Sdmick 		cpi->cpi_model == 0xB)		\
3035ff02082Sdmick )
3045ff02082Sdmick 
3055ff02082Sdmick /* A "new F6" is everything with family 6 that's not the above */
3065ff02082Sdmick #define	IS_NEW_F6(cpi) ((cpi->cpi_family == 6) && !IS_LEGACY_P6(cpi))
3075ff02082Sdmick 
308bf91205bSksadhukh /* Extended family/model support */
309bf91205bSksadhukh #define	IS_EXTENDED_MODEL_INTEL(cpi) (cpi->cpi_family == 0x6 || \
310bf91205bSksadhukh 	cpi->cpi_family >= 0xf)
311bf91205bSksadhukh 
3125ff02082Sdmick /*
313f98fbcecSbholler  * Info for monitor/mwait idle loop.
314f98fbcecSbholler  *
315f98fbcecSbholler  * See cpuid section of "Intel 64 and IA-32 Architectures Software Developer's
316f98fbcecSbholler  * Manual Volume 2A: Instruction Set Reference, A-M" #25366-022US, November
317f98fbcecSbholler  * 2006.
318f98fbcecSbholler  * See MONITOR/MWAIT section of "AMD64 Architecture Programmer's Manual
319f98fbcecSbholler  * Documentation Updates" #33633, Rev 2.05, December 2006.
320f98fbcecSbholler  */
321f98fbcecSbholler #define	MWAIT_SUPPORT		(0x00000001)	/* mwait supported */
322f98fbcecSbholler #define	MWAIT_EXTENSIONS	(0x00000002)	/* extenstion supported */
323f98fbcecSbholler #define	MWAIT_ECX_INT_ENABLE	(0x00000004)	/* ecx 1 extension supported */
324f98fbcecSbholler #define	MWAIT_SUPPORTED(cpi)	((cpi)->cpi_std[1].cp_ecx & CPUID_INTC_ECX_MON)
325f98fbcecSbholler #define	MWAIT_INT_ENABLE(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x2)
326f98fbcecSbholler #define	MWAIT_EXTENSION(cpi)	((cpi)->cpi_std[5].cp_ecx & 0x1)
327f98fbcecSbholler #define	MWAIT_SIZE_MIN(cpi)	BITX((cpi)->cpi_std[5].cp_eax, 15, 0)
328f98fbcecSbholler #define	MWAIT_SIZE_MAX(cpi)	BITX((cpi)->cpi_std[5].cp_ebx, 15, 0)
329f98fbcecSbholler /*
330f98fbcecSbholler  * Number of sub-cstates for a given c-state.
331f98fbcecSbholler  */
332f98fbcecSbholler #define	MWAIT_NUM_SUBC_STATES(cpi, c_state)			\
333f98fbcecSbholler 	BITX((cpi)->cpi_std[5].cp_edx, c_state + 3, c_state)
334f98fbcecSbholler 
3358a40a695Sgavinm /*
336e4b86885SCheng Sean Ye  * Functions we consune from cpuid_subr.c;  don't publish these in a header
337e4b86885SCheng Sean Ye  * file to try and keep people using the expected cpuid_* interfaces.
3388a40a695Sgavinm  */
339e4b86885SCheng Sean Ye extern uint32_t _cpuid_skt(uint_t, uint_t, uint_t, uint_t);
34089e921d5SKuriakose Kuruvilla extern const char *_cpuid_sktstr(uint_t, uint_t, uint_t, uint_t);
341e4b86885SCheng Sean Ye extern uint32_t _cpuid_chiprev(uint_t, uint_t, uint_t, uint_t);
342e4b86885SCheng Sean Ye extern const char *_cpuid_chiprevstr(uint_t, uint_t, uint_t, uint_t);
343e4b86885SCheng Sean Ye extern uint_t _cpuid_vendorstr_to_vendorcode(char *);
3448a40a695Sgavinm 
3458a40a695Sgavinm /*
346ae115bc7Smrj  * Apply up various platform-dependent restrictions where the
347ae115bc7Smrj  * underlying platform restrictions mean the CPU can be marked
348ae115bc7Smrj  * as less capable than its cpuid instruction would imply.
349ae115bc7Smrj  */
350843e1988Sjohnlev #if defined(__xpv)
351843e1988Sjohnlev static void
352843e1988Sjohnlev platform_cpuid_mangle(uint_t vendor, uint32_t eax, struct cpuid_regs *cp)
353843e1988Sjohnlev {
354843e1988Sjohnlev 	switch (eax) {
355e4b86885SCheng Sean Ye 	case 1: {
356e4b86885SCheng Sean Ye 		uint32_t mcamask = DOMAIN_IS_INITDOMAIN(xen_info) ?
357e4b86885SCheng Sean Ye 		    0 : CPUID_INTC_EDX_MCA;
358843e1988Sjohnlev 		cp->cp_edx &=
359e4b86885SCheng Sean Ye 		    ~(mcamask |
360e4b86885SCheng Sean Ye 		    CPUID_INTC_EDX_PSE |
361843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
362843e1988Sjohnlev 		    CPUID_INTC_EDX_SEP | CPUID_INTC_EDX_MTRR |
363843e1988Sjohnlev 		    CPUID_INTC_EDX_PGE | CPUID_INTC_EDX_PAT |
364843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
365843e1988Sjohnlev 		    CPUID_INTC_EDX_PSE36 | CPUID_INTC_EDX_HTT);
366843e1988Sjohnlev 		break;
367e4b86885SCheng Sean Ye 	}
368ae115bc7Smrj 
369843e1988Sjohnlev 	case 0x80000001:
370843e1988Sjohnlev 		cp->cp_edx &=
371843e1988Sjohnlev 		    ~(CPUID_AMD_EDX_PSE |
372843e1988Sjohnlev 		    CPUID_INTC_EDX_VME | CPUID_INTC_EDX_DE |
373843e1988Sjohnlev 		    CPUID_AMD_EDX_MTRR | CPUID_AMD_EDX_PGE |
374843e1988Sjohnlev 		    CPUID_AMD_EDX_PAT | CPUID_AMD_EDX_PSE36 |
375843e1988Sjohnlev 		    CPUID_AMD_EDX_SYSC | CPUID_INTC_EDX_SEP |
376843e1988Sjohnlev 		    CPUID_AMD_EDX_TSCP);
377843e1988Sjohnlev 		cp->cp_ecx &= ~CPUID_AMD_ECX_CMP_LGCY;
378843e1988Sjohnlev 		break;
379843e1988Sjohnlev 	default:
380843e1988Sjohnlev 		break;
381843e1988Sjohnlev 	}
382843e1988Sjohnlev 
383843e1988Sjohnlev 	switch (vendor) {
384843e1988Sjohnlev 	case X86_VENDOR_Intel:
385843e1988Sjohnlev 		switch (eax) {
386843e1988Sjohnlev 		case 4:
387843e1988Sjohnlev 			/*
388843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
389843e1988Sjohnlev 			 */
390843e1988Sjohnlev 			cp->cp_eax &= 0x03fffffff;
391843e1988Sjohnlev 			break;
392843e1988Sjohnlev 		default:
393843e1988Sjohnlev 			break;
394843e1988Sjohnlev 		}
395843e1988Sjohnlev 		break;
396843e1988Sjohnlev 	case X86_VENDOR_AMD:
397843e1988Sjohnlev 		switch (eax) {
3982ef50f01SJoe Bonasera 
3992ef50f01SJoe Bonasera 		case 0x80000001:
4002ef50f01SJoe Bonasera 			cp->cp_ecx &= ~CPUID_AMD_ECX_CR8D;
4012ef50f01SJoe Bonasera 			break;
4022ef50f01SJoe Bonasera 
403843e1988Sjohnlev 		case 0x80000008:
404843e1988Sjohnlev 			/*
405843e1988Sjohnlev 			 * Zero out the (ncores-per-chip - 1) field
406843e1988Sjohnlev 			 */
407843e1988Sjohnlev 			cp->cp_ecx &= 0xffffff00;
408843e1988Sjohnlev 			break;
409843e1988Sjohnlev 		default:
410843e1988Sjohnlev 			break;
411843e1988Sjohnlev 		}
412843e1988Sjohnlev 		break;
413843e1988Sjohnlev 	default:
414843e1988Sjohnlev 		break;
415843e1988Sjohnlev 	}
416843e1988Sjohnlev }
417843e1988Sjohnlev #else
418ae115bc7Smrj #define	platform_cpuid_mangle(vendor, eax, cp)	/* nothing */
419843e1988Sjohnlev #endif
420ae115bc7Smrj 
421ae115bc7Smrj /*
4227c478bd9Sstevel@tonic-gate  *  Some undocumented ways of patching the results of the cpuid
4237c478bd9Sstevel@tonic-gate  *  instruction to permit running Solaris 10 on future cpus that
4247c478bd9Sstevel@tonic-gate  *  we don't currently support.  Could be set to non-zero values
4257c478bd9Sstevel@tonic-gate  *  via settings in eeprom.
4267c478bd9Sstevel@tonic-gate  */
4277c478bd9Sstevel@tonic-gate 
4287c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_include;
4297c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_ecx_exclude;
4307c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_include;
4317c478bd9Sstevel@tonic-gate uint32_t cpuid_feature_edx_exclude;
4327c478bd9Sstevel@tonic-gate 
433ae115bc7Smrj void
434ae115bc7Smrj cpuid_alloc_space(cpu_t *cpu)
435ae115bc7Smrj {
436ae115bc7Smrj 	/*
437ae115bc7Smrj 	 * By convention, cpu0 is the boot cpu, which is set up
438ae115bc7Smrj 	 * before memory allocation is available.  All other cpus get
439ae115bc7Smrj 	 * their cpuid_info struct allocated here.
440ae115bc7Smrj 	 */
441ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
442ae115bc7Smrj 	cpu->cpu_m.mcpu_cpi =
443ae115bc7Smrj 	    kmem_zalloc(sizeof (*cpu->cpu_m.mcpu_cpi), KM_SLEEP);
444ae115bc7Smrj }
445ae115bc7Smrj 
446ae115bc7Smrj void
447ae115bc7Smrj cpuid_free_space(cpu_t *cpu)
448ae115bc7Smrj {
449d129bde2Sesaxe 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
450d129bde2Sesaxe 	int i;
451d129bde2Sesaxe 
452ae115bc7Smrj 	ASSERT(cpu->cpu_id != 0);
453d129bde2Sesaxe 
454d129bde2Sesaxe 	/*
455d129bde2Sesaxe 	 * Free up any function 4 related dynamic storage
456d129bde2Sesaxe 	 */
457d129bde2Sesaxe 	for (i = 1; i < cpi->cpi_std_4_size; i++)
458d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4[i], sizeof (struct cpuid_regs));
459d129bde2Sesaxe 	if (cpi->cpi_std_4_size > 0)
460d129bde2Sesaxe 		kmem_free(cpi->cpi_std_4,
461d129bde2Sesaxe 		    cpi->cpi_std_4_size * sizeof (struct cpuid_regs *));
462d129bde2Sesaxe 
463ae115bc7Smrj 	kmem_free(cpu->cpu_m.mcpu_cpi, sizeof (*cpu->cpu_m.mcpu_cpi));
464ae115bc7Smrj }
465ae115bc7Smrj 
466551bc2a6Smrj #if !defined(__xpv)
467551bc2a6Smrj 
468551bc2a6Smrj static void
469b9bfdccdSStuart Maybee determine_platform()
470551bc2a6Smrj {
471551bc2a6Smrj 	struct cpuid_regs cp;
472551bc2a6Smrj 	char *xen_str;
473551bc2a6Smrj 	uint32_t xen_signature[4];
474551bc2a6Smrj 
475349b53ddSStuart Maybee 	platform_type = HW_NATIVE;
476349b53ddSStuart Maybee 
477349b53ddSStuart Maybee 	if (!enable_platform_detection)
478349b53ddSStuart Maybee 		return;
479349b53ddSStuart Maybee 
480551bc2a6Smrj 	/*
481551bc2a6Smrj 	 * In a fully virtualized domain, Xen's pseudo-cpuid function
482551bc2a6Smrj 	 * 0x40000000 returns a string representing the Xen signature in
483551bc2a6Smrj 	 * %ebx, %ecx, and %edx.  %eax contains the maximum supported cpuid
484551bc2a6Smrj 	 * function.
485551bc2a6Smrj 	 */
486551bc2a6Smrj 	cp.cp_eax = 0x40000000;
487551bc2a6Smrj 	(void) __cpuid_insn(&cp);
488551bc2a6Smrj 	xen_signature[0] = cp.cp_ebx;
489551bc2a6Smrj 	xen_signature[1] = cp.cp_ecx;
490551bc2a6Smrj 	xen_signature[2] = cp.cp_edx;
491551bc2a6Smrj 	xen_signature[3] = 0;
492551bc2a6Smrj 	xen_str = (char *)xen_signature;
493b9bfdccdSStuart Maybee 	if (strcmp("XenVMMXenVMM", xen_str) == 0 && cp.cp_eax <= 0x40000002) {
494b9bfdccdSStuart Maybee 		platform_type = HW_XEN_HVM;
495b9bfdccdSStuart Maybee 	} else if (vmware_platform()) { /* running under vmware hypervisor? */
496b9bfdccdSStuart Maybee 		platform_type = HW_VMWARE;
497551bc2a6Smrj 	}
498b9bfdccdSStuart Maybee }
499b9bfdccdSStuart Maybee 
500b9bfdccdSStuart Maybee int
501b9bfdccdSStuart Maybee get_hwenv(void)
502b9bfdccdSStuart Maybee {
503349b53ddSStuart Maybee 	if (platform_type == -1)
504349b53ddSStuart Maybee 		determine_platform();
505349b53ddSStuart Maybee 
506b9bfdccdSStuart Maybee 	return (platform_type);
507b9bfdccdSStuart Maybee }
508b9bfdccdSStuart Maybee 
509b9bfdccdSStuart Maybee int
510b9bfdccdSStuart Maybee is_controldom(void)
511b9bfdccdSStuart Maybee {
512b9bfdccdSStuart Maybee 	return (0);
513b9bfdccdSStuart Maybee }
514b9bfdccdSStuart Maybee 
515b9bfdccdSStuart Maybee #else
516b9bfdccdSStuart Maybee 
517b9bfdccdSStuart Maybee int
518b9bfdccdSStuart Maybee get_hwenv(void)
519b9bfdccdSStuart Maybee {
520b9bfdccdSStuart Maybee 	return (HW_XEN_PV);
521b9bfdccdSStuart Maybee }
522b9bfdccdSStuart Maybee 
523b9bfdccdSStuart Maybee int
524b9bfdccdSStuart Maybee is_controldom(void)
525b9bfdccdSStuart Maybee {
526b9bfdccdSStuart Maybee 	return (DOMAIN_IS_INITDOMAIN(xen_info));
527b9bfdccdSStuart Maybee }
528b9bfdccdSStuart Maybee 
529551bc2a6Smrj #endif	/* __xpv */
530551bc2a6Smrj 
5318031591dSSrihari Venkatesan static void
5328031591dSSrihari Venkatesan cpuid_intel_getids(cpu_t *cpu, uint_t feature)
5338031591dSSrihari Venkatesan {
5348031591dSSrihari Venkatesan 	uint_t i;
5358031591dSSrihari Venkatesan 	uint_t chipid_shift = 0;
5368031591dSSrihari Venkatesan 	uint_t coreid_shift = 0;
5378031591dSSrihari Venkatesan 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
5388031591dSSrihari Venkatesan 
5398031591dSSrihari Venkatesan 	for (i = 1; i < cpi->cpi_ncpu_per_chip; i <<= 1)
5408031591dSSrihari Venkatesan 		chipid_shift++;
5418031591dSSrihari Venkatesan 
5428031591dSSrihari Venkatesan 	cpi->cpi_chipid = cpi->cpi_apicid >> chipid_shift;
5438031591dSSrihari Venkatesan 	cpi->cpi_clogid = cpi->cpi_apicid & ((1 << chipid_shift) - 1);
5448031591dSSrihari Venkatesan 
5458031591dSSrihari Venkatesan 	if (feature & X86_CMP) {
5468031591dSSrihari Venkatesan 		/*
5478031591dSSrihari Venkatesan 		 * Multi-core (and possibly multi-threaded)
5488031591dSSrihari Venkatesan 		 * processors.
5498031591dSSrihari Venkatesan 		 */
5508031591dSSrihari Venkatesan 		uint_t ncpu_per_core;
5518031591dSSrihari Venkatesan 		if (cpi->cpi_ncore_per_chip == 1)
5528031591dSSrihari Venkatesan 			ncpu_per_core = cpi->cpi_ncpu_per_chip;
5538031591dSSrihari Venkatesan 		else if (cpi->cpi_ncore_per_chip > 1)
5548031591dSSrihari Venkatesan 			ncpu_per_core = cpi->cpi_ncpu_per_chip /
5558031591dSSrihari Venkatesan 			    cpi->cpi_ncore_per_chip;
5568031591dSSrihari Venkatesan 		/*
5578031591dSSrihari Venkatesan 		 * 8bit APIC IDs on dual core Pentiums
5588031591dSSrihari Venkatesan 		 * look like this:
5598031591dSSrihari Venkatesan 		 *
5608031591dSSrihari Venkatesan 		 * +-----------------------+------+------+
5618031591dSSrihari Venkatesan 		 * | Physical Package ID   |  MC  |  HT  |
5628031591dSSrihari Venkatesan 		 * +-----------------------+------+------+
5638031591dSSrihari Venkatesan 		 * <------- chipid -------->
5648031591dSSrihari Venkatesan 		 * <------- coreid --------------->
5658031591dSSrihari Venkatesan 		 *			   <--- clogid -->
5668031591dSSrihari Venkatesan 		 *			   <------>
5678031591dSSrihari Venkatesan 		 *			   pkgcoreid
5688031591dSSrihari Venkatesan 		 *
5698031591dSSrihari Venkatesan 		 * Where the number of bits necessary to
5708031591dSSrihari Venkatesan 		 * represent MC and HT fields together equals
5718031591dSSrihari Venkatesan 		 * to the minimum number of bits necessary to
5728031591dSSrihari Venkatesan 		 * store the value of cpi->cpi_ncpu_per_chip.
5738031591dSSrihari Venkatesan 		 * Of those bits, the MC part uses the number
5748031591dSSrihari Venkatesan 		 * of bits necessary to store the value of
5758031591dSSrihari Venkatesan 		 * cpi->cpi_ncore_per_chip.
5768031591dSSrihari Venkatesan 		 */
5778031591dSSrihari Venkatesan 		for (i = 1; i < ncpu_per_core; i <<= 1)
5788031591dSSrihari Venkatesan 			coreid_shift++;
5798031591dSSrihari Venkatesan 		cpi->cpi_coreid = cpi->cpi_apicid >> coreid_shift;
5808031591dSSrihari Venkatesan 		cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift;
5818031591dSSrihari Venkatesan 	} else if (feature & X86_HTT) {
5828031591dSSrihari Venkatesan 		/*
5838031591dSSrihari Venkatesan 		 * Single-core multi-threaded processors.
5848031591dSSrihari Venkatesan 		 */
5858031591dSSrihari Venkatesan 		cpi->cpi_coreid = cpi->cpi_chipid;
5868031591dSSrihari Venkatesan 		cpi->cpi_pkgcoreid = 0;
5878031591dSSrihari Venkatesan 	}
5888031591dSSrihari Venkatesan 	cpi->cpi_procnodeid = cpi->cpi_chipid;
5898031591dSSrihari Venkatesan }
5908031591dSSrihari Venkatesan 
5918031591dSSrihari Venkatesan static void
5928031591dSSrihari Venkatesan cpuid_amd_getids(cpu_t *cpu)
5938031591dSSrihari Venkatesan {
5941fbe4a4fSSrihari Venkatesan 	int i, first_half, coreidsz;
5958031591dSSrihari Venkatesan 	uint32_t nb_caps_reg;
5968031591dSSrihari Venkatesan 	uint_t node2_1;
5978031591dSSrihari Venkatesan 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
5988031591dSSrihari Venkatesan 
5998031591dSSrihari Venkatesan 	/*
6008031591dSSrihari Venkatesan 	 * AMD CMP chips currently have a single thread per core.
6018031591dSSrihari Venkatesan 	 *
6028031591dSSrihari Venkatesan 	 * Since no two cpus share a core we must assign a distinct coreid
6038031591dSSrihari Venkatesan 	 * per cpu, and we do this by using the cpu_id.  This scheme does not,
6048031591dSSrihari Venkatesan 	 * however, guarantee that sibling cores of a chip will have sequential
6058031591dSSrihari Venkatesan 	 * coreids starting at a multiple of the number of cores per chip -
6068031591dSSrihari Venkatesan 	 * that is usually the case, but if the ACPI MADT table is presented
6078031591dSSrihari Venkatesan 	 * in a different order then we need to perform a few more gymnastics
6088031591dSSrihari Venkatesan 	 * for the pkgcoreid.
6098031591dSSrihari Venkatesan 	 *
6108031591dSSrihari Venkatesan 	 * All processors in the system have the same number of enabled
6118031591dSSrihari Venkatesan 	 * cores. Cores within a processor are always numbered sequentially
6128031591dSSrihari Venkatesan 	 * from 0 regardless of how many or which are disabled, and there
6138031591dSSrihari Venkatesan 	 * is no way for operating system to discover the real core id when some
6148031591dSSrihari Venkatesan 	 * are disabled.
6158031591dSSrihari Venkatesan 	 */
6168031591dSSrihari Venkatesan 
6178031591dSSrihari Venkatesan 	cpi->cpi_coreid = cpu->cpu_id;
6188031591dSSrihari Venkatesan 
6198031591dSSrihari Venkatesan 	if (cpi->cpi_xmaxeax >= 0x80000008) {
6208031591dSSrihari Venkatesan 
6218031591dSSrihari Venkatesan 		coreidsz = BITX((cpi)->cpi_extd[8].cp_ecx, 15, 12);
6228031591dSSrihari Venkatesan 
6238031591dSSrihari Venkatesan 		/*
6248031591dSSrihari Venkatesan 		 * In AMD parlance chip is really a node while Solaris
6258031591dSSrihari Venkatesan 		 * sees chip as equivalent to socket/package.
6268031591dSSrihari Venkatesan 		 */
6278031591dSSrihari Venkatesan 		cpi->cpi_ncore_per_chip =
6288031591dSSrihari Venkatesan 		    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
6291fbe4a4fSSrihari Venkatesan 		if (coreidsz == 0) {
6308031591dSSrihari Venkatesan 			/* Use legacy method */
6311fbe4a4fSSrihari Venkatesan 			for (i = 1; i < cpi->cpi_ncore_per_chip; i <<= 1)
6321fbe4a4fSSrihari Venkatesan 				coreidsz++;
6331fbe4a4fSSrihari Venkatesan 			if (coreidsz == 0)
6341fbe4a4fSSrihari Venkatesan 				coreidsz = 1;
6351fbe4a4fSSrihari Venkatesan 		}
6368031591dSSrihari Venkatesan 	} else {
6378031591dSSrihari Venkatesan 		/* Assume single-core part */
6381fbe4a4fSSrihari Venkatesan 		cpi->cpi_ncore_per_chip = 1;
6398031591dSSrihari Venkatesan 	}
6408031591dSSrihari Venkatesan 
6411fbe4a4fSSrihari Venkatesan 	cpi->cpi_clogid = cpi->cpi_pkgcoreid =
6421fbe4a4fSSrihari Venkatesan 	    cpi->cpi_apicid & ((1<<coreidsz) - 1);
6438031591dSSrihari Venkatesan 	cpi->cpi_ncpu_per_chip = cpi->cpi_ncore_per_chip;
6448031591dSSrihari Venkatesan 
6458031591dSSrihari Venkatesan 	/* Get nodeID */
6468031591dSSrihari Venkatesan 	if (cpi->cpi_family == 0xf) {
6471fbe4a4fSSrihari Venkatesan 		cpi->cpi_procnodeid = (cpi->cpi_apicid >> coreidsz) & 7;
6488031591dSSrihari Venkatesan 		cpi->cpi_chipid = cpi->cpi_procnodeid;
6498031591dSSrihari Venkatesan 	} else if (cpi->cpi_family == 0x10) {
6508031591dSSrihari Venkatesan 		/*
6518031591dSSrihari Venkatesan 		 * See if we are a multi-node processor.
6528031591dSSrihari Venkatesan 		 * All processors in the system have the same number of nodes
6538031591dSSrihari Venkatesan 		 */
6548031591dSSrihari Venkatesan 		nb_caps_reg =  pci_getl_func(0, 24, 3, 0xe8);
6558031591dSSrihari Venkatesan 		if ((cpi->cpi_model < 8) || BITX(nb_caps_reg, 29, 29) == 0) {
6568031591dSSrihari Venkatesan 			/* Single-node */
6571fbe4a4fSSrihari Venkatesan 			cpi->cpi_procnodeid = BITX(cpi->cpi_apicid, 5,
6581fbe4a4fSSrihari Venkatesan 			    coreidsz);
6598031591dSSrihari Venkatesan 			cpi->cpi_chipid = cpi->cpi_procnodeid;
6608031591dSSrihari Venkatesan 		} else {
6618031591dSSrihari Venkatesan 
6628031591dSSrihari Venkatesan 			/*
6638031591dSSrihari Venkatesan 			 * Multi-node revision D (2 nodes per package
6648031591dSSrihari Venkatesan 			 * are supported)
6658031591dSSrihari Venkatesan 			 */
6668031591dSSrihari Venkatesan 			cpi->cpi_procnodes_per_pkg = 2;
6678031591dSSrihari Venkatesan 
6688031591dSSrihari Venkatesan 			first_half = (cpi->cpi_pkgcoreid <=
6698031591dSSrihari Venkatesan 			    (cpi->cpi_ncore_per_chip/2 - 1));
6708031591dSSrihari Venkatesan 
6718031591dSSrihari Venkatesan 			if (cpi->cpi_apicid == cpi->cpi_pkgcoreid) {
6728031591dSSrihari Venkatesan 				/* We are BSP */
6738031591dSSrihari Venkatesan 				cpi->cpi_procnodeid = (first_half ? 0 : 1);
6748031591dSSrihari Venkatesan 				cpi->cpi_chipid = cpi->cpi_procnodeid >> 1;
6758031591dSSrihari Venkatesan 			} else {
6768031591dSSrihari Venkatesan 
6778031591dSSrihari Venkatesan 				/* We are AP */
6788031591dSSrihari Venkatesan 				/* NodeId[2:1] bits to use for reading F3xe8 */
6798031591dSSrihari Venkatesan 				node2_1 = BITX(cpi->cpi_apicid, 5, 4) << 1;
6808031591dSSrihari Venkatesan 
6818031591dSSrihari Venkatesan 				nb_caps_reg =
6828031591dSSrihari Venkatesan 				    pci_getl_func(0, 24 + node2_1, 3, 0xe8);
6838031591dSSrihari Venkatesan 
6848031591dSSrihari Venkatesan 				/*
6858031591dSSrihari Venkatesan 				 * Check IntNodeNum bit (31:30, but bit 31 is
6868031591dSSrihari Venkatesan 				 * always 0 on dual-node processors)
6878031591dSSrihari Venkatesan 				 */
6888031591dSSrihari Venkatesan 				if (BITX(nb_caps_reg, 30, 30) == 0)
6898031591dSSrihari Venkatesan 					cpi->cpi_procnodeid = node2_1 +
6908031591dSSrihari Venkatesan 					    !first_half;
6918031591dSSrihari Venkatesan 				else
6928031591dSSrihari Venkatesan 					cpi->cpi_procnodeid = node2_1 +
6938031591dSSrihari Venkatesan 					    first_half;
6948031591dSSrihari Venkatesan 
6958031591dSSrihari Venkatesan 				cpi->cpi_chipid = cpi->cpi_procnodeid >> 1;
6968031591dSSrihari Venkatesan 			}
6978031591dSSrihari Venkatesan 		}
6988031591dSSrihari Venkatesan 	} else if (cpi->cpi_family >= 0x11) {
6998031591dSSrihari Venkatesan 		cpi->cpi_procnodeid = (cpi->cpi_apicid >> coreidsz) & 7;
7008031591dSSrihari Venkatesan 		cpi->cpi_chipid = cpi->cpi_procnodeid;
7018031591dSSrihari Venkatesan 	} else {
7028031591dSSrihari Venkatesan 		cpi->cpi_procnodeid = 0;
7038031591dSSrihari Venkatesan 		cpi->cpi_chipid = cpi->cpi_procnodeid;
7048031591dSSrihari Venkatesan 	}
7058031591dSSrihari Venkatesan }
7068031591dSSrihari Venkatesan 
7077c478bd9Sstevel@tonic-gate uint_t
7087c478bd9Sstevel@tonic-gate cpuid_pass1(cpu_t *cpu)
7097c478bd9Sstevel@tonic-gate {
7107c478bd9Sstevel@tonic-gate 	uint32_t mask_ecx, mask_edx;
7117c478bd9Sstevel@tonic-gate 	uint_t feature = X86_CPUID;
7127c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
7138949bcd6Sandrei 	struct cpuid_regs *cp;
7147c478bd9Sstevel@tonic-gate 	int xcpuid;
715843e1988Sjohnlev #if !defined(__xpv)
7165b8a6efeSbholler 	extern int idle_cpu_prefer_mwait;
717843e1988Sjohnlev #endif
718ae115bc7Smrj 
71989e921d5SKuriakose Kuruvilla 
72089e921d5SKuriakose Kuruvilla #if !defined(__xpv)
72189e921d5SKuriakose Kuruvilla 	determine_platform();
72289e921d5SKuriakose Kuruvilla #endif
7237c478bd9Sstevel@tonic-gate 	/*
724ae115bc7Smrj 	 * Space statically allocated for cpu0, ensure pointer is set
7257c478bd9Sstevel@tonic-gate 	 */
7267c478bd9Sstevel@tonic-gate 	if (cpu->cpu_id == 0)
727ae115bc7Smrj 		cpu->cpu_m.mcpu_cpi = &cpuid_info0;
728ae115bc7Smrj 	cpi = cpu->cpu_m.mcpu_cpi;
729ae115bc7Smrj 	ASSERT(cpi != NULL);
7307c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[0];
7318949bcd6Sandrei 	cp->cp_eax = 0;
7328949bcd6Sandrei 	cpi->cpi_maxeax = __cpuid_insn(cp);
7337c478bd9Sstevel@tonic-gate 	{
7347c478bd9Sstevel@tonic-gate 		uint32_t *iptr = (uint32_t *)cpi->cpi_vendorstr;
7357c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ebx;
7367c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_edx;
7377c478bd9Sstevel@tonic-gate 		*iptr++ = cp->cp_ecx;
7387c478bd9Sstevel@tonic-gate 		*(char *)&cpi->cpi_vendorstr[12] = '\0';
7397c478bd9Sstevel@tonic-gate 	}
7407c478bd9Sstevel@tonic-gate 
741e4b86885SCheng Sean Ye 	cpi->cpi_vendor = _cpuid_vendorstr_to_vendorcode(cpi->cpi_vendorstr);
7427c478bd9Sstevel@tonic-gate 	x86_vendor = cpi->cpi_vendor; /* for compatibility */
7437c478bd9Sstevel@tonic-gate 
7447c478bd9Sstevel@tonic-gate 	/*
7457c478bd9Sstevel@tonic-gate 	 * Limit the range in case of weird hardware
7467c478bd9Sstevel@tonic-gate 	 */
7477c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax > CPI_MAXEAX_MAX)
7487c478bd9Sstevel@tonic-gate 		cpi->cpi_maxeax = CPI_MAXEAX_MAX;
7497c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
7507c478bd9Sstevel@tonic-gate 		goto pass1_done;
7517c478bd9Sstevel@tonic-gate 
7527c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_std[1];
7538949bcd6Sandrei 	cp->cp_eax = 1;
7548949bcd6Sandrei 	(void) __cpuid_insn(cp);
7557c478bd9Sstevel@tonic-gate 
7567c478bd9Sstevel@tonic-gate 	/*
7577c478bd9Sstevel@tonic-gate 	 * Extract identifying constants for easy access.
7587c478bd9Sstevel@tonic-gate 	 */
7597c478bd9Sstevel@tonic-gate 	cpi->cpi_model = CPI_MODEL(cpi);
7607c478bd9Sstevel@tonic-gate 	cpi->cpi_family = CPI_FAMILY(cpi);
7617c478bd9Sstevel@tonic-gate 
7625ff02082Sdmick 	if (cpi->cpi_family == 0xf)
7637c478bd9Sstevel@tonic-gate 		cpi->cpi_family += CPI_FAMILY_XTD(cpi);
7645ff02082Sdmick 
76568c91426Sdmick 	/*
766875b116eSkchow 	 * Beware: AMD uses "extended model" iff base *FAMILY* == 0xf.
76768c91426Sdmick 	 * Intel, and presumably everyone else, uses model == 0xf, as
76868c91426Sdmick 	 * one would expect (max value means possible overflow).  Sigh.
76968c91426Sdmick 	 */
77068c91426Sdmick 
77168c91426Sdmick 	switch (cpi->cpi_vendor) {
772bf91205bSksadhukh 	case X86_VENDOR_Intel:
773bf91205bSksadhukh 		if (IS_EXTENDED_MODEL_INTEL(cpi))
774bf91205bSksadhukh 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
775447af253Sksadhukh 		break;
77668c91426Sdmick 	case X86_VENDOR_AMD:
777875b116eSkchow 		if (CPI_FAMILY(cpi) == 0xf)
77868c91426Sdmick 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
77968c91426Sdmick 		break;
78068c91426Sdmick 	default:
7815ff02082Sdmick 		if (cpi->cpi_model == 0xf)
7827c478bd9Sstevel@tonic-gate 			cpi->cpi_model += CPI_MODEL_XTD(cpi) << 4;
78368c91426Sdmick 		break;
78468c91426Sdmick 	}
7857c478bd9Sstevel@tonic-gate 
7867c478bd9Sstevel@tonic-gate 	cpi->cpi_step = CPI_STEP(cpi);
7877c478bd9Sstevel@tonic-gate 	cpi->cpi_brandid = CPI_BRANDID(cpi);
7887c478bd9Sstevel@tonic-gate 
7897c478bd9Sstevel@tonic-gate 	/*
7907c478bd9Sstevel@tonic-gate 	 * *default* assumptions:
7917c478bd9Sstevel@tonic-gate 	 * - believe %edx feature word
7927c478bd9Sstevel@tonic-gate 	 * - ignore %ecx feature word
7937c478bd9Sstevel@tonic-gate 	 * - 32-bit virtual and physical addressing
7947c478bd9Sstevel@tonic-gate 	 */
7957c478bd9Sstevel@tonic-gate 	mask_edx = 0xffffffff;
7967c478bd9Sstevel@tonic-gate 	mask_ecx = 0;
7977c478bd9Sstevel@tonic-gate 
7987c478bd9Sstevel@tonic-gate 	cpi->cpi_pabits = cpi->cpi_vabits = 32;
7997c478bd9Sstevel@tonic-gate 
8007c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
8017c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
8027c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
8037c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P5;
8045ff02082Sdmick 		else if (IS_LEGACY_P6(cpi)) {
8057c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P6;
8067c478bd9Sstevel@tonic-gate 			pentiumpro_bug4046376 = 1;
8077c478bd9Sstevel@tonic-gate 			pentiumpro_bug4064495 = 1;
8087c478bd9Sstevel@tonic-gate 			/*
8097c478bd9Sstevel@tonic-gate 			 * Clear the SEP bit when it was set erroneously
8107c478bd9Sstevel@tonic-gate 			 */
8117c478bd9Sstevel@tonic-gate 			if (cpi->cpi_model < 3 && cpi->cpi_step < 3)
8127c478bd9Sstevel@tonic-gate 				cp->cp_edx &= ~CPUID_INTC_EDX_SEP;
8135ff02082Sdmick 		} else if (IS_NEW_F6(cpi) || cpi->cpi_family == 0xf) {
8147c478bd9Sstevel@tonic-gate 			x86_type = X86_TYPE_P4;
8157c478bd9Sstevel@tonic-gate 			/*
8167c478bd9Sstevel@tonic-gate 			 * We don't currently depend on any of the %ecx
8177c478bd9Sstevel@tonic-gate 			 * features until Prescott, so we'll only check
8187c478bd9Sstevel@tonic-gate 			 * this from P4 onwards.  We might want to revisit
8197c478bd9Sstevel@tonic-gate 			 * that idea later.
8207c478bd9Sstevel@tonic-gate 			 */
8217c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
8227c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family > 0xf)
8237c478bd9Sstevel@tonic-gate 			mask_ecx = 0xffffffff;
8247c622d23Sbholler 		/*
8257c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
8267c622d23Sbholler 		 * to obtain the monitor linesize.
8277c622d23Sbholler 		 */
8287c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
8297c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
8307c478bd9Sstevel@tonic-gate 		break;
8317c478bd9Sstevel@tonic-gate 	case X86_VENDOR_IntelClone:
8327c478bd9Sstevel@tonic-gate 	default:
8337c478bd9Sstevel@tonic-gate 		break;
8347c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
8357c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_108)
8367c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 0xf && cpi->cpi_model == 0xe) {
8377c478bd9Sstevel@tonic-gate 			cp->cp_eax = (0xf0f & cp->cp_eax) | 0xc0;
8387c478bd9Sstevel@tonic-gate 			cpi->cpi_model = 0xc;
8397c478bd9Sstevel@tonic-gate 		} else
8407c478bd9Sstevel@tonic-gate #endif
8417c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5) {
8427c478bd9Sstevel@tonic-gate 			/*
8437c478bd9Sstevel@tonic-gate 			 * AMD K5 and K6
8447c478bd9Sstevel@tonic-gate 			 *
8457c478bd9Sstevel@tonic-gate 			 * These CPUs have an incomplete implementation
8467c478bd9Sstevel@tonic-gate 			 * of MCA/MCE which we mask away.
8477c478bd9Sstevel@tonic-gate 			 */
8488949bcd6Sandrei 			mask_edx &= ~(CPUID_INTC_EDX_MCE | CPUID_INTC_EDX_MCA);
8498949bcd6Sandrei 
8507c478bd9Sstevel@tonic-gate 			/*
8517c478bd9Sstevel@tonic-gate 			 * Model 0 uses the wrong (APIC) bit
8527c478bd9Sstevel@tonic-gate 			 * to indicate PGE.  Fix it here.
8537c478bd9Sstevel@tonic-gate 			 */
8548949bcd6Sandrei 			if (cpi->cpi_model == 0) {
8557c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x200) {
8567c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x200;
8577c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_INTC_EDX_PGE;
8587c478bd9Sstevel@tonic-gate 				}
8597c478bd9Sstevel@tonic-gate 			}
8608949bcd6Sandrei 
8618949bcd6Sandrei 			/*
8628949bcd6Sandrei 			 * Early models had problems w/ MMX; disable.
8638949bcd6Sandrei 			 */
8648949bcd6Sandrei 			if (cpi->cpi_model < 6)
8658949bcd6Sandrei 				mask_edx &= ~CPUID_INTC_EDX_MMX;
8668949bcd6Sandrei 		}
8678949bcd6Sandrei 
8688949bcd6Sandrei 		/*
8698949bcd6Sandrei 		 * For newer families, SSE3 and CX16, at least, are valid;
8708949bcd6Sandrei 		 * enable all
8718949bcd6Sandrei 		 */
8728949bcd6Sandrei 		if (cpi->cpi_family >= 0xf)
8738949bcd6Sandrei 			mask_ecx = 0xffffffff;
8747c622d23Sbholler 		/*
8757c622d23Sbholler 		 * We don't support MONITOR/MWAIT if leaf 5 is not available
8767c622d23Sbholler 		 * to obtain the monitor linesize.
8777c622d23Sbholler 		 */
8787c622d23Sbholler 		if (cpi->cpi_maxeax < 5)
8797c622d23Sbholler 			mask_ecx &= ~CPUID_INTC_ECX_MON;
8805b8a6efeSbholler 
881843e1988Sjohnlev #if !defined(__xpv)
8825b8a6efeSbholler 		/*
8835b8a6efeSbholler 		 * Do not use MONITOR/MWAIT to halt in the idle loop on any AMD
8845b8a6efeSbholler 		 * processors.  AMD does not intend MWAIT to be used in the cpu
8855b8a6efeSbholler 		 * idle loop on current and future processors.  10h and future
8865b8a6efeSbholler 		 * AMD processors use more power in MWAIT than HLT.
8875b8a6efeSbholler 		 * Pre-family-10h Opterons do not have the MWAIT instruction.
8885b8a6efeSbholler 		 */
8895b8a6efeSbholler 		idle_cpu_prefer_mwait = 0;
890843e1988Sjohnlev #endif
8915b8a6efeSbholler 
8927c478bd9Sstevel@tonic-gate 		break;
8937c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
8947c478bd9Sstevel@tonic-gate 		/*
8957c478bd9Sstevel@tonic-gate 		 * workaround the NT workaround in CMS 4.1
8967c478bd9Sstevel@tonic-gate 		 */
8977c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4 &&
8987c478bd9Sstevel@tonic-gate 		    (cpi->cpi_step == 2 || cpi->cpi_step == 3))
8997c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
9007c478bd9Sstevel@tonic-gate 		break;
9017c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
9027c478bd9Sstevel@tonic-gate 		/*
9037c478bd9Sstevel@tonic-gate 		 * workaround the NT workarounds again
9047c478bd9Sstevel@tonic-gate 		 */
9057c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 6)
9067c478bd9Sstevel@tonic-gate 			cp->cp_edx |= CPUID_INTC_EDX_CX8;
9077c478bd9Sstevel@tonic-gate 		break;
9087c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
9097c478bd9Sstevel@tonic-gate 		/*
9107c478bd9Sstevel@tonic-gate 		 * We rely heavily on the probing in locore
9117c478bd9Sstevel@tonic-gate 		 * to actually figure out what parts, if any,
9127c478bd9Sstevel@tonic-gate 		 * of the Cyrix cpuid instruction to believe.
9137c478bd9Sstevel@tonic-gate 		 */
9147c478bd9Sstevel@tonic-gate 		switch (x86_type) {
9157c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_486:
9167c478bd9Sstevel@tonic-gate 			mask_edx = 0;
9177c478bd9Sstevel@tonic-gate 			break;
9187c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86:
9197c478bd9Sstevel@tonic-gate 			mask_edx = 0;
9207c478bd9Sstevel@tonic-gate 			break;
9217c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86L:
9227c478bd9Sstevel@tonic-gate 			mask_edx =
9237c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
9247c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8;
9257c478bd9Sstevel@tonic-gate 			break;
9267c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_6x86MX:
9277c478bd9Sstevel@tonic-gate 			mask_edx =
9287c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
9297c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
9307c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
9317c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
9327c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
9337c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
9347c478bd9Sstevel@tonic-gate 			break;
9357c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_GXm:
9367c478bd9Sstevel@tonic-gate 			mask_edx =
9377c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
9387c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
9397c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
9407c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
9417c478bd9Sstevel@tonic-gate 			break;
9427c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MediaGX:
9437c478bd9Sstevel@tonic-gate 			break;
9447c478bd9Sstevel@tonic-gate 		case X86_TYPE_CYRIX_MII:
9457c478bd9Sstevel@tonic-gate 		case X86_TYPE_VIA_CYRIX_III:
9467c478bd9Sstevel@tonic-gate 			mask_edx =
9477c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_DE |
9487c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_TSC |
9497c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MSR |
9507c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CX8 |
9517c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_PGE |
9527c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_CMOV |
9537c478bd9Sstevel@tonic-gate 			    CPUID_INTC_EDX_MMX;
9547c478bd9Sstevel@tonic-gate 			break;
9557c478bd9Sstevel@tonic-gate 		default:
9567c478bd9Sstevel@tonic-gate 			break;
9577c478bd9Sstevel@tonic-gate 		}
9587c478bd9Sstevel@tonic-gate 		break;
9597c478bd9Sstevel@tonic-gate 	}
9607c478bd9Sstevel@tonic-gate 
961843e1988Sjohnlev #if defined(__xpv)
962843e1988Sjohnlev 	/*
963843e1988Sjohnlev 	 * Do not support MONITOR/MWAIT under a hypervisor
964843e1988Sjohnlev 	 */
965843e1988Sjohnlev 	mask_ecx &= ~CPUID_INTC_ECX_MON;
966843e1988Sjohnlev #endif	/* __xpv */
967843e1988Sjohnlev 
9687c478bd9Sstevel@tonic-gate 	/*
9697c478bd9Sstevel@tonic-gate 	 * Now we've figured out the masks that determine
9707c478bd9Sstevel@tonic-gate 	 * which bits we choose to believe, apply the masks
9717c478bd9Sstevel@tonic-gate 	 * to the feature words, then map the kernel's view
9727c478bd9Sstevel@tonic-gate 	 * of these feature words into its feature word.
9737c478bd9Sstevel@tonic-gate 	 */
9747c478bd9Sstevel@tonic-gate 	cp->cp_edx &= mask_edx;
9757c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= mask_ecx;
9767c478bd9Sstevel@tonic-gate 
9777c478bd9Sstevel@tonic-gate 	/*
978ae115bc7Smrj 	 * apply any platform restrictions (we don't call this
979ae115bc7Smrj 	 * immediately after __cpuid_insn here, because we need the
980ae115bc7Smrj 	 * workarounds applied above first)
9817c478bd9Sstevel@tonic-gate 	 */
982ae115bc7Smrj 	platform_cpuid_mangle(cpi->cpi_vendor, 1, cp);
9837c478bd9Sstevel@tonic-gate 
984ae115bc7Smrj 	/*
985ae115bc7Smrj 	 * fold in overrides from the "eeprom" mechanism
986ae115bc7Smrj 	 */
9877c478bd9Sstevel@tonic-gate 	cp->cp_edx |= cpuid_feature_edx_include;
9887c478bd9Sstevel@tonic-gate 	cp->cp_edx &= ~cpuid_feature_edx_exclude;
9897c478bd9Sstevel@tonic-gate 
9907c478bd9Sstevel@tonic-gate 	cp->cp_ecx |= cpuid_feature_ecx_include;
9917c478bd9Sstevel@tonic-gate 	cp->cp_ecx &= ~cpuid_feature_ecx_exclude;
9927c478bd9Sstevel@tonic-gate 
9937c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PSE)
9947c478bd9Sstevel@tonic-gate 		feature |= X86_LARGEPAGE;
9957c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_TSC)
9967c478bd9Sstevel@tonic-gate 		feature |= X86_TSC;
9977c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MSR)
9987c478bd9Sstevel@tonic-gate 		feature |= X86_MSR;
9997c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MTRR)
10007c478bd9Sstevel@tonic-gate 		feature |= X86_MTRR;
10017c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PGE)
10027c478bd9Sstevel@tonic-gate 		feature |= X86_PGE;
10037c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CMOV)
10047c478bd9Sstevel@tonic-gate 		feature |= X86_CMOV;
10057c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_MMX)
10067c478bd9Sstevel@tonic-gate 		feature |= X86_MMX;
10077c478bd9Sstevel@tonic-gate 	if ((cp->cp_edx & CPUID_INTC_EDX_MCE) != 0 &&
10087c478bd9Sstevel@tonic-gate 	    (cp->cp_edx & CPUID_INTC_EDX_MCA) != 0)
10097c478bd9Sstevel@tonic-gate 		feature |= X86_MCA;
10107c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAE)
10117c478bd9Sstevel@tonic-gate 		feature |= X86_PAE;
10127c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_CX8)
10137c478bd9Sstevel@tonic-gate 		feature |= X86_CX8;
10147c478bd9Sstevel@tonic-gate 	if (cp->cp_ecx & CPUID_INTC_ECX_CX16)
10157c478bd9Sstevel@tonic-gate 		feature |= X86_CX16;
10167c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_PAT)
10177c478bd9Sstevel@tonic-gate 		feature |= X86_PAT;
10187c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_SEP)
10197c478bd9Sstevel@tonic-gate 		feature |= X86_SEP;
10207c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_FXSR) {
10217c478bd9Sstevel@tonic-gate 		/*
10227c478bd9Sstevel@tonic-gate 		 * In our implementation, fxsave/fxrstor
10237c478bd9Sstevel@tonic-gate 		 * are prerequisites before we'll even
10247c478bd9Sstevel@tonic-gate 		 * try and do SSE things.
10257c478bd9Sstevel@tonic-gate 		 */
10267c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE)
10277c478bd9Sstevel@tonic-gate 			feature |= X86_SSE;
10287c478bd9Sstevel@tonic-gate 		if (cp->cp_edx & CPUID_INTC_EDX_SSE2)
10297c478bd9Sstevel@tonic-gate 			feature |= X86_SSE2;
10307c478bd9Sstevel@tonic-gate 		if (cp->cp_ecx & CPUID_INTC_ECX_SSE3)
10317c478bd9Sstevel@tonic-gate 			feature |= X86_SSE3;
1032d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
1033d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSSE3)
1034d0f8ff6eSkk208521 				feature |= X86_SSSE3;
1035d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_1)
1036d0f8ff6eSkk208521 				feature |= X86_SSE4_1;
1037d0f8ff6eSkk208521 			if (cp->cp_ecx & CPUID_INTC_ECX_SSE4_2)
1038d0f8ff6eSkk208521 				feature |= X86_SSE4_2;
1039a50a8b93SKuriakose Kuruvilla 			if (cp->cp_ecx & CPUID_INTC_ECX_AES)
1040a50a8b93SKuriakose Kuruvilla 				feature |= X86_AES;
1041d0f8ff6eSkk208521 		}
10427c478bd9Sstevel@tonic-gate 	}
10437c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_DE)
1044ae115bc7Smrj 		feature |= X86_DE;
10451d1a3942SBill Holler #if !defined(__xpv)
1046f98fbcecSbholler 	if (cp->cp_ecx & CPUID_INTC_ECX_MON) {
10471d1a3942SBill Holler 
10481d1a3942SBill Holler 		/*
10491d1a3942SBill Holler 		 * We require the CLFLUSH instruction for erratum workaround
10501d1a3942SBill Holler 		 * to use MONITOR/MWAIT.
10511d1a3942SBill Holler 		 */
10521d1a3942SBill Holler 		if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) {
1053f98fbcecSbholler 			cpi->cpi_mwait.support |= MWAIT_SUPPORT;
1054f98fbcecSbholler 			feature |= X86_MWAIT;
10551d1a3942SBill Holler 		} else {
10561d1a3942SBill Holler 			extern int idle_cpu_assert_cflush_monitor;
10571d1a3942SBill Holler 
10581d1a3942SBill Holler 			/*
10591d1a3942SBill Holler 			 * All processors we are aware of which have
10601d1a3942SBill Holler 			 * MONITOR/MWAIT also have CLFLUSH.
10611d1a3942SBill Holler 			 */
10621d1a3942SBill Holler 			if (idle_cpu_assert_cflush_monitor) {
10631d1a3942SBill Holler 				ASSERT((cp->cp_ecx & CPUID_INTC_ECX_MON) &&
10641d1a3942SBill Holler 				    (cp->cp_edx & CPUID_INTC_EDX_CLFSH));
1065f98fbcecSbholler 			}
10661d1a3942SBill Holler 		}
10671d1a3942SBill Holler 	}
10681d1a3942SBill Holler #endif	/* __xpv */
10697c478bd9Sstevel@tonic-gate 
107086c1f4dcSVikram Hegde 	/*
107186c1f4dcSVikram Hegde 	 * Only need it first time, rest of the cpus would follow suite.
107286c1f4dcSVikram Hegde 	 * we only capture this for the bootcpu.
107386c1f4dcSVikram Hegde 	 */
107486c1f4dcSVikram Hegde 	if (cp->cp_edx & CPUID_INTC_EDX_CLFSH) {
107586c1f4dcSVikram Hegde 		feature |= X86_CLFSH;
107686c1f4dcSVikram Hegde 		x86_clflush_size = (BITX(cp->cp_ebx, 15, 8) * 8);
107786c1f4dcSVikram Hegde 	}
107886c1f4dcSVikram Hegde 
10797c478bd9Sstevel@tonic-gate 	if (feature & X86_PAE)
10807c478bd9Sstevel@tonic-gate 		cpi->cpi_pabits = 36;
10817c478bd9Sstevel@tonic-gate 
10827c478bd9Sstevel@tonic-gate 	/*
10837c478bd9Sstevel@tonic-gate 	 * Hyperthreading configuration is slightly tricky on Intel
10847c478bd9Sstevel@tonic-gate 	 * and pure clones, and even trickier on AMD.
10857c478bd9Sstevel@tonic-gate 	 *
10867c478bd9Sstevel@tonic-gate 	 * (AMD chose to set the HTT bit on their CMP processors,
10877c478bd9Sstevel@tonic-gate 	 * even though they're not actually hyperthreaded.  Thus it
10887c478bd9Sstevel@tonic-gate 	 * takes a bit more work to figure out what's really going
1089ae115bc7Smrj 	 * on ... see the handling of the CMP_LGCY bit below)
10907c478bd9Sstevel@tonic-gate 	 */
10917c478bd9Sstevel@tonic-gate 	if (cp->cp_edx & CPUID_INTC_EDX_HTT) {
10927c478bd9Sstevel@tonic-gate 		cpi->cpi_ncpu_per_chip = CPI_CPU_COUNT(cpi);
10937c478bd9Sstevel@tonic-gate 		if (cpi->cpi_ncpu_per_chip > 1)
10947c478bd9Sstevel@tonic-gate 			feature |= X86_HTT;
10958949bcd6Sandrei 	} else {
10968949bcd6Sandrei 		cpi->cpi_ncpu_per_chip = 1;
10977c478bd9Sstevel@tonic-gate 	}
10987c478bd9Sstevel@tonic-gate 
10997c478bd9Sstevel@tonic-gate 	/*
11007c478bd9Sstevel@tonic-gate 	 * Work on the "extended" feature information, doing
11017c478bd9Sstevel@tonic-gate 	 * some basic initialization for cpuid_pass2()
11027c478bd9Sstevel@tonic-gate 	 */
11037c478bd9Sstevel@tonic-gate 	xcpuid = 0;
11047c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
11057c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
11065ff02082Sdmick 		if (IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf)
11077c478bd9Sstevel@tonic-gate 			xcpuid++;
11087c478bd9Sstevel@tonic-gate 		break;
11097c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
11107c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
11117c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
11127c478bd9Sstevel@tonic-gate 			xcpuid++;
11137c478bd9Sstevel@tonic-gate 		break;
11147c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
11157c478bd9Sstevel@tonic-gate 		/*
11167c478bd9Sstevel@tonic-gate 		 * Only these Cyrix CPUs are -known- to support
11177c478bd9Sstevel@tonic-gate 		 * extended cpuid operations.
11187c478bd9Sstevel@tonic-gate 		 */
11197c478bd9Sstevel@tonic-gate 		if (x86_type == X86_TYPE_VIA_CYRIX_III ||
11207c478bd9Sstevel@tonic-gate 		    x86_type == X86_TYPE_CYRIX_GXm)
11217c478bd9Sstevel@tonic-gate 			xcpuid++;
11227c478bd9Sstevel@tonic-gate 		break;
11237c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
11247c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
11257c478bd9Sstevel@tonic-gate 	default:
11267c478bd9Sstevel@tonic-gate 		xcpuid++;
11277c478bd9Sstevel@tonic-gate 		break;
11287c478bd9Sstevel@tonic-gate 	}
11297c478bd9Sstevel@tonic-gate 
11307c478bd9Sstevel@tonic-gate 	if (xcpuid) {
11317c478bd9Sstevel@tonic-gate 		cp = &cpi->cpi_extd[0];
11328949bcd6Sandrei 		cp->cp_eax = 0x80000000;
11338949bcd6Sandrei 		cpi->cpi_xmaxeax = __cpuid_insn(cp);
11347c478bd9Sstevel@tonic-gate 	}
11357c478bd9Sstevel@tonic-gate 
11367c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax & 0x80000000) {
11377c478bd9Sstevel@tonic-gate 
11387c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax > CPI_XMAXEAX_MAX)
11397c478bd9Sstevel@tonic-gate 			cpi->cpi_xmaxeax = CPI_XMAXEAX_MAX;
11407c478bd9Sstevel@tonic-gate 
11417c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
11427c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
11437c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
11447c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000001)
11457c478bd9Sstevel@tonic-gate 				break;
11467c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[1];
11478949bcd6Sandrei 			cp->cp_eax = 0x80000001;
11488949bcd6Sandrei 			(void) __cpuid_insn(cp);
1149ae115bc7Smrj 
11507c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
11517c478bd9Sstevel@tonic-gate 			    cpi->cpi_family == 5 &&
11527c478bd9Sstevel@tonic-gate 			    cpi->cpi_model == 6 &&
11537c478bd9Sstevel@tonic-gate 			    cpi->cpi_step == 6) {
11547c478bd9Sstevel@tonic-gate 				/*
11557c478bd9Sstevel@tonic-gate 				 * K6 model 6 uses bit 10 to indicate SYSC
11567c478bd9Sstevel@tonic-gate 				 * Later models use bit 11. Fix it here.
11577c478bd9Sstevel@tonic-gate 				 */
11587c478bd9Sstevel@tonic-gate 				if (cp->cp_edx & 0x400) {
11597c478bd9Sstevel@tonic-gate 					cp->cp_edx &= ~0x400;
11607c478bd9Sstevel@tonic-gate 					cp->cp_edx |= CPUID_AMD_EDX_SYSC;
11617c478bd9Sstevel@tonic-gate 				}
11627c478bd9Sstevel@tonic-gate 			}
11637c478bd9Sstevel@tonic-gate 
1164ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000001, cp);
1165ae115bc7Smrj 
11667c478bd9Sstevel@tonic-gate 			/*
11677c478bd9Sstevel@tonic-gate 			 * Compute the additions to the kernel's feature word.
11687c478bd9Sstevel@tonic-gate 			 */
11697c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_NX)
11707c478bd9Sstevel@tonic-gate 				feature |= X86_NX;
11717c478bd9Sstevel@tonic-gate 
117219397407SSherry Moore 			/*
117319397407SSherry Moore 			 * Regardless whether or not we boot 64-bit,
117419397407SSherry Moore 			 * we should have a way to identify whether
117519397407SSherry Moore 			 * the CPU is capable of running 64-bit.
117619397407SSherry Moore 			 */
117719397407SSherry Moore 			if (cp->cp_edx & CPUID_AMD_EDX_LM)
117819397407SSherry Moore 				feature |= X86_64;
117919397407SSherry Moore 
118002bc52beSkchow #if defined(__amd64)
118102bc52beSkchow 			/* 1 GB large page - enable only for 64 bit kernel */
118202bc52beSkchow 			if (cp->cp_edx & CPUID_AMD_EDX_1GPG)
118302bc52beSkchow 				feature |= X86_1GPG;
118402bc52beSkchow #endif
118502bc52beSkchow 
1186f8801251Skk208521 			if ((cpi->cpi_vendor == X86_VENDOR_AMD) &&
1187f8801251Skk208521 			    (cpi->cpi_std[1].cp_edx & CPUID_INTC_EDX_FXSR) &&
1188f8801251Skk208521 			    (cp->cp_ecx & CPUID_AMD_ECX_SSE4A))
1189f8801251Skk208521 				feature |= X86_SSE4A;
1190f8801251Skk208521 
11917c478bd9Sstevel@tonic-gate 			/*
1192ae115bc7Smrj 			 * If both the HTT and CMP_LGCY bits are set,
11938949bcd6Sandrei 			 * then we're not actually HyperThreaded.  Read
11948949bcd6Sandrei 			 * "AMD CPUID Specification" for more details.
11957c478bd9Sstevel@tonic-gate 			 */
11967c478bd9Sstevel@tonic-gate 			if (cpi->cpi_vendor == X86_VENDOR_AMD &&
11978949bcd6Sandrei 			    (feature & X86_HTT) &&
1198ae115bc7Smrj 			    (cp->cp_ecx & CPUID_AMD_ECX_CMP_LGCY)) {
11997c478bd9Sstevel@tonic-gate 				feature &= ~X86_HTT;
12008949bcd6Sandrei 				feature |= X86_CMP;
12018949bcd6Sandrei 			}
1202ae115bc7Smrj #if defined(__amd64)
12037c478bd9Sstevel@tonic-gate 			/*
12047c478bd9Sstevel@tonic-gate 			 * It's really tricky to support syscall/sysret in
12057c478bd9Sstevel@tonic-gate 			 * the i386 kernel; we rely on sysenter/sysexit
12067c478bd9Sstevel@tonic-gate 			 * instead.  In the amd64 kernel, things are -way-
12077c478bd9Sstevel@tonic-gate 			 * better.
12087c478bd9Sstevel@tonic-gate 			 */
12097c478bd9Sstevel@tonic-gate 			if (cp->cp_edx & CPUID_AMD_EDX_SYSC)
12107c478bd9Sstevel@tonic-gate 				feature |= X86_ASYSC;
12117c478bd9Sstevel@tonic-gate 
12127c478bd9Sstevel@tonic-gate 			/*
12137c478bd9Sstevel@tonic-gate 			 * While we're thinking about system calls, note
12147c478bd9Sstevel@tonic-gate 			 * that AMD processors don't support sysenter
12157c478bd9Sstevel@tonic-gate 			 * in long mode at all, so don't try to program them.
12167c478bd9Sstevel@tonic-gate 			 */
12177c478bd9Sstevel@tonic-gate 			if (x86_vendor == X86_VENDOR_AMD)
12187c478bd9Sstevel@tonic-gate 				feature &= ~X86_SEP;
12197c478bd9Sstevel@tonic-gate #endif
1220d36ea5d8Ssudheer 			if (cp->cp_edx & CPUID_AMD_EDX_TSCP)
1221ae115bc7Smrj 				feature |= X86_TSCP;
12227c478bd9Sstevel@tonic-gate 			break;
12237c478bd9Sstevel@tonic-gate 		default:
12247c478bd9Sstevel@tonic-gate 			break;
12257c478bd9Sstevel@tonic-gate 		}
12267c478bd9Sstevel@tonic-gate 
12278949bcd6Sandrei 		/*
12288949bcd6Sandrei 		 * Get CPUID data about processor cores and hyperthreads.
12298949bcd6Sandrei 		 */
12307c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_vendor) {
12317c478bd9Sstevel@tonic-gate 		case X86_VENDOR_Intel:
12328949bcd6Sandrei 			if (cpi->cpi_maxeax >= 4) {
12338949bcd6Sandrei 				cp = &cpi->cpi_std[4];
12348949bcd6Sandrei 				cp->cp_eax = 4;
12358949bcd6Sandrei 				cp->cp_ecx = 0;
12368949bcd6Sandrei 				(void) __cpuid_insn(cp);
1237ae115bc7Smrj 				platform_cpuid_mangle(cpi->cpi_vendor, 4, cp);
12388949bcd6Sandrei 			}
12398949bcd6Sandrei 			/*FALLTHROUGH*/
12407c478bd9Sstevel@tonic-gate 		case X86_VENDOR_AMD:
12417c478bd9Sstevel@tonic-gate 			if (cpi->cpi_xmaxeax < 0x80000008)
12427c478bd9Sstevel@tonic-gate 				break;
12437c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_extd[8];
12448949bcd6Sandrei 			cp->cp_eax = 0x80000008;
12458949bcd6Sandrei 			(void) __cpuid_insn(cp);
1246ae115bc7Smrj 			platform_cpuid_mangle(cpi->cpi_vendor, 0x80000008, cp);
1247ae115bc7Smrj 
12487c478bd9Sstevel@tonic-gate 			/*
12497c478bd9Sstevel@tonic-gate 			 * Virtual and physical address limits from
12507c478bd9Sstevel@tonic-gate 			 * cpuid override previously guessed values.
12517c478bd9Sstevel@tonic-gate 			 */
12527c478bd9Sstevel@tonic-gate 			cpi->cpi_pabits = BITX(cp->cp_eax, 7, 0);
12537c478bd9Sstevel@tonic-gate 			cpi->cpi_vabits = BITX(cp->cp_eax, 15, 8);
12547c478bd9Sstevel@tonic-gate 			break;
12557c478bd9Sstevel@tonic-gate 		default:
12567c478bd9Sstevel@tonic-gate 			break;
12577c478bd9Sstevel@tonic-gate 		}
12588949bcd6Sandrei 
1259d129bde2Sesaxe 		/*
1260d129bde2Sesaxe 		 * Derive the number of cores per chip
1261d129bde2Sesaxe 		 */
12628949bcd6Sandrei 		switch (cpi->cpi_vendor) {
12638949bcd6Sandrei 		case X86_VENDOR_Intel:
12648949bcd6Sandrei 			if (cpi->cpi_maxeax < 4) {
12658949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
12668949bcd6Sandrei 				break;
12678949bcd6Sandrei 			} else {
12688949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
12698949bcd6Sandrei 				    BITX((cpi)->cpi_std[4].cp_eax, 31, 26) + 1;
12708949bcd6Sandrei 			}
12718949bcd6Sandrei 			break;
12728949bcd6Sandrei 		case X86_VENDOR_AMD:
12738949bcd6Sandrei 			if (cpi->cpi_xmaxeax < 0x80000008) {
12748949bcd6Sandrei 				cpi->cpi_ncore_per_chip = 1;
12758949bcd6Sandrei 				break;
12768949bcd6Sandrei 			} else {
127710569901Sgavinm 				/*
127810569901Sgavinm 				 * On family 0xf cpuid fn 2 ECX[7:0] "NC" is
127910569901Sgavinm 				 * 1 less than the number of physical cores on
128010569901Sgavinm 				 * the chip.  In family 0x10 this value can
128110569901Sgavinm 				 * be affected by "downcoring" - it reflects
128210569901Sgavinm 				 * 1 less than the number of cores actually
128310569901Sgavinm 				 * enabled on this node.
128410569901Sgavinm 				 */
12858949bcd6Sandrei 				cpi->cpi_ncore_per_chip =
12868949bcd6Sandrei 				    BITX((cpi)->cpi_extd[8].cp_ecx, 7, 0) + 1;
12878949bcd6Sandrei 			}
12888949bcd6Sandrei 			break;
12898949bcd6Sandrei 		default:
12908949bcd6Sandrei 			cpi->cpi_ncore_per_chip = 1;
12918949bcd6Sandrei 			break;
12927c478bd9Sstevel@tonic-gate 		}
12930e751525SEric Saxe 
12940e751525SEric Saxe 		/*
12950e751525SEric Saxe 		 * Get CPUID data about TSC Invariance in Deep C-State.
12960e751525SEric Saxe 		 */
12970e751525SEric Saxe 		switch (cpi->cpi_vendor) {
12980e751525SEric Saxe 		case X86_VENDOR_Intel:
12990e751525SEric Saxe 			if (cpi->cpi_maxeax >= 7) {
13000e751525SEric Saxe 				cp = &cpi->cpi_extd[7];
13010e751525SEric Saxe 				cp->cp_eax = 0x80000007;
13020e751525SEric Saxe 				cp->cp_ecx = 0;
13030e751525SEric Saxe 				(void) __cpuid_insn(cp);
13040e751525SEric Saxe 			}
13050e751525SEric Saxe 			break;
13060e751525SEric Saxe 		default:
13070e751525SEric Saxe 			break;
13080e751525SEric Saxe 		}
1309fa2e767eSgavinm 	} else {
1310fa2e767eSgavinm 		cpi->cpi_ncore_per_chip = 1;
13118949bcd6Sandrei 	}
13128949bcd6Sandrei 
13138949bcd6Sandrei 	/*
13148949bcd6Sandrei 	 * If more than one core, then this processor is CMP.
13158949bcd6Sandrei 	 */
13168949bcd6Sandrei 	if (cpi->cpi_ncore_per_chip > 1)
13178949bcd6Sandrei 		feature |= X86_CMP;
1318ae115bc7Smrj 
13198949bcd6Sandrei 	/*
13208949bcd6Sandrei 	 * If the number of cores is the same as the number
13218949bcd6Sandrei 	 * of CPUs, then we cannot have HyperThreading.
13228949bcd6Sandrei 	 */
13238949bcd6Sandrei 	if (cpi->cpi_ncpu_per_chip == cpi->cpi_ncore_per_chip)
13248949bcd6Sandrei 		feature &= ~X86_HTT;
13258949bcd6Sandrei 
13268031591dSSrihari Venkatesan 	cpi->cpi_apicid = CPI_APIC_ID(cpi);
13278031591dSSrihari Venkatesan 	cpi->cpi_procnodes_per_pkg = 1;
13288031591dSSrihari Venkatesan 
13297c478bd9Sstevel@tonic-gate 	if ((feature & (X86_HTT | X86_CMP)) == 0) {
13308949bcd6Sandrei 		/*
13318949bcd6Sandrei 		 * Single-core single-threaded processors.
13328949bcd6Sandrei 		 */
13337c478bd9Sstevel@tonic-gate 		cpi->cpi_chipid = -1;
13347c478bd9Sstevel@tonic-gate 		cpi->cpi_clogid = 0;
13358949bcd6Sandrei 		cpi->cpi_coreid = cpu->cpu_id;
133610569901Sgavinm 		cpi->cpi_pkgcoreid = 0;
13378031591dSSrihari Venkatesan 		if (cpi->cpi_vendor == X86_VENDOR_AMD)
13388031591dSSrihari Venkatesan 			cpi->cpi_procnodeid = BITX(cpi->cpi_apicid, 3, 0);
13398031591dSSrihari Venkatesan 		else
13408031591dSSrihari Venkatesan 			cpi->cpi_procnodeid = cpi->cpi_chipid;
13417c478bd9Sstevel@tonic-gate 	} else if (cpi->cpi_ncpu_per_chip > 1) {
13428031591dSSrihari Venkatesan 		if (cpi->cpi_vendor == X86_VENDOR_Intel)
13438031591dSSrihari Venkatesan 			cpuid_intel_getids(cpu, feature);
13448031591dSSrihari Venkatesan 		else if (cpi->cpi_vendor == X86_VENDOR_AMD)
13458031591dSSrihari Venkatesan 			cpuid_amd_getids(cpu);
13468031591dSSrihari Venkatesan 		else {
13478949bcd6Sandrei 			/*
13488949bcd6Sandrei 			 * All other processors are currently
13498949bcd6Sandrei 			 * assumed to have single cores.
13508949bcd6Sandrei 			 */
13518949bcd6Sandrei 			cpi->cpi_coreid = cpi->cpi_chipid;
135210569901Sgavinm 			cpi->cpi_pkgcoreid = 0;
13538031591dSSrihari Venkatesan 			cpi->cpi_procnodeid = cpi->cpi_chipid;
13548949bcd6Sandrei 		}
13557c478bd9Sstevel@tonic-gate 	}
13567c478bd9Sstevel@tonic-gate 
13578a40a695Sgavinm 	/*
13588a40a695Sgavinm 	 * Synthesize chip "revision" and socket type
13598a40a695Sgavinm 	 */
1360e4b86885SCheng Sean Ye 	cpi->cpi_chiprev = _cpuid_chiprev(cpi->cpi_vendor, cpi->cpi_family,
1361e4b86885SCheng Sean Ye 	    cpi->cpi_model, cpi->cpi_step);
1362e4b86885SCheng Sean Ye 	cpi->cpi_chiprevstr = _cpuid_chiprevstr(cpi->cpi_vendor,
1363e4b86885SCheng Sean Ye 	    cpi->cpi_family, cpi->cpi_model, cpi->cpi_step);
1364e4b86885SCheng Sean Ye 	cpi->cpi_socket = _cpuid_skt(cpi->cpi_vendor, cpi->cpi_family,
1365e4b86885SCheng Sean Ye 	    cpi->cpi_model, cpi->cpi_step);
13668a40a695Sgavinm 
13677c478bd9Sstevel@tonic-gate pass1_done:
13687c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 1;
13697c478bd9Sstevel@tonic-gate 	return (feature);
13707c478bd9Sstevel@tonic-gate }
13717c478bd9Sstevel@tonic-gate 
13727c478bd9Sstevel@tonic-gate /*
13737c478bd9Sstevel@tonic-gate  * Make copies of the cpuid table entries we depend on, in
13747c478bd9Sstevel@tonic-gate  * part for ease of parsing now, in part so that we have only
13757c478bd9Sstevel@tonic-gate  * one place to correct any of it, in part for ease of
13767c478bd9Sstevel@tonic-gate  * later export to userland, and in part so we can look at
13777c478bd9Sstevel@tonic-gate  * this stuff in a crash dump.
13787c478bd9Sstevel@tonic-gate  */
13797c478bd9Sstevel@tonic-gate 
13807c478bd9Sstevel@tonic-gate /*ARGSUSED*/
13817c478bd9Sstevel@tonic-gate void
13827c478bd9Sstevel@tonic-gate cpuid_pass2(cpu_t *cpu)
13837c478bd9Sstevel@tonic-gate {
13847c478bd9Sstevel@tonic-gate 	uint_t n, nmax;
13857c478bd9Sstevel@tonic-gate 	int i;
13868949bcd6Sandrei 	struct cpuid_regs *cp;
13877c478bd9Sstevel@tonic-gate 	uint8_t *dp;
13887c478bd9Sstevel@tonic-gate 	uint32_t *iptr;
13897c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
13907c478bd9Sstevel@tonic-gate 
13917c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 1);
13927c478bd9Sstevel@tonic-gate 
13937c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax < 1)
13947c478bd9Sstevel@tonic-gate 		goto pass2_done;
13957c478bd9Sstevel@tonic-gate 
13967c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_maxeax + 1) > NMAX_CPI_STD)
13977c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_STD;
13987c478bd9Sstevel@tonic-gate 	/*
13997c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
14007c478bd9Sstevel@tonic-gate 	 */
14017c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_std[2]; n < nmax; n++, cp++) {
14028949bcd6Sandrei 		cp->cp_eax = n;
1403d129bde2Sesaxe 
1404d129bde2Sesaxe 		/*
1405d129bde2Sesaxe 		 * CPUID function 4 expects %ecx to be initialized
1406d129bde2Sesaxe 		 * with an index which indicates which cache to return
1407d129bde2Sesaxe 		 * information about. The OS is expected to call function 4
1408d129bde2Sesaxe 		 * with %ecx set to 0, 1, 2, ... until it returns with
1409d129bde2Sesaxe 		 * EAX[4:0] set to 0, which indicates there are no more
1410d129bde2Sesaxe 		 * caches.
1411d129bde2Sesaxe 		 *
1412d129bde2Sesaxe 		 * Here, populate cpi_std[4] with the information returned by
1413d129bde2Sesaxe 		 * function 4 when %ecx == 0, and do the rest in cpuid_pass3()
1414d129bde2Sesaxe 		 * when dynamic memory allocation becomes available.
1415d129bde2Sesaxe 		 *
1416d129bde2Sesaxe 		 * Note: we need to explicitly initialize %ecx here, since
1417d129bde2Sesaxe 		 * function 4 may have been previously invoked.
1418d129bde2Sesaxe 		 */
1419d129bde2Sesaxe 		if (n == 4)
1420d129bde2Sesaxe 			cp->cp_ecx = 0;
1421d129bde2Sesaxe 
14228949bcd6Sandrei 		(void) __cpuid_insn(cp);
1423ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, n, cp);
14247c478bd9Sstevel@tonic-gate 		switch (n) {
14257c478bd9Sstevel@tonic-gate 		case 2:
14267c478bd9Sstevel@tonic-gate 			/*
14277c478bd9Sstevel@tonic-gate 			 * "the lower 8 bits of the %eax register
14287c478bd9Sstevel@tonic-gate 			 * contain a value that identifies the number
14297c478bd9Sstevel@tonic-gate 			 * of times the cpuid [instruction] has to be
14307c478bd9Sstevel@tonic-gate 			 * executed to obtain a complete image of the
14317c478bd9Sstevel@tonic-gate 			 * processor's caching systems."
14327c478bd9Sstevel@tonic-gate 			 *
14337c478bd9Sstevel@tonic-gate 			 * How *do* they make this stuff up?
14347c478bd9Sstevel@tonic-gate 			 */
14357c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache = sizeof (*cp) *
14367c478bd9Sstevel@tonic-gate 			    BITX(cp->cp_eax, 7, 0);
14377c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache == 0)
14387c478bd9Sstevel@tonic-gate 				break;
14397c478bd9Sstevel@tonic-gate 			cpi->cpi_ncache--;	/* skip count byte */
14407c478bd9Sstevel@tonic-gate 
14417c478bd9Sstevel@tonic-gate 			/*
14427c478bd9Sstevel@tonic-gate 			 * Well, for now, rather than attempt to implement
14437c478bd9Sstevel@tonic-gate 			 * this slightly dubious algorithm, we just look
14447c478bd9Sstevel@tonic-gate 			 * at the first 15 ..
14457c478bd9Sstevel@tonic-gate 			 */
14467c478bd9Sstevel@tonic-gate 			if (cpi->cpi_ncache > (sizeof (*cp) - 1))
14477c478bd9Sstevel@tonic-gate 				cpi->cpi_ncache = sizeof (*cp) - 1;
14487c478bd9Sstevel@tonic-gate 
14497c478bd9Sstevel@tonic-gate 			dp = cpi->cpi_cacheinfo;
14507c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_eax, 31, 31) == 0) {
14517c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_eax;
145263d3f7dfSkk208521 				for (i = 1; i < 4; i++)
14537c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
14547c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
14557c478bd9Sstevel@tonic-gate 			}
14567c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ebx, 31, 31) == 0) {
14577c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ebx;
14587c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
14597c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
14607c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
14617c478bd9Sstevel@tonic-gate 			}
14627c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_ecx, 31, 31) == 0) {
14637c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_ecx;
14647c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
14657c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
14667c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
14677c478bd9Sstevel@tonic-gate 			}
14687c478bd9Sstevel@tonic-gate 			if (BITX(cp->cp_edx, 31, 31) == 0) {
14697c478bd9Sstevel@tonic-gate 				uint8_t *p = (void *)&cp->cp_edx;
14707c478bd9Sstevel@tonic-gate 				for (i = 0; i < 4; i++)
14717c478bd9Sstevel@tonic-gate 					if (p[i] != 0)
14727c478bd9Sstevel@tonic-gate 						*dp++ = p[i];
14737c478bd9Sstevel@tonic-gate 			}
14747c478bd9Sstevel@tonic-gate 			break;
1475f98fbcecSbholler 
14767c478bd9Sstevel@tonic-gate 		case 3:	/* Processor serial number, if PSN supported */
1477f98fbcecSbholler 			break;
1478f98fbcecSbholler 
14797c478bd9Sstevel@tonic-gate 		case 4:	/* Deterministic cache parameters */
1480f98fbcecSbholler 			break;
1481f98fbcecSbholler 
14827c478bd9Sstevel@tonic-gate 		case 5:	/* Monitor/Mwait parameters */
14835b8a6efeSbholler 		{
14845b8a6efeSbholler 			size_t mwait_size;
1485f98fbcecSbholler 
1486f98fbcecSbholler 			/*
1487f98fbcecSbholler 			 * check cpi_mwait.support which was set in cpuid_pass1
1488f98fbcecSbholler 			 */
1489f98fbcecSbholler 			if (!(cpi->cpi_mwait.support & MWAIT_SUPPORT))
1490f98fbcecSbholler 				break;
1491f98fbcecSbholler 
14925b8a6efeSbholler 			/*
14935b8a6efeSbholler 			 * Protect ourself from insane mwait line size.
14945b8a6efeSbholler 			 * Workaround for incomplete hardware emulator(s).
14955b8a6efeSbholler 			 */
14965b8a6efeSbholler 			mwait_size = (size_t)MWAIT_SIZE_MAX(cpi);
14975b8a6efeSbholler 			if (mwait_size < sizeof (uint32_t) ||
14985b8a6efeSbholler 			    !ISP2(mwait_size)) {
14995b8a6efeSbholler #if DEBUG
15005b8a6efeSbholler 				cmn_err(CE_NOTE, "Cannot handle cpu %d mwait "
15015d8efbbcSSaurabh Misra 				    "size %ld", cpu->cpu_id, (long)mwait_size);
15025b8a6efeSbholler #endif
15035b8a6efeSbholler 				break;
15045b8a6efeSbholler 			}
15055b8a6efeSbholler 
1506f98fbcecSbholler 			cpi->cpi_mwait.mon_min = (size_t)MWAIT_SIZE_MIN(cpi);
15075b8a6efeSbholler 			cpi->cpi_mwait.mon_max = mwait_size;
1508f98fbcecSbholler 			if (MWAIT_EXTENSION(cpi)) {
1509f98fbcecSbholler 				cpi->cpi_mwait.support |= MWAIT_EXTENSIONS;
1510f98fbcecSbholler 				if (MWAIT_INT_ENABLE(cpi))
1511f98fbcecSbholler 					cpi->cpi_mwait.support |=
1512f98fbcecSbholler 					    MWAIT_ECX_INT_ENABLE;
1513f98fbcecSbholler 			}
1514f98fbcecSbholler 			break;
15155b8a6efeSbholler 		}
15167c478bd9Sstevel@tonic-gate 		default:
15177c478bd9Sstevel@tonic-gate 			break;
15187c478bd9Sstevel@tonic-gate 		}
15197c478bd9Sstevel@tonic-gate 	}
15207c478bd9Sstevel@tonic-gate 
1521b6917abeSmishra 	if (cpi->cpi_maxeax >= 0xB && cpi->cpi_vendor == X86_VENDOR_Intel) {
15225d8efbbcSSaurabh Misra 		struct cpuid_regs regs;
15235d8efbbcSSaurabh Misra 
15245d8efbbcSSaurabh Misra 		cp = &regs;
1525b6917abeSmishra 		cp->cp_eax = 0xB;
15265d8efbbcSSaurabh Misra 		cp->cp_edx = cp->cp_ebx = cp->cp_ecx = 0;
1527b6917abeSmishra 
1528b6917abeSmishra 		(void) __cpuid_insn(cp);
1529b6917abeSmishra 
1530b6917abeSmishra 		/*
1531b6917abeSmishra 		 * Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero, which
1532b6917abeSmishra 		 * indicates that the extended topology enumeration leaf is
1533b6917abeSmishra 		 * available.
1534b6917abeSmishra 		 */
1535b6917abeSmishra 		if (cp->cp_ebx) {
1536b6917abeSmishra 			uint32_t x2apic_id;
1537b6917abeSmishra 			uint_t coreid_shift = 0;
1538b6917abeSmishra 			uint_t ncpu_per_core = 1;
1539b6917abeSmishra 			uint_t chipid_shift = 0;
1540b6917abeSmishra 			uint_t ncpu_per_chip = 1;
1541b6917abeSmishra 			uint_t i;
1542b6917abeSmishra 			uint_t level;
1543b6917abeSmishra 
1544b6917abeSmishra 			for (i = 0; i < CPI_FNB_ECX_MAX; i++) {
1545b6917abeSmishra 				cp->cp_eax = 0xB;
1546b6917abeSmishra 				cp->cp_ecx = i;
1547b6917abeSmishra 
1548b6917abeSmishra 				(void) __cpuid_insn(cp);
1549b6917abeSmishra 				level = CPI_CPU_LEVEL_TYPE(cp);
1550b6917abeSmishra 
1551b6917abeSmishra 				if (level == 1) {
1552b6917abeSmishra 					x2apic_id = cp->cp_edx;
1553b6917abeSmishra 					coreid_shift = BITX(cp->cp_eax, 4, 0);
1554b6917abeSmishra 					ncpu_per_core = BITX(cp->cp_ebx, 15, 0);
1555b6917abeSmishra 				} else if (level == 2) {
1556b6917abeSmishra 					x2apic_id = cp->cp_edx;
1557b6917abeSmishra 					chipid_shift = BITX(cp->cp_eax, 4, 0);
1558b6917abeSmishra 					ncpu_per_chip = BITX(cp->cp_ebx, 15, 0);
1559b6917abeSmishra 				}
1560b6917abeSmishra 			}
1561b6917abeSmishra 
1562b6917abeSmishra 			cpi->cpi_apicid = x2apic_id;
1563b6917abeSmishra 			cpi->cpi_ncpu_per_chip = ncpu_per_chip;
1564b6917abeSmishra 			cpi->cpi_ncore_per_chip = ncpu_per_chip /
1565b6917abeSmishra 			    ncpu_per_core;
1566b6917abeSmishra 			cpi->cpi_chipid = x2apic_id >> chipid_shift;
1567b6917abeSmishra 			cpi->cpi_clogid = x2apic_id & ((1 << chipid_shift) - 1);
1568b6917abeSmishra 			cpi->cpi_coreid = x2apic_id >> coreid_shift;
1569b6917abeSmishra 			cpi->cpi_pkgcoreid = cpi->cpi_clogid >> coreid_shift;
1570b6917abeSmishra 		}
15715d8efbbcSSaurabh Misra 
15725d8efbbcSSaurabh Misra 		/* Make cp NULL so that we don't stumble on others */
15735d8efbbcSSaurabh Misra 		cp = NULL;
1574b6917abeSmishra 	}
1575b6917abeSmishra 
15767c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0)
15777c478bd9Sstevel@tonic-gate 		goto pass2_done;
15787c478bd9Sstevel@tonic-gate 
15797c478bd9Sstevel@tonic-gate 	if ((nmax = cpi->cpi_xmaxeax - 0x80000000 + 1) > NMAX_CPI_EXTD)
15807c478bd9Sstevel@tonic-gate 		nmax = NMAX_CPI_EXTD;
15817c478bd9Sstevel@tonic-gate 	/*
15827c478bd9Sstevel@tonic-gate 	 * Copy the extended properties, fixing them as we go.
15837c478bd9Sstevel@tonic-gate 	 * (We already handled n == 0 and n == 1 in pass 1)
15847c478bd9Sstevel@tonic-gate 	 */
15857c478bd9Sstevel@tonic-gate 	iptr = (void *)cpi->cpi_brandstr;
15867c478bd9Sstevel@tonic-gate 	for (n = 2, cp = &cpi->cpi_extd[2]; n < nmax; cp++, n++) {
15878949bcd6Sandrei 		cp->cp_eax = 0x80000000 + n;
15888949bcd6Sandrei 		(void) __cpuid_insn(cp);
1589ae115bc7Smrj 		platform_cpuid_mangle(cpi->cpi_vendor, 0x80000000 + n, cp);
15907c478bd9Sstevel@tonic-gate 		switch (n) {
15917c478bd9Sstevel@tonic-gate 		case 2:
15927c478bd9Sstevel@tonic-gate 		case 3:
15937c478bd9Sstevel@tonic-gate 		case 4:
15947c478bd9Sstevel@tonic-gate 			/*
15957c478bd9Sstevel@tonic-gate 			 * Extract the brand string
15967c478bd9Sstevel@tonic-gate 			 */
15977c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_eax;
15987c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ebx;
15997c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_ecx;
16007c478bd9Sstevel@tonic-gate 			*iptr++ = cp->cp_edx;
16017c478bd9Sstevel@tonic-gate 			break;
16027c478bd9Sstevel@tonic-gate 		case 5:
16037c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
16047c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
16057c478bd9Sstevel@tonic-gate 				/*
16067c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
16077c478bd9Sstevel@tonic-gate 				 * parts to report the sizes of the
16087c478bd9Sstevel@tonic-gate 				 * TLB for large pages. Before then,
16097c478bd9Sstevel@tonic-gate 				 * we don't trust the data.
16107c478bd9Sstevel@tonic-gate 				 */
16117c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
16127c478bd9Sstevel@tonic-gate 				    (cpi->cpi_family == 6 &&
16137c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1))
16147c478bd9Sstevel@tonic-gate 					cp->cp_eax = 0;
16157c478bd9Sstevel@tonic-gate 				break;
16167c478bd9Sstevel@tonic-gate 			default:
16177c478bd9Sstevel@tonic-gate 				break;
16187c478bd9Sstevel@tonic-gate 			}
16197c478bd9Sstevel@tonic-gate 			break;
16207c478bd9Sstevel@tonic-gate 		case 6:
16217c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_vendor) {
16227c478bd9Sstevel@tonic-gate 			case X86_VENDOR_AMD:
16237c478bd9Sstevel@tonic-gate 				/*
16247c478bd9Sstevel@tonic-gate 				 * The Athlon and Duron were the first
16257c478bd9Sstevel@tonic-gate 				 * AMD parts with L2 TLB's.
16267c478bd9Sstevel@tonic-gate 				 * Before then, don't trust the data.
16277c478bd9Sstevel@tonic-gate 				 */
16287c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family < 6 ||
16297c478bd9Sstevel@tonic-gate 				    cpi->cpi_family == 6 &&
16307c478bd9Sstevel@tonic-gate 				    cpi->cpi_model < 1)
16317c478bd9Sstevel@tonic-gate 					cp->cp_eax = cp->cp_ebx = 0;
16327c478bd9Sstevel@tonic-gate 				/*
16337c478bd9Sstevel@tonic-gate 				 * AMD Duron rev A0 reports L2
16347c478bd9Sstevel@tonic-gate 				 * cache size incorrectly as 1K
16357c478bd9Sstevel@tonic-gate 				 * when it is really 64K
16367c478bd9Sstevel@tonic-gate 				 */
16377c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family == 6 &&
16387c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 3 &&
16397c478bd9Sstevel@tonic-gate 				    cpi->cpi_step == 0) {
16407c478bd9Sstevel@tonic-gate 					cp->cp_ecx &= 0xffff;
16417c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 0x400000;
16427c478bd9Sstevel@tonic-gate 				}
16437c478bd9Sstevel@tonic-gate 				break;
16447c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Cyrix:	/* VIA C3 */
16457c478bd9Sstevel@tonic-gate 				/*
16467c478bd9Sstevel@tonic-gate 				 * VIA C3 processors are a bit messed
16477c478bd9Sstevel@tonic-gate 				 * up w.r.t. encoding cache sizes in %ecx
16487c478bd9Sstevel@tonic-gate 				 */
16497c478bd9Sstevel@tonic-gate 				if (cpi->cpi_family != 6)
16507c478bd9Sstevel@tonic-gate 					break;
16517c478bd9Sstevel@tonic-gate 				/*
16527c478bd9Sstevel@tonic-gate 				 * model 7 and 8 were incorrectly encoded
16537c478bd9Sstevel@tonic-gate 				 *
16547c478bd9Sstevel@tonic-gate 				 * xxx is model 8 really broken?
16557c478bd9Sstevel@tonic-gate 				 */
16567c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 7 ||
16577c478bd9Sstevel@tonic-gate 				    cpi->cpi_model == 8)
16587c478bd9Sstevel@tonic-gate 					cp->cp_ecx =
16597c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 31, 24) << 16 |
16607c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 23, 16) << 12 |
16617c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 15, 8) << 8 |
16627c478bd9Sstevel@tonic-gate 					    BITX(cp->cp_ecx, 7, 0);
16637c478bd9Sstevel@tonic-gate 				/*
16647c478bd9Sstevel@tonic-gate 				 * model 9 stepping 1 has wrong associativity
16657c478bd9Sstevel@tonic-gate 				 */
16667c478bd9Sstevel@tonic-gate 				if (cpi->cpi_model == 9 && cpi->cpi_step == 1)
16677c478bd9Sstevel@tonic-gate 					cp->cp_ecx |= 8 << 12;
16687c478bd9Sstevel@tonic-gate 				break;
16697c478bd9Sstevel@tonic-gate 			case X86_VENDOR_Intel:
16707c478bd9Sstevel@tonic-gate 				/*
16717c478bd9Sstevel@tonic-gate 				 * Extended L2 Cache features function.
16727c478bd9Sstevel@tonic-gate 				 * First appeared on Prescott.
16737c478bd9Sstevel@tonic-gate 				 */
16747c478bd9Sstevel@tonic-gate 			default:
16757c478bd9Sstevel@tonic-gate 				break;
16767c478bd9Sstevel@tonic-gate 			}
16777c478bd9Sstevel@tonic-gate 			break;
16787c478bd9Sstevel@tonic-gate 		default:
16797c478bd9Sstevel@tonic-gate 			break;
16807c478bd9Sstevel@tonic-gate 		}
16817c478bd9Sstevel@tonic-gate 	}
16827c478bd9Sstevel@tonic-gate 
16837c478bd9Sstevel@tonic-gate pass2_done:
16847c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 2;
16857c478bd9Sstevel@tonic-gate }
16867c478bd9Sstevel@tonic-gate 
16877c478bd9Sstevel@tonic-gate static const char *
16887c478bd9Sstevel@tonic-gate intel_cpubrand(const struct cpuid_info *cpi)
16897c478bd9Sstevel@tonic-gate {
16907c478bd9Sstevel@tonic-gate 	int i;
16917c478bd9Sstevel@tonic-gate 
16927c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
16937c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
16947c478bd9Sstevel@tonic-gate 		return ("i486");
16957c478bd9Sstevel@tonic-gate 
16967c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
16977c478bd9Sstevel@tonic-gate 	case 5:
16987c478bd9Sstevel@tonic-gate 		return ("Intel Pentium(r)");
16997c478bd9Sstevel@tonic-gate 	case 6:
17007c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
17017c478bd9Sstevel@tonic-gate 			uint_t celeron, xeon;
17028949bcd6Sandrei 			const struct cpuid_regs *cp;
17037c478bd9Sstevel@tonic-gate 		case 0:
17047c478bd9Sstevel@tonic-gate 		case 1:
17057c478bd9Sstevel@tonic-gate 		case 2:
17067c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) Pro");
17077c478bd9Sstevel@tonic-gate 		case 3:
17087c478bd9Sstevel@tonic-gate 		case 4:
17097c478bd9Sstevel@tonic-gate 			return ("Intel Pentium(r) II");
17107c478bd9Sstevel@tonic-gate 		case 6:
17117c478bd9Sstevel@tonic-gate 			return ("Intel Celeron(r)");
17127c478bd9Sstevel@tonic-gate 		case 5:
17137c478bd9Sstevel@tonic-gate 		case 7:
17147c478bd9Sstevel@tonic-gate 			celeron = xeon = 0;
17157c478bd9Sstevel@tonic-gate 			cp = &cpi->cpi_std[2];	/* cache info */
17167c478bd9Sstevel@tonic-gate 
171763d3f7dfSkk208521 			for (i = 1; i < 4; i++) {
17187c478bd9Sstevel@tonic-gate 				uint_t tmp;
17197c478bd9Sstevel@tonic-gate 
17207c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_eax >> (8 * i)) & 0xff;
17217c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
17227c478bd9Sstevel@tonic-gate 					celeron++;
17237c478bd9Sstevel@tonic-gate 				if (tmp >= 0x44 && tmp <= 0x45)
17247c478bd9Sstevel@tonic-gate 					xeon++;
17257c478bd9Sstevel@tonic-gate 			}
17267c478bd9Sstevel@tonic-gate 
17277c478bd9Sstevel@tonic-gate 			for (i = 0; i < 2; i++) {
17287c478bd9Sstevel@tonic-gate 				uint_t tmp;
17297c478bd9Sstevel@tonic-gate 
17307c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ebx >> (8 * i)) & 0xff;
17317c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
17327c478bd9Sstevel@tonic-gate 					celeron++;
17337c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
17347c478bd9Sstevel@tonic-gate 					xeon++;
17357c478bd9Sstevel@tonic-gate 			}
17367c478bd9Sstevel@tonic-gate 
17377c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
17387c478bd9Sstevel@tonic-gate 				uint_t tmp;
17397c478bd9Sstevel@tonic-gate 
17407c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_ecx >> (8 * i)) & 0xff;
17417c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
17427c478bd9Sstevel@tonic-gate 					celeron++;
17437c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
17447c478bd9Sstevel@tonic-gate 					xeon++;
17457c478bd9Sstevel@tonic-gate 			}
17467c478bd9Sstevel@tonic-gate 
17477c478bd9Sstevel@tonic-gate 			for (i = 0; i < 4; i++) {
17487c478bd9Sstevel@tonic-gate 				uint_t tmp;
17497c478bd9Sstevel@tonic-gate 
17507c478bd9Sstevel@tonic-gate 				tmp = (cp->cp_edx >> (8 * i)) & 0xff;
17517c478bd9Sstevel@tonic-gate 				if (tmp == 0x40)
17527c478bd9Sstevel@tonic-gate 					celeron++;
17537c478bd9Sstevel@tonic-gate 				else if (tmp >= 0x44 && tmp <= 0x45)
17547c478bd9Sstevel@tonic-gate 					xeon++;
17557c478bd9Sstevel@tonic-gate 			}
17567c478bd9Sstevel@tonic-gate 
17577c478bd9Sstevel@tonic-gate 			if (celeron)
17587c478bd9Sstevel@tonic-gate 				return ("Intel Celeron(r)");
17597c478bd9Sstevel@tonic-gate 			if (xeon)
17607c478bd9Sstevel@tonic-gate 				return (cpi->cpi_model == 5 ?
17617c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) II Xeon(tm)" :
17627c478bd9Sstevel@tonic-gate 				    "Intel Pentium(r) III Xeon(tm)");
17637c478bd9Sstevel@tonic-gate 			return (cpi->cpi_model == 5 ?
17647c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) II or Pentium(r) II Xeon(tm)" :
17657c478bd9Sstevel@tonic-gate 			    "Intel Pentium(r) III or Pentium(r) III Xeon(tm)");
17667c478bd9Sstevel@tonic-gate 		default:
17677c478bd9Sstevel@tonic-gate 			break;
17687c478bd9Sstevel@tonic-gate 		}
17697c478bd9Sstevel@tonic-gate 	default:
17707c478bd9Sstevel@tonic-gate 		break;
17717c478bd9Sstevel@tonic-gate 	}
17727c478bd9Sstevel@tonic-gate 
17735ff02082Sdmick 	/* BrandID is present if the field is nonzero */
17745ff02082Sdmick 	if (cpi->cpi_brandid != 0) {
17757c478bd9Sstevel@tonic-gate 		static const struct {
17767c478bd9Sstevel@tonic-gate 			uint_t bt_bid;
17777c478bd9Sstevel@tonic-gate 			const char *bt_str;
17787c478bd9Sstevel@tonic-gate 		} brand_tbl[] = {
17797c478bd9Sstevel@tonic-gate 			{ 0x1,	"Intel(r) Celeron(r)" },
17807c478bd9Sstevel@tonic-gate 			{ 0x2,	"Intel(r) Pentium(r) III" },
17817c478bd9Sstevel@tonic-gate 			{ 0x3,	"Intel(r) Pentium(r) III Xeon(tm)" },
17827c478bd9Sstevel@tonic-gate 			{ 0x4,	"Intel(r) Pentium(r) III" },
17837c478bd9Sstevel@tonic-gate 			{ 0x6,	"Mobile Intel(r) Pentium(r) III" },
17847c478bd9Sstevel@tonic-gate 			{ 0x7,	"Mobile Intel(r) Celeron(r)" },
17857c478bd9Sstevel@tonic-gate 			{ 0x8,	"Intel(r) Pentium(r) 4" },
17867c478bd9Sstevel@tonic-gate 			{ 0x9,	"Intel(r) Pentium(r) 4" },
17877c478bd9Sstevel@tonic-gate 			{ 0xa,	"Intel(r) Celeron(r)" },
17887c478bd9Sstevel@tonic-gate 			{ 0xb,	"Intel(r) Xeon(tm)" },
17897c478bd9Sstevel@tonic-gate 			{ 0xc,	"Intel(r) Xeon(tm) MP" },
17907c478bd9Sstevel@tonic-gate 			{ 0xe,	"Mobile Intel(r) Pentium(r) 4" },
17915ff02082Sdmick 			{ 0xf,	"Mobile Intel(r) Celeron(r)" },
17925ff02082Sdmick 			{ 0x11, "Mobile Genuine Intel(r)" },
17935ff02082Sdmick 			{ 0x12, "Intel(r) Celeron(r) M" },
17945ff02082Sdmick 			{ 0x13, "Mobile Intel(r) Celeron(r)" },
17955ff02082Sdmick 			{ 0x14, "Intel(r) Celeron(r)" },
17965ff02082Sdmick 			{ 0x15, "Mobile Genuine Intel(r)" },
17975ff02082Sdmick 			{ 0x16,	"Intel(r) Pentium(r) M" },
17985ff02082Sdmick 			{ 0x17, "Mobile Intel(r) Celeron(r)" }
17997c478bd9Sstevel@tonic-gate 		};
18007c478bd9Sstevel@tonic-gate 		uint_t btblmax = sizeof (brand_tbl) / sizeof (brand_tbl[0]);
18017c478bd9Sstevel@tonic-gate 		uint_t sgn;
18027c478bd9Sstevel@tonic-gate 
18037c478bd9Sstevel@tonic-gate 		sgn = (cpi->cpi_family << 8) |
18047c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model << 4) | cpi->cpi_step;
18057c478bd9Sstevel@tonic-gate 
18067c478bd9Sstevel@tonic-gate 		for (i = 0; i < btblmax; i++)
18077c478bd9Sstevel@tonic-gate 			if (brand_tbl[i].bt_bid == cpi->cpi_brandid)
18087c478bd9Sstevel@tonic-gate 				break;
18097c478bd9Sstevel@tonic-gate 		if (i < btblmax) {
18107c478bd9Sstevel@tonic-gate 			if (sgn == 0x6b1 && cpi->cpi_brandid == 3)
18117c478bd9Sstevel@tonic-gate 				return ("Intel(r) Celeron(r)");
18127c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xb)
18137c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm) MP");
18147c478bd9Sstevel@tonic-gate 			if (sgn < 0xf13 && cpi->cpi_brandid == 0xe)
18157c478bd9Sstevel@tonic-gate 				return ("Intel(r) Xeon(tm)");
18167c478bd9Sstevel@tonic-gate 			return (brand_tbl[i].bt_str);
18177c478bd9Sstevel@tonic-gate 		}
18187c478bd9Sstevel@tonic-gate 	}
18197c478bd9Sstevel@tonic-gate 
18207c478bd9Sstevel@tonic-gate 	return (NULL);
18217c478bd9Sstevel@tonic-gate }
18227c478bd9Sstevel@tonic-gate 
18237c478bd9Sstevel@tonic-gate static const char *
18247c478bd9Sstevel@tonic-gate amd_cpubrand(const struct cpuid_info *cpi)
18257c478bd9Sstevel@tonic-gate {
18267c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
18277c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5)
18287c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
18297c478bd9Sstevel@tonic-gate 
18307c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_family) {
18317c478bd9Sstevel@tonic-gate 	case 5:
18327c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
18337c478bd9Sstevel@tonic-gate 		case 0:
18347c478bd9Sstevel@tonic-gate 		case 1:
18357c478bd9Sstevel@tonic-gate 		case 2:
18367c478bd9Sstevel@tonic-gate 		case 3:
18377c478bd9Sstevel@tonic-gate 		case 4:
18387c478bd9Sstevel@tonic-gate 		case 5:
18397c478bd9Sstevel@tonic-gate 			return ("AMD-K5(r)");
18407c478bd9Sstevel@tonic-gate 		case 6:
18417c478bd9Sstevel@tonic-gate 		case 7:
18427c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)");
18437c478bd9Sstevel@tonic-gate 		case 8:
18447c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-2");
18457c478bd9Sstevel@tonic-gate 		case 9:
18467c478bd9Sstevel@tonic-gate 			return ("AMD-K6(r)-III");
18477c478bd9Sstevel@tonic-gate 		default:
18487c478bd9Sstevel@tonic-gate 			return ("AMD (family 5)");
18497c478bd9Sstevel@tonic-gate 		}
18507c478bd9Sstevel@tonic-gate 	case 6:
18517c478bd9Sstevel@tonic-gate 		switch (cpi->cpi_model) {
18527c478bd9Sstevel@tonic-gate 		case 1:
18537c478bd9Sstevel@tonic-gate 			return ("AMD-K7(tm)");
18547c478bd9Sstevel@tonic-gate 		case 0:
18557c478bd9Sstevel@tonic-gate 		case 2:
18567c478bd9Sstevel@tonic-gate 		case 4:
18577c478bd9Sstevel@tonic-gate 			return ("AMD Athlon(tm)");
18587c478bd9Sstevel@tonic-gate 		case 3:
18597c478bd9Sstevel@tonic-gate 		case 7:
18607c478bd9Sstevel@tonic-gate 			return ("AMD Duron(tm)");
18617c478bd9Sstevel@tonic-gate 		case 6:
18627c478bd9Sstevel@tonic-gate 		case 8:
18637c478bd9Sstevel@tonic-gate 		case 10:
18647c478bd9Sstevel@tonic-gate 			/*
18657c478bd9Sstevel@tonic-gate 			 * Use the L2 cache size to distinguish
18667c478bd9Sstevel@tonic-gate 			 */
18677c478bd9Sstevel@tonic-gate 			return ((cpi->cpi_extd[6].cp_ecx >> 16) >= 256 ?
18687c478bd9Sstevel@tonic-gate 			    "AMD Athlon(tm)" : "AMD Duron(tm)");
18697c478bd9Sstevel@tonic-gate 		default:
18707c478bd9Sstevel@tonic-gate 			return ("AMD (family 6)");
18717c478bd9Sstevel@tonic-gate 		}
18727c478bd9Sstevel@tonic-gate 	default:
18737c478bd9Sstevel@tonic-gate 		break;
18747c478bd9Sstevel@tonic-gate 	}
18757c478bd9Sstevel@tonic-gate 
18767c478bd9Sstevel@tonic-gate 	if (cpi->cpi_family == 0xf && cpi->cpi_model == 5 &&
18777c478bd9Sstevel@tonic-gate 	    cpi->cpi_brandid != 0) {
18787c478bd9Sstevel@tonic-gate 		switch (BITX(cpi->cpi_brandid, 7, 5)) {
18797c478bd9Sstevel@tonic-gate 		case 3:
18807c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) UP 1xx");
18817c478bd9Sstevel@tonic-gate 		case 4:
18827c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) DP 2xx");
18837c478bd9Sstevel@tonic-gate 		case 5:
18847c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm) MP 8xx");
18857c478bd9Sstevel@tonic-gate 		default:
18867c478bd9Sstevel@tonic-gate 			return ("AMD Opteron(tm)");
18877c478bd9Sstevel@tonic-gate 		}
18887c478bd9Sstevel@tonic-gate 	}
18897c478bd9Sstevel@tonic-gate 
18907c478bd9Sstevel@tonic-gate 	return (NULL);
18917c478bd9Sstevel@tonic-gate }
18927c478bd9Sstevel@tonic-gate 
18937c478bd9Sstevel@tonic-gate static const char *
18947c478bd9Sstevel@tonic-gate cyrix_cpubrand(struct cpuid_info *cpi, uint_t type)
18957c478bd9Sstevel@tonic-gate {
18967c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0 ||
18977c478bd9Sstevel@tonic-gate 	    cpi->cpi_maxeax < 1 || cpi->cpi_family < 5 ||
18987c478bd9Sstevel@tonic-gate 	    type == X86_TYPE_CYRIX_486)
18997c478bd9Sstevel@tonic-gate 		return ("i486 compatible");
19007c478bd9Sstevel@tonic-gate 
19017c478bd9Sstevel@tonic-gate 	switch (type) {
19027c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86:
19037c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86");
19047c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86L:
19057c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86L");
19067c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_6x86MX:
19077c478bd9Sstevel@tonic-gate 		return ("Cyrix 6x86MX");
19087c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_GXm:
19097c478bd9Sstevel@tonic-gate 		return ("Cyrix GXm");
19107c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MediaGX:
19117c478bd9Sstevel@tonic-gate 		return ("Cyrix MediaGX");
19127c478bd9Sstevel@tonic-gate 	case X86_TYPE_CYRIX_MII:
19137c478bd9Sstevel@tonic-gate 		return ("Cyrix M2");
19147c478bd9Sstevel@tonic-gate 	case X86_TYPE_VIA_CYRIX_III:
19157c478bd9Sstevel@tonic-gate 		return ("VIA Cyrix M3");
19167c478bd9Sstevel@tonic-gate 	default:
19177c478bd9Sstevel@tonic-gate 		/*
19187c478bd9Sstevel@tonic-gate 		 * Have another wild guess ..
19197c478bd9Sstevel@tonic-gate 		 */
19207c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 4 && cpi->cpi_model == 9)
19217c478bd9Sstevel@tonic-gate 			return ("Cyrix 5x86");
19227c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_family == 5) {
19237c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
19247c478bd9Sstevel@tonic-gate 			case 2:
19257c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86");	/* Cyrix M1 */
19267c478bd9Sstevel@tonic-gate 			case 4:
19277c478bd9Sstevel@tonic-gate 				return ("Cyrix MediaGX");
19287c478bd9Sstevel@tonic-gate 			default:
19297c478bd9Sstevel@tonic-gate 				break;
19307c478bd9Sstevel@tonic-gate 			}
19317c478bd9Sstevel@tonic-gate 		} else if (cpi->cpi_family == 6) {
19327c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
19337c478bd9Sstevel@tonic-gate 			case 0:
19347c478bd9Sstevel@tonic-gate 				return ("Cyrix 6x86MX"); /* Cyrix M2? */
19357c478bd9Sstevel@tonic-gate 			case 5:
19367c478bd9Sstevel@tonic-gate 			case 6:
19377c478bd9Sstevel@tonic-gate 			case 7:
19387c478bd9Sstevel@tonic-gate 			case 8:
19397c478bd9Sstevel@tonic-gate 			case 9:
19407c478bd9Sstevel@tonic-gate 				return ("VIA C3");
19417c478bd9Sstevel@tonic-gate 			default:
19427c478bd9Sstevel@tonic-gate 				break;
19437c478bd9Sstevel@tonic-gate 			}
19447c478bd9Sstevel@tonic-gate 		}
19457c478bd9Sstevel@tonic-gate 		break;
19467c478bd9Sstevel@tonic-gate 	}
19477c478bd9Sstevel@tonic-gate 	return (NULL);
19487c478bd9Sstevel@tonic-gate }
19497c478bd9Sstevel@tonic-gate 
19507c478bd9Sstevel@tonic-gate /*
19517c478bd9Sstevel@tonic-gate  * This only gets called in the case that the CPU extended
19527c478bd9Sstevel@tonic-gate  * feature brand string (0x80000002, 0x80000003, 0x80000004)
19537c478bd9Sstevel@tonic-gate  * aren't available, or contain null bytes for some reason.
19547c478bd9Sstevel@tonic-gate  */
19557c478bd9Sstevel@tonic-gate static void
19567c478bd9Sstevel@tonic-gate fabricate_brandstr(struct cpuid_info *cpi)
19577c478bd9Sstevel@tonic-gate {
19587c478bd9Sstevel@tonic-gate 	const char *brand = NULL;
19597c478bd9Sstevel@tonic-gate 
19607c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
19617c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
19627c478bd9Sstevel@tonic-gate 		brand = intel_cpubrand(cpi);
19637c478bd9Sstevel@tonic-gate 		break;
19647c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
19657c478bd9Sstevel@tonic-gate 		brand = amd_cpubrand(cpi);
19667c478bd9Sstevel@tonic-gate 		break;
19677c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
19687c478bd9Sstevel@tonic-gate 		brand = cyrix_cpubrand(cpi, x86_type);
19697c478bd9Sstevel@tonic-gate 		break;
19707c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NexGen:
19717c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
19727c478bd9Sstevel@tonic-gate 			brand = "NexGen Nx586";
19737c478bd9Sstevel@tonic-gate 		break;
19747c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
19757c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5)
19767c478bd9Sstevel@tonic-gate 			switch (cpi->cpi_model) {
19777c478bd9Sstevel@tonic-gate 			case 4:
19787c478bd9Sstevel@tonic-gate 				brand = "Centaur C6";
19797c478bd9Sstevel@tonic-gate 				break;
19807c478bd9Sstevel@tonic-gate 			case 8:
19817c478bd9Sstevel@tonic-gate 				brand = "Centaur C2";
19827c478bd9Sstevel@tonic-gate 				break;
19837c478bd9Sstevel@tonic-gate 			case 9:
19847c478bd9Sstevel@tonic-gate 				brand = "Centaur C3";
19857c478bd9Sstevel@tonic-gate 				break;
19867c478bd9Sstevel@tonic-gate 			default:
19877c478bd9Sstevel@tonic-gate 				break;
19887c478bd9Sstevel@tonic-gate 			}
19897c478bd9Sstevel@tonic-gate 		break;
19907c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Rise:
19917c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 &&
19927c478bd9Sstevel@tonic-gate 		    (cpi->cpi_model == 0 || cpi->cpi_model == 2))
19937c478bd9Sstevel@tonic-gate 			brand = "Rise mP6";
19947c478bd9Sstevel@tonic-gate 		break;
19957c478bd9Sstevel@tonic-gate 	case X86_VENDOR_SiS:
19967c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 0)
19977c478bd9Sstevel@tonic-gate 			brand = "SiS 55x";
19987c478bd9Sstevel@tonic-gate 		break;
19997c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
20007c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family == 5 && cpi->cpi_model == 4)
20017c478bd9Sstevel@tonic-gate 			brand = "Transmeta Crusoe TM3x00 or TM5x00";
20027c478bd9Sstevel@tonic-gate 		break;
20037c478bd9Sstevel@tonic-gate 	case X86_VENDOR_NSC:
20047c478bd9Sstevel@tonic-gate 	case X86_VENDOR_UMC:
20057c478bd9Sstevel@tonic-gate 	default:
20067c478bd9Sstevel@tonic-gate 		break;
20077c478bd9Sstevel@tonic-gate 	}
20087c478bd9Sstevel@tonic-gate 	if (brand) {
20097c478bd9Sstevel@tonic-gate 		(void) strcpy((char *)cpi->cpi_brandstr, brand);
20107c478bd9Sstevel@tonic-gate 		return;
20117c478bd9Sstevel@tonic-gate 	}
20127c478bd9Sstevel@tonic-gate 
20137c478bd9Sstevel@tonic-gate 	/*
20147c478bd9Sstevel@tonic-gate 	 * If all else fails ...
20157c478bd9Sstevel@tonic-gate 	 */
20167c478bd9Sstevel@tonic-gate 	(void) snprintf(cpi->cpi_brandstr, sizeof (cpi->cpi_brandstr),
20177c478bd9Sstevel@tonic-gate 	    "%s %d.%d.%d", cpi->cpi_vendorstr, cpi->cpi_family,
20187c478bd9Sstevel@tonic-gate 	    cpi->cpi_model, cpi->cpi_step);
20197c478bd9Sstevel@tonic-gate }
20207c478bd9Sstevel@tonic-gate 
20217c478bd9Sstevel@tonic-gate /*
20227c478bd9Sstevel@tonic-gate  * This routine is called just after kernel memory allocation
20237c478bd9Sstevel@tonic-gate  * becomes available on cpu0, and as part of mp_startup() on
20247c478bd9Sstevel@tonic-gate  * the other cpus.
20257c478bd9Sstevel@tonic-gate  *
2026d129bde2Sesaxe  * Fixup the brand string, and collect any information from cpuid
2027d129bde2Sesaxe  * that requires dynamicically allocated storage to represent.
20287c478bd9Sstevel@tonic-gate  */
20297c478bd9Sstevel@tonic-gate /*ARGSUSED*/
20307c478bd9Sstevel@tonic-gate void
20317c478bd9Sstevel@tonic-gate cpuid_pass3(cpu_t *cpu)
20327c478bd9Sstevel@tonic-gate {
2033d129bde2Sesaxe 	int	i, max, shft, level, size;
2034d129bde2Sesaxe 	struct cpuid_regs regs;
2035d129bde2Sesaxe 	struct cpuid_regs *cp;
20367c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
20377c478bd9Sstevel@tonic-gate 
20387c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 2);
20397c478bd9Sstevel@tonic-gate 
2040d129bde2Sesaxe 	/*
2041d129bde2Sesaxe 	 * Function 4: Deterministic cache parameters
2042d129bde2Sesaxe 	 *
2043d129bde2Sesaxe 	 * Take this opportunity to detect the number of threads
2044d129bde2Sesaxe 	 * sharing the last level cache, and construct a corresponding
2045d129bde2Sesaxe 	 * cache id. The respective cpuid_info members are initialized
2046d129bde2Sesaxe 	 * to the default case of "no last level cache sharing".
2047d129bde2Sesaxe 	 */
2048d129bde2Sesaxe 	cpi->cpi_ncpu_shr_last_cache = 1;
2049d129bde2Sesaxe 	cpi->cpi_last_lvl_cacheid = cpu->cpu_id;
2050d129bde2Sesaxe 
2051d129bde2Sesaxe 	if (cpi->cpi_maxeax >= 4 && cpi->cpi_vendor == X86_VENDOR_Intel) {
2052d129bde2Sesaxe 
2053d129bde2Sesaxe 		/*
2054d129bde2Sesaxe 		 * Find the # of elements (size) returned by fn 4, and along
2055d129bde2Sesaxe 		 * the way detect last level cache sharing details.
2056d129bde2Sesaxe 		 */
2057d129bde2Sesaxe 		bzero(&regs, sizeof (regs));
2058d129bde2Sesaxe 		cp = &regs;
2059d129bde2Sesaxe 		for (i = 0, max = 0; i < CPI_FN4_ECX_MAX; i++) {
2060d129bde2Sesaxe 			cp->cp_eax = 4;
2061d129bde2Sesaxe 			cp->cp_ecx = i;
2062d129bde2Sesaxe 
2063d129bde2Sesaxe 			(void) __cpuid_insn(cp);
2064d129bde2Sesaxe 
2065d129bde2Sesaxe 			if (CPI_CACHE_TYPE(cp) == 0)
2066d129bde2Sesaxe 				break;
2067d129bde2Sesaxe 			level = CPI_CACHE_LVL(cp);
2068d129bde2Sesaxe 			if (level > max) {
2069d129bde2Sesaxe 				max = level;
2070d129bde2Sesaxe 				cpi->cpi_ncpu_shr_last_cache =
2071d129bde2Sesaxe 				    CPI_NTHR_SHR_CACHE(cp) + 1;
2072d129bde2Sesaxe 			}
2073d129bde2Sesaxe 		}
2074d129bde2Sesaxe 		cpi->cpi_std_4_size = size = i;
2075d129bde2Sesaxe 
2076d129bde2Sesaxe 		/*
2077d129bde2Sesaxe 		 * Allocate the cpi_std_4 array. The first element
2078d129bde2Sesaxe 		 * references the regs for fn 4, %ecx == 0, which
2079d129bde2Sesaxe 		 * cpuid_pass2() stashed in cpi->cpi_std[4].
2080d129bde2Sesaxe 		 */
2081d129bde2Sesaxe 		if (size > 0) {
2082d129bde2Sesaxe 			cpi->cpi_std_4 =
2083d129bde2Sesaxe 			    kmem_alloc(size * sizeof (cp), KM_SLEEP);
2084d129bde2Sesaxe 			cpi->cpi_std_4[0] = &cpi->cpi_std[4];
2085d129bde2Sesaxe 
2086d129bde2Sesaxe 			/*
2087d129bde2Sesaxe 			 * Allocate storage to hold the additional regs
2088d129bde2Sesaxe 			 * for function 4, %ecx == 1 .. cpi_std_4_size.
2089d129bde2Sesaxe 			 *
2090d129bde2Sesaxe 			 * The regs for fn 4, %ecx == 0 has already
2091d129bde2Sesaxe 			 * been allocated as indicated above.
2092d129bde2Sesaxe 			 */
2093d129bde2Sesaxe 			for (i = 1; i < size; i++) {
2094d129bde2Sesaxe 				cp = cpi->cpi_std_4[i] =
2095d129bde2Sesaxe 				    kmem_zalloc(sizeof (regs), KM_SLEEP);
2096d129bde2Sesaxe 				cp->cp_eax = 4;
2097d129bde2Sesaxe 				cp->cp_ecx = i;
2098d129bde2Sesaxe 
2099d129bde2Sesaxe 				(void) __cpuid_insn(cp);
2100d129bde2Sesaxe 			}
2101d129bde2Sesaxe 		}
2102d129bde2Sesaxe 		/*
2103d129bde2Sesaxe 		 * Determine the number of bits needed to represent
2104d129bde2Sesaxe 		 * the number of CPUs sharing the last level cache.
2105d129bde2Sesaxe 		 *
2106d129bde2Sesaxe 		 * Shift off that number of bits from the APIC id to
2107d129bde2Sesaxe 		 * derive the cache id.
2108d129bde2Sesaxe 		 */
2109d129bde2Sesaxe 		shft = 0;
2110d129bde2Sesaxe 		for (i = 1; i < cpi->cpi_ncpu_shr_last_cache; i <<= 1)
2111d129bde2Sesaxe 			shft++;
2112b6917abeSmishra 		cpi->cpi_last_lvl_cacheid = cpi->cpi_apicid >> shft;
2113d129bde2Sesaxe 	}
2114d129bde2Sesaxe 
2115d129bde2Sesaxe 	/*
2116d129bde2Sesaxe 	 * Now fixup the brand string
2117d129bde2Sesaxe 	 */
21187c478bd9Sstevel@tonic-gate 	if ((cpi->cpi_xmaxeax & 0x80000000) == 0) {
21197c478bd9Sstevel@tonic-gate 		fabricate_brandstr(cpi);
2120d129bde2Sesaxe 	} else {
21217c478bd9Sstevel@tonic-gate 
21227c478bd9Sstevel@tonic-gate 		/*
21237c478bd9Sstevel@tonic-gate 		 * If we successfully extracted a brand string from the cpuid
21247c478bd9Sstevel@tonic-gate 		 * instruction, clean it up by removing leading spaces and
21257c478bd9Sstevel@tonic-gate 		 * similar junk.
21267c478bd9Sstevel@tonic-gate 		 */
21277c478bd9Sstevel@tonic-gate 		if (cpi->cpi_brandstr[0]) {
21287c478bd9Sstevel@tonic-gate 			size_t maxlen = sizeof (cpi->cpi_brandstr);
21297c478bd9Sstevel@tonic-gate 			char *src, *dst;
21307c478bd9Sstevel@tonic-gate 
21317c478bd9Sstevel@tonic-gate 			dst = src = (char *)cpi->cpi_brandstr;
21327c478bd9Sstevel@tonic-gate 			src[maxlen - 1] = '\0';
21337c478bd9Sstevel@tonic-gate 			/*
21347c478bd9Sstevel@tonic-gate 			 * strip leading spaces
21357c478bd9Sstevel@tonic-gate 			 */
21367c478bd9Sstevel@tonic-gate 			while (*src == ' ')
21377c478bd9Sstevel@tonic-gate 				src++;
21387c478bd9Sstevel@tonic-gate 			/*
21397c478bd9Sstevel@tonic-gate 			 * Remove any 'Genuine' or "Authentic" prefixes
21407c478bd9Sstevel@tonic-gate 			 */
21417c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Genuine ", 8) == 0)
21427c478bd9Sstevel@tonic-gate 				src += 8;
21437c478bd9Sstevel@tonic-gate 			if (strncmp(src, "Authentic ", 10) == 0)
21447c478bd9Sstevel@tonic-gate 				src += 10;
21457c478bd9Sstevel@tonic-gate 
21467c478bd9Sstevel@tonic-gate 			/*
21477c478bd9Sstevel@tonic-gate 			 * Now do an in-place copy.
21487c478bd9Sstevel@tonic-gate 			 * Map (R) to (r) and (TM) to (tm).
21497c478bd9Sstevel@tonic-gate 			 * The era of teletypes is long gone, and there's
21507c478bd9Sstevel@tonic-gate 			 * -really- no need to shout.
21517c478bd9Sstevel@tonic-gate 			 */
21527c478bd9Sstevel@tonic-gate 			while (*src != '\0') {
21537c478bd9Sstevel@tonic-gate 				if (src[0] == '(') {
21547c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "R)", 2) == 0) {
21557c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(r)", 3);
21567c478bd9Sstevel@tonic-gate 						src += 3;
21577c478bd9Sstevel@tonic-gate 						dst += 3;
21587c478bd9Sstevel@tonic-gate 						continue;
21597c478bd9Sstevel@tonic-gate 					}
21607c478bd9Sstevel@tonic-gate 					if (strncmp(src + 1, "TM)", 3) == 0) {
21617c478bd9Sstevel@tonic-gate 						(void) strncpy(dst, "(tm)", 4);
21627c478bd9Sstevel@tonic-gate 						src += 4;
21637c478bd9Sstevel@tonic-gate 						dst += 4;
21647c478bd9Sstevel@tonic-gate 						continue;
21657c478bd9Sstevel@tonic-gate 					}
21667c478bd9Sstevel@tonic-gate 				}
21677c478bd9Sstevel@tonic-gate 				*dst++ = *src++;
21687c478bd9Sstevel@tonic-gate 			}
21697c478bd9Sstevel@tonic-gate 			*dst = '\0';
21707c478bd9Sstevel@tonic-gate 
21717c478bd9Sstevel@tonic-gate 			/*
21727c478bd9Sstevel@tonic-gate 			 * Finally, remove any trailing spaces
21737c478bd9Sstevel@tonic-gate 			 */
21747c478bd9Sstevel@tonic-gate 			while (--dst > cpi->cpi_brandstr)
21757c478bd9Sstevel@tonic-gate 				if (*dst == ' ')
21767c478bd9Sstevel@tonic-gate 					*dst = '\0';
21777c478bd9Sstevel@tonic-gate 				else
21787c478bd9Sstevel@tonic-gate 					break;
21797c478bd9Sstevel@tonic-gate 		} else
21807c478bd9Sstevel@tonic-gate 			fabricate_brandstr(cpi);
2181d129bde2Sesaxe 	}
21827c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 3;
21837c478bd9Sstevel@tonic-gate }
21847c478bd9Sstevel@tonic-gate 
21857c478bd9Sstevel@tonic-gate /*
21867c478bd9Sstevel@tonic-gate  * This routine is called out of bind_hwcap() much later in the life
21877c478bd9Sstevel@tonic-gate  * of the kernel (post_startup()).  The job of this routine is to resolve
21887c478bd9Sstevel@tonic-gate  * the hardware feature support and kernel support for those features into
21897c478bd9Sstevel@tonic-gate  * what we're actually going to tell applications via the aux vector.
21907c478bd9Sstevel@tonic-gate  */
21917c478bd9Sstevel@tonic-gate uint_t
21927c478bd9Sstevel@tonic-gate cpuid_pass4(cpu_t *cpu)
21937c478bd9Sstevel@tonic-gate {
21947c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
21957c478bd9Sstevel@tonic-gate 	uint_t hwcap_flags = 0;
21967c478bd9Sstevel@tonic-gate 
21977c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
21987c478bd9Sstevel@tonic-gate 		cpu = CPU;
21997c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
22007c478bd9Sstevel@tonic-gate 
22017c478bd9Sstevel@tonic-gate 	ASSERT(cpi->cpi_pass == 3);
22027c478bd9Sstevel@tonic-gate 
22037c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax >= 1) {
22047c478bd9Sstevel@tonic-gate 		uint32_t *edx = &cpi->cpi_support[STD_EDX_FEATURES];
22057c478bd9Sstevel@tonic-gate 		uint32_t *ecx = &cpi->cpi_support[STD_ECX_FEATURES];
22067c478bd9Sstevel@tonic-gate 
22077c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_EDX(cpi);
22087c478bd9Sstevel@tonic-gate 		*ecx = CPI_FEATURES_ECX(cpi);
22097c478bd9Sstevel@tonic-gate 
22107c478bd9Sstevel@tonic-gate 		/*
22117c478bd9Sstevel@tonic-gate 		 * [these require explicit kernel support]
22127c478bd9Sstevel@tonic-gate 		 */
22137c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SEP) == 0)
22147c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SEP;
22157c478bd9Sstevel@tonic-gate 
22167c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE) == 0)
22177c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FXSR|CPUID_INTC_EDX_SSE);
22187c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE2) == 0)
22197c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_SSE2;
22207c478bd9Sstevel@tonic-gate 
22217c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_HTT) == 0)
22227c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_INTC_EDX_HTT;
22237c478bd9Sstevel@tonic-gate 
22247c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_SSE3) == 0)
22257c478bd9Sstevel@tonic-gate 			*ecx &= ~CPUID_INTC_ECX_SSE3;
22267c478bd9Sstevel@tonic-gate 
2227d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2228d0f8ff6eSkk208521 			if ((x86_feature & X86_SSSE3) == 0)
2229d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSSE3;
2230d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_1) == 0)
2231d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_1;
2232d0f8ff6eSkk208521 			if ((x86_feature & X86_SSE4_2) == 0)
2233d0f8ff6eSkk208521 				*ecx &= ~CPUID_INTC_ECX_SSE4_2;
2234a50a8b93SKuriakose Kuruvilla 			if ((x86_feature & X86_AES) == 0)
2235a50a8b93SKuriakose Kuruvilla 				*ecx &= ~CPUID_INTC_ECX_AES;
2236d0f8ff6eSkk208521 		}
2237d0f8ff6eSkk208521 
22387c478bd9Sstevel@tonic-gate 		/*
22397c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond x87 fp context]
22407c478bd9Sstevel@tonic-gate 		 */
22417c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
22427c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_INTC_EDX_FPU | CPUID_INTC_EDX_MMX);
22437c478bd9Sstevel@tonic-gate 
22447c478bd9Sstevel@tonic-gate 		/*
22457c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to things that we
22467c478bd9Sstevel@tonic-gate 		 * think userland will care about.
22477c478bd9Sstevel@tonic-gate 		 */
22487c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SEP)
22497c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SEP;
22507c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE)
22517c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FXSR | AV_386_SSE;
22527c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_SSE2)
22537c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE2;
22547c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_SSE3)
22557c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_SSE3;
2256d0f8ff6eSkk208521 		if (cpi->cpi_vendor == X86_VENDOR_Intel) {
2257d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSSE3)
2258d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSSE3;
2259d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_1)
2260d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_1;
2261d0f8ff6eSkk208521 			if (*ecx & CPUID_INTC_ECX_SSE4_2)
2262d0f8ff6eSkk208521 				hwcap_flags |= AV_386_SSE4_2;
22635087e485SKrishnendu Sadhukhan - Sun Microsystems 			if (*ecx & CPUID_INTC_ECX_MOVBE)
22645087e485SKrishnendu Sadhukhan - Sun Microsystems 				hwcap_flags |= AV_386_MOVBE;
2265a50a8b93SKuriakose Kuruvilla 			if (*ecx & CPUID_INTC_ECX_AES)
2266a50a8b93SKuriakose Kuruvilla 				hwcap_flags |= AV_386_AES;
2267a50a8b93SKuriakose Kuruvilla 			if (*ecx & CPUID_INTC_ECX_PCLMULQDQ)
2268a50a8b93SKuriakose Kuruvilla 				hwcap_flags |= AV_386_PCLMULQDQ;
2269d0f8ff6eSkk208521 		}
2270f8801251Skk208521 		if (*ecx & CPUID_INTC_ECX_POPCNT)
2271f8801251Skk208521 			hwcap_flags |= AV_386_POPCNT;
22727c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_FPU)
22737c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_FPU;
22747c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_MMX)
22757c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_MMX;
22767c478bd9Sstevel@tonic-gate 
22777c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_TSC)
22787c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_TSC;
22797c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CX8)
22807c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX8;
22817c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_INTC_EDX_CMOV)
22827c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CMOV;
22837c478bd9Sstevel@tonic-gate 		if (*ecx & CPUID_INTC_ECX_CX16)
22847c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_CX16;
22857c478bd9Sstevel@tonic-gate 	}
22867c478bd9Sstevel@tonic-gate 
22877c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000001)
22887c478bd9Sstevel@tonic-gate 		goto pass4_done;
22897c478bd9Sstevel@tonic-gate 
22907c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
22918949bcd6Sandrei 		struct cpuid_regs cp;
2292ae115bc7Smrj 		uint32_t *edx, *ecx;
22937c478bd9Sstevel@tonic-gate 
2294ae115bc7Smrj 	case X86_VENDOR_Intel:
2295ae115bc7Smrj 		/*
2296ae115bc7Smrj 		 * Seems like Intel duplicated what we necessary
2297ae115bc7Smrj 		 * here to make the initial crop of 64-bit OS's work.
2298ae115bc7Smrj 		 * Hopefully, those are the only "extended" bits
2299ae115bc7Smrj 		 * they'll add.
2300ae115bc7Smrj 		 */
2301ae115bc7Smrj 		/*FALLTHROUGH*/
2302ae115bc7Smrj 
23037c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
23047c478bd9Sstevel@tonic-gate 		edx = &cpi->cpi_support[AMD_EDX_FEATURES];
2305ae115bc7Smrj 		ecx = &cpi->cpi_support[AMD_ECX_FEATURES];
23067c478bd9Sstevel@tonic-gate 
23077c478bd9Sstevel@tonic-gate 		*edx = CPI_FEATURES_XTD_EDX(cpi);
2308ae115bc7Smrj 		*ecx = CPI_FEATURES_XTD_ECX(cpi);
2309ae115bc7Smrj 
2310ae115bc7Smrj 		/*
2311ae115bc7Smrj 		 * [these features require explicit kernel support]
2312ae115bc7Smrj 		 */
2313ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2314ae115bc7Smrj 		case X86_VENDOR_Intel:
2315d36ea5d8Ssudheer 			if ((x86_feature & X86_TSCP) == 0)
2316d36ea5d8Ssudheer 				*edx &= ~CPUID_AMD_EDX_TSCP;
2317ae115bc7Smrj 			break;
2318ae115bc7Smrj 
2319ae115bc7Smrj 		case X86_VENDOR_AMD:
2320ae115bc7Smrj 			if ((x86_feature & X86_TSCP) == 0)
2321ae115bc7Smrj 				*edx &= ~CPUID_AMD_EDX_TSCP;
2322f8801251Skk208521 			if ((x86_feature & X86_SSE4A) == 0)
2323f8801251Skk208521 				*ecx &= ~CPUID_AMD_ECX_SSE4A;
2324ae115bc7Smrj 			break;
2325ae115bc7Smrj 
2326ae115bc7Smrj 		default:
2327ae115bc7Smrj 			break;
2328ae115bc7Smrj 		}
23297c478bd9Sstevel@tonic-gate 
23307c478bd9Sstevel@tonic-gate 		/*
23317c478bd9Sstevel@tonic-gate 		 * [no explicit support required beyond
23327c478bd9Sstevel@tonic-gate 		 * x87 fp context and exception handlers]
23337c478bd9Sstevel@tonic-gate 		 */
23347c478bd9Sstevel@tonic-gate 		if (!fpu_exists)
23357c478bd9Sstevel@tonic-gate 			*edx &= ~(CPUID_AMD_EDX_MMXamd |
23367c478bd9Sstevel@tonic-gate 			    CPUID_AMD_EDX_3DNow | CPUID_AMD_EDX_3DNowx);
23377c478bd9Sstevel@tonic-gate 
23387c478bd9Sstevel@tonic-gate 		if ((x86_feature & X86_NX) == 0)
23397c478bd9Sstevel@tonic-gate 			*edx &= ~CPUID_AMD_EDX_NX;
2340ae115bc7Smrj #if !defined(__amd64)
23417c478bd9Sstevel@tonic-gate 		*edx &= ~CPUID_AMD_EDX_LM;
23427c478bd9Sstevel@tonic-gate #endif
23437c478bd9Sstevel@tonic-gate 		/*
23447c478bd9Sstevel@tonic-gate 		 * Now map the supported feature vector to
23457c478bd9Sstevel@tonic-gate 		 * things that we think userland will care about.
23467c478bd9Sstevel@tonic-gate 		 */
2347ae115bc7Smrj #if defined(__amd64)
23487c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_SYSC)
23497c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_SYSC;
2350ae115bc7Smrj #endif
23517c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_MMXamd)
23527c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_MMX;
23537c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNow)
23547c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNow;
23557c478bd9Sstevel@tonic-gate 		if (*edx & CPUID_AMD_EDX_3DNowx)
23567c478bd9Sstevel@tonic-gate 			hwcap_flags |= AV_386_AMD_3DNowx;
2357ae115bc7Smrj 
2358ae115bc7Smrj 		switch (cpi->cpi_vendor) {
2359ae115bc7Smrj 		case X86_VENDOR_AMD:
2360ae115bc7Smrj 			if (*edx & CPUID_AMD_EDX_TSCP)
2361ae115bc7Smrj 				hwcap_flags |= AV_386_TSCP;
2362ae115bc7Smrj 			if (*ecx & CPUID_AMD_ECX_AHF64)
2363ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2364f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_SSE4A)
2365f8801251Skk208521 				hwcap_flags |= AV_386_AMD_SSE4A;
2366f8801251Skk208521 			if (*ecx & CPUID_AMD_ECX_LZCNT)
2367f8801251Skk208521 				hwcap_flags |= AV_386_AMD_LZCNT;
2368ae115bc7Smrj 			break;
2369ae115bc7Smrj 
2370ae115bc7Smrj 		case X86_VENDOR_Intel:
2371d36ea5d8Ssudheer 			if (*edx & CPUID_AMD_EDX_TSCP)
2372d36ea5d8Ssudheer 				hwcap_flags |= AV_386_TSCP;
2373ae115bc7Smrj 			/*
2374ae115bc7Smrj 			 * Aarrgh.
2375ae115bc7Smrj 			 * Intel uses a different bit in the same word.
2376ae115bc7Smrj 			 */
2377ae115bc7Smrj 			if (*ecx & CPUID_INTC_ECX_AHF64)
2378ae115bc7Smrj 				hwcap_flags |= AV_386_AHF;
2379ae115bc7Smrj 			break;
2380ae115bc7Smrj 
2381ae115bc7Smrj 		default:
2382ae115bc7Smrj 			break;
2383ae115bc7Smrj 		}
23847c478bd9Sstevel@tonic-gate 		break;
23857c478bd9Sstevel@tonic-gate 
23867c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
23878949bcd6Sandrei 		cp.cp_eax = 0x80860001;
23888949bcd6Sandrei 		(void) __cpuid_insn(&cp);
23898949bcd6Sandrei 		cpi->cpi_support[TM_EDX_FEATURES] = cp.cp_edx;
23907c478bd9Sstevel@tonic-gate 		break;
23917c478bd9Sstevel@tonic-gate 
23927c478bd9Sstevel@tonic-gate 	default:
23937c478bd9Sstevel@tonic-gate 		break;
23947c478bd9Sstevel@tonic-gate 	}
23957c478bd9Sstevel@tonic-gate 
23967c478bd9Sstevel@tonic-gate pass4_done:
23977c478bd9Sstevel@tonic-gate 	cpi->cpi_pass = 4;
23987c478bd9Sstevel@tonic-gate 	return (hwcap_flags);
23997c478bd9Sstevel@tonic-gate }
24007c478bd9Sstevel@tonic-gate 
24017c478bd9Sstevel@tonic-gate 
24027c478bd9Sstevel@tonic-gate /*
24037c478bd9Sstevel@tonic-gate  * Simulate the cpuid instruction using the data we previously
24047c478bd9Sstevel@tonic-gate  * captured about this CPU.  We try our best to return the truth
24057c478bd9Sstevel@tonic-gate  * about the hardware, independently of kernel support.
24067c478bd9Sstevel@tonic-gate  */
24077c478bd9Sstevel@tonic-gate uint32_t
24088949bcd6Sandrei cpuid_insn(cpu_t *cpu, struct cpuid_regs *cp)
24097c478bd9Sstevel@tonic-gate {
24107c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
24118949bcd6Sandrei 	struct cpuid_regs *xcp;
24127c478bd9Sstevel@tonic-gate 
24137c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
24147c478bd9Sstevel@tonic-gate 		cpu = CPU;
24157c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
24167c478bd9Sstevel@tonic-gate 
24177c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
24187c478bd9Sstevel@tonic-gate 
24197c478bd9Sstevel@tonic-gate 	/*
24207c478bd9Sstevel@tonic-gate 	 * CPUID data is cached in two separate places: cpi_std for standard
24217c478bd9Sstevel@tonic-gate 	 * CPUID functions, and cpi_extd for extended CPUID functions.
24227c478bd9Sstevel@tonic-gate 	 */
24238949bcd6Sandrei 	if (cp->cp_eax <= cpi->cpi_maxeax && cp->cp_eax < NMAX_CPI_STD)
24248949bcd6Sandrei 		xcp = &cpi->cpi_std[cp->cp_eax];
24258949bcd6Sandrei 	else if (cp->cp_eax >= 0x80000000 && cp->cp_eax <= cpi->cpi_xmaxeax &&
24268949bcd6Sandrei 	    cp->cp_eax < 0x80000000 + NMAX_CPI_EXTD)
24278949bcd6Sandrei 		xcp = &cpi->cpi_extd[cp->cp_eax - 0x80000000];
24287c478bd9Sstevel@tonic-gate 	else
24297c478bd9Sstevel@tonic-gate 		/*
24307c478bd9Sstevel@tonic-gate 		 * The caller is asking for data from an input parameter which
24317c478bd9Sstevel@tonic-gate 		 * the kernel has not cached.  In this case we go fetch from
24327c478bd9Sstevel@tonic-gate 		 * the hardware and return the data directly to the user.
24337c478bd9Sstevel@tonic-gate 		 */
24348949bcd6Sandrei 		return (__cpuid_insn(cp));
24358949bcd6Sandrei 
24368949bcd6Sandrei 	cp->cp_eax = xcp->cp_eax;
24378949bcd6Sandrei 	cp->cp_ebx = xcp->cp_ebx;
24388949bcd6Sandrei 	cp->cp_ecx = xcp->cp_ecx;
24398949bcd6Sandrei 	cp->cp_edx = xcp->cp_edx;
24407c478bd9Sstevel@tonic-gate 	return (cp->cp_eax);
24417c478bd9Sstevel@tonic-gate }
24427c478bd9Sstevel@tonic-gate 
24437c478bd9Sstevel@tonic-gate int
24447c478bd9Sstevel@tonic-gate cpuid_checkpass(cpu_t *cpu, int pass)
24457c478bd9Sstevel@tonic-gate {
24467c478bd9Sstevel@tonic-gate 	return (cpu != NULL && cpu->cpu_m.mcpu_cpi != NULL &&
24477c478bd9Sstevel@tonic-gate 	    cpu->cpu_m.mcpu_cpi->cpi_pass >= pass);
24487c478bd9Sstevel@tonic-gate }
24497c478bd9Sstevel@tonic-gate 
24507c478bd9Sstevel@tonic-gate int
24517c478bd9Sstevel@tonic-gate cpuid_getbrandstr(cpu_t *cpu, char *s, size_t n)
24527c478bd9Sstevel@tonic-gate {
24537c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 3));
24547c478bd9Sstevel@tonic-gate 
24557c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, "%s", cpu->cpu_m.mcpu_cpi->cpi_brandstr));
24567c478bd9Sstevel@tonic-gate }
24577c478bd9Sstevel@tonic-gate 
24587c478bd9Sstevel@tonic-gate int
24598949bcd6Sandrei cpuid_is_cmt(cpu_t *cpu)
24607c478bd9Sstevel@tonic-gate {
24617c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
24627c478bd9Sstevel@tonic-gate 		cpu = CPU;
24637c478bd9Sstevel@tonic-gate 
24647c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
24657c478bd9Sstevel@tonic-gate 
24667c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_chipid >= 0);
24677c478bd9Sstevel@tonic-gate }
24687c478bd9Sstevel@tonic-gate 
24697c478bd9Sstevel@tonic-gate /*
24707c478bd9Sstevel@tonic-gate  * AMD and Intel both implement the 64-bit variant of the syscall
24717c478bd9Sstevel@tonic-gate  * instruction (syscallq), so if there's -any- support for syscall,
24727c478bd9Sstevel@tonic-gate  * cpuid currently says "yes, we support this".
24737c478bd9Sstevel@tonic-gate  *
24747c478bd9Sstevel@tonic-gate  * However, Intel decided to -not- implement the 32-bit variant of the
24757c478bd9Sstevel@tonic-gate  * syscall instruction, so we provide a predicate to allow our caller
24767c478bd9Sstevel@tonic-gate  * to test that subtlety here.
2477843e1988Sjohnlev  *
2478843e1988Sjohnlev  * XXPV	Currently, 32-bit syscall instructions don't work via the hypervisor,
2479843e1988Sjohnlev  *	even in the case where the hardware would in fact support it.
24807c478bd9Sstevel@tonic-gate  */
24817c478bd9Sstevel@tonic-gate /*ARGSUSED*/
24827c478bd9Sstevel@tonic-gate int
24837c478bd9Sstevel@tonic-gate cpuid_syscall32_insn(cpu_t *cpu)
24847c478bd9Sstevel@tonic-gate {
24857c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass((cpu == NULL ? CPU : cpu), 1));
24867c478bd9Sstevel@tonic-gate 
2487843e1988Sjohnlev #if !defined(__xpv)
2488ae115bc7Smrj 	if (cpu == NULL)
2489ae115bc7Smrj 		cpu = CPU;
2490ae115bc7Smrj 
2491ae115bc7Smrj 	/*CSTYLED*/
2492ae115bc7Smrj 	{
2493ae115bc7Smrj 		struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
2494ae115bc7Smrj 
2495ae115bc7Smrj 		if (cpi->cpi_vendor == X86_VENDOR_AMD &&
2496ae115bc7Smrj 		    cpi->cpi_xmaxeax >= 0x80000001 &&
2497ae115bc7Smrj 		    (CPI_FEATURES_XTD_EDX(cpi) & CPUID_AMD_EDX_SYSC))
2498ae115bc7Smrj 			return (1);
2499ae115bc7Smrj 	}
2500843e1988Sjohnlev #endif
25017c478bd9Sstevel@tonic-gate 	return (0);
25027c478bd9Sstevel@tonic-gate }
25037c478bd9Sstevel@tonic-gate 
25047c478bd9Sstevel@tonic-gate int
25057c478bd9Sstevel@tonic-gate cpuid_getidstr(cpu_t *cpu, char *s, size_t n)
25067c478bd9Sstevel@tonic-gate {
25077c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
25087c478bd9Sstevel@tonic-gate 
25097c478bd9Sstevel@tonic-gate 	static const char fmt[] =
2510ecfa43a5Sdmick 	    "x86 (%s %X family %d model %d step %d clock %d MHz)";
25117c478bd9Sstevel@tonic-gate 	static const char fmt_ht[] =
2512ecfa43a5Sdmick 	    "x86 (chipid 0x%x %s %X family %d model %d step %d clock %d MHz)";
25137c478bd9Sstevel@tonic-gate 
25147c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25157c478bd9Sstevel@tonic-gate 
25168949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
25177c478bd9Sstevel@tonic-gate 		return (snprintf(s, n, fmt_ht, cpi->cpi_chipid,
2518ecfa43a5Sdmick 		    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2519ecfa43a5Sdmick 		    cpi->cpi_family, cpi->cpi_model,
25207c478bd9Sstevel@tonic-gate 		    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
25217c478bd9Sstevel@tonic-gate 	return (snprintf(s, n, fmt,
2522ecfa43a5Sdmick 	    cpi->cpi_vendorstr, cpi->cpi_std[1].cp_eax,
2523ecfa43a5Sdmick 	    cpi->cpi_family, cpi->cpi_model,
25247c478bd9Sstevel@tonic-gate 	    cpi->cpi_step, cpu->cpu_type_info.pi_clock));
25257c478bd9Sstevel@tonic-gate }
25267c478bd9Sstevel@tonic-gate 
25277c478bd9Sstevel@tonic-gate const char *
25287c478bd9Sstevel@tonic-gate cpuid_getvendorstr(cpu_t *cpu)
25297c478bd9Sstevel@tonic-gate {
25307c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25317c478bd9Sstevel@tonic-gate 	return ((const char *)cpu->cpu_m.mcpu_cpi->cpi_vendorstr);
25327c478bd9Sstevel@tonic-gate }
25337c478bd9Sstevel@tonic-gate 
25347c478bd9Sstevel@tonic-gate uint_t
25357c478bd9Sstevel@tonic-gate cpuid_getvendor(cpu_t *cpu)
25367c478bd9Sstevel@tonic-gate {
25377c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25387c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_vendor);
25397c478bd9Sstevel@tonic-gate }
25407c478bd9Sstevel@tonic-gate 
25417c478bd9Sstevel@tonic-gate uint_t
25427c478bd9Sstevel@tonic-gate cpuid_getfamily(cpu_t *cpu)
25437c478bd9Sstevel@tonic-gate {
25447c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25457c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_family);
25467c478bd9Sstevel@tonic-gate }
25477c478bd9Sstevel@tonic-gate 
25487c478bd9Sstevel@tonic-gate uint_t
25497c478bd9Sstevel@tonic-gate cpuid_getmodel(cpu_t *cpu)
25507c478bd9Sstevel@tonic-gate {
25517c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25527c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_model);
25537c478bd9Sstevel@tonic-gate }
25547c478bd9Sstevel@tonic-gate 
25557c478bd9Sstevel@tonic-gate uint_t
25567c478bd9Sstevel@tonic-gate cpuid_get_ncpu_per_chip(cpu_t *cpu)
25577c478bd9Sstevel@tonic-gate {
25587c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25597c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_per_chip);
25607c478bd9Sstevel@tonic-gate }
25617c478bd9Sstevel@tonic-gate 
25627c478bd9Sstevel@tonic-gate uint_t
25638949bcd6Sandrei cpuid_get_ncore_per_chip(cpu_t *cpu)
25648949bcd6Sandrei {
25658949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
25668949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_ncore_per_chip);
25678949bcd6Sandrei }
25688949bcd6Sandrei 
25698949bcd6Sandrei uint_t
2570d129bde2Sesaxe cpuid_get_ncpu_sharing_last_cache(cpu_t *cpu)
2571d129bde2Sesaxe {
2572d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2573d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_ncpu_shr_last_cache);
2574d129bde2Sesaxe }
2575d129bde2Sesaxe 
2576d129bde2Sesaxe id_t
2577d129bde2Sesaxe cpuid_get_last_lvl_cacheid(cpu_t *cpu)
2578d129bde2Sesaxe {
2579d129bde2Sesaxe 	ASSERT(cpuid_checkpass(cpu, 2));
2580d129bde2Sesaxe 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
2581d129bde2Sesaxe }
2582d129bde2Sesaxe 
2583d129bde2Sesaxe uint_t
25847c478bd9Sstevel@tonic-gate cpuid_getstep(cpu_t *cpu)
25857c478bd9Sstevel@tonic-gate {
25867c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
25877c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_step);
25887c478bd9Sstevel@tonic-gate }
25897c478bd9Sstevel@tonic-gate 
25902449e17fSsherrym uint_t
25912449e17fSsherrym cpuid_getsig(struct cpu *cpu)
25922449e17fSsherrym {
25932449e17fSsherrym 	ASSERT(cpuid_checkpass(cpu, 1));
25942449e17fSsherrym 	return (cpu->cpu_m.mcpu_cpi->cpi_std[1].cp_eax);
25952449e17fSsherrym }
25962449e17fSsherrym 
25978a40a695Sgavinm uint32_t
25988a40a695Sgavinm cpuid_getchiprev(struct cpu *cpu)
25998a40a695Sgavinm {
26008a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
26018a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprev);
26028a40a695Sgavinm }
26038a40a695Sgavinm 
26048a40a695Sgavinm const char *
26058a40a695Sgavinm cpuid_getchiprevstr(struct cpu *cpu)
26068a40a695Sgavinm {
26078a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
26088a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_chiprevstr);
26098a40a695Sgavinm }
26108a40a695Sgavinm 
26118a40a695Sgavinm uint32_t
26128a40a695Sgavinm cpuid_getsockettype(struct cpu *cpu)
26138a40a695Sgavinm {
26148a40a695Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
26158a40a695Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_socket);
26168a40a695Sgavinm }
26178a40a695Sgavinm 
261889e921d5SKuriakose Kuruvilla const char *
261989e921d5SKuriakose Kuruvilla cpuid_getsocketstr(cpu_t *cpu)
262089e921d5SKuriakose Kuruvilla {
262189e921d5SKuriakose Kuruvilla 	static const char *socketstr = NULL;
262289e921d5SKuriakose Kuruvilla 	struct cpuid_info *cpi;
262389e921d5SKuriakose Kuruvilla 
262489e921d5SKuriakose Kuruvilla 	ASSERT(cpuid_checkpass(cpu, 1));
262589e921d5SKuriakose Kuruvilla 	cpi = cpu->cpu_m.mcpu_cpi;
262689e921d5SKuriakose Kuruvilla 
262789e921d5SKuriakose Kuruvilla 	/* Assume that socket types are the same across the system */
262889e921d5SKuriakose Kuruvilla 	if (socketstr == NULL)
262989e921d5SKuriakose Kuruvilla 		socketstr = _cpuid_sktstr(cpi->cpi_vendor, cpi->cpi_family,
263089e921d5SKuriakose Kuruvilla 		    cpi->cpi_model, cpi->cpi_step);
263189e921d5SKuriakose Kuruvilla 
263289e921d5SKuriakose Kuruvilla 
263389e921d5SKuriakose Kuruvilla 	return (socketstr);
263489e921d5SKuriakose Kuruvilla }
263589e921d5SKuriakose Kuruvilla 
2636fb2f18f8Sesaxe int
2637fb2f18f8Sesaxe cpuid_get_chipid(cpu_t *cpu)
26387c478bd9Sstevel@tonic-gate {
26397c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
26407c478bd9Sstevel@tonic-gate 
26418949bcd6Sandrei 	if (cpuid_is_cmt(cpu))
26427c478bd9Sstevel@tonic-gate 		return (cpu->cpu_m.mcpu_cpi->cpi_chipid);
26437c478bd9Sstevel@tonic-gate 	return (cpu->cpu_id);
26447c478bd9Sstevel@tonic-gate }
26457c478bd9Sstevel@tonic-gate 
26468949bcd6Sandrei id_t
2647fb2f18f8Sesaxe cpuid_get_coreid(cpu_t *cpu)
26488949bcd6Sandrei {
26498949bcd6Sandrei 	ASSERT(cpuid_checkpass(cpu, 1));
26508949bcd6Sandrei 	return (cpu->cpu_m.mcpu_cpi->cpi_coreid);
26518949bcd6Sandrei }
26528949bcd6Sandrei 
26537c478bd9Sstevel@tonic-gate int
265410569901Sgavinm cpuid_get_pkgcoreid(cpu_t *cpu)
265510569901Sgavinm {
265610569901Sgavinm 	ASSERT(cpuid_checkpass(cpu, 1));
265710569901Sgavinm 	return (cpu->cpu_m.mcpu_cpi->cpi_pkgcoreid);
265810569901Sgavinm }
265910569901Sgavinm 
266010569901Sgavinm int
2661fb2f18f8Sesaxe cpuid_get_clogid(cpu_t *cpu)
26627c478bd9Sstevel@tonic-gate {
26637c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
26647c478bd9Sstevel@tonic-gate 	return (cpu->cpu_m.mcpu_cpi->cpi_clogid);
26657c478bd9Sstevel@tonic-gate }
26667c478bd9Sstevel@tonic-gate 
2667b885580bSAlexander Kolbasov int
2668b885580bSAlexander Kolbasov cpuid_get_cacheid(cpu_t *cpu)
2669b885580bSAlexander Kolbasov {
2670b885580bSAlexander Kolbasov 	ASSERT(cpuid_checkpass(cpu, 1));
2671b885580bSAlexander Kolbasov 	return (cpu->cpu_m.mcpu_cpi->cpi_last_lvl_cacheid);
2672b885580bSAlexander Kolbasov }
2673b885580bSAlexander Kolbasov 
26748031591dSSrihari Venkatesan uint_t
26758031591dSSrihari Venkatesan cpuid_get_procnodeid(cpu_t *cpu)
26768031591dSSrihari Venkatesan {
26778031591dSSrihari Venkatesan 	ASSERT(cpuid_checkpass(cpu, 1));
26788031591dSSrihari Venkatesan 	return (cpu->cpu_m.mcpu_cpi->cpi_procnodeid);
26798031591dSSrihari Venkatesan }
26808031591dSSrihari Venkatesan 
26818031591dSSrihari Venkatesan uint_t
26828031591dSSrihari Venkatesan cpuid_get_procnodes_per_pkg(cpu_t *cpu)
26838031591dSSrihari Venkatesan {
26848031591dSSrihari Venkatesan 	ASSERT(cpuid_checkpass(cpu, 1));
26858031591dSSrihari Venkatesan 	return (cpu->cpu_m.mcpu_cpi->cpi_procnodes_per_pkg);
26868031591dSSrihari Venkatesan }
26878031591dSSrihari Venkatesan 
26882ef50f01SJoe Bonasera /*ARGSUSED*/
26892ef50f01SJoe Bonasera int
26902ef50f01SJoe Bonasera cpuid_have_cr8access(cpu_t *cpu)
26912ef50f01SJoe Bonasera {
26922ef50f01SJoe Bonasera #if defined(__amd64)
26932ef50f01SJoe Bonasera 	return (1);
26942ef50f01SJoe Bonasera #else
26952ef50f01SJoe Bonasera 	struct cpuid_info *cpi;
26962ef50f01SJoe Bonasera 
26972ef50f01SJoe Bonasera 	ASSERT(cpu != NULL);
26982ef50f01SJoe Bonasera 	cpi = cpu->cpu_m.mcpu_cpi;
26992ef50f01SJoe Bonasera 	if (cpi->cpi_vendor == X86_VENDOR_AMD && cpi->cpi_maxeax >= 1 &&
27002ef50f01SJoe Bonasera 	    (CPI_FEATURES_XTD_ECX(cpi) & CPUID_AMD_ECX_CR8D) != 0)
27012ef50f01SJoe Bonasera 		return (1);
27022ef50f01SJoe Bonasera 	return (0);
27032ef50f01SJoe Bonasera #endif
27042ef50f01SJoe Bonasera }
27052ef50f01SJoe Bonasera 
2706fa96bd91SMichael Corcoran uint32_t
2707fa96bd91SMichael Corcoran cpuid_get_apicid(cpu_t *cpu)
2708fa96bd91SMichael Corcoran {
2709fa96bd91SMichael Corcoran 	ASSERT(cpuid_checkpass(cpu, 1));
2710fa96bd91SMichael Corcoran 	if (cpu->cpu_m.mcpu_cpi->cpi_maxeax < 1) {
2711fa96bd91SMichael Corcoran 		return (UINT32_MAX);
2712fa96bd91SMichael Corcoran 	} else {
2713fa96bd91SMichael Corcoran 		return (cpu->cpu_m.mcpu_cpi->cpi_apicid);
2714fa96bd91SMichael Corcoran 	}
2715fa96bd91SMichael Corcoran }
2716fa96bd91SMichael Corcoran 
27177c478bd9Sstevel@tonic-gate void
27187c478bd9Sstevel@tonic-gate cpuid_get_addrsize(cpu_t *cpu, uint_t *pabits, uint_t *vabits)
27197c478bd9Sstevel@tonic-gate {
27207c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
27217c478bd9Sstevel@tonic-gate 
27227c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
27237c478bd9Sstevel@tonic-gate 		cpu = CPU;
27247c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
27257c478bd9Sstevel@tonic-gate 
27267c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
27277c478bd9Sstevel@tonic-gate 
27287c478bd9Sstevel@tonic-gate 	if (pabits)
27297c478bd9Sstevel@tonic-gate 		*pabits = cpi->cpi_pabits;
27307c478bd9Sstevel@tonic-gate 	if (vabits)
27317c478bd9Sstevel@tonic-gate 		*vabits = cpi->cpi_vabits;
27327c478bd9Sstevel@tonic-gate }
27337c478bd9Sstevel@tonic-gate 
27347c478bd9Sstevel@tonic-gate /*
27357c478bd9Sstevel@tonic-gate  * Returns the number of data TLB entries for a corresponding
27367c478bd9Sstevel@tonic-gate  * pagesize.  If it can't be computed, or isn't known, the
27377c478bd9Sstevel@tonic-gate  * routine returns zero.  If you ask about an architecturally
27387c478bd9Sstevel@tonic-gate  * impossible pagesize, the routine will panic (so that the
27397c478bd9Sstevel@tonic-gate  * hat implementor knows that things are inconsistent.)
27407c478bd9Sstevel@tonic-gate  */
27417c478bd9Sstevel@tonic-gate uint_t
27427c478bd9Sstevel@tonic-gate cpuid_get_dtlb_nent(cpu_t *cpu, size_t pagesize)
27437c478bd9Sstevel@tonic-gate {
27447c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi;
27457c478bd9Sstevel@tonic-gate 	uint_t dtlb_nent = 0;
27467c478bd9Sstevel@tonic-gate 
27477c478bd9Sstevel@tonic-gate 	if (cpu == NULL)
27487c478bd9Sstevel@tonic-gate 		cpu = CPU;
27497c478bd9Sstevel@tonic-gate 	cpi = cpu->cpu_m.mcpu_cpi;
27507c478bd9Sstevel@tonic-gate 
27517c478bd9Sstevel@tonic-gate 	ASSERT(cpuid_checkpass(cpu, 1));
27527c478bd9Sstevel@tonic-gate 
27537c478bd9Sstevel@tonic-gate 	/*
27547c478bd9Sstevel@tonic-gate 	 * Check the L2 TLB info
27557c478bd9Sstevel@tonic-gate 	 */
27567c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000006) {
27578949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[6];
27587c478bd9Sstevel@tonic-gate 
27597c478bd9Sstevel@tonic-gate 		switch (pagesize) {
27607c478bd9Sstevel@tonic-gate 
27617c478bd9Sstevel@tonic-gate 		case 4 * 1024:
27627c478bd9Sstevel@tonic-gate 			/*
27637c478bd9Sstevel@tonic-gate 			 * All zero in the top 16 bits of the register
27647c478bd9Sstevel@tonic-gate 			 * indicates a unified TLB. Size is in low 16 bits.
27657c478bd9Sstevel@tonic-gate 			 */
27667c478bd9Sstevel@tonic-gate 			if ((cp->cp_ebx & 0xffff0000) == 0)
27677c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_ebx & 0x0000ffff;
27687c478bd9Sstevel@tonic-gate 			else
27697c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_ebx, 27, 16);
27707c478bd9Sstevel@tonic-gate 			break;
27717c478bd9Sstevel@tonic-gate 
27727c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
27737c478bd9Sstevel@tonic-gate 			if ((cp->cp_eax & 0xffff0000) == 0)
27747c478bd9Sstevel@tonic-gate 				dtlb_nent = cp->cp_eax & 0x0000ffff;
27757c478bd9Sstevel@tonic-gate 			else
27767c478bd9Sstevel@tonic-gate 				dtlb_nent = BITX(cp->cp_eax, 27, 16);
27777c478bd9Sstevel@tonic-gate 			break;
27787c478bd9Sstevel@tonic-gate 
27797c478bd9Sstevel@tonic-gate 		default:
27807c478bd9Sstevel@tonic-gate 			panic("unknown L2 pagesize");
27817c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
27827c478bd9Sstevel@tonic-gate 		}
27837c478bd9Sstevel@tonic-gate 	}
27847c478bd9Sstevel@tonic-gate 
27857c478bd9Sstevel@tonic-gate 	if (dtlb_nent != 0)
27867c478bd9Sstevel@tonic-gate 		return (dtlb_nent);
27877c478bd9Sstevel@tonic-gate 
27887c478bd9Sstevel@tonic-gate 	/*
27897c478bd9Sstevel@tonic-gate 	 * No L2 TLB support for this size, try L1.
27907c478bd9Sstevel@tonic-gate 	 */
27917c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax >= 0x80000005) {
27928949bcd6Sandrei 		struct cpuid_regs *cp = &cpi->cpi_extd[5];
27937c478bd9Sstevel@tonic-gate 
27947c478bd9Sstevel@tonic-gate 		switch (pagesize) {
27957c478bd9Sstevel@tonic-gate 		case 4 * 1024:
27967c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_ebx, 23, 16);
27977c478bd9Sstevel@tonic-gate 			break;
27987c478bd9Sstevel@tonic-gate 		case 2 * 1024 * 1024:
27997c478bd9Sstevel@tonic-gate 			dtlb_nent = BITX(cp->cp_eax, 23, 16);
28007c478bd9Sstevel@tonic-gate 			break;
28017c478bd9Sstevel@tonic-gate 		default:
28027c478bd9Sstevel@tonic-gate 			panic("unknown L1 d-TLB pagesize");
28037c478bd9Sstevel@tonic-gate 			/*NOTREACHED*/
28047c478bd9Sstevel@tonic-gate 		}
28057c478bd9Sstevel@tonic-gate 	}
28067c478bd9Sstevel@tonic-gate 
28077c478bd9Sstevel@tonic-gate 	return (dtlb_nent);
28087c478bd9Sstevel@tonic-gate }
28097c478bd9Sstevel@tonic-gate 
28107c478bd9Sstevel@tonic-gate /*
28117c478bd9Sstevel@tonic-gate  * Return 0 if the erratum is not present or not applicable, positive
28127c478bd9Sstevel@tonic-gate  * if it is, and negative if the status of the erratum is unknown.
28137c478bd9Sstevel@tonic-gate  *
28147c478bd9Sstevel@tonic-gate  * See "Revision Guide for AMD Athlon(tm) 64 and AMD Opteron(tm)
28152201b277Skucharsk  * Processors" #25759, Rev 3.57, August 2005
28167c478bd9Sstevel@tonic-gate  */
28177c478bd9Sstevel@tonic-gate int
28187c478bd9Sstevel@tonic-gate cpuid_opteron_erratum(cpu_t *cpu, uint_t erratum)
28197c478bd9Sstevel@tonic-gate {
28207c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
28218949bcd6Sandrei 	uint_t eax;
28227c478bd9Sstevel@tonic-gate 
2823ea99987eSsethg 	/*
2824ea99987eSsethg 	 * Bail out if this CPU isn't an AMD CPU, or if it's
2825ea99987eSsethg 	 * a legacy (32-bit) AMD CPU.
2826ea99987eSsethg 	 */
2827ea99987eSsethg 	if (cpi->cpi_vendor != X86_VENDOR_AMD ||
2828875b116eSkchow 	    cpi->cpi_family == 4 || cpi->cpi_family == 5 ||
2829875b116eSkchow 	    cpi->cpi_family == 6)
28308a40a695Sgavinm 
28317c478bd9Sstevel@tonic-gate 		return (0);
28327c478bd9Sstevel@tonic-gate 
28337c478bd9Sstevel@tonic-gate 	eax = cpi->cpi_std[1].cp_eax;
28347c478bd9Sstevel@tonic-gate 
28357c478bd9Sstevel@tonic-gate #define	SH_B0(eax)	(eax == 0xf40 || eax == 0xf50)
28367c478bd9Sstevel@tonic-gate #define	SH_B3(eax) 	(eax == 0xf51)
2837ee88d2b9Skchow #define	B(eax)		(SH_B0(eax) || SH_B3(eax))
28387c478bd9Sstevel@tonic-gate 
28397c478bd9Sstevel@tonic-gate #define	SH_C0(eax)	(eax == 0xf48 || eax == 0xf58)
28407c478bd9Sstevel@tonic-gate 
28417c478bd9Sstevel@tonic-gate #define	SH_CG(eax)	(eax == 0xf4a || eax == 0xf5a || eax == 0xf7a)
28427c478bd9Sstevel@tonic-gate #define	DH_CG(eax)	(eax == 0xfc0 || eax == 0xfe0 || eax == 0xff0)
28437c478bd9Sstevel@tonic-gate #define	CH_CG(eax)	(eax == 0xf82 || eax == 0xfb2)
2844ee88d2b9Skchow #define	CG(eax)		(SH_CG(eax) || DH_CG(eax) || CH_CG(eax))
28457c478bd9Sstevel@tonic-gate 
28467c478bd9Sstevel@tonic-gate #define	SH_D0(eax)	(eax == 0x10f40 || eax == 0x10f50 || eax == 0x10f70)
28477c478bd9Sstevel@tonic-gate #define	DH_D0(eax)	(eax == 0x10fc0 || eax == 0x10ff0)
28487c478bd9Sstevel@tonic-gate #define	CH_D0(eax)	(eax == 0x10f80 || eax == 0x10fb0)
2849ee88d2b9Skchow #define	D0(eax)		(SH_D0(eax) || DH_D0(eax) || CH_D0(eax))
28507c478bd9Sstevel@tonic-gate 
28517c478bd9Sstevel@tonic-gate #define	SH_E0(eax)	(eax == 0x20f50 || eax == 0x20f40 || eax == 0x20f70)
28527c478bd9Sstevel@tonic-gate #define	JH_E1(eax)	(eax == 0x20f10)	/* JH8_E0 had 0x20f30 */
28537c478bd9Sstevel@tonic-gate #define	DH_E3(eax)	(eax == 0x20fc0 || eax == 0x20ff0)
28547c478bd9Sstevel@tonic-gate #define	SH_E4(eax)	(eax == 0x20f51 || eax == 0x20f71)
28557c478bd9Sstevel@tonic-gate #define	BH_E4(eax)	(eax == 0x20fb1)
28567c478bd9Sstevel@tonic-gate #define	SH_E5(eax)	(eax == 0x20f42)
28577c478bd9Sstevel@tonic-gate #define	DH_E6(eax)	(eax == 0x20ff2 || eax == 0x20fc2)
28587c478bd9Sstevel@tonic-gate #define	JH_E6(eax)	(eax == 0x20f12 || eax == 0x20f32)
2859ee88d2b9Skchow #define	EX(eax)		(SH_E0(eax) || JH_E1(eax) || DH_E3(eax) || \
2860ee88d2b9Skchow 			    SH_E4(eax) || BH_E4(eax) || SH_E5(eax) || \
2861ee88d2b9Skchow 			    DH_E6(eax) || JH_E6(eax))
28627c478bd9Sstevel@tonic-gate 
2863512cf780Skchow #define	DR_AX(eax)	(eax == 0x100f00 || eax == 0x100f01 || eax == 0x100f02)
2864512cf780Skchow #define	DR_B0(eax)	(eax == 0x100f20)
2865512cf780Skchow #define	DR_B1(eax)	(eax == 0x100f21)
2866512cf780Skchow #define	DR_BA(eax)	(eax == 0x100f2a)
2867512cf780Skchow #define	DR_B2(eax)	(eax == 0x100f22)
2868512cf780Skchow #define	DR_B3(eax)	(eax == 0x100f23)
2869512cf780Skchow #define	RB_C0(eax)	(eax == 0x100f40)
2870512cf780Skchow 
28717c478bd9Sstevel@tonic-gate 	switch (erratum) {
28727c478bd9Sstevel@tonic-gate 	case 1:
2873875b116eSkchow 		return (cpi->cpi_family < 0x10);
28747c478bd9Sstevel@tonic-gate 	case 51:	/* what does the asterisk mean? */
28757c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
28767c478bd9Sstevel@tonic-gate 	case 52:
28777c478bd9Sstevel@tonic-gate 		return (B(eax));
28787c478bd9Sstevel@tonic-gate 	case 57:
2879512cf780Skchow 		return (cpi->cpi_family <= 0x11);
28807c478bd9Sstevel@tonic-gate 	case 58:
28817c478bd9Sstevel@tonic-gate 		return (B(eax));
28827c478bd9Sstevel@tonic-gate 	case 60:
2883512cf780Skchow 		return (cpi->cpi_family <= 0x11);
28847c478bd9Sstevel@tonic-gate 	case 61:
28857c478bd9Sstevel@tonic-gate 	case 62:
28867c478bd9Sstevel@tonic-gate 	case 63:
28877c478bd9Sstevel@tonic-gate 	case 64:
28887c478bd9Sstevel@tonic-gate 	case 65:
28897c478bd9Sstevel@tonic-gate 	case 66:
28907c478bd9Sstevel@tonic-gate 	case 68:
28917c478bd9Sstevel@tonic-gate 	case 69:
28927c478bd9Sstevel@tonic-gate 	case 70:
28937c478bd9Sstevel@tonic-gate 	case 71:
28947c478bd9Sstevel@tonic-gate 		return (B(eax));
28957c478bd9Sstevel@tonic-gate 	case 72:
28967c478bd9Sstevel@tonic-gate 		return (SH_B0(eax));
28977c478bd9Sstevel@tonic-gate 	case 74:
28987c478bd9Sstevel@tonic-gate 		return (B(eax));
28997c478bd9Sstevel@tonic-gate 	case 75:
2900875b116eSkchow 		return (cpi->cpi_family < 0x10);
29017c478bd9Sstevel@tonic-gate 	case 76:
29027c478bd9Sstevel@tonic-gate 		return (B(eax));
29037c478bd9Sstevel@tonic-gate 	case 77:
2904512cf780Skchow 		return (cpi->cpi_family <= 0x11);
29057c478bd9Sstevel@tonic-gate 	case 78:
29067c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
29077c478bd9Sstevel@tonic-gate 	case 79:
29087c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
29097c478bd9Sstevel@tonic-gate 	case 80:
29107c478bd9Sstevel@tonic-gate 	case 81:
29117c478bd9Sstevel@tonic-gate 	case 82:
29127c478bd9Sstevel@tonic-gate 		return (B(eax));
29137c478bd9Sstevel@tonic-gate 	case 83:
29147c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
29157c478bd9Sstevel@tonic-gate 	case 85:
2916875b116eSkchow 		return (cpi->cpi_family < 0x10);
29177c478bd9Sstevel@tonic-gate 	case 86:
29187c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
29197c478bd9Sstevel@tonic-gate 	case 88:
29207c478bd9Sstevel@tonic-gate #if !defined(__amd64)
29217c478bd9Sstevel@tonic-gate 		return (0);
29227c478bd9Sstevel@tonic-gate #else
29237c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
29247c478bd9Sstevel@tonic-gate #endif
29257c478bd9Sstevel@tonic-gate 	case 89:
2926875b116eSkchow 		return (cpi->cpi_family < 0x10);
29277c478bd9Sstevel@tonic-gate 	case 90:
29287c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
29297c478bd9Sstevel@tonic-gate 	case 91:
29307c478bd9Sstevel@tonic-gate 	case 92:
29317c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
29327c478bd9Sstevel@tonic-gate 	case 93:
29337c478bd9Sstevel@tonic-gate 		return (SH_C0(eax));
29347c478bd9Sstevel@tonic-gate 	case 94:
29357c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
29367c478bd9Sstevel@tonic-gate 	case 95:
29377c478bd9Sstevel@tonic-gate #if !defined(__amd64)
29387c478bd9Sstevel@tonic-gate 		return (0);
29397c478bd9Sstevel@tonic-gate #else
29407c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
29417c478bd9Sstevel@tonic-gate #endif
29427c478bd9Sstevel@tonic-gate 	case 96:
29437c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax));
29447c478bd9Sstevel@tonic-gate 	case 97:
29457c478bd9Sstevel@tonic-gate 	case 98:
29467c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax));
29477c478bd9Sstevel@tonic-gate 	case 99:
29487c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
29497c478bd9Sstevel@tonic-gate 	case 100:
29507c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax));
29517c478bd9Sstevel@tonic-gate 	case 101:
29527c478bd9Sstevel@tonic-gate 	case 103:
29537c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
29547c478bd9Sstevel@tonic-gate 	case 104:
29557c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
29567c478bd9Sstevel@tonic-gate 	case 105:
29577c478bd9Sstevel@tonic-gate 	case 106:
29587c478bd9Sstevel@tonic-gate 	case 107:
29597c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
29607c478bd9Sstevel@tonic-gate 	case 108:
29617c478bd9Sstevel@tonic-gate 		return (DH_CG(eax));
29627c478bd9Sstevel@tonic-gate 	case 109:
29637c478bd9Sstevel@tonic-gate 		return (SH_C0(eax) || CG(eax) || D0(eax));
29647c478bd9Sstevel@tonic-gate 	case 110:
29657c478bd9Sstevel@tonic-gate 		return (D0(eax) || EX(eax));
29667c478bd9Sstevel@tonic-gate 	case 111:
29677c478bd9Sstevel@tonic-gate 		return (CG(eax));
29687c478bd9Sstevel@tonic-gate 	case 112:
29697c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
29707c478bd9Sstevel@tonic-gate 	case 113:
29717c478bd9Sstevel@tonic-gate 		return (eax == 0x20fc0);
29727c478bd9Sstevel@tonic-gate 	case 114:
29737c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
29747c478bd9Sstevel@tonic-gate 	case 115:
29757c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax));
29767c478bd9Sstevel@tonic-gate 	case 116:
29777c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || DH_E3(eax));
29787c478bd9Sstevel@tonic-gate 	case 117:
29797c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax));
29807c478bd9Sstevel@tonic-gate 	case 118:
29817c478bd9Sstevel@tonic-gate 		return (SH_E0(eax) || JH_E1(eax) || SH_E4(eax) || BH_E4(eax) ||
29827c478bd9Sstevel@tonic-gate 		    JH_E6(eax));
29837c478bd9Sstevel@tonic-gate 	case 121:
29847c478bd9Sstevel@tonic-gate 		return (B(eax) || SH_C0(eax) || CG(eax) || D0(eax) || EX(eax));
29857c478bd9Sstevel@tonic-gate 	case 122:
2986512cf780Skchow 		return (cpi->cpi_family < 0x10 || cpi->cpi_family == 0x11);
29877c478bd9Sstevel@tonic-gate 	case 123:
29887c478bd9Sstevel@tonic-gate 		return (JH_E1(eax) || BH_E4(eax) || JH_E6(eax));
29892201b277Skucharsk 	case 131:
2990875b116eSkchow 		return (cpi->cpi_family < 0x10);
2991ef50d8c0Sesaxe 	case 6336786:
2992ef50d8c0Sesaxe 		/*
2993ef50d8c0Sesaxe 		 * Test for AdvPowerMgmtInfo.TscPStateInvariant
2994875b116eSkchow 		 * if this is a K8 family or newer processor
2995ef50d8c0Sesaxe 		 */
2996ef50d8c0Sesaxe 		if (CPI_FAMILY(cpi) == 0xf) {
29978949bcd6Sandrei 			struct cpuid_regs regs;
29988949bcd6Sandrei 			regs.cp_eax = 0x80000007;
29998949bcd6Sandrei 			(void) __cpuid_insn(&regs);
30008949bcd6Sandrei 			return (!(regs.cp_edx & 0x100));
3001ef50d8c0Sesaxe 		}
3002ef50d8c0Sesaxe 		return (0);
3003ee88d2b9Skchow 	case 6323525:
3004ee88d2b9Skchow 		return (((((eax >> 12) & 0xff00) + (eax & 0xf00)) |
3005ee88d2b9Skchow 		    (((eax >> 4) & 0xf) | ((eax >> 12) & 0xf0))) < 0xf40);
3006ee88d2b9Skchow 
3007512cf780Skchow 	case 6671130:
3008512cf780Skchow 		/*
3009512cf780Skchow 		 * check for processors (pre-Shanghai) that do not provide
3010512cf780Skchow 		 * optimal management of 1gb ptes in its tlb.
3011512cf780Skchow 		 */
3012512cf780Skchow 		return (cpi->cpi_family == 0x10 && cpi->cpi_model < 4);
3013512cf780Skchow 
3014512cf780Skchow 	case 298:
3015512cf780Skchow 		return (DR_AX(eax) || DR_B0(eax) || DR_B1(eax) || DR_BA(eax) ||
3016512cf780Skchow 		    DR_B2(eax) || RB_C0(eax));
3017512cf780Skchow 
3018512cf780Skchow 	default:
3019512cf780Skchow 		return (-1);
3020512cf780Skchow 
3021512cf780Skchow 	}
3022512cf780Skchow }
3023512cf780Skchow 
3024512cf780Skchow /*
3025512cf780Skchow  * Determine if specified erratum is present via OSVW (OS Visible Workaround).
3026512cf780Skchow  * Return 1 if erratum is present, 0 if not present and -1 if indeterminate.
3027512cf780Skchow  */
3028512cf780Skchow int
3029512cf780Skchow osvw_opteron_erratum(cpu_t *cpu, uint_t erratum)
3030512cf780Skchow {
3031512cf780Skchow 	struct cpuid_info	*cpi;
3032512cf780Skchow 	uint_t			osvwid;
3033512cf780Skchow 	static int		osvwfeature = -1;
3034512cf780Skchow 	uint64_t		osvwlength;
3035512cf780Skchow 
3036512cf780Skchow 
3037512cf780Skchow 	cpi = cpu->cpu_m.mcpu_cpi;
3038512cf780Skchow 
3039512cf780Skchow 	/* confirm OSVW supported */
3040512cf780Skchow 	if (osvwfeature == -1) {
3041512cf780Skchow 		osvwfeature = cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW;
3042512cf780Skchow 	} else {
3043512cf780Skchow 		/* assert that osvw feature setting is consistent on all cpus */
3044512cf780Skchow 		ASSERT(osvwfeature ==
3045512cf780Skchow 		    (cpi->cpi_extd[1].cp_ecx & CPUID_AMD_ECX_OSVW));
3046512cf780Skchow 	}
3047512cf780Skchow 	if (!osvwfeature)
3048512cf780Skchow 		return (-1);
3049512cf780Skchow 
3050512cf780Skchow 	osvwlength = rdmsr(MSR_AMD_OSVW_ID_LEN) & OSVW_ID_LEN_MASK;
3051512cf780Skchow 
3052512cf780Skchow 	switch (erratum) {
3053512cf780Skchow 	case 298:	/* osvwid is 0 */
3054512cf780Skchow 		osvwid = 0;
3055512cf780Skchow 		if (osvwlength <= (uint64_t)osvwid) {
3056512cf780Skchow 			/* osvwid 0 is unknown */
3057512cf780Skchow 			return (-1);
3058512cf780Skchow 		}
3059512cf780Skchow 
3060512cf780Skchow 		/*
3061512cf780Skchow 		 * Check the OSVW STATUS MSR to determine the state
3062512cf780Skchow 		 * of the erratum where:
3063512cf780Skchow 		 *   0 - fixed by HW
3064512cf780Skchow 		 *   1 - BIOS has applied the workaround when BIOS
3065512cf780Skchow 		 *   workaround is available. (Or for other errata,
3066512cf780Skchow 		 *   OS workaround is required.)
3067512cf780Skchow 		 * For a value of 1, caller will confirm that the
3068512cf780Skchow 		 * erratum 298 workaround has indeed been applied by BIOS.
3069512cf780Skchow 		 *
3070512cf780Skchow 		 * A 1 may be set in cpus that have a HW fix
3071512cf780Skchow 		 * in a mixed cpu system. Regarding erratum 298:
3072512cf780Skchow 		 *   In a multiprocessor platform, the workaround above
3073512cf780Skchow 		 *   should be applied to all processors regardless of
3074512cf780Skchow 		 *   silicon revision when an affected processor is
3075512cf780Skchow 		 *   present.
3076512cf780Skchow 		 */
3077512cf780Skchow 
3078512cf780Skchow 		return (rdmsr(MSR_AMD_OSVW_STATUS +
3079512cf780Skchow 		    (osvwid / OSVW_ID_CNT_PER_MSR)) &
3080512cf780Skchow 		    (1ULL << (osvwid % OSVW_ID_CNT_PER_MSR)));
3081512cf780Skchow 
30827c478bd9Sstevel@tonic-gate 	default:
30837c478bd9Sstevel@tonic-gate 		return (-1);
30847c478bd9Sstevel@tonic-gate 	}
30857c478bd9Sstevel@tonic-gate }
30867c478bd9Sstevel@tonic-gate 
30877c478bd9Sstevel@tonic-gate static const char assoc_str[] = "associativity";
30887c478bd9Sstevel@tonic-gate static const char line_str[] = "line-size";
30897c478bd9Sstevel@tonic-gate static const char size_str[] = "size";
30907c478bd9Sstevel@tonic-gate 
30917c478bd9Sstevel@tonic-gate static void
30927c478bd9Sstevel@tonic-gate add_cache_prop(dev_info_t *devi, const char *label, const char *type,
30937c478bd9Sstevel@tonic-gate     uint32_t val)
30947c478bd9Sstevel@tonic-gate {
30957c478bd9Sstevel@tonic-gate 	char buf[128];
30967c478bd9Sstevel@tonic-gate 
30977c478bd9Sstevel@tonic-gate 	/*
30987c478bd9Sstevel@tonic-gate 	 * ndi_prop_update_int() is used because it is desirable for
30997c478bd9Sstevel@tonic-gate 	 * DDI_PROP_HW_DEF and DDI_PROP_DONTSLEEP to be set.
31007c478bd9Sstevel@tonic-gate 	 */
31017c478bd9Sstevel@tonic-gate 	if (snprintf(buf, sizeof (buf), "%s-%s", label, type) < sizeof (buf))
31027c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, devi, buf, val);
31037c478bd9Sstevel@tonic-gate }
31047c478bd9Sstevel@tonic-gate 
31057c478bd9Sstevel@tonic-gate /*
31067c478bd9Sstevel@tonic-gate  * Intel-style cache/tlb description
31077c478bd9Sstevel@tonic-gate  *
31087c478bd9Sstevel@tonic-gate  * Standard cpuid level 2 gives a randomly ordered
31097c478bd9Sstevel@tonic-gate  * selection of tags that index into a table that describes
31107c478bd9Sstevel@tonic-gate  * cache and tlb properties.
31117c478bd9Sstevel@tonic-gate  */
31127c478bd9Sstevel@tonic-gate 
31137c478bd9Sstevel@tonic-gate static const char l1_icache_str[] = "l1-icache";
31147c478bd9Sstevel@tonic-gate static const char l1_dcache_str[] = "l1-dcache";
31157c478bd9Sstevel@tonic-gate static const char l2_cache_str[] = "l2-cache";
3116ae115bc7Smrj static const char l3_cache_str[] = "l3-cache";
31177c478bd9Sstevel@tonic-gate static const char itlb4k_str[] = "itlb-4K";
31187c478bd9Sstevel@tonic-gate static const char dtlb4k_str[] = "dtlb-4K";
3119824e4fecSvd224797 static const char itlb2M_str[] = "itlb-2M";
31207c478bd9Sstevel@tonic-gate static const char itlb4M_str[] = "itlb-4M";
31217c478bd9Sstevel@tonic-gate static const char dtlb4M_str[] = "dtlb-4M";
312225dfb062Sksadhukh static const char dtlb24_str[] = "dtlb0-2M-4M";
31237c478bd9Sstevel@tonic-gate static const char itlb424_str[] = "itlb-4K-2M-4M";
312425dfb062Sksadhukh static const char itlb24_str[] = "itlb-2M-4M";
31257c478bd9Sstevel@tonic-gate static const char dtlb44_str[] = "dtlb-4K-4M";
31267c478bd9Sstevel@tonic-gate static const char sl1_dcache_str[] = "sectored-l1-dcache";
31277c478bd9Sstevel@tonic-gate static const char sl2_cache_str[] = "sectored-l2-cache";
31287c478bd9Sstevel@tonic-gate static const char itrace_str[] = "itrace-cache";
31297c478bd9Sstevel@tonic-gate static const char sl3_cache_str[] = "sectored-l3-cache";
313025dfb062Sksadhukh static const char sh_l2_tlb4k_str[] = "shared-l2-tlb-4k";
31317c478bd9Sstevel@tonic-gate 
31327c478bd9Sstevel@tonic-gate static const struct cachetab {
31337c478bd9Sstevel@tonic-gate 	uint8_t 	ct_code;
31347c478bd9Sstevel@tonic-gate 	uint8_t		ct_assoc;
31357c478bd9Sstevel@tonic-gate 	uint16_t 	ct_line_size;
31367c478bd9Sstevel@tonic-gate 	size_t		ct_size;
31377c478bd9Sstevel@tonic-gate 	const char	*ct_label;
31387c478bd9Sstevel@tonic-gate } intel_ctab[] = {
3139824e4fecSvd224797 	/*
3140824e4fecSvd224797 	 * maintain descending order!
3141824e4fecSvd224797 	 *
3142824e4fecSvd224797 	 * Codes ignored - Reason
3143824e4fecSvd224797 	 * ----------------------
3144824e4fecSvd224797 	 * 40H - intel_cpuid_4_cache_info() disambiguates l2/l3 cache
3145824e4fecSvd224797 	 * f0H/f1H - Currently we do not interpret prefetch size by design
3146824e4fecSvd224797 	 */
314725dfb062Sksadhukh 	{ 0xe4, 16, 64, 8*1024*1024, l3_cache_str},
314825dfb062Sksadhukh 	{ 0xe3, 16, 64, 4*1024*1024, l3_cache_str},
314925dfb062Sksadhukh 	{ 0xe2, 16, 64, 2*1024*1024, l3_cache_str},
315025dfb062Sksadhukh 	{ 0xde, 12, 64, 6*1024*1024, l3_cache_str},
315125dfb062Sksadhukh 	{ 0xdd, 12, 64, 3*1024*1024, l3_cache_str},
315225dfb062Sksadhukh 	{ 0xdc, 12, 64, ((1*1024*1024)+(512*1024)), l3_cache_str},
315325dfb062Sksadhukh 	{ 0xd8, 8, 64, 4*1024*1024, l3_cache_str},
315425dfb062Sksadhukh 	{ 0xd7, 8, 64, 2*1024*1024, l3_cache_str},
315525dfb062Sksadhukh 	{ 0xd6, 8, 64, 1*1024*1024, l3_cache_str},
315625dfb062Sksadhukh 	{ 0xd2, 4, 64, 2*1024*1024, l3_cache_str},
315725dfb062Sksadhukh 	{ 0xd1, 4, 64, 1*1024*1024, l3_cache_str},
315825dfb062Sksadhukh 	{ 0xd0, 4, 64, 512*1024, l3_cache_str},
315925dfb062Sksadhukh 	{ 0xca, 4, 0, 512, sh_l2_tlb4k_str},
3160824e4fecSvd224797 	{ 0xc0, 4, 0, 8, dtlb44_str },
3161824e4fecSvd224797 	{ 0xba, 4, 0, 64, dtlb4k_str },
3162ae115bc7Smrj 	{ 0xb4, 4, 0, 256, dtlb4k_str },
31637c478bd9Sstevel@tonic-gate 	{ 0xb3, 4, 0, 128, dtlb4k_str },
316425dfb062Sksadhukh 	{ 0xb2, 4, 0, 64, itlb4k_str },
31657c478bd9Sstevel@tonic-gate 	{ 0xb0, 4, 0, 128, itlb4k_str },
31667c478bd9Sstevel@tonic-gate 	{ 0x87, 8, 64, 1024*1024, l2_cache_str},
31677c478bd9Sstevel@tonic-gate 	{ 0x86, 4, 64, 512*1024, l2_cache_str},
31687c478bd9Sstevel@tonic-gate 	{ 0x85, 8, 32, 2*1024*1024, l2_cache_str},
31697c478bd9Sstevel@tonic-gate 	{ 0x84, 8, 32, 1024*1024, l2_cache_str},
31707c478bd9Sstevel@tonic-gate 	{ 0x83, 8, 32, 512*1024, l2_cache_str},
31717c478bd9Sstevel@tonic-gate 	{ 0x82, 8, 32, 256*1024, l2_cache_str},
3172824e4fecSvd224797 	{ 0x80, 8, 64, 512*1024, l2_cache_str},
31737c478bd9Sstevel@tonic-gate 	{ 0x7f, 2, 64, 512*1024, l2_cache_str},
31747c478bd9Sstevel@tonic-gate 	{ 0x7d, 8, 64, 2*1024*1024, sl2_cache_str},
31757c478bd9Sstevel@tonic-gate 	{ 0x7c, 8, 64, 1024*1024, sl2_cache_str},
31767c478bd9Sstevel@tonic-gate 	{ 0x7b, 8, 64, 512*1024, sl2_cache_str},
31777c478bd9Sstevel@tonic-gate 	{ 0x7a, 8, 64, 256*1024, sl2_cache_str},
31787c478bd9Sstevel@tonic-gate 	{ 0x79, 8, 64, 128*1024, sl2_cache_str},
31797c478bd9Sstevel@tonic-gate 	{ 0x78, 8, 64, 1024*1024, l2_cache_str},
3180ae115bc7Smrj 	{ 0x73, 8, 0, 64*1024, itrace_str},
31817c478bd9Sstevel@tonic-gate 	{ 0x72, 8, 0, 32*1024, itrace_str},
31827c478bd9Sstevel@tonic-gate 	{ 0x71, 8, 0, 16*1024, itrace_str},
31837c478bd9Sstevel@tonic-gate 	{ 0x70, 8, 0, 12*1024, itrace_str},
31847c478bd9Sstevel@tonic-gate 	{ 0x68, 4, 64, 32*1024, sl1_dcache_str},
31857c478bd9Sstevel@tonic-gate 	{ 0x67, 4, 64, 16*1024, sl1_dcache_str},
31867c478bd9Sstevel@tonic-gate 	{ 0x66, 4, 64, 8*1024, sl1_dcache_str},
31877c478bd9Sstevel@tonic-gate 	{ 0x60, 8, 64, 16*1024, sl1_dcache_str},
31887c478bd9Sstevel@tonic-gate 	{ 0x5d, 0, 0, 256, dtlb44_str},
31897c478bd9Sstevel@tonic-gate 	{ 0x5c, 0, 0, 128, dtlb44_str},
31907c478bd9Sstevel@tonic-gate 	{ 0x5b, 0, 0, 64, dtlb44_str},
319125dfb062Sksadhukh 	{ 0x5a, 4, 0, 32, dtlb24_str},
3192824e4fecSvd224797 	{ 0x59, 0, 0, 16, dtlb4k_str},
3193824e4fecSvd224797 	{ 0x57, 4, 0, 16, dtlb4k_str},
3194824e4fecSvd224797 	{ 0x56, 4, 0, 16, dtlb4M_str},
319525dfb062Sksadhukh 	{ 0x55, 0, 0, 7, itlb24_str},
31967c478bd9Sstevel@tonic-gate 	{ 0x52, 0, 0, 256, itlb424_str},
31977c478bd9Sstevel@tonic-gate 	{ 0x51, 0, 0, 128, itlb424_str},
31987c478bd9Sstevel@tonic-gate 	{ 0x50, 0, 0, 64, itlb424_str},
3199824e4fecSvd224797 	{ 0x4f, 0, 0, 32, itlb4k_str},
3200824e4fecSvd224797 	{ 0x4e, 24, 64, 6*1024*1024, l2_cache_str},
3201ae115bc7Smrj 	{ 0x4d, 16, 64, 16*1024*1024, l3_cache_str},
3202ae115bc7Smrj 	{ 0x4c, 12, 64, 12*1024*1024, l3_cache_str},
3203ae115bc7Smrj 	{ 0x4b, 16, 64, 8*1024*1024, l3_cache_str},
3204ae115bc7Smrj 	{ 0x4a, 12, 64, 6*1024*1024, l3_cache_str},
3205ae115bc7Smrj 	{ 0x49, 16, 64, 4*1024*1024, l3_cache_str},
3206824e4fecSvd224797 	{ 0x48, 12, 64, 3*1024*1024, l2_cache_str},
3207ae115bc7Smrj 	{ 0x47, 8, 64, 8*1024*1024, l3_cache_str},
3208ae115bc7Smrj 	{ 0x46, 4, 64, 4*1024*1024, l3_cache_str},
32097c478bd9Sstevel@tonic-gate 	{ 0x45, 4, 32, 2*1024*1024, l2_cache_str},
32107c478bd9Sstevel@tonic-gate 	{ 0x44, 4, 32, 1024*1024, l2_cache_str},
32117c478bd9Sstevel@tonic-gate 	{ 0x43, 4, 32, 512*1024, l2_cache_str},
32127c478bd9Sstevel@tonic-gate 	{ 0x42, 4, 32, 256*1024, l2_cache_str},
32137c478bd9Sstevel@tonic-gate 	{ 0x41, 4, 32, 128*1024, l2_cache_str},
3214ae115bc7Smrj 	{ 0x3e, 4, 64, 512*1024, sl2_cache_str},
3215ae115bc7Smrj 	{ 0x3d, 6, 64, 384*1024, sl2_cache_str},
32167c478bd9Sstevel@tonic-gate 	{ 0x3c, 4, 64, 256*1024, sl2_cache_str},
32177c478bd9Sstevel@tonic-gate 	{ 0x3b, 2, 64, 128*1024, sl2_cache_str},
3218ae115bc7Smrj 	{ 0x3a, 6, 64, 192*1024, sl2_cache_str},
32197c478bd9Sstevel@tonic-gate 	{ 0x39, 4, 64, 128*1024, sl2_cache_str},
32207c478bd9Sstevel@tonic-gate 	{ 0x30, 8, 64, 32*1024, l1_icache_str},
32217c478bd9Sstevel@tonic-gate 	{ 0x2c, 8, 64, 32*1024, l1_dcache_str},
32227c478bd9Sstevel@tonic-gate 	{ 0x29, 8, 64, 4096*1024, sl3_cache_str},
32237c478bd9Sstevel@tonic-gate 	{ 0x25, 8, 64, 2048*1024, sl3_cache_str},
32247c478bd9Sstevel@tonic-gate 	{ 0x23, 8, 64, 1024*1024, sl3_cache_str},
32257c478bd9Sstevel@tonic-gate 	{ 0x22, 4, 64, 512*1024, sl3_cache_str},
3226824e4fecSvd224797 	{ 0x0e, 6, 64, 24*1024, l1_dcache_str},
322725dfb062Sksadhukh 	{ 0x0d, 4, 32, 16*1024, l1_dcache_str},
32287c478bd9Sstevel@tonic-gate 	{ 0x0c, 4, 32, 16*1024, l1_dcache_str},
3229ae115bc7Smrj 	{ 0x0b, 4, 0, 4, itlb4M_str},
32307c478bd9Sstevel@tonic-gate 	{ 0x0a, 2, 32, 8*1024, l1_dcache_str},
32317c478bd9Sstevel@tonic-gate 	{ 0x08, 4, 32, 16*1024, l1_icache_str},
32327c478bd9Sstevel@tonic-gate 	{ 0x06, 4, 32, 8*1024, l1_icache_str},
3233824e4fecSvd224797 	{ 0x05, 4, 0, 32, dtlb4M_str},
32347c478bd9Sstevel@tonic-gate 	{ 0x04, 4, 0, 8, dtlb4M_str},
32357c478bd9Sstevel@tonic-gate 	{ 0x03, 4, 0, 64, dtlb4k_str},
32367c478bd9Sstevel@tonic-gate 	{ 0x02, 4, 0, 2, itlb4M_str},
32377c478bd9Sstevel@tonic-gate 	{ 0x01, 4, 0, 32, itlb4k_str},
32387c478bd9Sstevel@tonic-gate 	{ 0 }
32397c478bd9Sstevel@tonic-gate };
32407c478bd9Sstevel@tonic-gate 
32417c478bd9Sstevel@tonic-gate static const struct cachetab cyrix_ctab[] = {
32427c478bd9Sstevel@tonic-gate 	{ 0x70, 4, 0, 32, "tlb-4K" },
32437c478bd9Sstevel@tonic-gate 	{ 0x80, 4, 16, 16*1024, "l1-cache" },
32447c478bd9Sstevel@tonic-gate 	{ 0 }
32457c478bd9Sstevel@tonic-gate };
32467c478bd9Sstevel@tonic-gate 
32477c478bd9Sstevel@tonic-gate /*
32487c478bd9Sstevel@tonic-gate  * Search a cache table for a matching entry
32497c478bd9Sstevel@tonic-gate  */
32507c478bd9Sstevel@tonic-gate static const struct cachetab *
32517c478bd9Sstevel@tonic-gate find_cacheent(const struct cachetab *ct, uint_t code)
32527c478bd9Sstevel@tonic-gate {
32537c478bd9Sstevel@tonic-gate 	if (code != 0) {
32547c478bd9Sstevel@tonic-gate 		for (; ct->ct_code != 0; ct++)
32557c478bd9Sstevel@tonic-gate 			if (ct->ct_code <= code)
32567c478bd9Sstevel@tonic-gate 				break;
32577c478bd9Sstevel@tonic-gate 		if (ct->ct_code == code)
32587c478bd9Sstevel@tonic-gate 			return (ct);
32597c478bd9Sstevel@tonic-gate 	}
32607c478bd9Sstevel@tonic-gate 	return (NULL);
32617c478bd9Sstevel@tonic-gate }
32627c478bd9Sstevel@tonic-gate 
32637c478bd9Sstevel@tonic-gate /*
32647dee861bSksadhukh  * Populate cachetab entry with L2 or L3 cache-information using
32657dee861bSksadhukh  * cpuid function 4. This function is called from intel_walk_cacheinfo()
32667dee861bSksadhukh  * when descriptor 0x49 is encountered. It returns 0 if no such cache
32677dee861bSksadhukh  * information is found.
32687dee861bSksadhukh  */
32697dee861bSksadhukh static int
32707dee861bSksadhukh intel_cpuid_4_cache_info(struct cachetab *ct, struct cpuid_info *cpi)
32717dee861bSksadhukh {
32727dee861bSksadhukh 	uint32_t level, i;
32737dee861bSksadhukh 	int ret = 0;
32747dee861bSksadhukh 
32757dee861bSksadhukh 	for (i = 0; i < cpi->cpi_std_4_size; i++) {
32767dee861bSksadhukh 		level = CPI_CACHE_LVL(cpi->cpi_std_4[i]);
32777dee861bSksadhukh 
32787dee861bSksadhukh 		if (level == 2 || level == 3) {
32797dee861bSksadhukh 			ct->ct_assoc = CPI_CACHE_WAYS(cpi->cpi_std_4[i]) + 1;
32807dee861bSksadhukh 			ct->ct_line_size =
32817dee861bSksadhukh 			    CPI_CACHE_COH_LN_SZ(cpi->cpi_std_4[i]) + 1;
32827dee861bSksadhukh 			ct->ct_size = ct->ct_assoc *
32837dee861bSksadhukh 			    (CPI_CACHE_PARTS(cpi->cpi_std_4[i]) + 1) *
32847dee861bSksadhukh 			    ct->ct_line_size *
32857dee861bSksadhukh 			    (cpi->cpi_std_4[i]->cp_ecx + 1);
32867dee861bSksadhukh 
32877dee861bSksadhukh 			if (level == 2) {
32887dee861bSksadhukh 				ct->ct_label = l2_cache_str;
32897dee861bSksadhukh 			} else if (level == 3) {
32907dee861bSksadhukh 				ct->ct_label = l3_cache_str;
32917dee861bSksadhukh 			}
32927dee861bSksadhukh 			ret = 1;
32937dee861bSksadhukh 		}
32947dee861bSksadhukh 	}
32957dee861bSksadhukh 
32967dee861bSksadhukh 	return (ret);
32977dee861bSksadhukh }
32987dee861bSksadhukh 
32997dee861bSksadhukh /*
33007c478bd9Sstevel@tonic-gate  * Walk the cacheinfo descriptor, applying 'func' to every valid element
33017c478bd9Sstevel@tonic-gate  * The walk is terminated if the walker returns non-zero.
33027c478bd9Sstevel@tonic-gate  */
33037c478bd9Sstevel@tonic-gate static void
33047c478bd9Sstevel@tonic-gate intel_walk_cacheinfo(struct cpuid_info *cpi,
33057c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
33067c478bd9Sstevel@tonic-gate {
33077c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
3308824e4fecSvd224797 	struct cachetab des_49_ct, des_b1_ct;
33097c478bd9Sstevel@tonic-gate 	uint8_t *dp;
33107c478bd9Sstevel@tonic-gate 	int i;
33117c478bd9Sstevel@tonic-gate 
33127c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
33137c478bd9Sstevel@tonic-gate 		return;
3314f1d742a9Sksadhukh 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
3315f1d742a9Sksadhukh 		/*
3316f1d742a9Sksadhukh 		 * For overloaded descriptor 0x49 we use cpuid function 4
33177dee861bSksadhukh 		 * if supported by the current processor, to create
3318f1d742a9Sksadhukh 		 * cache information.
3319824e4fecSvd224797 		 * For overloaded descriptor 0xb1 we use X86_PAE flag
3320824e4fecSvd224797 		 * to disambiguate the cache information.
3321f1d742a9Sksadhukh 		 */
33227dee861bSksadhukh 		if (*dp == 0x49 && cpi->cpi_maxeax >= 0x4 &&
33237dee861bSksadhukh 		    intel_cpuid_4_cache_info(&des_49_ct, cpi) == 1) {
33247dee861bSksadhukh 				ct = &des_49_ct;
3325824e4fecSvd224797 		} else if (*dp == 0xb1) {
3326824e4fecSvd224797 			des_b1_ct.ct_code = 0xb1;
3327824e4fecSvd224797 			des_b1_ct.ct_assoc = 4;
3328824e4fecSvd224797 			des_b1_ct.ct_line_size = 0;
3329824e4fecSvd224797 			if (x86_feature & X86_PAE) {
3330824e4fecSvd224797 				des_b1_ct.ct_size = 8;
3331824e4fecSvd224797 				des_b1_ct.ct_label = itlb2M_str;
3332824e4fecSvd224797 			} else {
3333824e4fecSvd224797 				des_b1_ct.ct_size = 4;
3334824e4fecSvd224797 				des_b1_ct.ct_label = itlb4M_str;
3335824e4fecSvd224797 			}
3336824e4fecSvd224797 			ct = &des_b1_ct;
33377dee861bSksadhukh 		} else {
33387dee861bSksadhukh 			if ((ct = find_cacheent(intel_ctab, *dp)) == NULL) {
3339f1d742a9Sksadhukh 				continue;
3340f1d742a9Sksadhukh 			}
33417dee861bSksadhukh 		}
3342f1d742a9Sksadhukh 
33437dee861bSksadhukh 		if (func(arg, ct) != 0) {
33447c478bd9Sstevel@tonic-gate 			break;
33457c478bd9Sstevel@tonic-gate 		}
33467c478bd9Sstevel@tonic-gate 	}
3347f1d742a9Sksadhukh }
33487c478bd9Sstevel@tonic-gate 
33497c478bd9Sstevel@tonic-gate /*
33507c478bd9Sstevel@tonic-gate  * (Like the Intel one, except for Cyrix CPUs)
33517c478bd9Sstevel@tonic-gate  */
33527c478bd9Sstevel@tonic-gate static void
33537c478bd9Sstevel@tonic-gate cyrix_walk_cacheinfo(struct cpuid_info *cpi,
33547c478bd9Sstevel@tonic-gate     void *arg, int (*func)(void *, const struct cachetab *))
33557c478bd9Sstevel@tonic-gate {
33567c478bd9Sstevel@tonic-gate 	const struct cachetab *ct;
33577c478bd9Sstevel@tonic-gate 	uint8_t *dp;
33587c478bd9Sstevel@tonic-gate 	int i;
33597c478bd9Sstevel@tonic-gate 
33607c478bd9Sstevel@tonic-gate 	if ((dp = cpi->cpi_cacheinfo) == NULL)
33617c478bd9Sstevel@tonic-gate 		return;
33627c478bd9Sstevel@tonic-gate 	for (i = 0; i < cpi->cpi_ncache; i++, dp++) {
33637c478bd9Sstevel@tonic-gate 		/*
33647c478bd9Sstevel@tonic-gate 		 * Search Cyrix-specific descriptor table first ..
33657c478bd9Sstevel@tonic-gate 		 */
33667c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(cyrix_ctab, *dp)) != NULL) {
33677c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
33687c478bd9Sstevel@tonic-gate 				break;
33697c478bd9Sstevel@tonic-gate 			continue;
33707c478bd9Sstevel@tonic-gate 		}
33717c478bd9Sstevel@tonic-gate 		/*
33727c478bd9Sstevel@tonic-gate 		 * .. else fall back to the Intel one
33737c478bd9Sstevel@tonic-gate 		 */
33747c478bd9Sstevel@tonic-gate 		if ((ct = find_cacheent(intel_ctab, *dp)) != NULL) {
33757c478bd9Sstevel@tonic-gate 			if (func(arg, ct) != 0)
33767c478bd9Sstevel@tonic-gate 				break;
33777c478bd9Sstevel@tonic-gate 			continue;
33787c478bd9Sstevel@tonic-gate 		}
33797c478bd9Sstevel@tonic-gate 	}
33807c478bd9Sstevel@tonic-gate }
33817c478bd9Sstevel@tonic-gate 
33827c478bd9Sstevel@tonic-gate /*
33837c478bd9Sstevel@tonic-gate  * A cacheinfo walker that adds associativity, line-size, and size properties
33847c478bd9Sstevel@tonic-gate  * to the devinfo node it is passed as an argument.
33857c478bd9Sstevel@tonic-gate  */
33867c478bd9Sstevel@tonic-gate static int
33877c478bd9Sstevel@tonic-gate add_cacheent_props(void *arg, const struct cachetab *ct)
33887c478bd9Sstevel@tonic-gate {
33897c478bd9Sstevel@tonic-gate 	dev_info_t *devi = arg;
33907c478bd9Sstevel@tonic-gate 
33917c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, assoc_str, ct->ct_assoc);
33927c478bd9Sstevel@tonic-gate 	if (ct->ct_line_size != 0)
33937c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, ct->ct_label, line_str,
33947c478bd9Sstevel@tonic-gate 		    ct->ct_line_size);
33957c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, ct->ct_label, size_str, ct->ct_size);
33967c478bd9Sstevel@tonic-gate 	return (0);
33977c478bd9Sstevel@tonic-gate }
33987c478bd9Sstevel@tonic-gate 
3399f1d742a9Sksadhukh 
34007c478bd9Sstevel@tonic-gate static const char fully_assoc[] = "fully-associative?";
34017c478bd9Sstevel@tonic-gate 
34027c478bd9Sstevel@tonic-gate /*
34037c478bd9Sstevel@tonic-gate  * AMD style cache/tlb description
34047c478bd9Sstevel@tonic-gate  *
34057c478bd9Sstevel@tonic-gate  * Extended functions 5 and 6 directly describe properties of
34067c478bd9Sstevel@tonic-gate  * tlbs and various cache levels.
34077c478bd9Sstevel@tonic-gate  */
34087c478bd9Sstevel@tonic-gate static void
34097c478bd9Sstevel@tonic-gate add_amd_assoc(dev_info_t *devi, const char *label, uint_t assoc)
34107c478bd9Sstevel@tonic-gate {
34117c478bd9Sstevel@tonic-gate 	switch (assoc) {
34127c478bd9Sstevel@tonic-gate 	case 0:	/* reserved; ignore */
34137c478bd9Sstevel@tonic-gate 		break;
34147c478bd9Sstevel@tonic-gate 	default:
34157c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
34167c478bd9Sstevel@tonic-gate 		break;
34177c478bd9Sstevel@tonic-gate 	case 0xff:
34187c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
34197c478bd9Sstevel@tonic-gate 		break;
34207c478bd9Sstevel@tonic-gate 	}
34217c478bd9Sstevel@tonic-gate }
34227c478bd9Sstevel@tonic-gate 
34237c478bd9Sstevel@tonic-gate static void
34247c478bd9Sstevel@tonic-gate add_amd_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
34257c478bd9Sstevel@tonic-gate {
34267c478bd9Sstevel@tonic-gate 	if (size == 0)
34277c478bd9Sstevel@tonic-gate 		return;
34287c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
34297c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
34307c478bd9Sstevel@tonic-gate }
34317c478bd9Sstevel@tonic-gate 
34327c478bd9Sstevel@tonic-gate static void
34337c478bd9Sstevel@tonic-gate add_amd_cache(dev_info_t *devi, const char *label,
34347c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
34357c478bd9Sstevel@tonic-gate {
34367c478bd9Sstevel@tonic-gate 	if (size == 0 || line_size == 0)
34377c478bd9Sstevel@tonic-gate 		return;
34387c478bd9Sstevel@tonic-gate 	add_amd_assoc(devi, label, assoc);
34397c478bd9Sstevel@tonic-gate 	/*
34407c478bd9Sstevel@tonic-gate 	 * Most AMD parts have a sectored cache. Multiple cache lines are
34417c478bd9Sstevel@tonic-gate 	 * associated with each tag. A sector consists of all cache lines
34427c478bd9Sstevel@tonic-gate 	 * associated with a tag. For example, the AMD K6-III has a sector
34437c478bd9Sstevel@tonic-gate 	 * size of 2 cache lines per tag.
34447c478bd9Sstevel@tonic-gate 	 */
34457c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
34467c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
34477c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
34487c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
34497c478bd9Sstevel@tonic-gate }
34507c478bd9Sstevel@tonic-gate 
34517c478bd9Sstevel@tonic-gate static void
34527c478bd9Sstevel@tonic-gate add_amd_l2_assoc(dev_info_t *devi, const char *label, uint_t assoc)
34537c478bd9Sstevel@tonic-gate {
34547c478bd9Sstevel@tonic-gate 	switch (assoc) {
34557c478bd9Sstevel@tonic-gate 	case 0:	/* off */
34567c478bd9Sstevel@tonic-gate 		break;
34577c478bd9Sstevel@tonic-gate 	case 1:
34587c478bd9Sstevel@tonic-gate 	case 2:
34597c478bd9Sstevel@tonic-gate 	case 4:
34607c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, assoc);
34617c478bd9Sstevel@tonic-gate 		break;
34627c478bd9Sstevel@tonic-gate 	case 6:
34637c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 8);
34647c478bd9Sstevel@tonic-gate 		break;
34657c478bd9Sstevel@tonic-gate 	case 8:
34667c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, assoc_str, 16);
34677c478bd9Sstevel@tonic-gate 		break;
34687c478bd9Sstevel@tonic-gate 	case 0xf:
34697c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, fully_assoc, 1);
34707c478bd9Sstevel@tonic-gate 		break;
34717c478bd9Sstevel@tonic-gate 	default: /* reserved; ignore */
34727c478bd9Sstevel@tonic-gate 		break;
34737c478bd9Sstevel@tonic-gate 	}
34747c478bd9Sstevel@tonic-gate }
34757c478bd9Sstevel@tonic-gate 
34767c478bd9Sstevel@tonic-gate static void
34777c478bd9Sstevel@tonic-gate add_amd_l2_tlb(dev_info_t *devi, const char *label, uint_t assoc, uint_t size)
34787c478bd9Sstevel@tonic-gate {
34797c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0)
34807c478bd9Sstevel@tonic-gate 		return;
34817c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
34827c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size);
34837c478bd9Sstevel@tonic-gate }
34847c478bd9Sstevel@tonic-gate 
34857c478bd9Sstevel@tonic-gate static void
34867c478bd9Sstevel@tonic-gate add_amd_l2_cache(dev_info_t *devi, const char *label,
34877c478bd9Sstevel@tonic-gate     uint_t size, uint_t assoc, uint_t lines_per_tag, uint_t line_size)
34887c478bd9Sstevel@tonic-gate {
34897c478bd9Sstevel@tonic-gate 	if (size == 0 || assoc == 0 || line_size == 0)
34907c478bd9Sstevel@tonic-gate 		return;
34917c478bd9Sstevel@tonic-gate 	add_amd_l2_assoc(devi, label, assoc);
34927c478bd9Sstevel@tonic-gate 	if (lines_per_tag != 0)
34937c478bd9Sstevel@tonic-gate 		add_cache_prop(devi, label, "lines-per-tag", lines_per_tag);
34947c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, line_str, line_size);
34957c478bd9Sstevel@tonic-gate 	add_cache_prop(devi, label, size_str, size * 1024);
34967c478bd9Sstevel@tonic-gate }
34977c478bd9Sstevel@tonic-gate 
34987c478bd9Sstevel@tonic-gate static void
34997c478bd9Sstevel@tonic-gate amd_cache_info(struct cpuid_info *cpi, dev_info_t *devi)
35007c478bd9Sstevel@tonic-gate {
35018949bcd6Sandrei 	struct cpuid_regs *cp;
35027c478bd9Sstevel@tonic-gate 
35037c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000005)
35047c478bd9Sstevel@tonic-gate 		return;
35057c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[5];
35067c478bd9Sstevel@tonic-gate 
35077c478bd9Sstevel@tonic-gate 	/*
35087c478bd9Sstevel@tonic-gate 	 * 4M/2M L1 TLB configuration
35097c478bd9Sstevel@tonic-gate 	 *
35107c478bd9Sstevel@tonic-gate 	 * We report the size for 2M pages because AMD uses two
35117c478bd9Sstevel@tonic-gate 	 * TLB entries for one 4M page.
35127c478bd9Sstevel@tonic-gate 	 */
35137c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "dtlb-2M",
35147c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 31, 24), BITX(cp->cp_eax, 23, 16));
35157c478bd9Sstevel@tonic-gate 	add_amd_tlb(devi, "itlb-2M",
35167c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_eax, 15, 8), BITX(cp->cp_eax, 7, 0));
35177c478bd9Sstevel@tonic-gate 
35187c478bd9Sstevel@tonic-gate 	/*
35197c478bd9Sstevel@tonic-gate 	 * 4K L1 TLB configuration
35207c478bd9Sstevel@tonic-gate 	 */
35217c478bd9Sstevel@tonic-gate 
35227c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
35237c478bd9Sstevel@tonic-gate 		uint_t nentries;
35247c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
35257c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5) {
35267c478bd9Sstevel@tonic-gate 			/*
35277c478bd9Sstevel@tonic-gate 			 * Crusoe processors have 256 TLB entries, but
35287c478bd9Sstevel@tonic-gate 			 * cpuid data format constrains them to only
35297c478bd9Sstevel@tonic-gate 			 * reporting 255 of them.
35307c478bd9Sstevel@tonic-gate 			 */
35317c478bd9Sstevel@tonic-gate 			if ((nentries = BITX(cp->cp_ebx, 23, 16)) == 255)
35327c478bd9Sstevel@tonic-gate 				nentries = 256;
35337c478bd9Sstevel@tonic-gate 			/*
35347c478bd9Sstevel@tonic-gate 			 * Crusoe processors also have a unified TLB
35357c478bd9Sstevel@tonic-gate 			 */
35367c478bd9Sstevel@tonic-gate 			add_amd_tlb(devi, "tlb-4K", BITX(cp->cp_ebx, 31, 24),
35377c478bd9Sstevel@tonic-gate 			    nentries);
35387c478bd9Sstevel@tonic-gate 			break;
35397c478bd9Sstevel@tonic-gate 		}
35407c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
35417c478bd9Sstevel@tonic-gate 	default:
35427c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, itlb4k_str,
35437c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 31, 24), BITX(cp->cp_ebx, 23, 16));
35447c478bd9Sstevel@tonic-gate 		add_amd_tlb(devi, dtlb4k_str,
35457c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_ebx, 15, 8), BITX(cp->cp_ebx, 7, 0));
35467c478bd9Sstevel@tonic-gate 		break;
35477c478bd9Sstevel@tonic-gate 	}
35487c478bd9Sstevel@tonic-gate 
35497c478bd9Sstevel@tonic-gate 	/*
35507c478bd9Sstevel@tonic-gate 	 * data L1 cache configuration
35517c478bd9Sstevel@tonic-gate 	 */
35527c478bd9Sstevel@tonic-gate 
35537c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_dcache_str,
35547c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 24), BITX(cp->cp_ecx, 23, 16),
35557c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 15, 8), BITX(cp->cp_ecx, 7, 0));
35567c478bd9Sstevel@tonic-gate 
35577c478bd9Sstevel@tonic-gate 	/*
35587c478bd9Sstevel@tonic-gate 	 * code L1 cache configuration
35597c478bd9Sstevel@tonic-gate 	 */
35607c478bd9Sstevel@tonic-gate 
35617c478bd9Sstevel@tonic-gate 	add_amd_cache(devi, l1_icache_str,
35627c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 31, 24), BITX(cp->cp_edx, 23, 16),
35637c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_edx, 15, 8), BITX(cp->cp_edx, 7, 0));
35647c478bd9Sstevel@tonic-gate 
35657c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
35667c478bd9Sstevel@tonic-gate 		return;
35677c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
35687c478bd9Sstevel@tonic-gate 
35697c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for large pages */
35707c478bd9Sstevel@tonic-gate 
35717c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_eax, 31, 16) == 0)
35727c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-2M",
35737c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
35747c478bd9Sstevel@tonic-gate 	else {
35757c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-2M",
35767c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
35777c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-2M",
35787c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
35797c478bd9Sstevel@tonic-gate 	}
35807c478bd9Sstevel@tonic-gate 
35817c478bd9Sstevel@tonic-gate 	/* Check for a unified L2 TLB for 4K pages */
35827c478bd9Sstevel@tonic-gate 
35837c478bd9Sstevel@tonic-gate 	if (BITX(cp->cp_ebx, 31, 16) == 0) {
35847c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-tlb-4K",
35857c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
35867c478bd9Sstevel@tonic-gate 	} else {
35877c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-dtlb-4K",
35887c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 31, 28), BITX(cp->cp_eax, 27, 16));
35897c478bd9Sstevel@tonic-gate 		add_amd_l2_tlb(devi, "l2-itlb-4K",
35907c478bd9Sstevel@tonic-gate 		    BITX(cp->cp_eax, 15, 12), BITX(cp->cp_eax, 11, 0));
35917c478bd9Sstevel@tonic-gate 	}
35927c478bd9Sstevel@tonic-gate 
35937c478bd9Sstevel@tonic-gate 	add_amd_l2_cache(devi, l2_cache_str,
35947c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 31, 16), BITX(cp->cp_ecx, 15, 12),
35957c478bd9Sstevel@tonic-gate 	    BITX(cp->cp_ecx, 11, 8), BITX(cp->cp_ecx, 7, 0));
35967c478bd9Sstevel@tonic-gate }
35977c478bd9Sstevel@tonic-gate 
35987c478bd9Sstevel@tonic-gate /*
35997c478bd9Sstevel@tonic-gate  * There are two basic ways that the x86 world describes it cache
36007c478bd9Sstevel@tonic-gate  * and tlb architecture - Intel's way and AMD's way.
36017c478bd9Sstevel@tonic-gate  *
36027c478bd9Sstevel@tonic-gate  * Return which flavor of cache architecture we should use
36037c478bd9Sstevel@tonic-gate  */
36047c478bd9Sstevel@tonic-gate static int
36057c478bd9Sstevel@tonic-gate x86_which_cacheinfo(struct cpuid_info *cpi)
36067c478bd9Sstevel@tonic-gate {
36077c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
36087c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
36097c478bd9Sstevel@tonic-gate 		if (cpi->cpi_maxeax >= 2)
36107c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
36117c478bd9Sstevel@tonic-gate 		break;
36127c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
36137c478bd9Sstevel@tonic-gate 		/*
36147c478bd9Sstevel@tonic-gate 		 * The K5 model 1 was the first part from AMD that reported
36157c478bd9Sstevel@tonic-gate 		 * cache sizes via extended cpuid functions.
36167c478bd9Sstevel@tonic-gate 		 */
36177c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family > 5 ||
36187c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 5 && cpi->cpi_model >= 1))
36197c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
36207c478bd9Sstevel@tonic-gate 		break;
36217c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
36227c478bd9Sstevel@tonic-gate 		if (cpi->cpi_family >= 5)
36237c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
36247c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
36257c478bd9Sstevel@tonic-gate 	default:
36267c478bd9Sstevel@tonic-gate 		/*
36277c478bd9Sstevel@tonic-gate 		 * If they have extended CPU data for 0x80000005
36287c478bd9Sstevel@tonic-gate 		 * then we assume they have AMD-format cache
36297c478bd9Sstevel@tonic-gate 		 * information.
36307c478bd9Sstevel@tonic-gate 		 *
36317c478bd9Sstevel@tonic-gate 		 * If not, and the vendor happens to be Cyrix,
36327c478bd9Sstevel@tonic-gate 		 * then try our-Cyrix specific handler.
36337c478bd9Sstevel@tonic-gate 		 *
36347c478bd9Sstevel@tonic-gate 		 * If we're not Cyrix, then assume we're using Intel's
36357c478bd9Sstevel@tonic-gate 		 * table-driven format instead.
36367c478bd9Sstevel@tonic-gate 		 */
36377c478bd9Sstevel@tonic-gate 		if (cpi->cpi_xmaxeax >= 0x80000005)
36387c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_AMD);
36397c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_vendor == X86_VENDOR_Cyrix)
36407c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Cyrix);
36417c478bd9Sstevel@tonic-gate 		else if (cpi->cpi_maxeax >= 2)
36427c478bd9Sstevel@tonic-gate 			return (X86_VENDOR_Intel);
36437c478bd9Sstevel@tonic-gate 		break;
36447c478bd9Sstevel@tonic-gate 	}
36457c478bd9Sstevel@tonic-gate 	return (-1);
36467c478bd9Sstevel@tonic-gate }
36477c478bd9Sstevel@tonic-gate 
36487c478bd9Sstevel@tonic-gate void
3649fa96bd91SMichael Corcoran cpuid_set_cpu_properties(void *dip, processorid_t cpu_id,
3650fa96bd91SMichael Corcoran     struct cpuid_info *cpi)
36517c478bd9Sstevel@tonic-gate {
36527c478bd9Sstevel@tonic-gate 	dev_info_t *cpu_devi;
36537c478bd9Sstevel@tonic-gate 	int create;
36547c478bd9Sstevel@tonic-gate 
3655fa96bd91SMichael Corcoran 	cpu_devi = (dev_info_t *)dip;
36567c478bd9Sstevel@tonic-gate 
36577c478bd9Sstevel@tonic-gate 	/* device_type */
36587c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
36597c478bd9Sstevel@tonic-gate 	    "device_type", "cpu");
36607c478bd9Sstevel@tonic-gate 
36617c478bd9Sstevel@tonic-gate 	/* reg */
36627c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36637c478bd9Sstevel@tonic-gate 	    "reg", cpu_id);
36647c478bd9Sstevel@tonic-gate 
36657c478bd9Sstevel@tonic-gate 	/* cpu-mhz, and clock-frequency */
36667c478bd9Sstevel@tonic-gate 	if (cpu_freq > 0) {
36677c478bd9Sstevel@tonic-gate 		long long mul;
36687c478bd9Sstevel@tonic-gate 
36697c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36707c478bd9Sstevel@tonic-gate 		    "cpu-mhz", cpu_freq);
36717c478bd9Sstevel@tonic-gate 		if ((mul = cpu_freq * 1000000LL) <= INT_MAX)
36727c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36737c478bd9Sstevel@tonic-gate 			    "clock-frequency", (int)mul);
36747c478bd9Sstevel@tonic-gate 	}
36757c478bd9Sstevel@tonic-gate 
36767c478bd9Sstevel@tonic-gate 	if ((x86_feature & X86_CPUID) == 0) {
36777c478bd9Sstevel@tonic-gate 		return;
36787c478bd9Sstevel@tonic-gate 	}
36797c478bd9Sstevel@tonic-gate 
36807c478bd9Sstevel@tonic-gate 	/* vendor-id */
36817c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
36827c478bd9Sstevel@tonic-gate 	    "vendor-id", cpi->cpi_vendorstr);
36837c478bd9Sstevel@tonic-gate 
36847c478bd9Sstevel@tonic-gate 	if (cpi->cpi_maxeax == 0) {
36857c478bd9Sstevel@tonic-gate 		return;
36867c478bd9Sstevel@tonic-gate 	}
36877c478bd9Sstevel@tonic-gate 
36887c478bd9Sstevel@tonic-gate 	/*
36897c478bd9Sstevel@tonic-gate 	 * family, model, and step
36907c478bd9Sstevel@tonic-gate 	 */
36917c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36927c478bd9Sstevel@tonic-gate 	    "family", CPI_FAMILY(cpi));
36937c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36947c478bd9Sstevel@tonic-gate 	    "cpu-model", CPI_MODEL(cpi));
36957c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
36967c478bd9Sstevel@tonic-gate 	    "stepping-id", CPI_STEP(cpi));
36977c478bd9Sstevel@tonic-gate 
36987c478bd9Sstevel@tonic-gate 	/* type */
36997c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
37007c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
37017c478bd9Sstevel@tonic-gate 		create = 1;
37027c478bd9Sstevel@tonic-gate 		break;
37037c478bd9Sstevel@tonic-gate 	default:
37047c478bd9Sstevel@tonic-gate 		create = 0;
37057c478bd9Sstevel@tonic-gate 		break;
37067c478bd9Sstevel@tonic-gate 	}
37077c478bd9Sstevel@tonic-gate 	if (create)
37087c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
37097c478bd9Sstevel@tonic-gate 		    "type", CPI_TYPE(cpi));
37107c478bd9Sstevel@tonic-gate 
37117c478bd9Sstevel@tonic-gate 	/* ext-family */
37127c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
37137c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
37147c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
37157c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
37167c478bd9Sstevel@tonic-gate 		break;
37177c478bd9Sstevel@tonic-gate 	default:
37187c478bd9Sstevel@tonic-gate 		create = 0;
37197c478bd9Sstevel@tonic-gate 		break;
37207c478bd9Sstevel@tonic-gate 	}
37217c478bd9Sstevel@tonic-gate 	if (create)
37227c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
37237c478bd9Sstevel@tonic-gate 		    "ext-family", CPI_FAMILY_XTD(cpi));
37247c478bd9Sstevel@tonic-gate 
37257c478bd9Sstevel@tonic-gate 	/* ext-model */
37267c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
37277c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
372863d3f7dfSkk208521 		create = IS_EXTENDED_MODEL_INTEL(cpi);
372968c91426Sdmick 		break;
37307c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
3731ee88d2b9Skchow 		create = CPI_FAMILY(cpi) == 0xf;
37327c478bd9Sstevel@tonic-gate 		break;
37337c478bd9Sstevel@tonic-gate 	default:
37347c478bd9Sstevel@tonic-gate 		create = 0;
37357c478bd9Sstevel@tonic-gate 		break;
37367c478bd9Sstevel@tonic-gate 	}
37377c478bd9Sstevel@tonic-gate 	if (create)
37387c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
37397c478bd9Sstevel@tonic-gate 		    "ext-model", CPI_MODEL_XTD(cpi));
37407c478bd9Sstevel@tonic-gate 
37417c478bd9Sstevel@tonic-gate 	/* generation */
37427c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
37437c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
37447c478bd9Sstevel@tonic-gate 		/*
37457c478bd9Sstevel@tonic-gate 		 * AMD K5 model 1 was the first part to support this
37467c478bd9Sstevel@tonic-gate 		 */
37477c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
37487c478bd9Sstevel@tonic-gate 		break;
37497c478bd9Sstevel@tonic-gate 	default:
37507c478bd9Sstevel@tonic-gate 		create = 0;
37517c478bd9Sstevel@tonic-gate 		break;
37527c478bd9Sstevel@tonic-gate 	}
37537c478bd9Sstevel@tonic-gate 	if (create)
37547c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
37557c478bd9Sstevel@tonic-gate 		    "generation", BITX((cpi)->cpi_extd[1].cp_eax, 11, 8));
37567c478bd9Sstevel@tonic-gate 
37577c478bd9Sstevel@tonic-gate 	/* brand-id */
37587c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
37597c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
37607c478bd9Sstevel@tonic-gate 		/*
37617c478bd9Sstevel@tonic-gate 		 * brand id first appeared on Pentium III Xeon model 8,
37627c478bd9Sstevel@tonic-gate 		 * and Celeron model 8 processors and Opteron
37637c478bd9Sstevel@tonic-gate 		 */
37647c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family > 6 ||
37657c478bd9Sstevel@tonic-gate 		    (cpi->cpi_family == 6 && cpi->cpi_model >= 8);
37667c478bd9Sstevel@tonic-gate 		break;
37677c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
37687c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
37697c478bd9Sstevel@tonic-gate 		break;
37707c478bd9Sstevel@tonic-gate 	default:
37717c478bd9Sstevel@tonic-gate 		create = 0;
37727c478bd9Sstevel@tonic-gate 		break;
37737c478bd9Sstevel@tonic-gate 	}
37747c478bd9Sstevel@tonic-gate 	if (create && cpi->cpi_brandid != 0) {
37757c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
37767c478bd9Sstevel@tonic-gate 		    "brand-id", cpi->cpi_brandid);
37777c478bd9Sstevel@tonic-gate 	}
37787c478bd9Sstevel@tonic-gate 
37797c478bd9Sstevel@tonic-gate 	/* chunks, and apic-id */
37807c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
37817c478bd9Sstevel@tonic-gate 		/*
37827c478bd9Sstevel@tonic-gate 		 * first available on Pentium IV and Opteron (K8)
37837c478bd9Sstevel@tonic-gate 		 */
37845ff02082Sdmick 	case X86_VENDOR_Intel:
37855ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
37865ff02082Sdmick 		break;
37875ff02082Sdmick 	case X86_VENDOR_AMD:
37887c478bd9Sstevel@tonic-gate 		create = cpi->cpi_family >= 0xf;
37897c478bd9Sstevel@tonic-gate 		break;
37907c478bd9Sstevel@tonic-gate 	default:
37917c478bd9Sstevel@tonic-gate 		create = 0;
37927c478bd9Sstevel@tonic-gate 		break;
37937c478bd9Sstevel@tonic-gate 	}
37947c478bd9Sstevel@tonic-gate 	if (create) {
37957c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
37967c478bd9Sstevel@tonic-gate 		    "chunks", CPI_CHUNKS(cpi));
37977c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
3798b6917abeSmishra 		    "apic-id", cpi->cpi_apicid);
37997aec1d6eScindi 		if (cpi->cpi_chipid >= 0) {
38007c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
38017c478bd9Sstevel@tonic-gate 			    "chip#", cpi->cpi_chipid);
38027aec1d6eScindi 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
38037aec1d6eScindi 			    "clog#", cpi->cpi_clogid);
38047aec1d6eScindi 		}
38057c478bd9Sstevel@tonic-gate 	}
38067c478bd9Sstevel@tonic-gate 
38077c478bd9Sstevel@tonic-gate 	/* cpuid-features */
38087c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
38097c478bd9Sstevel@tonic-gate 	    "cpuid-features", CPI_FEATURES_EDX(cpi));
38107c478bd9Sstevel@tonic-gate 
38117c478bd9Sstevel@tonic-gate 
38127c478bd9Sstevel@tonic-gate 	/* cpuid-features-ecx */
38137c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
38147c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
38155ff02082Sdmick 		create = IS_NEW_F6(cpi) || cpi->cpi_family >= 0xf;
38167c478bd9Sstevel@tonic-gate 		break;
38177c478bd9Sstevel@tonic-gate 	default:
38187c478bd9Sstevel@tonic-gate 		create = 0;
38197c478bd9Sstevel@tonic-gate 		break;
38207c478bd9Sstevel@tonic-gate 	}
38217c478bd9Sstevel@tonic-gate 	if (create)
38227c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
38237c478bd9Sstevel@tonic-gate 		    "cpuid-features-ecx", CPI_FEATURES_ECX(cpi));
38247c478bd9Sstevel@tonic-gate 
38257c478bd9Sstevel@tonic-gate 	/* ext-cpuid-features */
38267c478bd9Sstevel@tonic-gate 	switch (cpi->cpi_vendor) {
38275ff02082Sdmick 	case X86_VENDOR_Intel:
38287c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
38297c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
38307c478bd9Sstevel@tonic-gate 	case X86_VENDOR_TM:
38317c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Centaur:
38327c478bd9Sstevel@tonic-gate 		create = cpi->cpi_xmaxeax >= 0x80000001;
38337c478bd9Sstevel@tonic-gate 		break;
38347c478bd9Sstevel@tonic-gate 	default:
38357c478bd9Sstevel@tonic-gate 		create = 0;
38367c478bd9Sstevel@tonic-gate 		break;
38377c478bd9Sstevel@tonic-gate 	}
38385ff02082Sdmick 	if (create) {
38397c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
38407c478bd9Sstevel@tonic-gate 		    "ext-cpuid-features", CPI_FEATURES_XTD_EDX(cpi));
38415ff02082Sdmick 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cpu_devi,
38425ff02082Sdmick 		    "ext-cpuid-features-ecx", CPI_FEATURES_XTD_ECX(cpi));
38435ff02082Sdmick 	}
38447c478bd9Sstevel@tonic-gate 
38457c478bd9Sstevel@tonic-gate 	/*
38467c478bd9Sstevel@tonic-gate 	 * Brand String first appeared in Intel Pentium IV, AMD K5
38477c478bd9Sstevel@tonic-gate 	 * model 1, and Cyrix GXm.  On earlier models we try and
38487c478bd9Sstevel@tonic-gate 	 * simulate something similar .. so this string should always
38497c478bd9Sstevel@tonic-gate 	 * same -something- about the processor, however lame.
38507c478bd9Sstevel@tonic-gate 	 */
38517c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, cpu_devi,
38527c478bd9Sstevel@tonic-gate 	    "brand-string", cpi->cpi_brandstr);
38537c478bd9Sstevel@tonic-gate 
38547c478bd9Sstevel@tonic-gate 	/*
38557c478bd9Sstevel@tonic-gate 	 * Finally, cache and tlb information
38567c478bd9Sstevel@tonic-gate 	 */
38577c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
38587c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
38597c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
38607c478bd9Sstevel@tonic-gate 		break;
38617c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
38627c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, cpu_devi, add_cacheent_props);
38637c478bd9Sstevel@tonic-gate 		break;
38647c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
38657c478bd9Sstevel@tonic-gate 		amd_cache_info(cpi, cpu_devi);
38667c478bd9Sstevel@tonic-gate 		break;
38677c478bd9Sstevel@tonic-gate 	default:
38687c478bd9Sstevel@tonic-gate 		break;
38697c478bd9Sstevel@tonic-gate 	}
38707c478bd9Sstevel@tonic-gate }
38717c478bd9Sstevel@tonic-gate 
38727c478bd9Sstevel@tonic-gate struct l2info {
38737c478bd9Sstevel@tonic-gate 	int *l2i_csz;
38747c478bd9Sstevel@tonic-gate 	int *l2i_lsz;
38757c478bd9Sstevel@tonic-gate 	int *l2i_assoc;
38767c478bd9Sstevel@tonic-gate 	int l2i_ret;
38777c478bd9Sstevel@tonic-gate };
38787c478bd9Sstevel@tonic-gate 
38797c478bd9Sstevel@tonic-gate /*
38807c478bd9Sstevel@tonic-gate  * A cacheinfo walker that fetches the size, line-size and associativity
38817c478bd9Sstevel@tonic-gate  * of the L2 cache
38827c478bd9Sstevel@tonic-gate  */
38837c478bd9Sstevel@tonic-gate static int
38847c478bd9Sstevel@tonic-gate intel_l2cinfo(void *arg, const struct cachetab *ct)
38857c478bd9Sstevel@tonic-gate {
38867c478bd9Sstevel@tonic-gate 	struct l2info *l2i = arg;
38877c478bd9Sstevel@tonic-gate 	int *ip;
38887c478bd9Sstevel@tonic-gate 
38897c478bd9Sstevel@tonic-gate 	if (ct->ct_label != l2_cache_str &&
38907c478bd9Sstevel@tonic-gate 	    ct->ct_label != sl2_cache_str)
38917c478bd9Sstevel@tonic-gate 		return (0);	/* not an L2 -- keep walking */
38927c478bd9Sstevel@tonic-gate 
38937c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_csz) != NULL)
38947c478bd9Sstevel@tonic-gate 		*ip = ct->ct_size;
38957c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_lsz) != NULL)
38967c478bd9Sstevel@tonic-gate 		*ip = ct->ct_line_size;
38977c478bd9Sstevel@tonic-gate 	if ((ip = l2i->l2i_assoc) != NULL)
38987c478bd9Sstevel@tonic-gate 		*ip = ct->ct_assoc;
38997c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = ct->ct_size;
39007c478bd9Sstevel@tonic-gate 	return (1);		/* was an L2 -- terminate walk */
39017c478bd9Sstevel@tonic-gate }
39027c478bd9Sstevel@tonic-gate 
3903606303c9Skchow /*
3904606303c9Skchow  * AMD L2/L3 Cache and TLB Associativity Field Definition:
3905606303c9Skchow  *
3906606303c9Skchow  *	Unlike the associativity for the L1 cache and tlb where the 8 bit
3907606303c9Skchow  *	value is the associativity, the associativity for the L2 cache and
3908606303c9Skchow  *	tlb is encoded in the following table. The 4 bit L2 value serves as
3909606303c9Skchow  *	an index into the amd_afd[] array to determine the associativity.
3910606303c9Skchow  *	-1 is undefined. 0 is fully associative.
3911606303c9Skchow  */
3912606303c9Skchow 
3913606303c9Skchow static int amd_afd[] =
3914606303c9Skchow 	{-1, 1, 2, -1, 4, -1, 8, -1, 16, -1, 32, 48, 64, 96, 128, 0};
3915606303c9Skchow 
39167c478bd9Sstevel@tonic-gate static void
39177c478bd9Sstevel@tonic-gate amd_l2cacheinfo(struct cpuid_info *cpi, struct l2info *l2i)
39187c478bd9Sstevel@tonic-gate {
39198949bcd6Sandrei 	struct cpuid_regs *cp;
39207c478bd9Sstevel@tonic-gate 	uint_t size, assoc;
3921606303c9Skchow 	int i;
39227c478bd9Sstevel@tonic-gate 	int *ip;
39237c478bd9Sstevel@tonic-gate 
39247c478bd9Sstevel@tonic-gate 	if (cpi->cpi_xmaxeax < 0x80000006)
39257c478bd9Sstevel@tonic-gate 		return;
39267c478bd9Sstevel@tonic-gate 	cp = &cpi->cpi_extd[6];
39277c478bd9Sstevel@tonic-gate 
3928606303c9Skchow 	if ((i = BITX(cp->cp_ecx, 15, 12)) != 0 &&
39297c478bd9Sstevel@tonic-gate 	    (size = BITX(cp->cp_ecx, 31, 16)) != 0) {
39307c478bd9Sstevel@tonic-gate 		uint_t cachesz = size * 1024;
3931606303c9Skchow 		assoc = amd_afd[i];
39327c478bd9Sstevel@tonic-gate 
3933606303c9Skchow 		ASSERT(assoc != -1);
39347c478bd9Sstevel@tonic-gate 
39357c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_csz) != NULL)
39367c478bd9Sstevel@tonic-gate 			*ip = cachesz;
39377c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_lsz) != NULL)
39387c478bd9Sstevel@tonic-gate 			*ip = BITX(cp->cp_ecx, 7, 0);
39397c478bd9Sstevel@tonic-gate 		if ((ip = l2i->l2i_assoc) != NULL)
39407c478bd9Sstevel@tonic-gate 			*ip = assoc;
39417c478bd9Sstevel@tonic-gate 		l2i->l2i_ret = cachesz;
39427c478bd9Sstevel@tonic-gate 	}
39437c478bd9Sstevel@tonic-gate }
39447c478bd9Sstevel@tonic-gate 
39457c478bd9Sstevel@tonic-gate int
39467c478bd9Sstevel@tonic-gate getl2cacheinfo(cpu_t *cpu, int *csz, int *lsz, int *assoc)
39477c478bd9Sstevel@tonic-gate {
39487c478bd9Sstevel@tonic-gate 	struct cpuid_info *cpi = cpu->cpu_m.mcpu_cpi;
39497c478bd9Sstevel@tonic-gate 	struct l2info __l2info, *l2i = &__l2info;
39507c478bd9Sstevel@tonic-gate 
39517c478bd9Sstevel@tonic-gate 	l2i->l2i_csz = csz;
39527c478bd9Sstevel@tonic-gate 	l2i->l2i_lsz = lsz;
39537c478bd9Sstevel@tonic-gate 	l2i->l2i_assoc = assoc;
39547c478bd9Sstevel@tonic-gate 	l2i->l2i_ret = -1;
39557c478bd9Sstevel@tonic-gate 
39567c478bd9Sstevel@tonic-gate 	switch (x86_which_cacheinfo(cpi)) {
39577c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Intel:
39587c478bd9Sstevel@tonic-gate 		intel_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
39597c478bd9Sstevel@tonic-gate 		break;
39607c478bd9Sstevel@tonic-gate 	case X86_VENDOR_Cyrix:
39617c478bd9Sstevel@tonic-gate 		cyrix_walk_cacheinfo(cpi, l2i, intel_l2cinfo);
39627c478bd9Sstevel@tonic-gate 		break;
39637c478bd9Sstevel@tonic-gate 	case X86_VENDOR_AMD:
39647c478bd9Sstevel@tonic-gate 		amd_l2cacheinfo(cpi, l2i);
39657c478bd9Sstevel@tonic-gate 		break;
39667c478bd9Sstevel@tonic-gate 	default:
39677c478bd9Sstevel@tonic-gate 		break;
39687c478bd9Sstevel@tonic-gate 	}
39697c478bd9Sstevel@tonic-gate 	return (l2i->l2i_ret);
39707c478bd9Sstevel@tonic-gate }
3971f98fbcecSbholler 
3972843e1988Sjohnlev #if !defined(__xpv)
3973843e1988Sjohnlev 
39745b8a6efeSbholler uint32_t *
39755b8a6efeSbholler cpuid_mwait_alloc(cpu_t *cpu)
39765b8a6efeSbholler {
39775b8a6efeSbholler 	uint32_t	*ret;
39785b8a6efeSbholler 	size_t		mwait_size;
39795b8a6efeSbholler 
39805b8a6efeSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
39815b8a6efeSbholler 
39825b8a6efeSbholler 	mwait_size = cpu->cpu_m.mcpu_cpi->cpi_mwait.mon_max;
39835b8a6efeSbholler 	if (mwait_size == 0)
39845b8a6efeSbholler 		return (NULL);
39855b8a6efeSbholler 
39865b8a6efeSbholler 	/*
39875b8a6efeSbholler 	 * kmem_alloc() returns cache line size aligned data for mwait_size
39885b8a6efeSbholler 	 * allocations.  mwait_size is currently cache line sized.  Neither
39895b8a6efeSbholler 	 * of these implementation details are guarantied to be true in the
39905b8a6efeSbholler 	 * future.
39915b8a6efeSbholler 	 *
39925b8a6efeSbholler 	 * First try allocating mwait_size as kmem_alloc() currently returns
39935b8a6efeSbholler 	 * correctly aligned memory.  If kmem_alloc() does not return
39945b8a6efeSbholler 	 * mwait_size aligned memory, then use mwait_size ROUNDUP.
39955b8a6efeSbholler 	 *
39965b8a6efeSbholler 	 * Set cpi_mwait.buf_actual and cpi_mwait.size_actual in case we
39975b8a6efeSbholler 	 * decide to free this memory.
39985b8a6efeSbholler 	 */
39995b8a6efeSbholler 	ret = kmem_zalloc(mwait_size, KM_SLEEP);
40005b8a6efeSbholler 	if (ret == (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size)) {
40015b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
40025b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size;
40035b8a6efeSbholler 		*ret = MWAIT_RUNNING;
40045b8a6efeSbholler 		return (ret);
40055b8a6efeSbholler 	} else {
40065b8a6efeSbholler 		kmem_free(ret, mwait_size);
40075b8a6efeSbholler 		ret = kmem_zalloc(mwait_size * 2, KM_SLEEP);
40085b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = ret;
40095b8a6efeSbholler 		cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = mwait_size * 2;
40105b8a6efeSbholler 		ret = (uint32_t *)P2ROUNDUP((uintptr_t)ret, mwait_size);
40115b8a6efeSbholler 		*ret = MWAIT_RUNNING;
40125b8a6efeSbholler 		return (ret);
40135b8a6efeSbholler 	}
40145b8a6efeSbholler }
40155b8a6efeSbholler 
40165b8a6efeSbholler void
40175b8a6efeSbholler cpuid_mwait_free(cpu_t *cpu)
4018f98fbcecSbholler {
4019f98fbcecSbholler 	ASSERT(cpuid_checkpass(cpu, 2));
40205b8a6efeSbholler 
40215b8a6efeSbholler 	if (cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual != NULL &&
40225b8a6efeSbholler 	    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual > 0) {
40235b8a6efeSbholler 		kmem_free(cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual,
40245b8a6efeSbholler 		    cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual);
40255b8a6efeSbholler 	}
40265b8a6efeSbholler 
40275b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.buf_actual = NULL;
40285b8a6efeSbholler 	cpu->cpu_m.mcpu_cpi->cpi_mwait.size_actual = 0;
4029f98fbcecSbholler }
4030843e1988Sjohnlev 
4031247dbb3dSsudheer void
4032247dbb3dSsudheer patch_tsc_read(int flag)
4033247dbb3dSsudheer {
4034247dbb3dSsudheer 	size_t cnt;
4035e4b86885SCheng Sean Ye 
4036247dbb3dSsudheer 	switch (flag) {
4037247dbb3dSsudheer 	case X86_NO_TSC:
4038247dbb3dSsudheer 		cnt = &_no_rdtsc_end - &_no_rdtsc_start;
40392b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_no_rdtsc_start, cnt);
4040247dbb3dSsudheer 		break;
4041247dbb3dSsudheer 	case X86_HAVE_TSCP:
4042247dbb3dSsudheer 		cnt = &_tscp_end - &_tscp_start;
40432b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read, (void *)&_tscp_start, cnt);
4044247dbb3dSsudheer 		break;
4045247dbb3dSsudheer 	case X86_TSC_MFENCE:
4046247dbb3dSsudheer 		cnt = &_tsc_mfence_end - &_tsc_mfence_start;
40472b0bcb26Ssudheer 		(void) memcpy((void *)tsc_read,
40482b0bcb26Ssudheer 		    (void *)&_tsc_mfence_start, cnt);
4049247dbb3dSsudheer 		break;
405015363b27Ssudheer 	case X86_TSC_LFENCE:
405115363b27Ssudheer 		cnt = &_tsc_lfence_end - &_tsc_lfence_start;
405215363b27Ssudheer 		(void) memcpy((void *)tsc_read,
405315363b27Ssudheer 		    (void *)&_tsc_lfence_start, cnt);
405415363b27Ssudheer 		break;
4055247dbb3dSsudheer 	default:
4056247dbb3dSsudheer 		break;
4057247dbb3dSsudheer 	}
4058247dbb3dSsudheer }
4059247dbb3dSsudheer 
40600e751525SEric Saxe int
40610e751525SEric Saxe cpuid_deep_cstates_supported(void)
40620e751525SEric Saxe {
40630e751525SEric Saxe 	struct cpuid_info *cpi;
40640e751525SEric Saxe 	struct cpuid_regs regs;
40650e751525SEric Saxe 
40660e751525SEric Saxe 	ASSERT(cpuid_checkpass(CPU, 1));
40670e751525SEric Saxe 
40680e751525SEric Saxe 	cpi = CPU->cpu_m.mcpu_cpi;
40690e751525SEric Saxe 
40700e751525SEric Saxe 	if (!(x86_feature & X86_CPUID))
40710e751525SEric Saxe 		return (0);
40720e751525SEric Saxe 
40730e751525SEric Saxe 	switch (cpi->cpi_vendor) {
40740e751525SEric Saxe 	case X86_VENDOR_Intel:
40750e751525SEric Saxe 		if (cpi->cpi_xmaxeax < 0x80000007)
40760e751525SEric Saxe 			return (0);
40770e751525SEric Saxe 
40780e751525SEric Saxe 		/*
40790e751525SEric Saxe 		 * TSC run at a constant rate in all ACPI C-states?
40800e751525SEric Saxe 		 */
40810e751525SEric Saxe 		regs.cp_eax = 0x80000007;
40820e751525SEric Saxe 		(void) __cpuid_insn(&regs);
40830e751525SEric Saxe 		return (regs.cp_edx & CPUID_TSC_CSTATE_INVARIANCE);
40840e751525SEric Saxe 
40850e751525SEric Saxe 	default:
40860e751525SEric Saxe 		return (0);
40870e751525SEric Saxe 	}
40880e751525SEric Saxe }
40890e751525SEric Saxe 
4090e774b42bSBill Holler #endif	/* !__xpv */
4091e774b42bSBill Holler 
4092e774b42bSBill Holler void
4093e774b42bSBill Holler post_startup_cpu_fixups(void)
4094e774b42bSBill Holler {
4095e774b42bSBill Holler #ifndef __xpv
4096e774b42bSBill Holler 	/*
4097e774b42bSBill Holler 	 * Some AMD processors support C1E state. Entering this state will
4098e774b42bSBill Holler 	 * cause the local APIC timer to stop, which we can't deal with at
4099e774b42bSBill Holler 	 * this time.
4100e774b42bSBill Holler 	 */
4101e774b42bSBill Holler 	if (cpuid_getvendor(CPU) == X86_VENDOR_AMD) {
4102e774b42bSBill Holler 		on_trap_data_t otd;
4103e774b42bSBill Holler 		uint64_t reg;
4104e774b42bSBill Holler 
4105e774b42bSBill Holler 		if (!on_trap(&otd, OT_DATA_ACCESS)) {
4106e774b42bSBill Holler 			reg = rdmsr(MSR_AMD_INT_PENDING_CMP_HALT);
4107e774b42bSBill Holler 			/* Disable C1E state if it is enabled by BIOS */
4108e774b42bSBill Holler 			if ((reg >> AMD_ACTONCMPHALT_SHIFT) &
4109e774b42bSBill Holler 			    AMD_ACTONCMPHALT_MASK) {
4110e774b42bSBill Holler 				reg &= ~(AMD_ACTONCMPHALT_MASK <<
4111e774b42bSBill Holler 				    AMD_ACTONCMPHALT_SHIFT);
4112e774b42bSBill Holler 				wrmsr(MSR_AMD_INT_PENDING_CMP_HALT, reg);
4113e774b42bSBill Holler 			}
4114e774b42bSBill Holler 		}
4115e774b42bSBill Holler 		no_trap();
4116e774b42bSBill Holler 	}
4117e774b42bSBill Holler #endif	/* !__xpv */
4118e774b42bSBill Holler }
4119e774b42bSBill Holler 
4120cef70d2cSBill Holler /*
4121cef70d2cSBill Holler  * Starting with the Westmere processor the local
4122cef70d2cSBill Holler  * APIC timer will continue running in all C-states,
4123cef70d2cSBill Holler  * including the deepest C-states.
4124cef70d2cSBill Holler  */
4125cef70d2cSBill Holler int
4126cef70d2cSBill Holler cpuid_arat_supported(void)
4127cef70d2cSBill Holler {
4128cef70d2cSBill Holler 	struct cpuid_info *cpi;
4129cef70d2cSBill Holler 	struct cpuid_regs regs;
4130cef70d2cSBill Holler 
4131cef70d2cSBill Holler 	ASSERT(cpuid_checkpass(CPU, 1));
4132cef70d2cSBill Holler 	ASSERT(x86_feature & X86_CPUID);
4133cef70d2cSBill Holler 
4134cef70d2cSBill Holler 	cpi = CPU->cpu_m.mcpu_cpi;
4135cef70d2cSBill Holler 
4136cef70d2cSBill Holler 	switch (cpi->cpi_vendor) {
4137cef70d2cSBill Holler 	case X86_VENDOR_Intel:
4138cef70d2cSBill Holler 		/*
4139cef70d2cSBill Holler 		 * Always-running Local APIC Timer is
4140cef70d2cSBill Holler 		 * indicated by CPUID.6.EAX[2].
4141cef70d2cSBill Holler 		 */
4142cef70d2cSBill Holler 		if (cpi->cpi_maxeax >= 6) {
4143cef70d2cSBill Holler 			regs.cp_eax = 6;
4144cef70d2cSBill Holler 			(void) cpuid_insn(NULL, &regs);
4145cef70d2cSBill Holler 			return (regs.cp_eax & CPUID_CSTATE_ARAT);
4146cef70d2cSBill Holler 		} else {
4147cef70d2cSBill Holler 			return (0);
4148cef70d2cSBill Holler 		}
4149cef70d2cSBill Holler 	default:
4150cef70d2cSBill Holler 		return (0);
4151cef70d2cSBill Holler 	}
4152cef70d2cSBill Holler }
4153cef70d2cSBill Holler 
4154f21ed392Saubrey.li@intel.com /*
4155f21ed392Saubrey.li@intel.com  * Check support for Intel ENERGY_PERF_BIAS feature
4156f21ed392Saubrey.li@intel.com  */
4157f21ed392Saubrey.li@intel.com int
4158f21ed392Saubrey.li@intel.com cpuid_iepb_supported(struct cpu *cp)
4159f21ed392Saubrey.li@intel.com {
4160f21ed392Saubrey.li@intel.com 	struct cpuid_info *cpi = cp->cpu_m.mcpu_cpi;
4161f21ed392Saubrey.li@intel.com 	struct cpuid_regs regs;
4162f21ed392Saubrey.li@intel.com 
4163f21ed392Saubrey.li@intel.com 	ASSERT(cpuid_checkpass(cp, 1));
4164f21ed392Saubrey.li@intel.com 
4165f21ed392Saubrey.li@intel.com 	if (!(x86_feature & X86_CPUID) || !(x86_feature & X86_MSR)) {
4166f21ed392Saubrey.li@intel.com 		return (0);
4167f21ed392Saubrey.li@intel.com 	}
4168f21ed392Saubrey.li@intel.com 
4169f21ed392Saubrey.li@intel.com 	/*
4170f21ed392Saubrey.li@intel.com 	 * Intel ENERGY_PERF_BIAS MSR is indicated by
4171f21ed392Saubrey.li@intel.com 	 * capability bit CPUID.6.ECX.3
4172f21ed392Saubrey.li@intel.com 	 */
4173f21ed392Saubrey.li@intel.com 	if ((cpi->cpi_vendor != X86_VENDOR_Intel) || (cpi->cpi_maxeax < 6))
4174f21ed392Saubrey.li@intel.com 		return (0);
4175f21ed392Saubrey.li@intel.com 
4176f21ed392Saubrey.li@intel.com 	regs.cp_eax = 0x6;
4177f21ed392Saubrey.li@intel.com 	(void) cpuid_insn(NULL, &regs);
4178f21ed392Saubrey.li@intel.com 	return (regs.cp_ecx & CPUID_EPB_SUPPORT);
4179f21ed392Saubrey.li@intel.com }
4180f21ed392Saubrey.li@intel.com 
418122cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv)
418222cc0e45SBill Holler /*
418322cc0e45SBill Holler  * Patch in versions of bcopy for high performance Intel Nhm processors
418422cc0e45SBill Holler  * and later...
418522cc0e45SBill Holler  */
418622cc0e45SBill Holler void
418722cc0e45SBill Holler patch_memops(uint_t vendor)
418822cc0e45SBill Holler {
418922cc0e45SBill Holler 	size_t cnt, i;
419022cc0e45SBill Holler 	caddr_t to, from;
419122cc0e45SBill Holler 
419222cc0e45SBill Holler 	if ((vendor == X86_VENDOR_Intel) && ((x86_feature & X86_SSE4_2) != 0)) {
419322cc0e45SBill Holler 		cnt = &bcopy_patch_end - &bcopy_patch_start;
419422cc0e45SBill Holler 		to = &bcopy_ck_size;
419522cc0e45SBill Holler 		from = &bcopy_patch_start;
419622cc0e45SBill Holler 		for (i = 0; i < cnt; i++) {
419722cc0e45SBill Holler 			*to++ = *from++;
419822cc0e45SBill Holler 		}
419922cc0e45SBill Holler 	}
420022cc0e45SBill Holler }
420122cc0e45SBill Holler #endif  /* __amd64 && !__xpv */
4202