17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 541791439Sandrei * Common Development and Distribution License (the "License"). 641791439Sandrei * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 220d928757SGary Mills * Copyright (c) 2012 Gary Mills 230d928757SGary Mills * 247417cfdeSKuriakose Kuruvilla * Copyright (c) 1993, 2010, Oracle and/or its affiliates. All rights reserved. 25cfe84b82SMatt Amdur * Copyright (c) 2011 by Delphix. All rights reserved. 267c478bd9Sstevel@tonic-gate */ 27a3114836SGerry Liu /* 28a3114836SGerry Liu * Copyright (c) 2010, Intel Corporation. 29a3114836SGerry Liu * All rights reserved. 30a3114836SGerry Liu */ 317c478bd9Sstevel@tonic-gate 327c478bd9Sstevel@tonic-gate #include <sys/types.h> 33ae115bc7Smrj #include <sys/sysmacros.h> 347c478bd9Sstevel@tonic-gate #include <sys/disp.h> 357c478bd9Sstevel@tonic-gate #include <sys/promif.h> 367c478bd9Sstevel@tonic-gate #include <sys/clock.h> 377c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 387c478bd9Sstevel@tonic-gate #include <sys/stack.h> 397c478bd9Sstevel@tonic-gate #include <vm/as.h> 407c478bd9Sstevel@tonic-gate #include <vm/hat.h> 417c478bd9Sstevel@tonic-gate #include <sys/reboot.h> 427c478bd9Sstevel@tonic-gate #include <sys/avintr.h> 437c478bd9Sstevel@tonic-gate #include <sys/vtrace.h> 447c478bd9Sstevel@tonic-gate #include <sys/proc.h> 457c478bd9Sstevel@tonic-gate #include <sys/thread.h> 467c478bd9Sstevel@tonic-gate #include <sys/cpupart.h> 477c478bd9Sstevel@tonic-gate #include <sys/pset.h> 487c478bd9Sstevel@tonic-gate #include <sys/copyops.h> 49fb2f18f8Sesaxe #include <sys/pg.h> 507c478bd9Sstevel@tonic-gate #include <sys/disp.h> 517c478bd9Sstevel@tonic-gate #include <sys/debug.h> 527c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 537c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 547c478bd9Sstevel@tonic-gate #include <sys/privregs.h> 557c478bd9Sstevel@tonic-gate #include <sys/machsystm.h> 567c478bd9Sstevel@tonic-gate #include <sys/ontrap.h> 577c478bd9Sstevel@tonic-gate #include <sys/bootconf.h> 589db7147eSSherry Moore #include <sys/boot_console.h> 59ae115bc7Smrj #include <sys/kdi_machimpl.h> 607c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 617c478bd9Sstevel@tonic-gate #include <sys/promif.h> 62c88420b3Sdmick #include <sys/pci_cfgspace.h> 63843e1988Sjohnlev #ifdef __xpv 64843e1988Sjohnlev #include <sys/hypervisor.h> 65349b53ddSStuart Maybee #else 66349b53ddSStuart Maybee #include <sys/xpv_support.h> 67843e1988Sjohnlev #endif 687c478bd9Sstevel@tonic-gate 697c478bd9Sstevel@tonic-gate /* 707c478bd9Sstevel@tonic-gate * some globals for patching the result of cpuid 717c478bd9Sstevel@tonic-gate * to solve problems w/ creative cpu vendors 727c478bd9Sstevel@tonic-gate */ 737c478bd9Sstevel@tonic-gate 747c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_ecx_include; 757c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_ecx_exclude; 767c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_edx_include; 777c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_edx_exclude; 787c478bd9Sstevel@tonic-gate 797c478bd9Sstevel@tonic-gate /* 804961a633Sdmick * Dummy spl priority masks 814961a633Sdmick */ 824961a633Sdmick static unsigned char dummy_cpu_pri[MAXIPL + 1] = { 834961a633Sdmick 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 844961a633Sdmick 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf 854961a633Sdmick }; 864961a633Sdmick 879db7147eSSherry Moore /* 889db7147eSSherry Moore * Set console mode 899db7147eSSherry Moore */ 909db7147eSSherry Moore static void 919db7147eSSherry Moore set_console_mode(uint8_t val) 929db7147eSSherry Moore { 939db7147eSSherry Moore struct bop_regs rp = {0}; 949db7147eSSherry Moore 959db7147eSSherry Moore rp.eax.byte.ah = 0x0; 969db7147eSSherry Moore rp.eax.byte.al = val; 979db7147eSSherry Moore rp.ebx.word.bx = 0x0; 989db7147eSSherry Moore 999db7147eSSherry Moore BOP_DOINT(bootops, 0x10, &rp); 1009db7147eSSherry Moore } 1019db7147eSSherry Moore 1027c478bd9Sstevel@tonic-gate 1037c478bd9Sstevel@tonic-gate /* 1047c478bd9Sstevel@tonic-gate * Setup routine called right before main(). Interposing this function 1057c478bd9Sstevel@tonic-gate * before main() allows us to call it in a machine-independent fashion. 1067c478bd9Sstevel@tonic-gate */ 1077c478bd9Sstevel@tonic-gate void 1087c478bd9Sstevel@tonic-gate mlsetup(struct regs *rp) 1097c478bd9Sstevel@tonic-gate { 1102baa66a0SJonathan Chew u_longlong_t prop_value; 1117c478bd9Sstevel@tonic-gate extern struct classfuncs sys_classfuncs; 1127c478bd9Sstevel@tonic-gate extern disp_t cpu0_disp; 1137c478bd9Sstevel@tonic-gate extern char t0stack[]; 1149db7147eSSherry Moore extern int post_fastreboot; 115a3114836SGerry Liu extern uint64_t plat_dr_options; 1167c478bd9Sstevel@tonic-gate 1177c478bd9Sstevel@tonic-gate ASSERT_STACK_ALIGNED(); 1187c478bd9Sstevel@tonic-gate 1197c478bd9Sstevel@tonic-gate /* 1207c478bd9Sstevel@tonic-gate * initialize cpu_self 1217c478bd9Sstevel@tonic-gate */ 1227c478bd9Sstevel@tonic-gate cpu[0]->cpu_self = cpu[0]; 1237c478bd9Sstevel@tonic-gate 124843e1988Sjohnlev #if defined(__xpv) 125843e1988Sjohnlev /* 126843e1988Sjohnlev * Point at the hypervisor's virtual cpu structure 127843e1988Sjohnlev */ 128843e1988Sjohnlev cpu[0]->cpu_m.mcpu_vcpu_info = &HYPERVISOR_shared_info->vcpu_info[0]; 129843e1988Sjohnlev #endif 130843e1988Sjohnlev 1317c478bd9Sstevel@tonic-gate /* 1324961a633Sdmick * Set up dummy cpu_pri_data values till psm spl code is 1334961a633Sdmick * installed. This allows splx() to work on amd64. 1344961a633Sdmick */ 1354961a633Sdmick 1364961a633Sdmick cpu[0]->cpu_pri_data = dummy_cpu_pri; 1374961a633Sdmick 1384961a633Sdmick /* 1397c478bd9Sstevel@tonic-gate * check if we've got special bits to clear or set 1407c478bd9Sstevel@tonic-gate * when checking cpu features 1417c478bd9Sstevel@tonic-gate */ 1427c478bd9Sstevel@tonic-gate 1432baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_ecx_include", &prop_value) != 0) 1442baa66a0SJonathan Chew cpuid_feature_ecx_include = 0; 1452baa66a0SJonathan Chew else 1462baa66a0SJonathan Chew cpuid_feature_ecx_include = (uint32_t)prop_value; 1472baa66a0SJonathan Chew 1482baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_ecx_exclude", &prop_value) != 0) 1492baa66a0SJonathan Chew cpuid_feature_ecx_exclude = 0; 1502baa66a0SJonathan Chew else 1512baa66a0SJonathan Chew cpuid_feature_ecx_exclude = (uint32_t)prop_value; 1522baa66a0SJonathan Chew 1532baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_edx_include", &prop_value) != 0) 1542baa66a0SJonathan Chew cpuid_feature_edx_include = 0; 1552baa66a0SJonathan Chew else 1562baa66a0SJonathan Chew cpuid_feature_edx_include = (uint32_t)prop_value; 1572baa66a0SJonathan Chew 1582baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_edx_exclude", &prop_value) != 0) 1592baa66a0SJonathan Chew cpuid_feature_edx_exclude = 0; 1602baa66a0SJonathan Chew else 1612baa66a0SJonathan Chew cpuid_feature_edx_exclude = (uint32_t)prop_value; 1627c478bd9Sstevel@tonic-gate 1637c478bd9Sstevel@tonic-gate /* 16445e032f7SDan Mick * Initialize idt0, gdt0, ldt0_default, ktss0 and dftss. 16545e032f7SDan Mick */ 16645e032f7SDan Mick init_desctbls(); 16745e032f7SDan Mick 16845e032f7SDan Mick /* 16945e032f7SDan Mick * lgrp_init() and possibly cpuid_pass1() need PCI config 17045e032f7SDan Mick * space access 17145e032f7SDan Mick */ 17245e032f7SDan Mick #if defined(__xpv) 17345e032f7SDan Mick if (DOMAIN_IS_INITDOMAIN(xen_info)) 17445e032f7SDan Mick pci_cfgspace_init(); 17545e032f7SDan Mick #else 17645e032f7SDan Mick pci_cfgspace_init(); 177cfe84b82SMatt Amdur /* 178cfe84b82SMatt Amdur * Initialize the platform type from CPU 0 to ensure that 179cfe84b82SMatt Amdur * determine_platform() is only ever called once. 180cfe84b82SMatt Amdur */ 181cfe84b82SMatt Amdur determine_platform(); 18245e032f7SDan Mick #endif 18345e032f7SDan Mick 18445e032f7SDan Mick /* 1857c478bd9Sstevel@tonic-gate * The first lightweight pass (pass0) through the cpuid data 1867c478bd9Sstevel@tonic-gate * was done in locore before mlsetup was called. Do the next 1877c478bd9Sstevel@tonic-gate * pass in C code. 1887c478bd9Sstevel@tonic-gate * 1897417cfdeSKuriakose Kuruvilla * The x86_featureset is initialized here based on the capabilities 1907c478bd9Sstevel@tonic-gate * of the boot CPU. Note that if we choose to support CPUs that have 1917c478bd9Sstevel@tonic-gate * different feature sets (at which point we would almost certainly 1927c478bd9Sstevel@tonic-gate * want to set the feature bits to correspond to the feature 1937c478bd9Sstevel@tonic-gate * minimum) this value may be altered. 1947c478bd9Sstevel@tonic-gate */ 195dfea898aSKuriakose Kuruvilla cpuid_pass1(cpu[0], x86_featureset); 1967c478bd9Sstevel@tonic-gate 197247dbb3dSsudheer #if !defined(__xpv) 198*79ec9da8SYuri Pankov if ((get_hwenv() & HW_XEN_HVM) != 0) 199349b53ddSStuart Maybee xen_hvm_init(); 200349b53ddSStuart Maybee 201247dbb3dSsudheer /* 202247dbb3dSsudheer * Patch the tsc_read routine with appropriate set of instructions, 203247dbb3dSsudheer * depending on the processor family and architecure, to read the 204247dbb3dSsudheer * time-stamp counter while ensuring no out-of-order execution. 205247dbb3dSsudheer * Patch it while the kernel text is still writable. 206247dbb3dSsudheer * 207247dbb3dSsudheer * Note: tsc_read is not patched for intel processors whose family 208247dbb3dSsudheer * is >6 and for amd whose family >f (in case they don't support rdtscp 209247dbb3dSsudheer * instruction, unlikely). By default tsc_read will use cpuid for 210247dbb3dSsudheer * serialization in such cases. The following code needs to be 211247dbb3dSsudheer * revisited if intel processors of family >= f retains the 212247dbb3dSsudheer * instruction serialization nature of mfence instruction. 2132b0bcb26Ssudheer * Note: tsc_read is not patched for x86 processors which do 2142b0bcb26Ssudheer * not support "mfence". By default tsc_read will use cpuid for 2152b0bcb26Ssudheer * serialization in such cases. 216551bc2a6Smrj * 217551bc2a6Smrj * The Xen hypervisor does not correctly report whether rdtscp is 218551bc2a6Smrj * supported or not, so we must assume that it is not. 219247dbb3dSsudheer */ 220*79ec9da8SYuri Pankov if ((get_hwenv() & HW_XEN_HVM) == 0 && 2217417cfdeSKuriakose Kuruvilla is_x86_feature(x86_featureset, X86FSET_TSCP)) 222247dbb3dSsudheer patch_tsc_read(X86_HAVE_TSCP); 223247dbb3dSsudheer else if (cpuid_getvendor(CPU) == X86_VENDOR_AMD && 2247417cfdeSKuriakose Kuruvilla cpuid_getfamily(CPU) <= 0xf && 2257417cfdeSKuriakose Kuruvilla is_x86_feature(x86_featureset, X86FSET_SSE2)) 226247dbb3dSsudheer patch_tsc_read(X86_TSC_MFENCE); 227247dbb3dSsudheer else if (cpuid_getvendor(CPU) == X86_VENDOR_Intel && 2287417cfdeSKuriakose Kuruvilla cpuid_getfamily(CPU) <= 6 && 2297417cfdeSKuriakose Kuruvilla is_x86_feature(x86_featureset, X86FSET_SSE2)) 23015363b27Ssudheer patch_tsc_read(X86_TSC_LFENCE); 231247dbb3dSsudheer 232247dbb3dSsudheer #endif /* !__xpv */ 2337c478bd9Sstevel@tonic-gate 234843e1988Sjohnlev #if defined(__i386) && !defined(__xpv) 2357c478bd9Sstevel@tonic-gate /* 2367c478bd9Sstevel@tonic-gate * Some i386 processors do not implement the rdtsc instruction, 237247dbb3dSsudheer * or at least they do not implement it correctly. Patch them to 238247dbb3dSsudheer * return 0. 2397c478bd9Sstevel@tonic-gate */ 2407417cfdeSKuriakose Kuruvilla if (!is_x86_feature(x86_featureset, X86FSET_TSC)) 241247dbb3dSsudheer patch_tsc_read(X86_NO_TSC); 242843e1988Sjohnlev #endif /* __i386 && !__xpv */ 243843e1988Sjohnlev 24422cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv) 24522cc0e45SBill Holler patch_memops(cpuid_getvendor(CPU)); 24622cc0e45SBill Holler #endif /* __amd64 && !__xpv */ 24722cc0e45SBill Holler 248843e1988Sjohnlev #if !defined(__xpv) 249843e1988Sjohnlev /* XXPV what, if anything, should be dorked with here under xen? */ 250ae115bc7Smrj 251ae115bc7Smrj /* 252ae115bc7Smrj * While we're thinking about the TSC, let's set up %cr4 so that 253ae115bc7Smrj * userland can issue rdtsc, and initialize the TSC_AUX value 254ae115bc7Smrj * (the cpuid) for the rdtscp instruction on appropriately 255ae115bc7Smrj * capable hardware. 256ae115bc7Smrj */ 2577417cfdeSKuriakose Kuruvilla if (is_x86_feature(x86_featureset, X86FSET_TSC)) 258ae115bc7Smrj setcr4(getcr4() & ~CR4_TSD); 259ae115bc7Smrj 2607417cfdeSKuriakose Kuruvilla if (is_x86_feature(x86_featureset, X86FSET_TSCP)) 261ae115bc7Smrj (void) wrmsr(MSR_AMD_TSCAUX, 0); 262ae115bc7Smrj 2637417cfdeSKuriakose Kuruvilla if (is_x86_feature(x86_featureset, X86FSET_DE)) 264ae115bc7Smrj setcr4(getcr4() | CR4_DE); 265843e1988Sjohnlev #endif /* __xpv */ 2667c478bd9Sstevel@tonic-gate 2677c478bd9Sstevel@tonic-gate /* 2687c478bd9Sstevel@tonic-gate * initialize t0 2697c478bd9Sstevel@tonic-gate */ 2707c478bd9Sstevel@tonic-gate t0.t_stk = (caddr_t)rp - MINFRAME; 2717c478bd9Sstevel@tonic-gate t0.t_stkbase = t0stack; 2727c478bd9Sstevel@tonic-gate t0.t_pri = maxclsyspri - 3; 2737c478bd9Sstevel@tonic-gate t0.t_schedflag = TS_LOAD | TS_DONT_SWAP; 2747c478bd9Sstevel@tonic-gate t0.t_procp = &p0; 2757c478bd9Sstevel@tonic-gate t0.t_plockp = &p0lock.pl_lock; 2767c478bd9Sstevel@tonic-gate t0.t_lwp = &lwp0; 2777c478bd9Sstevel@tonic-gate t0.t_forw = &t0; 2787c478bd9Sstevel@tonic-gate t0.t_back = &t0; 2797c478bd9Sstevel@tonic-gate t0.t_next = &t0; 2807c478bd9Sstevel@tonic-gate t0.t_prev = &t0; 2817c478bd9Sstevel@tonic-gate t0.t_cpu = cpu[0]; 2827c478bd9Sstevel@tonic-gate t0.t_disp_queue = &cpu0_disp; 2837c478bd9Sstevel@tonic-gate t0.t_bind_cpu = PBIND_NONE; 2847c478bd9Sstevel@tonic-gate t0.t_bind_pset = PS_NONE; 2850b70c467Sakolb t0.t_bindflag = (uchar_t)default_binding_mode; 2867c478bd9Sstevel@tonic-gate t0.t_cpupart = &cp_default; 2877c478bd9Sstevel@tonic-gate t0.t_clfuncs = &sys_classfuncs.thread; 2887c478bd9Sstevel@tonic-gate t0.t_copyops = NULL; 2897c478bd9Sstevel@tonic-gate THREAD_ONPROC(&t0, CPU); 2907c478bd9Sstevel@tonic-gate 2917c478bd9Sstevel@tonic-gate lwp0.lwp_thread = &t0; 2927c478bd9Sstevel@tonic-gate lwp0.lwp_regs = (void *)rp; 2937c478bd9Sstevel@tonic-gate lwp0.lwp_procp = &p0; 2947c478bd9Sstevel@tonic-gate t0.t_tid = p0.p_lwpcnt = p0.p_lwprcnt = p0.p_lwpid = 1; 2957c478bd9Sstevel@tonic-gate 2967c478bd9Sstevel@tonic-gate p0.p_exec = NULL; 2977c478bd9Sstevel@tonic-gate p0.p_stat = SRUN; 2987c478bd9Sstevel@tonic-gate p0.p_flag = SSYS; 2997c478bd9Sstevel@tonic-gate p0.p_tlist = &t0; 3007c478bd9Sstevel@tonic-gate p0.p_stksize = 2*PAGESIZE; 3017c478bd9Sstevel@tonic-gate p0.p_stkpageszc = 0; 3027c478bd9Sstevel@tonic-gate p0.p_as = &kas; 3037c478bd9Sstevel@tonic-gate p0.p_lockp = &p0lock; 3047c478bd9Sstevel@tonic-gate p0.p_brkpageszc = 0; 3052cb27123Saguzovsk p0.p_t1_lgrpid = LGRP_NONE; 3062cb27123Saguzovsk p0.p_tr_lgrpid = LGRP_NONE; 3077c478bd9Sstevel@tonic-gate sigorset(&p0.p_ignore, &ignoredefault); 3087c478bd9Sstevel@tonic-gate 3097c478bd9Sstevel@tonic-gate CPU->cpu_thread = &t0; 3107c478bd9Sstevel@tonic-gate bzero(&cpu0_disp, sizeof (disp_t)); 3117c478bd9Sstevel@tonic-gate CPU->cpu_disp = &cpu0_disp; 3127c478bd9Sstevel@tonic-gate CPU->cpu_disp->disp_cpu = CPU; 3137c478bd9Sstevel@tonic-gate CPU->cpu_dispthread = &t0; 3147c478bd9Sstevel@tonic-gate CPU->cpu_idle_thread = &t0; 3157c478bd9Sstevel@tonic-gate CPU->cpu_flags = CPU_READY | CPU_RUNNING | CPU_EXISTS | CPU_ENABLE; 3167c478bd9Sstevel@tonic-gate CPU->cpu_dispatch_pri = t0.t_pri; 3177c478bd9Sstevel@tonic-gate 3187c478bd9Sstevel@tonic-gate CPU->cpu_id = 0; 3197c478bd9Sstevel@tonic-gate 3207c478bd9Sstevel@tonic-gate CPU->cpu_pri = 12; /* initial PIL for the boot CPU */ 3217c478bd9Sstevel@tonic-gate 3227c478bd9Sstevel@tonic-gate /* 3230baeff3dSrab * The kernel doesn't use LDTs unless a process explicitly requests one. 3247c478bd9Sstevel@tonic-gate */ 325843e1988Sjohnlev p0.p_ldt_desc = null_sdesc; 3267c478bd9Sstevel@tonic-gate 3277c478bd9Sstevel@tonic-gate /* 328ae115bc7Smrj * Initialize thread/cpu microstate accounting 3297c478bd9Sstevel@tonic-gate */ 3307c478bd9Sstevel@tonic-gate init_mstate(&t0, LMS_SYSTEM); 3317c478bd9Sstevel@tonic-gate init_cpu_mstate(CPU, CMS_SYSTEM); 3327c478bd9Sstevel@tonic-gate 3337c478bd9Sstevel@tonic-gate /* 3347c478bd9Sstevel@tonic-gate * Initialize lists of available and active CPUs. 3357c478bd9Sstevel@tonic-gate */ 3367c478bd9Sstevel@tonic-gate cpu_list_init(CPU); 3377c478bd9Sstevel@tonic-gate 3380e751525SEric Saxe pg_cpu_bootstrap(CPU); 3390e751525SEric Saxe 340ae115bc7Smrj /* 341ae115bc7Smrj * Now that we have taken over the GDT, IDT and have initialized 342ae115bc7Smrj * active CPU list it's time to inform kmdb if present. 343ae115bc7Smrj */ 344ae115bc7Smrj if (boothowto & RB_DEBUG) 345ae115bc7Smrj kdi_idt_sync(); 346ae115bc7Smrj 347ae115bc7Smrj /* 3489db7147eSSherry Moore * Explicitly set console to text mode (0x3) if this is a boot 3499db7147eSSherry Moore * post Fast Reboot, and the console is set to CONS_SCREEN_TEXT. 3509db7147eSSherry Moore */ 3510d928757SGary Mills if (post_fastreboot && boot_console_type(NULL) == CONS_SCREEN_TEXT) 3529db7147eSSherry Moore set_console_mode(0x3); 3539db7147eSSherry Moore 3549db7147eSSherry Moore /* 355ae115bc7Smrj * If requested (boot -d) drop into kmdb. 356ae115bc7Smrj * 357ae115bc7Smrj * This must be done after cpu_list_init() on the 64-bit kernel 358ae115bc7Smrj * since taking a trap requires that we re-compute gsbase based 359ae115bc7Smrj * on the cpu list. 360ae115bc7Smrj */ 361ae115bc7Smrj if (boothowto & RB_DEBUGENTER) 362ae115bc7Smrj kmdb_enter(); 363ae115bc7Smrj 364affbd3ccSkchow cpu_vm_data_init(CPU); 365affbd3ccSkchow 3667c478bd9Sstevel@tonic-gate rp->r_fp = 0; /* terminate kernel stack traces! */ 3677c478bd9Sstevel@tonic-gate 3687c478bd9Sstevel@tonic-gate prom_init("kernel", (void *)NULL); 3697c478bd9Sstevel@tonic-gate 370a3114836SGerry Liu /* User-set option overrides firmware value. */ 371a3114836SGerry Liu if (bootprop_getval(PLAT_DR_OPTIONS_NAME, &prop_value) == 0) { 372a3114836SGerry Liu plat_dr_options = (uint64_t)prop_value; 373a3114836SGerry Liu } 374a3114836SGerry Liu #if defined(__xpv) 375a3114836SGerry Liu /* No support of DR operations on xpv */ 376a3114836SGerry Liu plat_dr_options = 0; 377a3114836SGerry Liu #else /* __xpv */ 378a3114836SGerry Liu /* Flag PLAT_DR_FEATURE_ENABLED should only be set by DR driver. */ 379a3114836SGerry Liu plat_dr_options &= ~PLAT_DR_FEATURE_ENABLED; 380a3114836SGerry Liu #ifndef __amd64 381a3114836SGerry Liu /* Only enable CPU/memory DR on 64 bits kernel. */ 382a3114836SGerry Liu plat_dr_options &= ~PLAT_DR_FEATURE_MEMORY; 383a3114836SGerry Liu plat_dr_options &= ~PLAT_DR_FEATURE_CPU; 384a3114836SGerry Liu #endif /* __amd64 */ 385a3114836SGerry Liu #endif /* __xpv */ 386a3114836SGerry Liu 387a3114836SGerry Liu /* 388a3114836SGerry Liu * Get value of "plat_dr_physmax" boot option. 389a3114836SGerry Liu * It overrides values calculated from MSCT or SRAT table. 390a3114836SGerry Liu */ 391a3114836SGerry Liu if (bootprop_getval(PLAT_DR_PHYSMAX_NAME, &prop_value) == 0) { 392a3114836SGerry Liu plat_dr_physmax = ((uint64_t)prop_value) >> PAGESHIFT; 393a3114836SGerry Liu } 394a3114836SGerry Liu 395a3114836SGerry Liu /* Get value of boot_ncpus. */ 396a3114836SGerry Liu if (bootprop_getval(BOOT_NCPUS_NAME, &prop_value) != 0) { 3972baa66a0SJonathan Chew boot_ncpus = NCPU; 398a3114836SGerry Liu } else { 3992baa66a0SJonathan Chew boot_ncpus = (int)prop_value; 40041791439Sandrei if (boot_ncpus <= 0 || boot_ncpus > NCPU) 401ae115bc7Smrj boot_ncpus = NCPU; 4022baa66a0SJonathan Chew } 40341791439Sandrei 404a3114836SGerry Liu /* 405a3114836SGerry Liu * Set max_ncpus and boot_max_ncpus to boot_ncpus if platform doesn't 406a3114836SGerry Liu * support CPU DR operations. 407a3114836SGerry Liu */ 408a3114836SGerry Liu if (plat_dr_support_cpu() == 0) { 40941791439Sandrei max_ncpus = boot_max_ncpus = boot_ncpus; 410a3114836SGerry Liu } else { 411a3114836SGerry Liu if (bootprop_getval(PLAT_MAX_NCPUS_NAME, &prop_value) != 0) { 412a3114836SGerry Liu max_ncpus = NCPU; 413a3114836SGerry Liu } else { 414a3114836SGerry Liu max_ncpus = (int)prop_value; 415a3114836SGerry Liu if (max_ncpus <= 0 || max_ncpus > NCPU) { 416a3114836SGerry Liu max_ncpus = NCPU; 417a3114836SGerry Liu } 418a3114836SGerry Liu if (boot_ncpus > max_ncpus) { 419a3114836SGerry Liu boot_ncpus = max_ncpus; 420a3114836SGerry Liu } 421a3114836SGerry Liu } 422a3114836SGerry Liu 423a3114836SGerry Liu if (bootprop_getval(BOOT_MAX_NCPUS_NAME, &prop_value) != 0) { 424a3114836SGerry Liu boot_max_ncpus = boot_ncpus; 425a3114836SGerry Liu } else { 426a3114836SGerry Liu boot_max_ncpus = (int)prop_value; 427a3114836SGerry Liu if (boot_max_ncpus <= 0 || boot_max_ncpus > NCPU) { 428a3114836SGerry Liu boot_max_ncpus = boot_ncpus; 429a3114836SGerry Liu } else if (boot_max_ncpus > max_ncpus) { 430a3114836SGerry Liu boot_max_ncpus = max_ncpus; 431a3114836SGerry Liu } 432a3114836SGerry Liu } 433a3114836SGerry Liu } 43441791439Sandrei 4352e2c009bSjjc /* 4362e2c009bSjjc * Initialize the lgrp framework 4372e2c009bSjjc */ 438d5d7cf4eSJonathan Chew lgrp_init(LGRP_INIT_STAGE1); 4392e2c009bSjjc 4407c478bd9Sstevel@tonic-gate if (boothowto & RB_HALT) { 4417c478bd9Sstevel@tonic-gate prom_printf("unix: kernel halted by -h flag\n"); 4427c478bd9Sstevel@tonic-gate prom_enter_mon(); 4437c478bd9Sstevel@tonic-gate } 4447c478bd9Sstevel@tonic-gate 4457c478bd9Sstevel@tonic-gate ASSERT_STACK_ALIGNED(); 4467c478bd9Sstevel@tonic-gate 4472449e17fSsherrym /* 4482449e17fSsherrym * Fill out cpu_ucode_info. Update microcode if necessary. 4492449e17fSsherrym */ 4502449e17fSsherrym ucode_check(CPU); 4512449e17fSsherrym 4527c478bd9Sstevel@tonic-gate if (workaround_errata(CPU) != 0) 4537c478bd9Sstevel@tonic-gate panic("critical workaround(s) missing for boot cpu"); 4547c478bd9Sstevel@tonic-gate } 455986fd29aSsetje 456986fd29aSsetje 457986fd29aSsetje void 458986fd29aSsetje mach_modpath(char *path, const char *filename) 459986fd29aSsetje { 460986fd29aSsetje /* 461986fd29aSsetje * Construct the directory path from the filename. 462986fd29aSsetje */ 463986fd29aSsetje 464986fd29aSsetje int len; 465986fd29aSsetje char *p; 466986fd29aSsetje const char isastr[] = "/amd64"; 467986fd29aSsetje size_t isalen = strlen(isastr); 468986fd29aSsetje 469986fd29aSsetje if ((p = strrchr(filename, '/')) == NULL) 470986fd29aSsetje return; 471986fd29aSsetje 472986fd29aSsetje while (p > filename && *(p - 1) == '/') 473986fd29aSsetje p--; /* remove trailing '/' characters */ 474986fd29aSsetje if (p == filename) 475986fd29aSsetje p++; /* so "/" -is- the modpath in this case */ 476986fd29aSsetje 477986fd29aSsetje /* 478986fd29aSsetje * Remove optional isa-dependent directory name - the module 479986fd29aSsetje * subsystem will put this back again (!) 480986fd29aSsetje */ 481986fd29aSsetje len = p - filename; 482986fd29aSsetje if (len > isalen && 483986fd29aSsetje strncmp(&filename[len - isalen], isastr, isalen) == 0) 484986fd29aSsetje p -= isalen; 485986fd29aSsetje 486986fd29aSsetje /* 487986fd29aSsetje * "/platform/mumblefrotz" + " " + MOD_DEFPATH 488986fd29aSsetje */ 489986fd29aSsetje len += (p - filename) + 1 + strlen(MOD_DEFPATH) + 1; 490986fd29aSsetje (void) strncpy(path, filename, p - filename); 491986fd29aSsetje } 492