17c478bd9Sstevel@tonic-gate /* 27c478bd9Sstevel@tonic-gate * CDDL HEADER START 37c478bd9Sstevel@tonic-gate * 47c478bd9Sstevel@tonic-gate * The contents of this file are subject to the terms of the 541791439Sandrei * Common Development and Distribution License (the "License"). 641791439Sandrei * You may not use this file except in compliance with the License. 77c478bd9Sstevel@tonic-gate * 87c478bd9Sstevel@tonic-gate * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 97c478bd9Sstevel@tonic-gate * or http://www.opensolaris.org/os/licensing. 107c478bd9Sstevel@tonic-gate * See the License for the specific language governing permissions 117c478bd9Sstevel@tonic-gate * and limitations under the License. 127c478bd9Sstevel@tonic-gate * 137c478bd9Sstevel@tonic-gate * When distributing Covered Code, include this CDDL HEADER in each 147c478bd9Sstevel@tonic-gate * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 157c478bd9Sstevel@tonic-gate * If applicable, add the following below this CDDL HEADER, with the 167c478bd9Sstevel@tonic-gate * fields enclosed by brackets "[]" replaced with your own identifying 177c478bd9Sstevel@tonic-gate * information: Portions Copyright [yyyy] [name of copyright owner] 187c478bd9Sstevel@tonic-gate * 197c478bd9Sstevel@tonic-gate * CDDL HEADER END 207c478bd9Sstevel@tonic-gate */ 217c478bd9Sstevel@tonic-gate /* 220e751525SEric Saxe * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 237c478bd9Sstevel@tonic-gate * Use is subject to license terms. 247c478bd9Sstevel@tonic-gate */ 257c478bd9Sstevel@tonic-gate 267c478bd9Sstevel@tonic-gate #include <sys/types.h> 27ae115bc7Smrj #include <sys/sysmacros.h> 287c478bd9Sstevel@tonic-gate #include <sys/disp.h> 297c478bd9Sstevel@tonic-gate #include <sys/promif.h> 307c478bd9Sstevel@tonic-gate #include <sys/clock.h> 317c478bd9Sstevel@tonic-gate #include <sys/cpuvar.h> 327c478bd9Sstevel@tonic-gate #include <sys/stack.h> 337c478bd9Sstevel@tonic-gate #include <vm/as.h> 347c478bd9Sstevel@tonic-gate #include <vm/hat.h> 357c478bd9Sstevel@tonic-gate #include <sys/reboot.h> 367c478bd9Sstevel@tonic-gate #include <sys/avintr.h> 377c478bd9Sstevel@tonic-gate #include <sys/vtrace.h> 387c478bd9Sstevel@tonic-gate #include <sys/proc.h> 397c478bd9Sstevel@tonic-gate #include <sys/thread.h> 407c478bd9Sstevel@tonic-gate #include <sys/cpupart.h> 417c478bd9Sstevel@tonic-gate #include <sys/pset.h> 427c478bd9Sstevel@tonic-gate #include <sys/copyops.h> 43fb2f18f8Sesaxe #include <sys/pg.h> 447c478bd9Sstevel@tonic-gate #include <sys/disp.h> 457c478bd9Sstevel@tonic-gate #include <sys/debug.h> 467c478bd9Sstevel@tonic-gate #include <sys/sunddi.h> 477c478bd9Sstevel@tonic-gate #include <sys/x86_archext.h> 487c478bd9Sstevel@tonic-gate #include <sys/privregs.h> 497c478bd9Sstevel@tonic-gate #include <sys/machsystm.h> 507c478bd9Sstevel@tonic-gate #include <sys/ontrap.h> 517c478bd9Sstevel@tonic-gate #include <sys/bootconf.h> 52ae115bc7Smrj #include <sys/kdi_machimpl.h> 537c478bd9Sstevel@tonic-gate #include <sys/archsystm.h> 547c478bd9Sstevel@tonic-gate #include <sys/promif.h> 557c478bd9Sstevel@tonic-gate #include <sys/bootconf.h> 56c88420b3Sdmick #include <sys/pci_cfgspace.h> 57843e1988Sjohnlev #ifdef __xpv 58843e1988Sjohnlev #include <sys/hypervisor.h> 59843e1988Sjohnlev #endif 607c478bd9Sstevel@tonic-gate 617c478bd9Sstevel@tonic-gate /* 627c478bd9Sstevel@tonic-gate * some globals for patching the result of cpuid 637c478bd9Sstevel@tonic-gate * to solve problems w/ creative cpu vendors 647c478bd9Sstevel@tonic-gate */ 657c478bd9Sstevel@tonic-gate 667c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_ecx_include; 677c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_ecx_exclude; 687c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_edx_include; 697c478bd9Sstevel@tonic-gate extern uint32_t cpuid_feature_edx_exclude; 707c478bd9Sstevel@tonic-gate 717c478bd9Sstevel@tonic-gate /* 724961a633Sdmick * Dummy spl priority masks 734961a633Sdmick */ 744961a633Sdmick static unsigned char dummy_cpu_pri[MAXIPL + 1] = { 754961a633Sdmick 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 764961a633Sdmick 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf 774961a633Sdmick }; 784961a633Sdmick 797c478bd9Sstevel@tonic-gate 807c478bd9Sstevel@tonic-gate /* 817c478bd9Sstevel@tonic-gate * Setup routine called right before main(). Interposing this function 827c478bd9Sstevel@tonic-gate * before main() allows us to call it in a machine-independent fashion. 837c478bd9Sstevel@tonic-gate */ 847c478bd9Sstevel@tonic-gate void 857c478bd9Sstevel@tonic-gate mlsetup(struct regs *rp) 867c478bd9Sstevel@tonic-gate { 87*2baa66a0SJonathan Chew u_longlong_t prop_value; 887c478bd9Sstevel@tonic-gate extern struct classfuncs sys_classfuncs; 897c478bd9Sstevel@tonic-gate extern disp_t cpu0_disp; 907c478bd9Sstevel@tonic-gate extern char t0stack[]; 917c478bd9Sstevel@tonic-gate 927c478bd9Sstevel@tonic-gate ASSERT_STACK_ALIGNED(); 937c478bd9Sstevel@tonic-gate 947c478bd9Sstevel@tonic-gate /* 957c478bd9Sstevel@tonic-gate * initialize cpu_self 967c478bd9Sstevel@tonic-gate */ 977c478bd9Sstevel@tonic-gate cpu[0]->cpu_self = cpu[0]; 987c478bd9Sstevel@tonic-gate 99843e1988Sjohnlev #if defined(__xpv) 100843e1988Sjohnlev /* 101843e1988Sjohnlev * Point at the hypervisor's virtual cpu structure 102843e1988Sjohnlev */ 103843e1988Sjohnlev cpu[0]->cpu_m.mcpu_vcpu_info = &HYPERVISOR_shared_info->vcpu_info[0]; 104843e1988Sjohnlev #endif 105843e1988Sjohnlev 1067c478bd9Sstevel@tonic-gate /* 1074961a633Sdmick * Set up dummy cpu_pri_data values till psm spl code is 1084961a633Sdmick * installed. This allows splx() to work on amd64. 1094961a633Sdmick */ 1104961a633Sdmick 1114961a633Sdmick cpu[0]->cpu_pri_data = dummy_cpu_pri; 1124961a633Sdmick 1134961a633Sdmick /* 1147c478bd9Sstevel@tonic-gate * check if we've got special bits to clear or set 1157c478bd9Sstevel@tonic-gate * when checking cpu features 1167c478bd9Sstevel@tonic-gate */ 1177c478bd9Sstevel@tonic-gate 118*2baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_ecx_include", &prop_value) != 0) 119*2baa66a0SJonathan Chew cpuid_feature_ecx_include = 0; 120*2baa66a0SJonathan Chew else 121*2baa66a0SJonathan Chew cpuid_feature_ecx_include = (uint32_t)prop_value; 122*2baa66a0SJonathan Chew 123*2baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_ecx_exclude", &prop_value) != 0) 124*2baa66a0SJonathan Chew cpuid_feature_ecx_exclude = 0; 125*2baa66a0SJonathan Chew else 126*2baa66a0SJonathan Chew cpuid_feature_ecx_exclude = (uint32_t)prop_value; 127*2baa66a0SJonathan Chew 128*2baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_edx_include", &prop_value) != 0) 129*2baa66a0SJonathan Chew cpuid_feature_edx_include = 0; 130*2baa66a0SJonathan Chew else 131*2baa66a0SJonathan Chew cpuid_feature_edx_include = (uint32_t)prop_value; 132*2baa66a0SJonathan Chew 133*2baa66a0SJonathan Chew if (bootprop_getval("cpuid_feature_edx_exclude", &prop_value) != 0) 134*2baa66a0SJonathan Chew cpuid_feature_edx_exclude = 0; 135*2baa66a0SJonathan Chew else 136*2baa66a0SJonathan Chew cpuid_feature_edx_exclude = (uint32_t)prop_value; 1377c478bd9Sstevel@tonic-gate 1387c478bd9Sstevel@tonic-gate /* 1397c478bd9Sstevel@tonic-gate * The first lightweight pass (pass0) through the cpuid data 1407c478bd9Sstevel@tonic-gate * was done in locore before mlsetup was called. Do the next 1417c478bd9Sstevel@tonic-gate * pass in C code. 1427c478bd9Sstevel@tonic-gate * 1437c478bd9Sstevel@tonic-gate * The x86_feature bits are set here on the basis of the capabilities 1447c478bd9Sstevel@tonic-gate * of the boot CPU. Note that if we choose to support CPUs that have 1457c478bd9Sstevel@tonic-gate * different feature sets (at which point we would almost certainly 1467c478bd9Sstevel@tonic-gate * want to set the feature bits to correspond to the feature 1477c478bd9Sstevel@tonic-gate * minimum) this value may be altered. 1487c478bd9Sstevel@tonic-gate */ 1497c478bd9Sstevel@tonic-gate x86_feature = cpuid_pass1(cpu[0]); 1507c478bd9Sstevel@tonic-gate 1517c478bd9Sstevel@tonic-gate /* 1527c478bd9Sstevel@tonic-gate * Initialize idt0, gdt0, ldt0_default, ktss0 and dftss. 1537c478bd9Sstevel@tonic-gate */ 154ae115bc7Smrj init_desctbls(); 1557c478bd9Sstevel@tonic-gate 156247dbb3dSsudheer #if !defined(__xpv) 157247dbb3dSsudheer 158247dbb3dSsudheer /* 159247dbb3dSsudheer * Patch the tsc_read routine with appropriate set of instructions, 160247dbb3dSsudheer * depending on the processor family and architecure, to read the 161247dbb3dSsudheer * time-stamp counter while ensuring no out-of-order execution. 162247dbb3dSsudheer * Patch it while the kernel text is still writable. 163247dbb3dSsudheer * 164247dbb3dSsudheer * Note: tsc_read is not patched for intel processors whose family 165247dbb3dSsudheer * is >6 and for amd whose family >f (in case they don't support rdtscp 166247dbb3dSsudheer * instruction, unlikely). By default tsc_read will use cpuid for 167247dbb3dSsudheer * serialization in such cases. The following code needs to be 168247dbb3dSsudheer * revisited if intel processors of family >= f retains the 169247dbb3dSsudheer * instruction serialization nature of mfence instruction. 1702b0bcb26Ssudheer * Note: tsc_read is not patched for x86 processors which do 1712b0bcb26Ssudheer * not support "mfence". By default tsc_read will use cpuid for 1722b0bcb26Ssudheer * serialization in such cases. 173551bc2a6Smrj * 174551bc2a6Smrj * The Xen hypervisor does not correctly report whether rdtscp is 175551bc2a6Smrj * supported or not, so we must assume that it is not. 176247dbb3dSsudheer */ 177b9bfdccdSStuart Maybee if (get_hwenv() != HW_XEN_HVM && (x86_feature & X86_TSCP)) 178247dbb3dSsudheer patch_tsc_read(X86_HAVE_TSCP); 179247dbb3dSsudheer else if (cpuid_getvendor(CPU) == X86_VENDOR_AMD && 1802b0bcb26Ssudheer cpuid_getfamily(CPU) <= 0xf && (x86_feature & X86_SSE2) != 0) 181247dbb3dSsudheer patch_tsc_read(X86_TSC_MFENCE); 182247dbb3dSsudheer else if (cpuid_getvendor(CPU) == X86_VENDOR_Intel && 1832b0bcb26Ssudheer cpuid_getfamily(CPU) <= 6 && (x86_feature & X86_SSE2) != 0) 18415363b27Ssudheer patch_tsc_read(X86_TSC_LFENCE); 185247dbb3dSsudheer 186247dbb3dSsudheer #endif /* !__xpv */ 1877c478bd9Sstevel@tonic-gate 188843e1988Sjohnlev #if defined(__i386) && !defined(__xpv) 1897c478bd9Sstevel@tonic-gate /* 1907c478bd9Sstevel@tonic-gate * Some i386 processors do not implement the rdtsc instruction, 191247dbb3dSsudheer * or at least they do not implement it correctly. Patch them to 192247dbb3dSsudheer * return 0. 1937c478bd9Sstevel@tonic-gate */ 194247dbb3dSsudheer if ((x86_feature & X86_TSC) == 0) 195247dbb3dSsudheer patch_tsc_read(X86_NO_TSC); 196843e1988Sjohnlev #endif /* __i386 && !__xpv */ 197843e1988Sjohnlev 19822cc0e45SBill Holler #if defined(__amd64) && !defined(__xpv) 19922cc0e45SBill Holler patch_memops(cpuid_getvendor(CPU)); 20022cc0e45SBill Holler #endif /* __amd64 && !__xpv */ 20122cc0e45SBill Holler 202843e1988Sjohnlev #if !defined(__xpv) 203843e1988Sjohnlev /* XXPV what, if anything, should be dorked with here under xen? */ 204ae115bc7Smrj 205ae115bc7Smrj /* 206ae115bc7Smrj * While we're thinking about the TSC, let's set up %cr4 so that 207ae115bc7Smrj * userland can issue rdtsc, and initialize the TSC_AUX value 208ae115bc7Smrj * (the cpuid) for the rdtscp instruction on appropriately 209ae115bc7Smrj * capable hardware. 210ae115bc7Smrj */ 211ae115bc7Smrj if (x86_feature & X86_TSC) 212ae115bc7Smrj setcr4(getcr4() & ~CR4_TSD); 213ae115bc7Smrj 214ae115bc7Smrj if (x86_feature & X86_TSCP) 215ae115bc7Smrj (void) wrmsr(MSR_AMD_TSCAUX, 0); 216ae115bc7Smrj 217ae115bc7Smrj if (x86_feature & X86_DE) 218ae115bc7Smrj setcr4(getcr4() | CR4_DE); 219843e1988Sjohnlev #endif /* __xpv */ 2207c478bd9Sstevel@tonic-gate 2217c478bd9Sstevel@tonic-gate /* 2227c478bd9Sstevel@tonic-gate * initialize t0 2237c478bd9Sstevel@tonic-gate */ 2247c478bd9Sstevel@tonic-gate t0.t_stk = (caddr_t)rp - MINFRAME; 2257c478bd9Sstevel@tonic-gate t0.t_stkbase = t0stack; 2267c478bd9Sstevel@tonic-gate t0.t_pri = maxclsyspri - 3; 2277c478bd9Sstevel@tonic-gate t0.t_schedflag = TS_LOAD | TS_DONT_SWAP; 2287c478bd9Sstevel@tonic-gate t0.t_procp = &p0; 2297c478bd9Sstevel@tonic-gate t0.t_plockp = &p0lock.pl_lock; 2307c478bd9Sstevel@tonic-gate t0.t_lwp = &lwp0; 2317c478bd9Sstevel@tonic-gate t0.t_forw = &t0; 2327c478bd9Sstevel@tonic-gate t0.t_back = &t0; 2337c478bd9Sstevel@tonic-gate t0.t_next = &t0; 2347c478bd9Sstevel@tonic-gate t0.t_prev = &t0; 2357c478bd9Sstevel@tonic-gate t0.t_cpu = cpu[0]; 2367c478bd9Sstevel@tonic-gate t0.t_disp_queue = &cpu0_disp; 2377c478bd9Sstevel@tonic-gate t0.t_bind_cpu = PBIND_NONE; 2387c478bd9Sstevel@tonic-gate t0.t_bind_pset = PS_NONE; 2390b70c467Sakolb t0.t_bindflag = (uchar_t)default_binding_mode; 2407c478bd9Sstevel@tonic-gate t0.t_cpupart = &cp_default; 2417c478bd9Sstevel@tonic-gate t0.t_clfuncs = &sys_classfuncs.thread; 2427c478bd9Sstevel@tonic-gate t0.t_copyops = NULL; 2437c478bd9Sstevel@tonic-gate THREAD_ONPROC(&t0, CPU); 2447c478bd9Sstevel@tonic-gate 2457c478bd9Sstevel@tonic-gate lwp0.lwp_thread = &t0; 2467c478bd9Sstevel@tonic-gate lwp0.lwp_regs = (void *)rp; 2477c478bd9Sstevel@tonic-gate lwp0.lwp_procp = &p0; 2487c478bd9Sstevel@tonic-gate t0.t_tid = p0.p_lwpcnt = p0.p_lwprcnt = p0.p_lwpid = 1; 2497c478bd9Sstevel@tonic-gate 2507c478bd9Sstevel@tonic-gate p0.p_exec = NULL; 2517c478bd9Sstevel@tonic-gate p0.p_stat = SRUN; 2527c478bd9Sstevel@tonic-gate p0.p_flag = SSYS; 2537c478bd9Sstevel@tonic-gate p0.p_tlist = &t0; 2547c478bd9Sstevel@tonic-gate p0.p_stksize = 2*PAGESIZE; 2557c478bd9Sstevel@tonic-gate p0.p_stkpageszc = 0; 2567c478bd9Sstevel@tonic-gate p0.p_as = &kas; 2577c478bd9Sstevel@tonic-gate p0.p_lockp = &p0lock; 2587c478bd9Sstevel@tonic-gate p0.p_brkpageszc = 0; 2592cb27123Saguzovsk p0.p_t1_lgrpid = LGRP_NONE; 2602cb27123Saguzovsk p0.p_tr_lgrpid = LGRP_NONE; 2617c478bd9Sstevel@tonic-gate sigorset(&p0.p_ignore, &ignoredefault); 2627c478bd9Sstevel@tonic-gate 2637c478bd9Sstevel@tonic-gate CPU->cpu_thread = &t0; 2647c478bd9Sstevel@tonic-gate bzero(&cpu0_disp, sizeof (disp_t)); 2657c478bd9Sstevel@tonic-gate CPU->cpu_disp = &cpu0_disp; 2667c478bd9Sstevel@tonic-gate CPU->cpu_disp->disp_cpu = CPU; 2677c478bd9Sstevel@tonic-gate CPU->cpu_dispthread = &t0; 2687c478bd9Sstevel@tonic-gate CPU->cpu_idle_thread = &t0; 2697c478bd9Sstevel@tonic-gate CPU->cpu_flags = CPU_READY | CPU_RUNNING | CPU_EXISTS | CPU_ENABLE; 2707c478bd9Sstevel@tonic-gate CPU->cpu_dispatch_pri = t0.t_pri; 2717c478bd9Sstevel@tonic-gate 2727c478bd9Sstevel@tonic-gate CPU->cpu_id = 0; 2737c478bd9Sstevel@tonic-gate 2747c478bd9Sstevel@tonic-gate CPU->cpu_pri = 12; /* initial PIL for the boot CPU */ 2757c478bd9Sstevel@tonic-gate 2767c478bd9Sstevel@tonic-gate /* 2770baeff3dSrab * The kernel doesn't use LDTs unless a process explicitly requests one. 2787c478bd9Sstevel@tonic-gate */ 279843e1988Sjohnlev p0.p_ldt_desc = null_sdesc; 2807c478bd9Sstevel@tonic-gate 2817c478bd9Sstevel@tonic-gate /* 282ae115bc7Smrj * Initialize thread/cpu microstate accounting 2837c478bd9Sstevel@tonic-gate */ 2847c478bd9Sstevel@tonic-gate init_mstate(&t0, LMS_SYSTEM); 2857c478bd9Sstevel@tonic-gate init_cpu_mstate(CPU, CMS_SYSTEM); 2867c478bd9Sstevel@tonic-gate 2877c478bd9Sstevel@tonic-gate /* 2887c478bd9Sstevel@tonic-gate * Initialize lists of available and active CPUs. 2897c478bd9Sstevel@tonic-gate */ 2907c478bd9Sstevel@tonic-gate cpu_list_init(CPU); 2917c478bd9Sstevel@tonic-gate 2920e751525SEric Saxe pg_cpu_bootstrap(CPU); 2930e751525SEric Saxe 294ae115bc7Smrj /* 295ae115bc7Smrj * Now that we have taken over the GDT, IDT and have initialized 296ae115bc7Smrj * active CPU list it's time to inform kmdb if present. 297ae115bc7Smrj */ 298ae115bc7Smrj if (boothowto & RB_DEBUG) 299ae115bc7Smrj kdi_idt_sync(); 300ae115bc7Smrj 301ae115bc7Smrj /* 302ae115bc7Smrj * If requested (boot -d) drop into kmdb. 303ae115bc7Smrj * 304ae115bc7Smrj * This must be done after cpu_list_init() on the 64-bit kernel 305ae115bc7Smrj * since taking a trap requires that we re-compute gsbase based 306ae115bc7Smrj * on the cpu list. 307ae115bc7Smrj */ 308ae115bc7Smrj if (boothowto & RB_DEBUGENTER) 309ae115bc7Smrj kmdb_enter(); 310ae115bc7Smrj 311affbd3ccSkchow cpu_vm_data_init(CPU); 312affbd3ccSkchow 313c88420b3Sdmick /* lgrp_init() needs PCI config space access */ 314843e1988Sjohnlev #if defined(__xpv) 315843e1988Sjohnlev if (DOMAIN_IS_INITDOMAIN(xen_info)) 316c88420b3Sdmick pci_cfgspace_init(); 317843e1988Sjohnlev #else 318843e1988Sjohnlev pci_cfgspace_init(); 319843e1988Sjohnlev #endif 320c88420b3Sdmick 3217c478bd9Sstevel@tonic-gate rp->r_fp = 0; /* terminate kernel stack traces! */ 3227c478bd9Sstevel@tonic-gate 3237c478bd9Sstevel@tonic-gate prom_init("kernel", (void *)NULL); 3247c478bd9Sstevel@tonic-gate 325*2baa66a0SJonathan Chew if (bootprop_getval("boot-ncpus", &prop_value) != 0) 326*2baa66a0SJonathan Chew boot_ncpus = NCPU; 327*2baa66a0SJonathan Chew else { 328*2baa66a0SJonathan Chew boot_ncpus = (int)prop_value; 32941791439Sandrei if (boot_ncpus <= 0 || boot_ncpus > NCPU) 330ae115bc7Smrj boot_ncpus = NCPU; 331*2baa66a0SJonathan Chew } 33241791439Sandrei 33341791439Sandrei max_ncpus = boot_max_ncpus = boot_ncpus; 33441791439Sandrei 3352e2c009bSjjc /* 3362e2c009bSjjc * Initialize the lgrp framework 3372e2c009bSjjc */ 3382e2c009bSjjc lgrp_init(); 3392e2c009bSjjc 3407c478bd9Sstevel@tonic-gate if (boothowto & RB_HALT) { 3417c478bd9Sstevel@tonic-gate prom_printf("unix: kernel halted by -h flag\n"); 3427c478bd9Sstevel@tonic-gate prom_enter_mon(); 3437c478bd9Sstevel@tonic-gate } 3447c478bd9Sstevel@tonic-gate 3457c478bd9Sstevel@tonic-gate ASSERT_STACK_ALIGNED(); 3467c478bd9Sstevel@tonic-gate 3472449e17fSsherrym /* 3482449e17fSsherrym * Fill out cpu_ucode_info. Update microcode if necessary. 3492449e17fSsherrym */ 3502449e17fSsherrym ucode_check(CPU); 3512449e17fSsherrym 3527c478bd9Sstevel@tonic-gate if (workaround_errata(CPU) != 0) 3537c478bd9Sstevel@tonic-gate panic("critical workaround(s) missing for boot cpu"); 3547c478bd9Sstevel@tonic-gate } 355986fd29aSsetje 356986fd29aSsetje 357986fd29aSsetje void 358986fd29aSsetje mach_modpath(char *path, const char *filename) 359986fd29aSsetje { 360986fd29aSsetje /* 361986fd29aSsetje * Construct the directory path from the filename. 362986fd29aSsetje */ 363986fd29aSsetje 364986fd29aSsetje int len; 365986fd29aSsetje char *p; 366986fd29aSsetje const char isastr[] = "/amd64"; 367986fd29aSsetje size_t isalen = strlen(isastr); 368986fd29aSsetje 369986fd29aSsetje if ((p = strrchr(filename, '/')) == NULL) 370986fd29aSsetje return; 371986fd29aSsetje 372986fd29aSsetje while (p > filename && *(p - 1) == '/') 373986fd29aSsetje p--; /* remove trailing '/' characters */ 374986fd29aSsetje if (p == filename) 375986fd29aSsetje p++; /* so "/" -is- the modpath in this case */ 376986fd29aSsetje 377986fd29aSsetje /* 378986fd29aSsetje * Remove optional isa-dependent directory name - the module 379986fd29aSsetje * subsystem will put this back again (!) 380986fd29aSsetje */ 381986fd29aSsetje len = p - filename; 382986fd29aSsetje if (len > isalen && 383986fd29aSsetje strncmp(&filename[len - isalen], isastr, isalen) == 0) 384986fd29aSsetje p -= isalen; 385986fd29aSsetje 386986fd29aSsetje /* 387986fd29aSsetje * "/platform/mumblefrotz" + " " + MOD_DEFPATH 388986fd29aSsetje */ 389986fd29aSsetje len += (p - filename) + 1 + strlen(MOD_DEFPATH) + 1; 390986fd29aSsetje (void) strncpy(path, filename, p - filename); 391986fd29aSsetje } 392