xref: /titanic_50/usr/src/uts/common/io/cxgbe/t4nex/t4nex.h (revision faac71c002f7c7a98741f991b25937b24f309df0)
1 /*
2  * This file and its contents are supplied under the terms of the
3  * Common Development and Distribution License ("CDDL"), version 1.0.
4  * You may only use this file in accordance with the terms of version
5  * 1.0 of the CDDL.
6  *
7  * A full copy of the text of the CDDL should have accompanied this
8  * source. A copy of the CDDL is also available via the Internet at
9  * http://www.illumos.org/license/CDDL.
10  */
11 
12 /*
13  * This file is part of the Chelsio T4 support code.
14  *
15  * Copyright (C) 2011-2013 Chelsio Communications.  All rights reserved.
16  *
17  * This program is distributed in the hope that it will be useful, but WITHOUT
18  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
19  * FITNESS FOR A PARTICULAR PURPOSE.  See the LICENSE file included in this
20  * release for licensing terms and conditions.
21  */
22 
23 #ifndef __T4NEX_H
24 #define	__T4NEX_H
25 
26 #ifdef __cplusplus
27 extern "C" {
28 #endif
29 
30 #define	T4_IOCTL		((('t' << 16) | '4') << 8)
31 #define	T4_IOCTL_PCIGET32	(T4_IOCTL + 1)
32 #define	T4_IOCTL_PCIPUT32	(T4_IOCTL + 2)
33 #define	T4_IOCTL_GET32		(T4_IOCTL + 3)
34 #define	T4_IOCTL_PUT32		(T4_IOCTL + 4)
35 #define	T4_IOCTL_REGDUMP	(T4_IOCTL + 5)
36 #define	T4_IOCTL_SGE_CONTEXT	(T4_IOCTL + 6)
37 #define	T4_IOCTL_DEVLOG		(T4_IOCTL + 7)
38 #define	T4_IOCTL_GET_MEM	(T4_IOCTL + 8)
39 #define	T4_IOCTL_GET_TID_TAB	(T4_IOCTL + 9)
40 #define	T4_IOCTL_GET_MBOX	(T4_IOCTL + 10)
41 #define	T4_IOCTL_GET_CIM_LA	(T4_IOCTL + 11)
42 #define	T4_IOCTL_GET_CIM_QCFG	(T4_IOCTL + 12)
43 #define	T4_IOCTL_GET_CIM_IBQ	(T4_IOCTL + 13)
44 #define	T4_IOCTL_GET_EDC	(T4_IOCTL + 14)
45 
46 enum {
47 	T4_CTXT_EGRESS,
48 	T4_CTXT_INGRESS,
49 	T4_CTXT_FLM
50 };
51 
52 struct t4_reg32_cmd {
53 	uint32_t reg;
54 	uint32_t value;
55 };
56 
57 #define	T4_REGDUMP_SIZE (160 * 1024)
58 struct t4_regdump {
59 	uint32_t  version;
60 	uint32_t  len;
61 	uint8_t   *data;
62 };
63 
64 struct t4_sge_context {
65 	uint32_t version;
66 	uint32_t mem_id;
67 	uint32_t addr;
68 	uint32_t len;
69 	uint8_t  *data;
70 };
71 
72 struct t4_mem_range {
73 	uint32_t addr;
74 	uint32_t len;
75 	uint32_t *data;
76 };
77 
78 struct t4_tid_info {
79 	uint32_t len;
80 	uint32_t *data;
81 };
82 
83 struct t4_mbox {
84 	uint32_t len;
85 	uint32_t *data;
86 };
87 
88 struct t4_cim_la {
89 	uint32_t len;
90 	uint32_t *data;
91 };
92 
93 struct t4_ibq {
94 	uint32_t len;
95 	uint32_t *data;
96 };
97 
98 struct t4_edc {
99 	uint32_t len;
100 	uint32_t mem;
101 	uint32_t pos;
102 	char *data;
103 };
104 
105 struct t4_cim_qcfg {
106 	uint16_t base[6];
107 	uint16_t size[6];
108 	uint16_t thres[6];
109 	uint32_t stat[4 * (6)];
110 };
111 
112 #define	T4_DEVLOG_SIZE	32768
113 struct t4_devlog {
114 	uint32_t len;
115 	uint8_t  *data;
116 };
117 
118 #ifdef __cplusplus
119 }
120 #endif
121 
122 #endif /* __T4NEX_H */
123