1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only 2724ba675SRob Herring/* 3724ba675SRob Herring * Device Tree Source for DRA7xx clock data 4724ba675SRob Herring * 5724ba675SRob Herring * Copyright (C) 2013 Texas Instruments, Inc. 6724ba675SRob Herring */ 7724ba675SRob Herring&cm_core_aon_clocks { 8724ba675SRob Herring atl_clkin0_ck: clock-atl-clkin0 { 9724ba675SRob Herring #clock-cells = <0>; 10724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 11724ba675SRob Herring clock-output-names = "atl_clkin0_ck"; 12724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 13724ba675SRob Herring }; 14724ba675SRob Herring 15724ba675SRob Herring atl_clkin1_ck: clock-atl-clkin1 { 16724ba675SRob Herring #clock-cells = <0>; 17724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 18724ba675SRob Herring clock-output-names = "atl_clkin1_ck"; 19724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 20724ba675SRob Herring }; 21724ba675SRob Herring 22724ba675SRob Herring atl_clkin2_ck: clock-atl-clkin2 { 23724ba675SRob Herring #clock-cells = <0>; 24724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 25724ba675SRob Herring clock-output-names = "atl_clkin2_ck"; 26724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 27724ba675SRob Herring }; 28724ba675SRob Herring 29724ba675SRob Herring atl_clkin3_ck: clock-atl-clkin3 { 30724ba675SRob Herring #clock-cells = <0>; 31724ba675SRob Herring compatible = "ti,dra7-atl-clock"; 32724ba675SRob Herring clock-output-names = "atl_clkin3_ck"; 33724ba675SRob Herring clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>; 34724ba675SRob Herring }; 35724ba675SRob Herring 36724ba675SRob Herring hdmi_clkin_ck: clock-hdmi-clkin { 37724ba675SRob Herring #clock-cells = <0>; 38724ba675SRob Herring compatible = "fixed-clock"; 39724ba675SRob Herring clock-output-names = "hdmi_clkin_ck"; 40724ba675SRob Herring clock-frequency = <0>; 41724ba675SRob Herring }; 42724ba675SRob Herring 43724ba675SRob Herring mlb_clkin_ck: clock-mlb-clkin { 44724ba675SRob Herring #clock-cells = <0>; 45724ba675SRob Herring compatible = "fixed-clock"; 46724ba675SRob Herring clock-output-names = "mlb_clkin_ck"; 47724ba675SRob Herring clock-frequency = <0>; 48724ba675SRob Herring }; 49724ba675SRob Herring 50724ba675SRob Herring mlbp_clkin_ck: clock-mlbp-clkin { 51724ba675SRob Herring #clock-cells = <0>; 52724ba675SRob Herring compatible = "fixed-clock"; 53724ba675SRob Herring clock-output-names = "mlbp_clkin_ck"; 54724ba675SRob Herring clock-frequency = <0>; 55724ba675SRob Herring }; 56724ba675SRob Herring 57724ba675SRob Herring pciesref_acs_clk_ck: clock-pciesref-acs { 58724ba675SRob Herring #clock-cells = <0>; 59724ba675SRob Herring compatible = "fixed-clock"; 60724ba675SRob Herring clock-output-names = "pciesref_acs_clk_ck"; 61724ba675SRob Herring clock-frequency = <100000000>; 62724ba675SRob Herring }; 63724ba675SRob Herring 64724ba675SRob Herring ref_clkin0_ck: clock-ref-clkin0 { 65724ba675SRob Herring #clock-cells = <0>; 66724ba675SRob Herring compatible = "fixed-clock"; 67724ba675SRob Herring clock-output-names = "ref_clkin0_ck"; 68724ba675SRob Herring clock-frequency = <0>; 69724ba675SRob Herring }; 70724ba675SRob Herring 71724ba675SRob Herring ref_clkin1_ck: clock-ref-clkin1 { 72724ba675SRob Herring #clock-cells = <0>; 73724ba675SRob Herring compatible = "fixed-clock"; 74724ba675SRob Herring clock-output-names = "ref_clkin1_ck"; 75724ba675SRob Herring clock-frequency = <0>; 76724ba675SRob Herring }; 77724ba675SRob Herring 78724ba675SRob Herring ref_clkin2_ck: clock-ref-clkin2 { 79724ba675SRob Herring #clock-cells = <0>; 80724ba675SRob Herring compatible = "fixed-clock"; 81724ba675SRob Herring clock-output-names = "ref_clkin2_ck"; 82724ba675SRob Herring clock-frequency = <0>; 83724ba675SRob Herring }; 84724ba675SRob Herring 85724ba675SRob Herring ref_clkin3_ck: clock-ref-clkin3 { 86724ba675SRob Herring #clock-cells = <0>; 87724ba675SRob Herring compatible = "fixed-clock"; 88724ba675SRob Herring clock-output-names = "ref_clkin3_ck"; 89724ba675SRob Herring clock-frequency = <0>; 90724ba675SRob Herring }; 91724ba675SRob Herring 92724ba675SRob Herring rmii_clk_ck: clock-rmii { 93724ba675SRob Herring #clock-cells = <0>; 94724ba675SRob Herring compatible = "fixed-clock"; 95724ba675SRob Herring clock-output-names = "rmii_clk_ck"; 96724ba675SRob Herring clock-frequency = <0>; 97724ba675SRob Herring }; 98724ba675SRob Herring 99724ba675SRob Herring sdvenc_clkin_ck: clock-sdvenc-clkin { 100724ba675SRob Herring #clock-cells = <0>; 101724ba675SRob Herring compatible = "fixed-clock"; 102724ba675SRob Herring clock-output-names = "sdvenc_clkin_ck"; 103724ba675SRob Herring clock-frequency = <0>; 104724ba675SRob Herring }; 105724ba675SRob Herring 106724ba675SRob Herring secure_32k_clk_src_ck: clock-secure-32k-clk-src { 107724ba675SRob Herring #clock-cells = <0>; 108724ba675SRob Herring compatible = "fixed-clock"; 109724ba675SRob Herring clock-output-names = "secure_32k_clk_src_ck"; 110724ba675SRob Herring clock-frequency = <32768>; 111724ba675SRob Herring }; 112724ba675SRob Herring 113724ba675SRob Herring sys_clk32_crystal_ck: clock-sys-clk32-crystal { 114724ba675SRob Herring #clock-cells = <0>; 115724ba675SRob Herring compatible = "fixed-clock"; 116724ba675SRob Herring clock-output-names = "sys_clk32_crystal_ck"; 117724ba675SRob Herring clock-frequency = <32768>; 118724ba675SRob Herring }; 119724ba675SRob Herring 120724ba675SRob Herring sys_clk32_pseudo_ck: clock-sys-clk32-pseudo { 121724ba675SRob Herring #clock-cells = <0>; 122724ba675SRob Herring compatible = "fixed-factor-clock"; 123724ba675SRob Herring clock-output-names = "sys_clk32_pseudo_ck"; 124724ba675SRob Herring clocks = <&sys_clkin1>; 125724ba675SRob Herring clock-mult = <1>; 126724ba675SRob Herring clock-div = <610>; 127724ba675SRob Herring }; 128724ba675SRob Herring 129724ba675SRob Herring virt_12000000_ck: clock-virt-12000000 { 130724ba675SRob Herring #clock-cells = <0>; 131724ba675SRob Herring compatible = "fixed-clock"; 132724ba675SRob Herring clock-output-names = "virt_12000000_ck"; 133724ba675SRob Herring clock-frequency = <12000000>; 134724ba675SRob Herring }; 135724ba675SRob Herring 136724ba675SRob Herring virt_13000000_ck: clock-virt-13000000 { 137724ba675SRob Herring #clock-cells = <0>; 138724ba675SRob Herring compatible = "fixed-clock"; 139724ba675SRob Herring clock-output-names = "virt_13000000_ck"; 140724ba675SRob Herring clock-frequency = <13000000>; 141724ba675SRob Herring }; 142724ba675SRob Herring 143724ba675SRob Herring virt_16800000_ck: clock-virt-16800000 { 144724ba675SRob Herring #clock-cells = <0>; 145724ba675SRob Herring compatible = "fixed-clock"; 146724ba675SRob Herring clock-output-names = "virt_16800000_ck"; 147724ba675SRob Herring clock-frequency = <16800000>; 148724ba675SRob Herring }; 149724ba675SRob Herring 150724ba675SRob Herring virt_19200000_ck: clock-virt-19200000 { 151724ba675SRob Herring #clock-cells = <0>; 152724ba675SRob Herring compatible = "fixed-clock"; 153724ba675SRob Herring clock-output-names = "virt_19200000_ck"; 154724ba675SRob Herring clock-frequency = <19200000>; 155724ba675SRob Herring }; 156724ba675SRob Herring 157724ba675SRob Herring virt_20000000_ck: clock-virt-20000000 { 158724ba675SRob Herring #clock-cells = <0>; 159724ba675SRob Herring compatible = "fixed-clock"; 160724ba675SRob Herring clock-output-names = "virt_20000000_ck"; 161724ba675SRob Herring clock-frequency = <20000000>; 162724ba675SRob Herring }; 163724ba675SRob Herring 164724ba675SRob Herring virt_26000000_ck: clock-virt-26000000 { 165724ba675SRob Herring #clock-cells = <0>; 166724ba675SRob Herring compatible = "fixed-clock"; 167724ba675SRob Herring clock-output-names = "virt_26000000_ck"; 168724ba675SRob Herring clock-frequency = <26000000>; 169724ba675SRob Herring }; 170724ba675SRob Herring 171724ba675SRob Herring virt_27000000_ck: clock-virt-27000000 { 172724ba675SRob Herring #clock-cells = <0>; 173724ba675SRob Herring compatible = "fixed-clock"; 174724ba675SRob Herring clock-output-names = "virt_27000000_ck"; 175724ba675SRob Herring clock-frequency = <27000000>; 176724ba675SRob Herring }; 177724ba675SRob Herring 178724ba675SRob Herring virt_38400000_ck: clock-virt-38400000 { 179724ba675SRob Herring #clock-cells = <0>; 180724ba675SRob Herring compatible = "fixed-clock"; 181724ba675SRob Herring clock-output-names = "virt_38400000_ck"; 182724ba675SRob Herring clock-frequency = <38400000>; 183724ba675SRob Herring }; 184724ba675SRob Herring 185724ba675SRob Herring sys_clkin2: clock-sys-clkin2 { 186724ba675SRob Herring #clock-cells = <0>; 187724ba675SRob Herring compatible = "fixed-clock"; 188724ba675SRob Herring clock-output-names = "sys_clkin2"; 189724ba675SRob Herring clock-frequency = <22579200>; 190724ba675SRob Herring }; 191724ba675SRob Herring 192724ba675SRob Herring usb_otg_clkin_ck: clock-usb-otg-clkin { 193724ba675SRob Herring #clock-cells = <0>; 194724ba675SRob Herring compatible = "fixed-clock"; 195724ba675SRob Herring clock-output-names = "usb_otg_clkin_ck"; 196724ba675SRob Herring clock-frequency = <0>; 197724ba675SRob Herring }; 198724ba675SRob Herring 199724ba675SRob Herring video1_clkin_ck: clock-video1-clkin { 200724ba675SRob Herring #clock-cells = <0>; 201724ba675SRob Herring compatible = "fixed-clock"; 202724ba675SRob Herring clock-output-names = "video1_clkin_ck"; 203724ba675SRob Herring clock-frequency = <0>; 204724ba675SRob Herring }; 205724ba675SRob Herring 206724ba675SRob Herring video1_m2_clkin_ck: clock-video1-m2-clkin { 207724ba675SRob Herring #clock-cells = <0>; 208724ba675SRob Herring compatible = "fixed-clock"; 209724ba675SRob Herring clock-output-names = "video1_m2_clkin_ck"; 210724ba675SRob Herring clock-frequency = <0>; 211724ba675SRob Herring }; 212724ba675SRob Herring 213724ba675SRob Herring video2_clkin_ck: clock-video2-clkin { 214724ba675SRob Herring #clock-cells = <0>; 215724ba675SRob Herring compatible = "fixed-clock"; 216724ba675SRob Herring clock-output-names = "video2_clkin_ck"; 217724ba675SRob Herring clock-frequency = <0>; 218724ba675SRob Herring }; 219724ba675SRob Herring 220724ba675SRob Herring video2_m2_clkin_ck: clock-video2-m2-clkin { 221724ba675SRob Herring #clock-cells = <0>; 222724ba675SRob Herring compatible = "fixed-clock"; 223724ba675SRob Herring clock-output-names = "video2_m2_clkin_ck"; 224724ba675SRob Herring clock-frequency = <0>; 225724ba675SRob Herring }; 226724ba675SRob Herring 227724ba675SRob Herring dpll_abe_ck: clock@1e0 { 228724ba675SRob Herring #clock-cells = <0>; 229724ba675SRob Herring compatible = "ti,omap4-dpll-m4xen-clock"; 230724ba675SRob Herring clock-output-names = "dpll_abe_ck"; 231724ba675SRob Herring clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>; 232724ba675SRob Herring reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>; 233724ba675SRob Herring }; 234724ba675SRob Herring 235724ba675SRob Herring dpll_abe_x2_ck: clock-dpll-abe-x2 { 236724ba675SRob Herring #clock-cells = <0>; 237724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 238724ba675SRob Herring clock-output-names = "dpll_abe_x2_ck"; 239724ba675SRob Herring clocks = <&dpll_abe_ck>; 240724ba675SRob Herring }; 241724ba675SRob Herring 242724ba675SRob Herring dpll_abe_m2x2_ck: clock-dpll-abe-m2x2-8@1f0 { 243724ba675SRob Herring #clock-cells = <0>; 244724ba675SRob Herring compatible = "ti,divider-clock"; 245724ba675SRob Herring clock-output-names = "dpll_abe_m2x2_ck"; 246724ba675SRob Herring clocks = <&dpll_abe_x2_ck>; 247724ba675SRob Herring ti,max-div = <31>; 248724ba675SRob Herring ti,autoidle-shift = <8>; 249724ba675SRob Herring reg = <0x01f0>; 250724ba675SRob Herring ti,index-starts-at-one; 251724ba675SRob Herring ti,invert-autoidle-bit; 252724ba675SRob Herring }; 253724ba675SRob Herring 254724ba675SRob Herring abe_clk: clock-abe@108 { 255724ba675SRob Herring #clock-cells = <0>; 256724ba675SRob Herring compatible = "ti,divider-clock"; 257724ba675SRob Herring clock-output-names = "abe_clk"; 258724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 259724ba675SRob Herring ti,max-div = <4>; 260724ba675SRob Herring reg = <0x0108>; 261724ba675SRob Herring ti,index-power-of-two; 262724ba675SRob Herring }; 263724ba675SRob Herring 264724ba675SRob Herring dpll_abe_m2_ck: clock-dpll-abe-m2-8@1f0 { 265724ba675SRob Herring #clock-cells = <0>; 266724ba675SRob Herring compatible = "ti,divider-clock"; 267724ba675SRob Herring clock-output-names = "dpll_abe_m2_ck"; 268724ba675SRob Herring clocks = <&dpll_abe_ck>; 269724ba675SRob Herring ti,max-div = <31>; 270724ba675SRob Herring ti,autoidle-shift = <8>; 271724ba675SRob Herring reg = <0x01f0>; 272724ba675SRob Herring ti,index-starts-at-one; 273724ba675SRob Herring ti,invert-autoidle-bit; 274724ba675SRob Herring }; 275724ba675SRob Herring 276724ba675SRob Herring dpll_abe_m3x2_ck: clock-dpll-abe-m3x2-8@1f4 { 277724ba675SRob Herring #clock-cells = <0>; 278724ba675SRob Herring compatible = "ti,divider-clock"; 279724ba675SRob Herring clock-output-names = "dpll_abe_m3x2_ck"; 280724ba675SRob Herring clocks = <&dpll_abe_x2_ck>; 281724ba675SRob Herring ti,max-div = <31>; 282724ba675SRob Herring ti,autoidle-shift = <8>; 283724ba675SRob Herring reg = <0x01f4>; 284724ba675SRob Herring ti,index-starts-at-one; 285724ba675SRob Herring ti,invert-autoidle-bit; 286724ba675SRob Herring }; 287724ba675SRob Herring 2884bad3598STony Lindgren /* CM_CLKSEL_DPLL_CORE */ 2894bad3598STony Lindgren clock@12c { 2904bad3598STony Lindgren compatible = "ti,clksel"; 2914bad3598STony Lindgren reg = <0x12c>; 2924bad3598STony Lindgren #clock-cells = <2>; 2934bad3598STony Lindgren #address-cells = <1>; 2944bad3598STony Lindgren #size-cells = <0>; 2954bad3598STony Lindgren 2964bad3598STony Lindgren dpll_core_byp_mux: clock@23 { 2974bad3598STony Lindgren reg = <23>; 298724ba675SRob Herring compatible = "ti,mux-clock"; 299724ba675SRob Herring clock-output-names = "dpll_core_byp_mux"; 300724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 3014bad3598STony Lindgren #clock-cells = <0>; 3024bad3598STony Lindgren }; 303724ba675SRob Herring }; 304724ba675SRob Herring 305724ba675SRob Herring dpll_core_ck: clock@120 { 306724ba675SRob Herring #clock-cells = <0>; 307724ba675SRob Herring compatible = "ti,omap4-dpll-core-clock"; 308724ba675SRob Herring clock-output-names = "dpll_core_ck"; 309724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_core_byp_mux>; 310724ba675SRob Herring reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>; 311724ba675SRob Herring }; 312724ba675SRob Herring 313724ba675SRob Herring dpll_core_x2_ck: clock-dpll-core-x2 { 314724ba675SRob Herring #clock-cells = <0>; 315724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 316724ba675SRob Herring clock-output-names = "dpll_core_x2_ck"; 317724ba675SRob Herring clocks = <&dpll_core_ck>; 318724ba675SRob Herring }; 319724ba675SRob Herring 320724ba675SRob Herring dpll_core_h12x2_ck: clock-dpll-core-h12x2-8@13c { 321724ba675SRob Herring #clock-cells = <0>; 322724ba675SRob Herring compatible = "ti,divider-clock"; 323724ba675SRob Herring clock-output-names = "dpll_core_h12x2_ck"; 324724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 325724ba675SRob Herring ti,max-div = <63>; 326724ba675SRob Herring ti,autoidle-shift = <8>; 327724ba675SRob Herring reg = <0x013c>; 328724ba675SRob Herring ti,index-starts-at-one; 329724ba675SRob Herring ti,invert-autoidle-bit; 330724ba675SRob Herring }; 331724ba675SRob Herring 332724ba675SRob Herring mpu_dpll_hs_clk_div: clock-mpu-dpll-hs-clk-div { 333724ba675SRob Herring #clock-cells = <0>; 334724ba675SRob Herring compatible = "fixed-factor-clock"; 335724ba675SRob Herring clock-output-names = "mpu_dpll_hs_clk_div"; 336724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 337724ba675SRob Herring clock-mult = <1>; 338724ba675SRob Herring clock-div = <1>; 339724ba675SRob Herring }; 340724ba675SRob Herring 341724ba675SRob Herring dpll_mpu_ck: clock@160 { 342724ba675SRob Herring #clock-cells = <0>; 343724ba675SRob Herring compatible = "ti,omap5-mpu-dpll-clock"; 344724ba675SRob Herring clock-output-names = "dpll_mpu_ck"; 345724ba675SRob Herring clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>; 346724ba675SRob Herring reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>; 347724ba675SRob Herring }; 348724ba675SRob Herring 349724ba675SRob Herring dpll_mpu_m2_ck: clock-dpll-mpu-m2-8@170 { 350724ba675SRob Herring #clock-cells = <0>; 351724ba675SRob Herring compatible = "ti,divider-clock"; 352724ba675SRob Herring clock-output-names = "dpll_mpu_m2_ck"; 353724ba675SRob Herring clocks = <&dpll_mpu_ck>; 354724ba675SRob Herring ti,max-div = <31>; 355724ba675SRob Herring ti,autoidle-shift = <8>; 356724ba675SRob Herring reg = <0x0170>; 357724ba675SRob Herring ti,index-starts-at-one; 358724ba675SRob Herring ti,invert-autoidle-bit; 359724ba675SRob Herring }; 360724ba675SRob Herring 361724ba675SRob Herring mpu_dclk_div: clock-mpu-dclk-div { 362724ba675SRob Herring #clock-cells = <0>; 363724ba675SRob Herring compatible = "fixed-factor-clock"; 364724ba675SRob Herring clock-output-names = "mpu_dclk_div"; 365724ba675SRob Herring clocks = <&dpll_mpu_m2_ck>; 366724ba675SRob Herring clock-mult = <1>; 367724ba675SRob Herring clock-div = <1>; 368724ba675SRob Herring }; 369724ba675SRob Herring 370724ba675SRob Herring dsp_dpll_hs_clk_div: clock-dsp-dpll-hs-clk-div { 371724ba675SRob Herring #clock-cells = <0>; 372724ba675SRob Herring compatible = "fixed-factor-clock"; 373724ba675SRob Herring clock-output-names = "dsp_dpll_hs_clk_div"; 374724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 375724ba675SRob Herring clock-mult = <1>; 376724ba675SRob Herring clock-div = <1>; 377724ba675SRob Herring }; 378724ba675SRob Herring 379*de36994dSTony Lindgren /* CM_CLKSEL_DPLL_DSP */ 380*de36994dSTony Lindgren clock@240 { 381*de36994dSTony Lindgren compatible = "ti,clksel"; 382*de36994dSTony Lindgren reg = <0x240>; 383*de36994dSTony Lindgren #clock-cells = <2>; 384*de36994dSTony Lindgren #address-cells = <1>; 385*de36994dSTony Lindgren #size-cells = <0>; 386*de36994dSTony Lindgren 387*de36994dSTony Lindgren dpll_dsp_byp_mux: clock@23 { 388*de36994dSTony Lindgren reg = <23>; 389724ba675SRob Herring compatible = "ti,mux-clock"; 390724ba675SRob Herring clock-output-names = "dpll_dsp_byp_mux"; 391724ba675SRob Herring clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>; 392*de36994dSTony Lindgren #clock-cells = <0>; 393*de36994dSTony Lindgren }; 394724ba675SRob Herring }; 395724ba675SRob Herring 396724ba675SRob Herring dpll_dsp_ck: clock@234 { 397724ba675SRob Herring #clock-cells = <0>; 398724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 399724ba675SRob Herring clock-output-names = "dpll_dsp_ck"; 400724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>; 401724ba675SRob Herring reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>; 402724ba675SRob Herring assigned-clocks = <&dpll_dsp_ck>; 403724ba675SRob Herring assigned-clock-rates = <600000000>; 404724ba675SRob Herring }; 405724ba675SRob Herring 406724ba675SRob Herring dpll_dsp_m2_ck: clock-dpll-dsp-m2-8@244 { 407724ba675SRob Herring #clock-cells = <0>; 408724ba675SRob Herring compatible = "ti,divider-clock"; 409724ba675SRob Herring clock-output-names = "dpll_dsp_m2_ck"; 410724ba675SRob Herring clocks = <&dpll_dsp_ck>; 411724ba675SRob Herring ti,max-div = <31>; 412724ba675SRob Herring ti,autoidle-shift = <8>; 413724ba675SRob Herring reg = <0x0244>; 414724ba675SRob Herring ti,index-starts-at-one; 415724ba675SRob Herring ti,invert-autoidle-bit; 416724ba675SRob Herring assigned-clocks = <&dpll_dsp_m2_ck>; 417724ba675SRob Herring assigned-clock-rates = <600000000>; 418724ba675SRob Herring }; 419724ba675SRob Herring 420724ba675SRob Herring iva_dpll_hs_clk_div: clock-iva-dpll-hs-clk-div { 421724ba675SRob Herring #clock-cells = <0>; 422724ba675SRob Herring compatible = "fixed-factor-clock"; 423724ba675SRob Herring clock-output-names = "iva_dpll_hs_clk_div"; 424724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 425724ba675SRob Herring clock-mult = <1>; 426724ba675SRob Herring clock-div = <1>; 427724ba675SRob Herring }; 428724ba675SRob Herring 429724ba675SRob Herring dpll_iva_byp_mux: clock-dpll-iva-byp-mux-23@1ac { 430724ba675SRob Herring #clock-cells = <0>; 431724ba675SRob Herring compatible = "ti,mux-clock"; 432724ba675SRob Herring clock-output-names = "dpll_iva_byp_mux"; 433724ba675SRob Herring clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>; 434724ba675SRob Herring ti,bit-shift = <23>; 435724ba675SRob Herring reg = <0x01ac>; 436724ba675SRob Herring }; 437724ba675SRob Herring 438724ba675SRob Herring dpll_iva_ck: clock@1a0 { 439724ba675SRob Herring #clock-cells = <0>; 440724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 441724ba675SRob Herring clock-output-names = "dpll_iva_ck"; 442724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>; 443724ba675SRob Herring reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>; 444724ba675SRob Herring assigned-clocks = <&dpll_iva_ck>; 445724ba675SRob Herring assigned-clock-rates = <1165000000>; 446724ba675SRob Herring }; 447724ba675SRob Herring 448724ba675SRob Herring dpll_iva_m2_ck: clock-dpll-iva-m2-8@1b0 { 449724ba675SRob Herring #clock-cells = <0>; 450724ba675SRob Herring compatible = "ti,divider-clock"; 451724ba675SRob Herring clock-output-names = "dpll_iva_m2_ck"; 452724ba675SRob Herring clocks = <&dpll_iva_ck>; 453724ba675SRob Herring ti,max-div = <31>; 454724ba675SRob Herring ti,autoidle-shift = <8>; 455724ba675SRob Herring reg = <0x01b0>; 456724ba675SRob Herring ti,index-starts-at-one; 457724ba675SRob Herring ti,invert-autoidle-bit; 458724ba675SRob Herring assigned-clocks = <&dpll_iva_m2_ck>; 459724ba675SRob Herring assigned-clock-rates = <388333334>; 460724ba675SRob Herring }; 461724ba675SRob Herring 462724ba675SRob Herring iva_dclk: clock-iva-dclk { 463724ba675SRob Herring #clock-cells = <0>; 464724ba675SRob Herring compatible = "fixed-factor-clock"; 465724ba675SRob Herring clock-output-names = "iva_dclk"; 466724ba675SRob Herring clocks = <&dpll_iva_m2_ck>; 467724ba675SRob Herring clock-mult = <1>; 468724ba675SRob Herring clock-div = <1>; 469724ba675SRob Herring }; 470724ba675SRob Herring 471724ba675SRob Herring dpll_gpu_byp_mux: clock-dpll-gpu-byp-mux-23@2e4 { 472724ba675SRob Herring #clock-cells = <0>; 473724ba675SRob Herring compatible = "ti,mux-clock"; 474724ba675SRob Herring clock-output-names = "dpll_gpu_byp_mux"; 475724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 476724ba675SRob Herring ti,bit-shift = <23>; 477724ba675SRob Herring reg = <0x02e4>; 478724ba675SRob Herring }; 479724ba675SRob Herring 480724ba675SRob Herring dpll_gpu_ck: clock@2d8 { 481724ba675SRob Herring #clock-cells = <0>; 482724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 483724ba675SRob Herring clock-output-names = "dpll_gpu_ck"; 484724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>; 485724ba675SRob Herring reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>; 486724ba675SRob Herring assigned-clocks = <&dpll_gpu_ck>; 487724ba675SRob Herring assigned-clock-rates = <1277000000>; 488724ba675SRob Herring }; 489724ba675SRob Herring 490724ba675SRob Herring dpll_gpu_m2_ck: clock-dpll-gpu-m2-8@2e8 { 491724ba675SRob Herring #clock-cells = <0>; 492724ba675SRob Herring compatible = "ti,divider-clock"; 493724ba675SRob Herring clock-output-names = "dpll_gpu_m2_ck"; 494724ba675SRob Herring clocks = <&dpll_gpu_ck>; 495724ba675SRob Herring ti,max-div = <31>; 496724ba675SRob Herring ti,autoidle-shift = <8>; 497724ba675SRob Herring reg = <0x02e8>; 498724ba675SRob Herring ti,index-starts-at-one; 499724ba675SRob Herring ti,invert-autoidle-bit; 500724ba675SRob Herring assigned-clocks = <&dpll_gpu_m2_ck>; 501724ba675SRob Herring assigned-clock-rates = <425666667>; 502724ba675SRob Herring }; 503724ba675SRob Herring 504724ba675SRob Herring dpll_core_m2_ck: clock-dpll-core-m2-8@130 { 505724ba675SRob Herring #clock-cells = <0>; 506724ba675SRob Herring compatible = "ti,divider-clock"; 507724ba675SRob Herring clock-output-names = "dpll_core_m2_ck"; 508724ba675SRob Herring clocks = <&dpll_core_ck>; 509724ba675SRob Herring ti,max-div = <31>; 510724ba675SRob Herring ti,autoidle-shift = <8>; 511724ba675SRob Herring reg = <0x0130>; 512724ba675SRob Herring ti,index-starts-at-one; 513724ba675SRob Herring ti,invert-autoidle-bit; 514724ba675SRob Herring }; 515724ba675SRob Herring 516724ba675SRob Herring core_dpll_out_dclk_div: clock-core-dpll-out-dclk-div { 517724ba675SRob Herring #clock-cells = <0>; 518724ba675SRob Herring compatible = "fixed-factor-clock"; 519724ba675SRob Herring clock-output-names = "core_dpll_out_dclk_div"; 520724ba675SRob Herring clocks = <&dpll_core_m2_ck>; 521724ba675SRob Herring clock-mult = <1>; 522724ba675SRob Herring clock-div = <1>; 523724ba675SRob Herring }; 524724ba675SRob Herring 525724ba675SRob Herring dpll_ddr_byp_mux: clock-dpll-ddr-byp-mux-23@21c { 526724ba675SRob Herring #clock-cells = <0>; 527724ba675SRob Herring compatible = "ti,mux-clock"; 528724ba675SRob Herring clock-output-names = "dpll_ddr_byp_mux"; 529724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 530724ba675SRob Herring ti,bit-shift = <23>; 531724ba675SRob Herring reg = <0x021c>; 532724ba675SRob Herring }; 533724ba675SRob Herring 534724ba675SRob Herring dpll_ddr_ck: clock@210 { 535724ba675SRob Herring #clock-cells = <0>; 536724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 537724ba675SRob Herring clock-output-names = "dpll_ddr_ck"; 538724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>; 539724ba675SRob Herring reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>; 540724ba675SRob Herring }; 541724ba675SRob Herring 542724ba675SRob Herring dpll_ddr_m2_ck: clock-dpll-ddr-m2-8@220 { 543724ba675SRob Herring #clock-cells = <0>; 544724ba675SRob Herring compatible = "ti,divider-clock"; 545724ba675SRob Herring clock-output-names = "dpll_ddr_m2_ck"; 546724ba675SRob Herring clocks = <&dpll_ddr_ck>; 547724ba675SRob Herring ti,max-div = <31>; 548724ba675SRob Herring ti,autoidle-shift = <8>; 549724ba675SRob Herring reg = <0x0220>; 550724ba675SRob Herring ti,index-starts-at-one; 551724ba675SRob Herring ti,invert-autoidle-bit; 552724ba675SRob Herring }; 553724ba675SRob Herring 554724ba675SRob Herring dpll_gmac_byp_mux: clock-dpll-gmac-byp-mux-23@2b4 { 555724ba675SRob Herring #clock-cells = <0>; 556724ba675SRob Herring compatible = "ti,mux-clock"; 557724ba675SRob Herring clock-output-names = "dpll_gmac_byp_mux"; 558724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 559724ba675SRob Herring ti,bit-shift = <23>; 560724ba675SRob Herring reg = <0x02b4>; 561724ba675SRob Herring }; 562724ba675SRob Herring 563724ba675SRob Herring dpll_gmac_ck: clock@2a8 { 564724ba675SRob Herring #clock-cells = <0>; 565724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 566724ba675SRob Herring clock-output-names = "dpll_gmac_ck"; 567724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>; 568724ba675SRob Herring reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>; 569724ba675SRob Herring }; 570724ba675SRob Herring 571724ba675SRob Herring dpll_gmac_m2_ck: clock-dpll-gmac-m2-8@2b8 { 572724ba675SRob Herring #clock-cells = <0>; 573724ba675SRob Herring compatible = "ti,divider-clock"; 574724ba675SRob Herring clock-output-names = "dpll_gmac_m2_ck"; 575724ba675SRob Herring clocks = <&dpll_gmac_ck>; 576724ba675SRob Herring ti,max-div = <31>; 577724ba675SRob Herring ti,autoidle-shift = <8>; 578724ba675SRob Herring reg = <0x02b8>; 579724ba675SRob Herring ti,index-starts-at-one; 580724ba675SRob Herring ti,invert-autoidle-bit; 581724ba675SRob Herring }; 582724ba675SRob Herring 583724ba675SRob Herring video2_dclk_div: clock-video2-dclk-div { 584724ba675SRob Herring #clock-cells = <0>; 585724ba675SRob Herring compatible = "fixed-factor-clock"; 586724ba675SRob Herring clock-output-names = "video2_dclk_div"; 587724ba675SRob Herring clocks = <&video2_m2_clkin_ck>; 588724ba675SRob Herring clock-mult = <1>; 589724ba675SRob Herring clock-div = <1>; 590724ba675SRob Herring }; 591724ba675SRob Herring 592724ba675SRob Herring video1_dclk_div: clock-video1-dclk-div { 593724ba675SRob Herring #clock-cells = <0>; 594724ba675SRob Herring compatible = "fixed-factor-clock"; 595724ba675SRob Herring clock-output-names = "video1_dclk_div"; 596724ba675SRob Herring clocks = <&video1_m2_clkin_ck>; 597724ba675SRob Herring clock-mult = <1>; 598724ba675SRob Herring clock-div = <1>; 599724ba675SRob Herring }; 600724ba675SRob Herring 601724ba675SRob Herring hdmi_dclk_div: clock-hdmi-dclk-div { 602724ba675SRob Herring #clock-cells = <0>; 603724ba675SRob Herring compatible = "fixed-factor-clock"; 604724ba675SRob Herring clock-output-names = "hdmi_dclk_div"; 605724ba675SRob Herring clocks = <&hdmi_clkin_ck>; 606724ba675SRob Herring clock-mult = <1>; 607724ba675SRob Herring clock-div = <1>; 608724ba675SRob Herring }; 609724ba675SRob Herring 610724ba675SRob Herring per_dpll_hs_clk_div: clock-per-dpll-hs-clk-div { 611724ba675SRob Herring #clock-cells = <0>; 612724ba675SRob Herring compatible = "fixed-factor-clock"; 613724ba675SRob Herring clock-output-names = "per_dpll_hs_clk_div"; 614724ba675SRob Herring clocks = <&dpll_abe_m3x2_ck>; 615724ba675SRob Herring clock-mult = <1>; 616724ba675SRob Herring clock-div = <2>; 617724ba675SRob Herring }; 618724ba675SRob Herring 619724ba675SRob Herring usb_dpll_hs_clk_div: clock-usb-dpll-hs-clk-div { 620724ba675SRob Herring #clock-cells = <0>; 621724ba675SRob Herring compatible = "fixed-factor-clock"; 622724ba675SRob Herring clock-output-names = "usb_dpll_hs_clk_div"; 623724ba675SRob Herring clocks = <&dpll_abe_m3x2_ck>; 624724ba675SRob Herring clock-mult = <1>; 625724ba675SRob Herring clock-div = <3>; 626724ba675SRob Herring }; 627724ba675SRob Herring 628724ba675SRob Herring eve_dpll_hs_clk_div: clock-eve-dpll-hs-clk-div { 629724ba675SRob Herring #clock-cells = <0>; 630724ba675SRob Herring compatible = "fixed-factor-clock"; 631724ba675SRob Herring clock-output-names = "eve_dpll_hs_clk_div"; 632724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 633724ba675SRob Herring clock-mult = <1>; 634724ba675SRob Herring clock-div = <1>; 635724ba675SRob Herring }; 636724ba675SRob Herring 637724ba675SRob Herring dpll_eve_byp_mux: clock-dpll-eve-byp-mux-23@290 { 638724ba675SRob Herring #clock-cells = <0>; 639724ba675SRob Herring compatible = "ti,mux-clock"; 640724ba675SRob Herring clock-output-names = "dpll_eve_byp_mux"; 641724ba675SRob Herring clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>; 642724ba675SRob Herring ti,bit-shift = <23>; 643724ba675SRob Herring reg = <0x0290>; 644724ba675SRob Herring }; 645724ba675SRob Herring 646724ba675SRob Herring dpll_eve_ck: clock@284 { 647724ba675SRob Herring #clock-cells = <0>; 648724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 649724ba675SRob Herring clock-output-names = "dpll_eve_ck"; 650724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>; 651724ba675SRob Herring reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>; 652724ba675SRob Herring }; 653724ba675SRob Herring 654724ba675SRob Herring dpll_eve_m2_ck: clock-dpll-eve-m2-8@294 { 655724ba675SRob Herring #clock-cells = <0>; 656724ba675SRob Herring compatible = "ti,divider-clock"; 657724ba675SRob Herring clock-output-names = "dpll_eve_m2_ck"; 658724ba675SRob Herring clocks = <&dpll_eve_ck>; 659724ba675SRob Herring ti,max-div = <31>; 660724ba675SRob Herring ti,autoidle-shift = <8>; 661724ba675SRob Herring reg = <0x0294>; 662724ba675SRob Herring ti,index-starts-at-one; 663724ba675SRob Herring ti,invert-autoidle-bit; 664724ba675SRob Herring }; 665724ba675SRob Herring 666724ba675SRob Herring eve_dclk_div: clock-eve-dclk-div { 667724ba675SRob Herring #clock-cells = <0>; 668724ba675SRob Herring compatible = "fixed-factor-clock"; 669724ba675SRob Herring clock-output-names = "eve_dclk_div"; 670724ba675SRob Herring clocks = <&dpll_eve_m2_ck>; 671724ba675SRob Herring clock-mult = <1>; 672724ba675SRob Herring clock-div = <1>; 673724ba675SRob Herring }; 674724ba675SRob Herring 675724ba675SRob Herring dpll_core_h13x2_ck: clock-dpll-core-h13x2-8@140 { 676724ba675SRob Herring #clock-cells = <0>; 677724ba675SRob Herring compatible = "ti,divider-clock"; 678724ba675SRob Herring clock-output-names = "dpll_core_h13x2_ck"; 679724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 680724ba675SRob Herring ti,max-div = <63>; 681724ba675SRob Herring ti,autoidle-shift = <8>; 682724ba675SRob Herring reg = <0x0140>; 683724ba675SRob Herring ti,index-starts-at-one; 684724ba675SRob Herring ti,invert-autoidle-bit; 685724ba675SRob Herring }; 686724ba675SRob Herring 687724ba675SRob Herring dpll_core_h14x2_ck: clock-dpll-core-h14x2-8@144 { 688724ba675SRob Herring #clock-cells = <0>; 689724ba675SRob Herring compatible = "ti,divider-clock"; 690724ba675SRob Herring clock-output-names = "dpll_core_h14x2_ck"; 691724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 692724ba675SRob Herring ti,max-div = <63>; 693724ba675SRob Herring ti,autoidle-shift = <8>; 694724ba675SRob Herring reg = <0x0144>; 695724ba675SRob Herring ti,index-starts-at-one; 696724ba675SRob Herring ti,invert-autoidle-bit; 697724ba675SRob Herring }; 698724ba675SRob Herring 699724ba675SRob Herring dpll_core_h22x2_ck: clock-dpll-core-h22x2-8@154 { 700724ba675SRob Herring #clock-cells = <0>; 701724ba675SRob Herring compatible = "ti,divider-clock"; 702724ba675SRob Herring clock-output-names = "dpll_core_h22x2_ck"; 703724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 704724ba675SRob Herring ti,max-div = <63>; 705724ba675SRob Herring ti,autoidle-shift = <8>; 706724ba675SRob Herring reg = <0x0154>; 707724ba675SRob Herring ti,index-starts-at-one; 708724ba675SRob Herring ti,invert-autoidle-bit; 709724ba675SRob Herring }; 710724ba675SRob Herring 711724ba675SRob Herring dpll_core_h23x2_ck: clock-dpll-core-h23x2-8@158 { 712724ba675SRob Herring #clock-cells = <0>; 713724ba675SRob Herring compatible = "ti,divider-clock"; 714724ba675SRob Herring clock-output-names = "dpll_core_h23x2_ck"; 715724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 716724ba675SRob Herring ti,max-div = <63>; 717724ba675SRob Herring ti,autoidle-shift = <8>; 718724ba675SRob Herring reg = <0x0158>; 719724ba675SRob Herring ti,index-starts-at-one; 720724ba675SRob Herring ti,invert-autoidle-bit; 721724ba675SRob Herring }; 722724ba675SRob Herring 723724ba675SRob Herring dpll_core_h24x2_ck: clock-dpll-core-h24x2-8@15c { 724724ba675SRob Herring #clock-cells = <0>; 725724ba675SRob Herring compatible = "ti,divider-clock"; 726724ba675SRob Herring clock-output-names = "dpll_core_h24x2_ck"; 727724ba675SRob Herring clocks = <&dpll_core_x2_ck>; 728724ba675SRob Herring ti,max-div = <63>; 729724ba675SRob Herring ti,autoidle-shift = <8>; 730724ba675SRob Herring reg = <0x015c>; 731724ba675SRob Herring ti,index-starts-at-one; 732724ba675SRob Herring ti,invert-autoidle-bit; 733724ba675SRob Herring }; 734724ba675SRob Herring 735724ba675SRob Herring dpll_ddr_x2_ck: clock-dpll-ddr-x2 { 736724ba675SRob Herring #clock-cells = <0>; 737724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 738724ba675SRob Herring clock-output-names = "dpll_ddr_x2_ck"; 739724ba675SRob Herring clocks = <&dpll_ddr_ck>; 740724ba675SRob Herring }; 741724ba675SRob Herring 742724ba675SRob Herring dpll_ddr_h11x2_ck: clock-dpll-ddr-h11x2-8@228 { 743724ba675SRob Herring #clock-cells = <0>; 744724ba675SRob Herring compatible = "ti,divider-clock"; 745724ba675SRob Herring clock-output-names = "dpll_ddr_h11x2_ck"; 746724ba675SRob Herring clocks = <&dpll_ddr_x2_ck>; 747724ba675SRob Herring ti,max-div = <63>; 748724ba675SRob Herring ti,autoidle-shift = <8>; 749724ba675SRob Herring reg = <0x0228>; 750724ba675SRob Herring ti,index-starts-at-one; 751724ba675SRob Herring ti,invert-autoidle-bit; 752724ba675SRob Herring }; 753724ba675SRob Herring 754724ba675SRob Herring dpll_dsp_x2_ck: clock-dpll-dsp-x2 { 755724ba675SRob Herring #clock-cells = <0>; 756724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 757724ba675SRob Herring clock-output-names = "dpll_dsp_x2_ck"; 758724ba675SRob Herring clocks = <&dpll_dsp_ck>; 759724ba675SRob Herring }; 760724ba675SRob Herring 761724ba675SRob Herring dpll_dsp_m3x2_ck: clock-dpll-dsp-m3x2-8@248 { 762724ba675SRob Herring #clock-cells = <0>; 763724ba675SRob Herring compatible = "ti,divider-clock"; 764724ba675SRob Herring clock-output-names = "dpll_dsp_m3x2_ck"; 765724ba675SRob Herring clocks = <&dpll_dsp_x2_ck>; 766724ba675SRob Herring ti,max-div = <31>; 767724ba675SRob Herring ti,autoidle-shift = <8>; 768724ba675SRob Herring reg = <0x0248>; 769724ba675SRob Herring ti,index-starts-at-one; 770724ba675SRob Herring ti,invert-autoidle-bit; 771724ba675SRob Herring assigned-clocks = <&dpll_dsp_m3x2_ck>; 772724ba675SRob Herring assigned-clock-rates = <400000000>; 773724ba675SRob Herring }; 774724ba675SRob Herring 775724ba675SRob Herring dpll_gmac_x2_ck: clock-dpll-gmac-x2 { 776724ba675SRob Herring #clock-cells = <0>; 777724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 778724ba675SRob Herring clock-output-names = "dpll_gmac_x2_ck"; 779724ba675SRob Herring clocks = <&dpll_gmac_ck>; 780724ba675SRob Herring }; 781724ba675SRob Herring 782724ba675SRob Herring dpll_gmac_h11x2_ck: clock-dpll-gmac-h11x2-8@2c0 { 783724ba675SRob Herring #clock-cells = <0>; 784724ba675SRob Herring compatible = "ti,divider-clock"; 785724ba675SRob Herring clock-output-names = "dpll_gmac_h11x2_ck"; 786724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 787724ba675SRob Herring ti,max-div = <63>; 788724ba675SRob Herring ti,autoidle-shift = <8>; 789724ba675SRob Herring reg = <0x02c0>; 790724ba675SRob Herring ti,index-starts-at-one; 791724ba675SRob Herring ti,invert-autoidle-bit; 792724ba675SRob Herring }; 793724ba675SRob Herring 794724ba675SRob Herring dpll_gmac_h12x2_ck: clock-dpll-gmac-h12x2-8@2c4 { 795724ba675SRob Herring #clock-cells = <0>; 796724ba675SRob Herring compatible = "ti,divider-clock"; 797724ba675SRob Herring clock-output-names = "dpll_gmac_h12x2_ck"; 798724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 799724ba675SRob Herring ti,max-div = <63>; 800724ba675SRob Herring ti,autoidle-shift = <8>; 801724ba675SRob Herring reg = <0x02c4>; 802724ba675SRob Herring ti,index-starts-at-one; 803724ba675SRob Herring ti,invert-autoidle-bit; 804724ba675SRob Herring }; 805724ba675SRob Herring 806724ba675SRob Herring dpll_gmac_h13x2_ck: clock-dpll-gmac-h13x2-8@2c8 { 807724ba675SRob Herring #clock-cells = <0>; 808724ba675SRob Herring compatible = "ti,divider-clock"; 809724ba675SRob Herring clock-output-names = "dpll_gmac_h13x2_ck"; 810724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 811724ba675SRob Herring ti,max-div = <63>; 812724ba675SRob Herring ti,autoidle-shift = <8>; 813724ba675SRob Herring reg = <0x02c8>; 814724ba675SRob Herring ti,index-starts-at-one; 815724ba675SRob Herring ti,invert-autoidle-bit; 816724ba675SRob Herring }; 817724ba675SRob Herring 818724ba675SRob Herring dpll_gmac_m3x2_ck: clock-dpll-gmac-m3x2-8@2bc { 819724ba675SRob Herring #clock-cells = <0>; 820724ba675SRob Herring compatible = "ti,divider-clock"; 821724ba675SRob Herring clock-output-names = "dpll_gmac_m3x2_ck"; 822724ba675SRob Herring clocks = <&dpll_gmac_x2_ck>; 823724ba675SRob Herring ti,max-div = <31>; 824724ba675SRob Herring ti,autoidle-shift = <8>; 825724ba675SRob Herring reg = <0x02bc>; 826724ba675SRob Herring ti,index-starts-at-one; 827724ba675SRob Herring ti,invert-autoidle-bit; 828724ba675SRob Herring }; 829724ba675SRob Herring 830724ba675SRob Herring gmii_m_clk_div: clock-gmii-m-clk-div { 831724ba675SRob Herring #clock-cells = <0>; 832724ba675SRob Herring compatible = "fixed-factor-clock"; 833724ba675SRob Herring clock-output-names = "gmii_m_clk_div"; 834724ba675SRob Herring clocks = <&dpll_gmac_h11x2_ck>; 835724ba675SRob Herring clock-mult = <1>; 836724ba675SRob Herring clock-div = <2>; 837724ba675SRob Herring }; 838724ba675SRob Herring 839724ba675SRob Herring hdmi_clk2_div: clock-hdmi-clk2-div { 840724ba675SRob Herring #clock-cells = <0>; 841724ba675SRob Herring compatible = "fixed-factor-clock"; 842724ba675SRob Herring clock-output-names = "hdmi_clk2_div"; 843724ba675SRob Herring clocks = <&hdmi_clkin_ck>; 844724ba675SRob Herring clock-mult = <1>; 845724ba675SRob Herring clock-div = <1>; 846724ba675SRob Herring }; 847724ba675SRob Herring 848724ba675SRob Herring hdmi_div_clk: clock-hdmi-div { 849724ba675SRob Herring #clock-cells = <0>; 850724ba675SRob Herring compatible = "fixed-factor-clock"; 851724ba675SRob Herring clock-output-names = "hdmi_div_clk"; 852724ba675SRob Herring clocks = <&hdmi_clkin_ck>; 853724ba675SRob Herring clock-mult = <1>; 854724ba675SRob Herring clock-div = <1>; 855724ba675SRob Herring }; 856724ba675SRob Herring 857724ba675SRob Herring l3_iclk_div: clock-l3-iclk-div-4@100 { 858724ba675SRob Herring #clock-cells = <0>; 859724ba675SRob Herring compatible = "ti,divider-clock"; 860724ba675SRob Herring clock-output-names = "l3_iclk_div"; 861724ba675SRob Herring ti,max-div = <2>; 862724ba675SRob Herring ti,bit-shift = <4>; 863724ba675SRob Herring reg = <0x0100>; 864724ba675SRob Herring clocks = <&dpll_core_h12x2_ck>; 865724ba675SRob Herring ti,index-power-of-two; 866724ba675SRob Herring }; 867724ba675SRob Herring 868724ba675SRob Herring l4_root_clk_div: clock-l4-root-clk-div { 869724ba675SRob Herring #clock-cells = <0>; 870724ba675SRob Herring compatible = "fixed-factor-clock"; 871724ba675SRob Herring clock-output-names = "l4_root_clk_div"; 872724ba675SRob Herring clocks = <&l3_iclk_div>; 873724ba675SRob Herring clock-mult = <1>; 874724ba675SRob Herring clock-div = <2>; 875724ba675SRob Herring }; 876724ba675SRob Herring 877724ba675SRob Herring video1_clk2_div: clock-video1-clk2-div { 878724ba675SRob Herring #clock-cells = <0>; 879724ba675SRob Herring compatible = "fixed-factor-clock"; 880724ba675SRob Herring clock-output-names = "video1_clk2_div"; 881724ba675SRob Herring clocks = <&video1_clkin_ck>; 882724ba675SRob Herring clock-mult = <1>; 883724ba675SRob Herring clock-div = <1>; 884724ba675SRob Herring }; 885724ba675SRob Herring 886724ba675SRob Herring video1_div_clk: clock-video1-div { 887724ba675SRob Herring #clock-cells = <0>; 888724ba675SRob Herring compatible = "fixed-factor-clock"; 889724ba675SRob Herring clock-output-names = "video1_div_clk"; 890724ba675SRob Herring clocks = <&video1_clkin_ck>; 891724ba675SRob Herring clock-mult = <1>; 892724ba675SRob Herring clock-div = <1>; 893724ba675SRob Herring }; 894724ba675SRob Herring 895724ba675SRob Herring video2_clk2_div: clock-video2-clk2-div { 896724ba675SRob Herring #clock-cells = <0>; 897724ba675SRob Herring compatible = "fixed-factor-clock"; 898724ba675SRob Herring clock-output-names = "video2_clk2_div"; 899724ba675SRob Herring clocks = <&video2_clkin_ck>; 900724ba675SRob Herring clock-mult = <1>; 901724ba675SRob Herring clock-div = <1>; 902724ba675SRob Herring }; 903724ba675SRob Herring 904724ba675SRob Herring video2_div_clk: clock-video2-div { 905724ba675SRob Herring #clock-cells = <0>; 906724ba675SRob Herring compatible = "fixed-factor-clock"; 907724ba675SRob Herring clock-output-names = "video2_div_clk"; 908724ba675SRob Herring clocks = <&video2_clkin_ck>; 909724ba675SRob Herring clock-mult = <1>; 910724ba675SRob Herring clock-div = <1>; 911724ba675SRob Herring }; 912724ba675SRob Herring 913724ba675SRob Herring dummy_ck: clock-dummy { 914724ba675SRob Herring #clock-cells = <0>; 915724ba675SRob Herring compatible = "fixed-clock"; 916724ba675SRob Herring clock-output-names = "dummy_ck"; 917724ba675SRob Herring clock-frequency = <0>; 918724ba675SRob Herring }; 919724ba675SRob Herring}; 920724ba675SRob Herring&prm_clocks { 921724ba675SRob Herring sys_clkin1: clock-sys-clkin1@110 { 922724ba675SRob Herring #clock-cells = <0>; 923724ba675SRob Herring compatible = "ti,mux-clock"; 924724ba675SRob Herring clock-output-names = "sys_clkin1"; 925724ba675SRob Herring clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>; 926724ba675SRob Herring reg = <0x0110>; 927724ba675SRob Herring ti,index-starts-at-one; 928724ba675SRob Herring }; 929724ba675SRob Herring 930724ba675SRob Herring abe_dpll_sys_clk_mux: clock-abe-dpll-sys-clk-mux@118 { 931724ba675SRob Herring #clock-cells = <0>; 932724ba675SRob Herring compatible = "ti,mux-clock"; 933724ba675SRob Herring clock-output-names = "abe_dpll_sys_clk_mux"; 934724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 935724ba675SRob Herring reg = <0x0118>; 936724ba675SRob Herring }; 937724ba675SRob Herring 938724ba675SRob Herring abe_dpll_bypass_clk_mux: clock-abe-dpll-bypass-clk-mux@114 { 939724ba675SRob Herring #clock-cells = <0>; 940724ba675SRob Herring compatible = "ti,mux-clock"; 941724ba675SRob Herring clock-output-names = "abe_dpll_bypass_clk_mux"; 942724ba675SRob Herring clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>; 943724ba675SRob Herring reg = <0x0114>; 944724ba675SRob Herring }; 945724ba675SRob Herring 946724ba675SRob Herring abe_dpll_clk_mux: clock-abe-dpll-clk-mux@10c { 947724ba675SRob Herring #clock-cells = <0>; 948724ba675SRob Herring compatible = "ti,mux-clock"; 949724ba675SRob Herring clock-output-names = "abe_dpll_clk_mux"; 950724ba675SRob Herring clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>; 951724ba675SRob Herring reg = <0x010c>; 952724ba675SRob Herring }; 953724ba675SRob Herring 954724ba675SRob Herring abe_24m_fclk: clock-abe-24m@11c { 955724ba675SRob Herring #clock-cells = <0>; 956724ba675SRob Herring compatible = "ti,divider-clock"; 957724ba675SRob Herring clock-output-names = "abe_24m_fclk"; 958724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 959724ba675SRob Herring reg = <0x011c>; 960724ba675SRob Herring ti,dividers = <8>, <16>; 961724ba675SRob Herring }; 962724ba675SRob Herring 963724ba675SRob Herring aess_fclk: clock-aess@178 { 964724ba675SRob Herring #clock-cells = <0>; 965724ba675SRob Herring compatible = "ti,divider-clock"; 966724ba675SRob Herring clock-output-names = "aess_fclk"; 967724ba675SRob Herring clocks = <&abe_clk>; 968724ba675SRob Herring reg = <0x0178>; 969724ba675SRob Herring ti,max-div = <2>; 970724ba675SRob Herring }; 971724ba675SRob Herring 972724ba675SRob Herring abe_giclk_div: clock-abe-giclk-div@174 { 973724ba675SRob Herring #clock-cells = <0>; 974724ba675SRob Herring compatible = "ti,divider-clock"; 975724ba675SRob Herring clock-output-names = "abe_giclk_div"; 976724ba675SRob Herring clocks = <&aess_fclk>; 977724ba675SRob Herring reg = <0x0174>; 978724ba675SRob Herring ti,max-div = <2>; 979724ba675SRob Herring }; 980724ba675SRob Herring 981724ba675SRob Herring abe_lp_clk_div: clock-abe-lp-clk-div@1d8 { 982724ba675SRob Herring #clock-cells = <0>; 983724ba675SRob Herring compatible = "ti,divider-clock"; 984724ba675SRob Herring clock-output-names = "abe_lp_clk_div"; 985724ba675SRob Herring clocks = <&dpll_abe_m2x2_ck>; 986724ba675SRob Herring reg = <0x01d8>; 987724ba675SRob Herring ti,dividers = <16>, <32>; 988724ba675SRob Herring }; 989724ba675SRob Herring 990724ba675SRob Herring abe_sys_clk_div: clock-abe-sys-clk-div@120 { 991724ba675SRob Herring #clock-cells = <0>; 992724ba675SRob Herring compatible = "ti,divider-clock"; 993724ba675SRob Herring clock-output-names = "abe_sys_clk_div"; 994724ba675SRob Herring clocks = <&sys_clkin1>; 995724ba675SRob Herring reg = <0x0120>; 996724ba675SRob Herring ti,max-div = <2>; 997724ba675SRob Herring }; 998724ba675SRob Herring 999724ba675SRob Herring adc_gfclk_mux: clock-adc-gfclk-mux@1dc { 1000724ba675SRob Herring #clock-cells = <0>; 1001724ba675SRob Herring compatible = "ti,mux-clock"; 1002724ba675SRob Herring clock-output-names = "adc_gfclk_mux"; 1003724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>; 1004724ba675SRob Herring reg = <0x01dc>; 1005724ba675SRob Herring }; 1006724ba675SRob Herring 1007724ba675SRob Herring sys_clk1_dclk_div: clock-sys-clk1-dclk-div@1c8 { 1008724ba675SRob Herring #clock-cells = <0>; 1009724ba675SRob Herring compatible = "ti,divider-clock"; 1010724ba675SRob Herring clock-output-names = "sys_clk1_dclk_div"; 1011724ba675SRob Herring clocks = <&sys_clkin1>; 1012724ba675SRob Herring ti,max-div = <64>; 1013724ba675SRob Herring reg = <0x01c8>; 1014724ba675SRob Herring ti,index-power-of-two; 1015724ba675SRob Herring }; 1016724ba675SRob Herring 1017724ba675SRob Herring sys_clk2_dclk_div: clock-sys-clk2-dclk-div@1cc { 1018724ba675SRob Herring #clock-cells = <0>; 1019724ba675SRob Herring compatible = "ti,divider-clock"; 1020724ba675SRob Herring clock-output-names = "sys_clk2_dclk_div"; 1021724ba675SRob Herring clocks = <&sys_clkin2>; 1022724ba675SRob Herring ti,max-div = <64>; 1023724ba675SRob Herring reg = <0x01cc>; 1024724ba675SRob Herring ti,index-power-of-two; 1025724ba675SRob Herring }; 1026724ba675SRob Herring 1027724ba675SRob Herring per_abe_x1_dclk_div: clock-per-abe-x1-dclk-div@1bc { 1028724ba675SRob Herring #clock-cells = <0>; 1029724ba675SRob Herring compatible = "ti,divider-clock"; 1030724ba675SRob Herring clock-output-names = "per_abe_x1_dclk_div"; 1031724ba675SRob Herring clocks = <&dpll_abe_m2_ck>; 1032724ba675SRob Herring ti,max-div = <64>; 1033724ba675SRob Herring reg = <0x01bc>; 1034724ba675SRob Herring ti,index-power-of-two; 1035724ba675SRob Herring }; 1036724ba675SRob Herring 1037724ba675SRob Herring dsp_gclk_div: clock-dsp-gclk-div@18c { 1038724ba675SRob Herring #clock-cells = <0>; 1039724ba675SRob Herring compatible = "ti,divider-clock"; 1040724ba675SRob Herring clock-output-names = "dsp_gclk_div"; 1041724ba675SRob Herring clocks = <&dpll_dsp_m2_ck>; 1042724ba675SRob Herring ti,max-div = <64>; 1043724ba675SRob Herring reg = <0x018c>; 1044724ba675SRob Herring ti,index-power-of-two; 1045724ba675SRob Herring }; 1046724ba675SRob Herring 1047724ba675SRob Herring gpu_dclk: clock-gpu-dclk@1a0 { 1048724ba675SRob Herring #clock-cells = <0>; 1049724ba675SRob Herring compatible = "ti,divider-clock"; 1050724ba675SRob Herring clock-output-names = "gpu_dclk"; 1051724ba675SRob Herring clocks = <&dpll_gpu_m2_ck>; 1052724ba675SRob Herring ti,max-div = <64>; 1053724ba675SRob Herring reg = <0x01a0>; 1054724ba675SRob Herring ti,index-power-of-two; 1055724ba675SRob Herring }; 1056724ba675SRob Herring 1057724ba675SRob Herring emif_phy_dclk_div: clock-emif-phy-dclk-div@190 { 1058724ba675SRob Herring #clock-cells = <0>; 1059724ba675SRob Herring compatible = "ti,divider-clock"; 1060724ba675SRob Herring clock-output-names = "emif_phy_dclk_div"; 1061724ba675SRob Herring clocks = <&dpll_ddr_m2_ck>; 1062724ba675SRob Herring ti,max-div = <64>; 1063724ba675SRob Herring reg = <0x0190>; 1064724ba675SRob Herring ti,index-power-of-two; 1065724ba675SRob Herring }; 1066724ba675SRob Herring 1067724ba675SRob Herring gmac_250m_dclk_div: clock-gmac-250m-dclk-div@19c { 1068724ba675SRob Herring #clock-cells = <0>; 1069724ba675SRob Herring compatible = "ti,divider-clock"; 1070724ba675SRob Herring clock-output-names = "gmac_250m_dclk_div"; 1071724ba675SRob Herring clocks = <&dpll_gmac_m2_ck>; 1072724ba675SRob Herring ti,max-div = <64>; 1073724ba675SRob Herring reg = <0x019c>; 1074724ba675SRob Herring ti,index-power-of-two; 1075724ba675SRob Herring }; 1076724ba675SRob Herring 1077724ba675SRob Herring gmac_main_clk: clock-gmac-main { 1078724ba675SRob Herring #clock-cells = <0>; 1079724ba675SRob Herring compatible = "fixed-factor-clock"; 1080724ba675SRob Herring clock-output-names = "gmac_main_clk"; 1081724ba675SRob Herring clocks = <&gmac_250m_dclk_div>; 1082724ba675SRob Herring clock-mult = <1>; 1083724ba675SRob Herring clock-div = <2>; 1084724ba675SRob Herring }; 1085724ba675SRob Herring 1086724ba675SRob Herring l3init_480m_dclk_div: clock-l3init-480m-dclk-div@1ac { 1087724ba675SRob Herring #clock-cells = <0>; 1088724ba675SRob Herring compatible = "ti,divider-clock"; 1089724ba675SRob Herring clock-output-names = "l3init_480m_dclk_div"; 1090724ba675SRob Herring clocks = <&dpll_usb_m2_ck>; 1091724ba675SRob Herring ti,max-div = <64>; 1092724ba675SRob Herring reg = <0x01ac>; 1093724ba675SRob Herring ti,index-power-of-two; 1094724ba675SRob Herring }; 1095724ba675SRob Herring 1096724ba675SRob Herring usb_otg_dclk_div: clock-usb-otg-dclk-div@184 { 1097724ba675SRob Herring #clock-cells = <0>; 1098724ba675SRob Herring compatible = "ti,divider-clock"; 1099724ba675SRob Herring clock-output-names = "usb_otg_dclk_div"; 1100724ba675SRob Herring clocks = <&usb_otg_clkin_ck>; 1101724ba675SRob Herring ti,max-div = <64>; 1102724ba675SRob Herring reg = <0x0184>; 1103724ba675SRob Herring ti,index-power-of-two; 1104724ba675SRob Herring }; 1105724ba675SRob Herring 1106724ba675SRob Herring sata_dclk_div: clock-sata-dclk-div@1c0 { 1107724ba675SRob Herring #clock-cells = <0>; 1108724ba675SRob Herring compatible = "ti,divider-clock"; 1109724ba675SRob Herring clock-output-names = "sata_dclk_div"; 1110724ba675SRob Herring clocks = <&sys_clkin1>; 1111724ba675SRob Herring ti,max-div = <64>; 1112724ba675SRob Herring reg = <0x01c0>; 1113724ba675SRob Herring ti,index-power-of-two; 1114724ba675SRob Herring }; 1115724ba675SRob Herring 1116724ba675SRob Herring pcie2_dclk_div: clock-pcie2-dclk-div@1b8 { 1117724ba675SRob Herring #clock-cells = <0>; 1118724ba675SRob Herring compatible = "ti,divider-clock"; 1119724ba675SRob Herring clock-output-names = "pcie2_dclk_div"; 1120724ba675SRob Herring clocks = <&dpll_pcie_ref_m2_ck>; 1121724ba675SRob Herring ti,max-div = <64>; 1122724ba675SRob Herring reg = <0x01b8>; 1123724ba675SRob Herring ti,index-power-of-two; 1124724ba675SRob Herring }; 1125724ba675SRob Herring 1126724ba675SRob Herring pcie_dclk_div: clock-pcie-dclk-div@1b4 { 1127724ba675SRob Herring #clock-cells = <0>; 1128724ba675SRob Herring compatible = "ti,divider-clock"; 1129724ba675SRob Herring clock-output-names = "pcie_dclk_div"; 1130724ba675SRob Herring clocks = <&apll_pcie_m2_ck>; 1131724ba675SRob Herring ti,max-div = <64>; 1132724ba675SRob Herring reg = <0x01b4>; 1133724ba675SRob Herring ti,index-power-of-two; 1134724ba675SRob Herring }; 1135724ba675SRob Herring 1136724ba675SRob Herring emu_dclk_div: clock-emu-dclk-div@194 { 1137724ba675SRob Herring #clock-cells = <0>; 1138724ba675SRob Herring compatible = "ti,divider-clock"; 1139724ba675SRob Herring clock-output-names = "emu_dclk_div"; 1140724ba675SRob Herring clocks = <&sys_clkin1>; 1141724ba675SRob Herring ti,max-div = <64>; 1142724ba675SRob Herring reg = <0x0194>; 1143724ba675SRob Herring ti,index-power-of-two; 1144724ba675SRob Herring }; 1145724ba675SRob Herring 1146724ba675SRob Herring secure_32k_dclk_div: clock-secure-32k-dclk-div@1c4 { 1147724ba675SRob Herring #clock-cells = <0>; 1148724ba675SRob Herring compatible = "ti,divider-clock"; 1149724ba675SRob Herring clock-output-names = "secure_32k_dclk_div"; 1150724ba675SRob Herring clocks = <&secure_32k_clk_src_ck>; 1151724ba675SRob Herring ti,max-div = <64>; 1152724ba675SRob Herring reg = <0x01c4>; 1153724ba675SRob Herring ti,index-power-of-two; 1154724ba675SRob Herring }; 1155724ba675SRob Herring 1156724ba675SRob Herring clkoutmux0_clk_mux: clock-clkoutmux0-clk-mux@158 { 1157724ba675SRob Herring #clock-cells = <0>; 1158724ba675SRob Herring compatible = "ti,mux-clock"; 1159724ba675SRob Herring clock-output-names = "clkoutmux0_clk_mux"; 1160724ba675SRob Herring clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1161724ba675SRob Herring reg = <0x0158>; 1162724ba675SRob Herring }; 1163724ba675SRob Herring 1164724ba675SRob Herring clkoutmux1_clk_mux: clock-clkoutmux1-clk-mux@15c { 1165724ba675SRob Herring #clock-cells = <0>; 1166724ba675SRob Herring compatible = "ti,mux-clock"; 1167724ba675SRob Herring clock-output-names = "clkoutmux1_clk_mux"; 1168724ba675SRob Herring clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1169724ba675SRob Herring reg = <0x015c>; 1170724ba675SRob Herring }; 1171724ba675SRob Herring 1172724ba675SRob Herring clkoutmux2_clk_mux: clock-clkoutmux2-clk-mux@160 { 1173724ba675SRob Herring #clock-cells = <0>; 1174724ba675SRob Herring compatible = "ti,mux-clock"; 1175724ba675SRob Herring clock-output-names = "clkoutmux2_clk_mux"; 1176724ba675SRob Herring clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1177724ba675SRob Herring reg = <0x0160>; 1178724ba675SRob Herring }; 1179724ba675SRob Herring 1180724ba675SRob Herring custefuse_sys_gfclk_div: clock-custefuse-sys-gfclk-div { 1181724ba675SRob Herring #clock-cells = <0>; 1182724ba675SRob Herring compatible = "fixed-factor-clock"; 1183724ba675SRob Herring clock-output-names = "custefuse_sys_gfclk_div"; 1184724ba675SRob Herring clocks = <&sys_clkin1>; 1185724ba675SRob Herring clock-mult = <1>; 1186724ba675SRob Herring clock-div = <2>; 1187724ba675SRob Herring }; 1188724ba675SRob Herring 1189724ba675SRob Herring eve_clk: clock-eve@180 { 1190724ba675SRob Herring #clock-cells = <0>; 1191724ba675SRob Herring compatible = "ti,mux-clock"; 1192724ba675SRob Herring clock-output-names = "eve_clk"; 1193724ba675SRob Herring clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>; 1194724ba675SRob Herring reg = <0x0180>; 1195724ba675SRob Herring }; 1196724ba675SRob Herring 1197724ba675SRob Herring hdmi_dpll_clk_mux: clock-hdmi-dpll-clk-mux@164 { 1198724ba675SRob Herring #clock-cells = <0>; 1199724ba675SRob Herring compatible = "ti,mux-clock"; 1200724ba675SRob Herring clock-output-names = "hdmi_dpll_clk_mux"; 1201724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 1202724ba675SRob Herring reg = <0x0164>; 1203724ba675SRob Herring }; 1204724ba675SRob Herring 1205724ba675SRob Herring mlb_clk: clock-mlb@134 { 1206724ba675SRob Herring #clock-cells = <0>; 1207724ba675SRob Herring compatible = "ti,divider-clock"; 1208724ba675SRob Herring clock-output-names = "mlb_clk"; 1209724ba675SRob Herring clocks = <&mlb_clkin_ck>; 1210724ba675SRob Herring ti,max-div = <64>; 1211724ba675SRob Herring reg = <0x0134>; 1212724ba675SRob Herring ti,index-power-of-two; 1213724ba675SRob Herring }; 1214724ba675SRob Herring 1215724ba675SRob Herring mlbp_clk: clock-mlbp@130 { 1216724ba675SRob Herring #clock-cells = <0>; 1217724ba675SRob Herring compatible = "ti,divider-clock"; 1218724ba675SRob Herring clock-output-names = "mlbp_clk"; 1219724ba675SRob Herring clocks = <&mlbp_clkin_ck>; 1220724ba675SRob Herring ti,max-div = <64>; 1221724ba675SRob Herring reg = <0x0130>; 1222724ba675SRob Herring ti,index-power-of-two; 1223724ba675SRob Herring }; 1224724ba675SRob Herring 1225724ba675SRob Herring per_abe_x1_gfclk2_div: clock-per-abe-x1-gfclk2-div@138 { 1226724ba675SRob Herring #clock-cells = <0>; 1227724ba675SRob Herring compatible = "ti,divider-clock"; 1228724ba675SRob Herring clock-output-names = "per_abe_x1_gfclk2_div"; 1229724ba675SRob Herring clocks = <&dpll_abe_m2_ck>; 1230724ba675SRob Herring ti,max-div = <64>; 1231724ba675SRob Herring reg = <0x0138>; 1232724ba675SRob Herring ti,index-power-of-two; 1233724ba675SRob Herring }; 1234724ba675SRob Herring 1235724ba675SRob Herring timer_sys_clk_div: clock-timer-sys-clk-div@144 { 1236724ba675SRob Herring #clock-cells = <0>; 1237724ba675SRob Herring compatible = "ti,divider-clock"; 1238724ba675SRob Herring clock-output-names = "timer_sys_clk_div"; 1239724ba675SRob Herring clocks = <&sys_clkin1>; 1240724ba675SRob Herring reg = <0x0144>; 1241724ba675SRob Herring ti,max-div = <2>; 1242724ba675SRob Herring }; 1243724ba675SRob Herring 1244724ba675SRob Herring video1_dpll_clk_mux: clock-video1-dpll-clk-mux@168 { 1245724ba675SRob Herring #clock-cells = <0>; 1246724ba675SRob Herring compatible = "ti,mux-clock"; 1247724ba675SRob Herring clock-output-names = "video1_dpll_clk_mux"; 1248724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 1249724ba675SRob Herring reg = <0x0168>; 1250724ba675SRob Herring }; 1251724ba675SRob Herring 1252724ba675SRob Herring video2_dpll_clk_mux: clock-video2-dpll-clk-mux@16c { 1253724ba675SRob Herring #clock-cells = <0>; 1254724ba675SRob Herring compatible = "ti,mux-clock"; 1255724ba675SRob Herring clock-output-names = "video2_dpll_clk_mux"; 1256724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin2>; 1257724ba675SRob Herring reg = <0x016c>; 1258724ba675SRob Herring }; 1259724ba675SRob Herring 1260724ba675SRob Herring wkupaon_iclk_mux: clock-wkupaon-iclk-mux@108 { 1261724ba675SRob Herring #clock-cells = <0>; 1262724ba675SRob Herring compatible = "ti,mux-clock"; 1263724ba675SRob Herring clock-output-names = "wkupaon_iclk_mux"; 1264724ba675SRob Herring clocks = <&sys_clkin1>, <&abe_lp_clk_div>; 1265724ba675SRob Herring reg = <0x0108>; 1266724ba675SRob Herring }; 1267724ba675SRob Herring}; 1268724ba675SRob Herring 1269724ba675SRob Herring&cm_core_clocks { 1270724ba675SRob Herring dpll_pcie_ref_ck: clock@200 { 1271724ba675SRob Herring #clock-cells = <0>; 1272724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 1273724ba675SRob Herring clock-output-names = "dpll_pcie_ref_ck"; 1274724ba675SRob Herring clocks = <&sys_clkin1>, <&sys_clkin1>; 1275724ba675SRob Herring reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>; 1276724ba675SRob Herring }; 1277724ba675SRob Herring 1278724ba675SRob Herring dpll_pcie_ref_m2ldo_ck: clock-dpll-pcie-ref-m2ldo-8@210 { 1279724ba675SRob Herring #clock-cells = <0>; 1280724ba675SRob Herring compatible = "ti,divider-clock"; 1281724ba675SRob Herring clock-output-names = "dpll_pcie_ref_m2ldo_ck"; 1282724ba675SRob Herring clocks = <&dpll_pcie_ref_ck>; 1283724ba675SRob Herring ti,max-div = <31>; 1284724ba675SRob Herring ti,autoidle-shift = <8>; 1285724ba675SRob Herring reg = <0x0210>; 1286724ba675SRob Herring ti,index-starts-at-one; 1287724ba675SRob Herring ti,invert-autoidle-bit; 1288724ba675SRob Herring }; 1289724ba675SRob Herring 1290724ba675SRob Herring apll_pcie_in_clk_mux: clock-apll-pcie-in-clk-mux-7@4ae06118 { 1291724ba675SRob Herring compatible = "ti,mux-clock"; 1292724ba675SRob Herring clock-output-names = "apll_pcie_in_clk_mux"; 1293724ba675SRob Herring clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>; 1294724ba675SRob Herring #clock-cells = <0>; 1295724ba675SRob Herring reg = <0x021c 0x4>; 1296724ba675SRob Herring ti,bit-shift = <7>; 1297724ba675SRob Herring }; 1298724ba675SRob Herring 1299724ba675SRob Herring apll_pcie_ck: clock@21c { 1300724ba675SRob Herring #clock-cells = <0>; 1301724ba675SRob Herring compatible = "ti,dra7-apll-clock"; 1302724ba675SRob Herring clock-output-names = "apll_pcie_ck"; 1303724ba675SRob Herring clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>; 1304724ba675SRob Herring reg = <0x021c>, <0x0220>; 1305724ba675SRob Herring }; 1306724ba675SRob Herring 1307724ba675SRob Herring optfclk_pciephy_div: clock-optfclk-pciephy-div-8@4a00821c { 1308724ba675SRob Herring compatible = "ti,divider-clock"; 1309724ba675SRob Herring clock-output-names = "optfclk_pciephy_div"; 1310724ba675SRob Herring clocks = <&apll_pcie_ck>; 1311724ba675SRob Herring #clock-cells = <0>; 1312724ba675SRob Herring reg = <0x021c>; 1313724ba675SRob Herring ti,dividers = <2>, <1>; 1314724ba675SRob Herring ti,bit-shift = <8>; 1315724ba675SRob Herring ti,max-div = <2>; 1316724ba675SRob Herring }; 1317724ba675SRob Herring 1318724ba675SRob Herring apll_pcie_clkvcoldo: clock-apll-pcie-clkvcoldo { 1319724ba675SRob Herring #clock-cells = <0>; 1320724ba675SRob Herring compatible = "fixed-factor-clock"; 1321724ba675SRob Herring clock-output-names = "apll_pcie_clkvcoldo"; 1322724ba675SRob Herring clocks = <&apll_pcie_ck>; 1323724ba675SRob Herring clock-mult = <1>; 1324724ba675SRob Herring clock-div = <1>; 1325724ba675SRob Herring }; 1326724ba675SRob Herring 1327724ba675SRob Herring apll_pcie_clkvcoldo_div: clock-apll-pcie-clkvcoldo-div { 1328724ba675SRob Herring #clock-cells = <0>; 1329724ba675SRob Herring compatible = "fixed-factor-clock"; 1330724ba675SRob Herring clock-output-names = "apll_pcie_clkvcoldo_div"; 1331724ba675SRob Herring clocks = <&apll_pcie_ck>; 1332724ba675SRob Herring clock-mult = <1>; 1333724ba675SRob Herring clock-div = <1>; 1334724ba675SRob Herring }; 1335724ba675SRob Herring 1336724ba675SRob Herring apll_pcie_m2_ck: clock-apll-pcie-m2 { 1337724ba675SRob Herring #clock-cells = <0>; 1338724ba675SRob Herring compatible = "fixed-factor-clock"; 1339724ba675SRob Herring clock-output-names = "apll_pcie_m2_ck"; 1340724ba675SRob Herring clocks = <&apll_pcie_ck>; 1341724ba675SRob Herring clock-mult = <1>; 1342724ba675SRob Herring clock-div = <1>; 1343724ba675SRob Herring }; 1344724ba675SRob Herring 1345724ba675SRob Herring dpll_per_byp_mux: clock-dpll-per-byp-mux-23@14c { 1346724ba675SRob Herring #clock-cells = <0>; 1347724ba675SRob Herring compatible = "ti,mux-clock"; 1348724ba675SRob Herring clock-output-names = "dpll_per_byp_mux"; 1349724ba675SRob Herring clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>; 1350724ba675SRob Herring ti,bit-shift = <23>; 1351724ba675SRob Herring reg = <0x014c>; 1352724ba675SRob Herring }; 1353724ba675SRob Herring 1354724ba675SRob Herring dpll_per_ck: clock@140 { 1355724ba675SRob Herring #clock-cells = <0>; 1356724ba675SRob Herring compatible = "ti,omap4-dpll-clock"; 1357724ba675SRob Herring clock-output-names = "dpll_per_ck"; 1358724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_per_byp_mux>; 1359724ba675SRob Herring reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>; 1360724ba675SRob Herring }; 1361724ba675SRob Herring 1362724ba675SRob Herring dpll_per_m2_ck: clock-dpll-per-m2-8@150 { 1363724ba675SRob Herring #clock-cells = <0>; 1364724ba675SRob Herring compatible = "ti,divider-clock"; 1365724ba675SRob Herring clock-output-names = "dpll_per_m2_ck"; 1366724ba675SRob Herring clocks = <&dpll_per_ck>; 1367724ba675SRob Herring ti,max-div = <31>; 1368724ba675SRob Herring ti,autoidle-shift = <8>; 1369724ba675SRob Herring reg = <0x0150>; 1370724ba675SRob Herring ti,index-starts-at-one; 1371724ba675SRob Herring ti,invert-autoidle-bit; 1372724ba675SRob Herring }; 1373724ba675SRob Herring 1374724ba675SRob Herring func_96m_aon_dclk_div: clock-func-96m-aon-dclk-div { 1375724ba675SRob Herring #clock-cells = <0>; 1376724ba675SRob Herring compatible = "fixed-factor-clock"; 1377724ba675SRob Herring clock-output-names = "func_96m_aon_dclk_div"; 1378724ba675SRob Herring clocks = <&dpll_per_m2_ck>; 1379724ba675SRob Herring clock-mult = <1>; 1380724ba675SRob Herring clock-div = <1>; 1381724ba675SRob Herring }; 1382724ba675SRob Herring 1383724ba675SRob Herring dpll_usb_byp_mux: clock-dpll-usb-byp-mux-23@18c { 1384724ba675SRob Herring #clock-cells = <0>; 1385724ba675SRob Herring compatible = "ti,mux-clock"; 1386724ba675SRob Herring clock-output-names = "dpll_usb_byp_mux"; 1387724ba675SRob Herring clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>; 1388724ba675SRob Herring ti,bit-shift = <23>; 1389724ba675SRob Herring reg = <0x018c>; 1390724ba675SRob Herring }; 1391724ba675SRob Herring 1392724ba675SRob Herring dpll_usb_ck: clock@180 { 1393724ba675SRob Herring #clock-cells = <0>; 1394724ba675SRob Herring compatible = "ti,omap4-dpll-j-type-clock"; 1395724ba675SRob Herring clock-output-names = "dpll_usb_ck"; 1396724ba675SRob Herring clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>; 1397724ba675SRob Herring reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>; 1398724ba675SRob Herring }; 1399724ba675SRob Herring 1400724ba675SRob Herring dpll_usb_m2_ck: clock-dpll-usb-m2-8@190 { 1401724ba675SRob Herring #clock-cells = <0>; 1402724ba675SRob Herring compatible = "ti,divider-clock"; 1403724ba675SRob Herring clock-output-names = "dpll_usb_m2_ck"; 1404724ba675SRob Herring clocks = <&dpll_usb_ck>; 1405724ba675SRob Herring ti,max-div = <127>; 1406724ba675SRob Herring ti,autoidle-shift = <8>; 1407724ba675SRob Herring reg = <0x0190>; 1408724ba675SRob Herring ti,index-starts-at-one; 1409724ba675SRob Herring ti,invert-autoidle-bit; 1410724ba675SRob Herring }; 1411724ba675SRob Herring 1412724ba675SRob Herring dpll_pcie_ref_m2_ck: clock-dpll-pcie-ref-m2-8@210 { 1413724ba675SRob Herring #clock-cells = <0>; 1414724ba675SRob Herring compatible = "ti,divider-clock"; 1415724ba675SRob Herring clock-output-names = "dpll_pcie_ref_m2_ck"; 1416724ba675SRob Herring clocks = <&dpll_pcie_ref_ck>; 1417724ba675SRob Herring ti,max-div = <127>; 1418724ba675SRob Herring ti,autoidle-shift = <8>; 1419724ba675SRob Herring reg = <0x0210>; 1420724ba675SRob Herring ti,index-starts-at-one; 1421724ba675SRob Herring ti,invert-autoidle-bit; 1422724ba675SRob Herring }; 1423724ba675SRob Herring 1424724ba675SRob Herring dpll_per_x2_ck: clock-dpll-per-x2 { 1425724ba675SRob Herring #clock-cells = <0>; 1426724ba675SRob Herring compatible = "ti,omap4-dpll-x2-clock"; 1427724ba675SRob Herring clock-output-names = "dpll_per_x2_ck"; 1428724ba675SRob Herring clocks = <&dpll_per_ck>; 1429724ba675SRob Herring }; 1430724ba675SRob Herring 1431724ba675SRob Herring dpll_per_h11x2_ck: clock-dpll-per-h11x2-8@158 { 1432724ba675SRob Herring #clock-cells = <0>; 1433724ba675SRob Herring compatible = "ti,divider-clock"; 1434724ba675SRob Herring clock-output-names = "dpll_per_h11x2_ck"; 1435724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1436724ba675SRob Herring ti,max-div = <63>; 1437724ba675SRob Herring ti,autoidle-shift = <8>; 1438724ba675SRob Herring reg = <0x0158>; 1439724ba675SRob Herring ti,index-starts-at-one; 1440724ba675SRob Herring ti,invert-autoidle-bit; 1441724ba675SRob Herring }; 1442724ba675SRob Herring 1443724ba675SRob Herring dpll_per_h12x2_ck: clock-dpll-per-h12x2-8@15c { 1444724ba675SRob Herring #clock-cells = <0>; 1445724ba675SRob Herring compatible = "ti,divider-clock"; 1446724ba675SRob Herring clock-output-names = "dpll_per_h12x2_ck"; 1447724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1448724ba675SRob Herring ti,max-div = <63>; 1449724ba675SRob Herring ti,autoidle-shift = <8>; 1450724ba675SRob Herring reg = <0x015c>; 1451724ba675SRob Herring ti,index-starts-at-one; 1452724ba675SRob Herring ti,invert-autoidle-bit; 1453724ba675SRob Herring }; 1454724ba675SRob Herring 1455724ba675SRob Herring dpll_per_h13x2_ck: clock-dpll-per-h13x2-8@160 { 1456724ba675SRob Herring #clock-cells = <0>; 1457724ba675SRob Herring compatible = "ti,divider-clock"; 1458724ba675SRob Herring clock-output-names = "dpll_per_h13x2_ck"; 1459724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1460724ba675SRob Herring ti,max-div = <63>; 1461724ba675SRob Herring ti,autoidle-shift = <8>; 1462724ba675SRob Herring reg = <0x0160>; 1463724ba675SRob Herring ti,index-starts-at-one; 1464724ba675SRob Herring ti,invert-autoidle-bit; 1465724ba675SRob Herring }; 1466724ba675SRob Herring 1467724ba675SRob Herring dpll_per_h14x2_ck: clock-dpll-per-h14x2-8@164 { 1468724ba675SRob Herring #clock-cells = <0>; 1469724ba675SRob Herring compatible = "ti,divider-clock"; 1470724ba675SRob Herring clock-output-names = "dpll_per_h14x2_ck"; 1471724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1472724ba675SRob Herring ti,max-div = <63>; 1473724ba675SRob Herring ti,autoidle-shift = <8>; 1474724ba675SRob Herring reg = <0x0164>; 1475724ba675SRob Herring ti,index-starts-at-one; 1476724ba675SRob Herring ti,invert-autoidle-bit; 1477724ba675SRob Herring }; 1478724ba675SRob Herring 1479724ba675SRob Herring dpll_per_m2x2_ck: clock-dpll-per-m2x2-8@150 { 1480724ba675SRob Herring #clock-cells = <0>; 1481724ba675SRob Herring compatible = "ti,divider-clock"; 1482724ba675SRob Herring clock-output-names = "dpll_per_m2x2_ck"; 1483724ba675SRob Herring clocks = <&dpll_per_x2_ck>; 1484724ba675SRob Herring ti,max-div = <31>; 1485724ba675SRob Herring ti,autoidle-shift = <8>; 1486724ba675SRob Herring reg = <0x0150>; 1487724ba675SRob Herring ti,index-starts-at-one; 1488724ba675SRob Herring ti,invert-autoidle-bit; 1489724ba675SRob Herring }; 1490724ba675SRob Herring 1491724ba675SRob Herring dpll_usb_clkdcoldo: clock-dpll-usb-clkdcoldo { 1492724ba675SRob Herring #clock-cells = <0>; 1493724ba675SRob Herring compatible = "fixed-factor-clock"; 1494724ba675SRob Herring clock-output-names = "dpll_usb_clkdcoldo"; 1495724ba675SRob Herring clocks = <&dpll_usb_ck>; 1496724ba675SRob Herring clock-mult = <1>; 1497724ba675SRob Herring clock-div = <1>; 1498724ba675SRob Herring }; 1499724ba675SRob Herring 1500724ba675SRob Herring func_128m_clk: clock-func-128m { 1501724ba675SRob Herring #clock-cells = <0>; 1502724ba675SRob Herring compatible = "fixed-factor-clock"; 1503724ba675SRob Herring clock-output-names = "func_128m_clk"; 1504724ba675SRob Herring clocks = <&dpll_per_h11x2_ck>; 1505724ba675SRob Herring clock-mult = <1>; 1506724ba675SRob Herring clock-div = <2>; 1507724ba675SRob Herring }; 1508724ba675SRob Herring 1509724ba675SRob Herring func_12m_fclk: clock-func-12m-fclk { 1510724ba675SRob Herring #clock-cells = <0>; 1511724ba675SRob Herring compatible = "fixed-factor-clock"; 1512724ba675SRob Herring clock-output-names = "func_12m_fclk"; 1513724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 1514724ba675SRob Herring clock-mult = <1>; 1515724ba675SRob Herring clock-div = <16>; 1516724ba675SRob Herring }; 1517724ba675SRob Herring 1518724ba675SRob Herring func_24m_clk: clock-func-24m { 1519724ba675SRob Herring #clock-cells = <0>; 1520724ba675SRob Herring compatible = "fixed-factor-clock"; 1521724ba675SRob Herring clock-output-names = "func_24m_clk"; 1522724ba675SRob Herring clocks = <&dpll_per_m2_ck>; 1523724ba675SRob Herring clock-mult = <1>; 1524724ba675SRob Herring clock-div = <4>; 1525724ba675SRob Herring }; 1526724ba675SRob Herring 1527724ba675SRob Herring func_48m_fclk: clock-func-48m-fclk { 1528724ba675SRob Herring #clock-cells = <0>; 1529724ba675SRob Herring compatible = "fixed-factor-clock"; 1530724ba675SRob Herring clock-output-names = "func_48m_fclk"; 1531724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 1532724ba675SRob Herring clock-mult = <1>; 1533724ba675SRob Herring clock-div = <4>; 1534724ba675SRob Herring }; 1535724ba675SRob Herring 1536724ba675SRob Herring func_96m_fclk: clock-func-96m-fclk { 1537724ba675SRob Herring #clock-cells = <0>; 1538724ba675SRob Herring compatible = "fixed-factor-clock"; 1539724ba675SRob Herring clock-output-names = "func_96m_fclk"; 1540724ba675SRob Herring clocks = <&dpll_per_m2x2_ck>; 1541724ba675SRob Herring clock-mult = <1>; 1542724ba675SRob Herring clock-div = <2>; 1543724ba675SRob Herring }; 1544724ba675SRob Herring 1545724ba675SRob Herring l3init_60m_fclk: clock-l3init-60m@104 { 1546724ba675SRob Herring #clock-cells = <0>; 1547724ba675SRob Herring compatible = "ti,divider-clock"; 1548724ba675SRob Herring clock-output-names = "l3init_60m_fclk"; 1549724ba675SRob Herring clocks = <&dpll_usb_m2_ck>; 1550724ba675SRob Herring reg = <0x0104>; 1551724ba675SRob Herring ti,dividers = <1>, <8>; 1552724ba675SRob Herring }; 1553724ba675SRob Herring 1554724ba675SRob Herring clkout2_clk: clock-clkout2-8@6b0 { 1555724ba675SRob Herring #clock-cells = <0>; 1556724ba675SRob Herring compatible = "ti,gate-clock"; 1557724ba675SRob Herring clock-output-names = "clkout2_clk"; 1558724ba675SRob Herring clocks = <&clkoutmux2_clk_mux>; 1559724ba675SRob Herring ti,bit-shift = <8>; 1560724ba675SRob Herring reg = <0x06b0>; 1561724ba675SRob Herring }; 1562724ba675SRob Herring 1563724ba675SRob Herring l3init_960m_gfclk: clock-l3init-960m-gfclk-8@6c0 { 1564724ba675SRob Herring #clock-cells = <0>; 1565724ba675SRob Herring compatible = "ti,gate-clock"; 1566724ba675SRob Herring clock-output-names = "l3init_960m_gfclk"; 1567724ba675SRob Herring clocks = <&dpll_usb_clkdcoldo>; 1568724ba675SRob Herring ti,bit-shift = <8>; 1569724ba675SRob Herring reg = <0x06c0>; 1570724ba675SRob Herring }; 1571724ba675SRob Herring 1572724ba675SRob Herring usb_phy1_always_on_clk32k: clock-usb-phy1-always-on-clk32k-8@640 { 1573724ba675SRob Herring #clock-cells = <0>; 1574724ba675SRob Herring compatible = "ti,gate-clock"; 1575724ba675SRob Herring clock-output-names = "usb_phy1_always_on_clk32k"; 1576724ba675SRob Herring clocks = <&sys_32k_ck>; 1577724ba675SRob Herring ti,bit-shift = <8>; 1578724ba675SRob Herring reg = <0x0640>; 1579724ba675SRob Herring }; 1580724ba675SRob Herring 1581724ba675SRob Herring usb_phy2_always_on_clk32k: clock-usb-phy2-always-on-clk32k-8@688 { 1582724ba675SRob Herring #clock-cells = <0>; 1583724ba675SRob Herring compatible = "ti,gate-clock"; 1584724ba675SRob Herring clock-output-names = "usb_phy2_always_on_clk32k"; 1585724ba675SRob Herring clocks = <&sys_32k_ck>; 1586724ba675SRob Herring ti,bit-shift = <8>; 1587724ba675SRob Herring reg = <0x0688>; 1588724ba675SRob Herring }; 1589724ba675SRob Herring 1590724ba675SRob Herring usb_phy3_always_on_clk32k: clock-usb-phy3-always-on-clk32k-8@698 { 1591724ba675SRob Herring #clock-cells = <0>; 1592724ba675SRob Herring compatible = "ti,gate-clock"; 1593724ba675SRob Herring clock-output-names = "usb_phy3_always_on_clk32k"; 1594724ba675SRob Herring clocks = <&sys_32k_ck>; 1595724ba675SRob Herring ti,bit-shift = <8>; 1596724ba675SRob Herring reg = <0x0698>; 1597724ba675SRob Herring }; 1598724ba675SRob Herring 1599724ba675SRob Herring gpu_core_gclk_mux: clock-gpu-core-gclk-mux-24@1220 { 1600724ba675SRob Herring #clock-cells = <0>; 1601724ba675SRob Herring compatible = "ti,mux-clock"; 1602724ba675SRob Herring clock-output-names = "gpu_core_gclk_mux"; 1603724ba675SRob Herring clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>; 1604724ba675SRob Herring ti,bit-shift = <24>; 1605724ba675SRob Herring reg = <0x1220>; 1606724ba675SRob Herring assigned-clocks = <&gpu_core_gclk_mux>; 1607724ba675SRob Herring assigned-clock-parents = <&dpll_gpu_m2_ck>; 1608724ba675SRob Herring }; 1609724ba675SRob Herring 1610724ba675SRob Herring gpu_hyd_gclk_mux: clock-gpu-hyd-gclk-mux-26@1220 { 1611724ba675SRob Herring #clock-cells = <0>; 1612724ba675SRob Herring compatible = "ti,mux-clock"; 1613724ba675SRob Herring clock-output-names = "gpu_hyd_gclk_mux"; 1614724ba675SRob Herring clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>; 1615724ba675SRob Herring ti,bit-shift = <26>; 1616724ba675SRob Herring reg = <0x1220>; 1617724ba675SRob Herring assigned-clocks = <&gpu_hyd_gclk_mux>; 1618724ba675SRob Herring assigned-clock-parents = <&dpll_gpu_m2_ck>; 1619724ba675SRob Herring }; 1620724ba675SRob Herring 1621724ba675SRob Herring l3instr_ts_gclk_div: clock-l3instr-ts-gclk-div-24@e50 { 1622724ba675SRob Herring #clock-cells = <0>; 1623724ba675SRob Herring compatible = "ti,divider-clock"; 1624724ba675SRob Herring clock-output-names = "l3instr_ts_gclk_div"; 1625724ba675SRob Herring clocks = <&wkupaon_iclk_mux>; 1626724ba675SRob Herring ti,bit-shift = <24>; 1627724ba675SRob Herring reg = <0x0e50>; 1628724ba675SRob Herring ti,dividers = <8>, <16>, <32>; 1629724ba675SRob Herring }; 1630724ba675SRob Herring 1631724ba675SRob Herring vip1_gclk_mux: clock-vip1-gclk-mux-24@1020 { 1632724ba675SRob Herring #clock-cells = <0>; 1633724ba675SRob Herring compatible = "ti,mux-clock"; 1634724ba675SRob Herring clock-output-names = "vip1_gclk_mux"; 1635724ba675SRob Herring clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 1636724ba675SRob Herring ti,bit-shift = <24>; 1637724ba675SRob Herring reg = <0x1020>; 1638724ba675SRob Herring }; 1639724ba675SRob Herring 1640724ba675SRob Herring vip2_gclk_mux: clock-vip2-gclk-mux-24@1028 { 1641724ba675SRob Herring #clock-cells = <0>; 1642724ba675SRob Herring compatible = "ti,mux-clock"; 1643724ba675SRob Herring clock-output-names = "vip2_gclk_mux"; 1644724ba675SRob Herring clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 1645724ba675SRob Herring ti,bit-shift = <24>; 1646724ba675SRob Herring reg = <0x1028>; 1647724ba675SRob Herring }; 1648724ba675SRob Herring 1649724ba675SRob Herring vip3_gclk_mux: clock-vip3-gclk-mux-24@1030 { 1650724ba675SRob Herring #clock-cells = <0>; 1651724ba675SRob Herring compatible = "ti,mux-clock"; 1652724ba675SRob Herring clock-output-names = "vip3_gclk_mux"; 1653724ba675SRob Herring clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 1654724ba675SRob Herring ti,bit-shift = <24>; 1655724ba675SRob Herring reg = <0x1030>; 1656724ba675SRob Herring }; 1657724ba675SRob Herring}; 1658724ba675SRob Herring 1659724ba675SRob Herring&cm_core_clockdomains { 1660724ba675SRob Herring coreaon_clkdm: clock-coreaon-clkdm { 1661724ba675SRob Herring compatible = "ti,clockdomain"; 1662724ba675SRob Herring clock-output-names = "coreaon_clkdm"; 1663724ba675SRob Herring clocks = <&dpll_usb_ck>; 1664724ba675SRob Herring }; 1665724ba675SRob Herring}; 1666724ba675SRob Herring 1667724ba675SRob Herring&scm_conf_clocks { 1668724ba675SRob Herring dss_deshdcp_clk: clock-dss-deshdcp-0@558 { 1669724ba675SRob Herring #clock-cells = <0>; 1670724ba675SRob Herring compatible = "ti,gate-clock"; 1671724ba675SRob Herring clock-output-names = "dss_deshdcp_clk"; 1672724ba675SRob Herring clocks = <&l3_iclk_div>; 1673724ba675SRob Herring ti,bit-shift = <0>; 1674724ba675SRob Herring reg = <0x558>; 1675724ba675SRob Herring }; 1676724ba675SRob Herring 1677724ba675SRob Herring ehrpwm0_tbclk: clock-ehrpwm0-tbclk-20@558 { 1678724ba675SRob Herring #clock-cells = <0>; 1679724ba675SRob Herring compatible = "ti,gate-clock"; 1680724ba675SRob Herring clock-output-names = "ehrpwm0_tbclk"; 1681724ba675SRob Herring clocks = <&l4_root_clk_div>; 1682724ba675SRob Herring ti,bit-shift = <20>; 1683724ba675SRob Herring reg = <0x0558>; 1684724ba675SRob Herring }; 1685724ba675SRob Herring 1686724ba675SRob Herring ehrpwm1_tbclk: clock-ehrpwm1-tbclk-21@558 { 1687724ba675SRob Herring #clock-cells = <0>; 1688724ba675SRob Herring compatible = "ti,gate-clock"; 1689724ba675SRob Herring clock-output-names = "ehrpwm1_tbclk"; 1690724ba675SRob Herring clocks = <&l4_root_clk_div>; 1691724ba675SRob Herring ti,bit-shift = <21>; 1692724ba675SRob Herring reg = <0x0558>; 1693724ba675SRob Herring }; 1694724ba675SRob Herring 1695724ba675SRob Herring ehrpwm2_tbclk: clock-ehrpwm2-tbclk-22@558 { 1696724ba675SRob Herring #clock-cells = <0>; 1697724ba675SRob Herring compatible = "ti,gate-clock"; 1698724ba675SRob Herring clock-output-names = "ehrpwm2_tbclk"; 1699724ba675SRob Herring clocks = <&l4_root_clk_div>; 1700724ba675SRob Herring ti,bit-shift = <22>; 1701724ba675SRob Herring reg = <0x0558>; 1702724ba675SRob Herring }; 1703724ba675SRob Herring 1704b6a0a2e3SRomain Naour sys_32k_ck: clock-sys-32k@6c4 { 1705724ba675SRob Herring #clock-cells = <0>; 1706724ba675SRob Herring compatible = "ti,mux-clock"; 1707724ba675SRob Herring clock-output-names = "sys_32k_ck"; 1708724ba675SRob Herring clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>; 1709724ba675SRob Herring ti,bit-shift = <8>; 1710724ba675SRob Herring reg = <0x6c4>; 1711724ba675SRob Herring }; 1712724ba675SRob Herring}; 1713724ba675SRob Herring 1714724ba675SRob Herring&cm_core_aon { 1715724ba675SRob Herring mpu_cm: clock@300 { 1716724ba675SRob Herring compatible = "ti,omap4-cm"; 1717724ba675SRob Herring clock-output-names = "mpu_cm"; 1718724ba675SRob Herring reg = <0x300 0x100>; 1719724ba675SRob Herring #address-cells = <1>; 1720724ba675SRob Herring #size-cells = <1>; 1721724ba675SRob Herring ranges = <0 0x300 0x100>; 1722724ba675SRob Herring 1723724ba675SRob Herring mpu_clkctrl: clock@20 { 1724724ba675SRob Herring compatible = "ti,clkctrl"; 1725724ba675SRob Herring clock-output-names = "mpu_clkctrl"; 1726724ba675SRob Herring reg = <0x20 0x4>; 1727724ba675SRob Herring #clock-cells = <2>; 1728724ba675SRob Herring }; 1729724ba675SRob Herring 1730724ba675SRob Herring }; 1731724ba675SRob Herring 1732724ba675SRob Herring dsp1_cm: clock@400 { 1733724ba675SRob Herring compatible = "ti,omap4-cm"; 1734724ba675SRob Herring clock-output-names = "dsp1_cm"; 1735724ba675SRob Herring reg = <0x400 0x100>; 1736724ba675SRob Herring #address-cells = <1>; 1737724ba675SRob Herring #size-cells = <1>; 1738724ba675SRob Herring ranges = <0 0x400 0x100>; 1739724ba675SRob Herring 1740724ba675SRob Herring dsp1_clkctrl: clock@20 { 1741724ba675SRob Herring compatible = "ti,clkctrl"; 1742724ba675SRob Herring clock-output-names = "dsp1_clkctrl"; 1743724ba675SRob Herring reg = <0x20 0x4>; 1744724ba675SRob Herring #clock-cells = <2>; 1745724ba675SRob Herring }; 1746724ba675SRob Herring 1747724ba675SRob Herring }; 1748724ba675SRob Herring 1749724ba675SRob Herring ipu_cm: clock@500 { 1750724ba675SRob Herring compatible = "ti,omap4-cm"; 1751724ba675SRob Herring clock-output-names = "ipu_cm"; 1752724ba675SRob Herring reg = <0x500 0x100>; 1753724ba675SRob Herring #address-cells = <1>; 1754724ba675SRob Herring #size-cells = <1>; 1755724ba675SRob Herring ranges = <0 0x500 0x100>; 1756724ba675SRob Herring 1757724ba675SRob Herring ipu1_clkctrl: clock@20 { 1758724ba675SRob Herring compatible = "ti,clkctrl"; 1759724ba675SRob Herring clock-output-names = "ipu1_clkctrl"; 1760724ba675SRob Herring reg = <0x20 0x4>; 1761724ba675SRob Herring #clock-cells = <2>; 1762724ba675SRob Herring assigned-clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 24>; 1763724ba675SRob Herring assigned-clock-parents = <&dpll_core_h22x2_ck>; 1764724ba675SRob Herring }; 1765724ba675SRob Herring 1766724ba675SRob Herring ipu_clkctrl: clock@50 { 1767724ba675SRob Herring compatible = "ti,clkctrl"; 1768724ba675SRob Herring clock-output-names = "ipu_clkctrl"; 1769724ba675SRob Herring reg = <0x50 0x34>; 1770724ba675SRob Herring #clock-cells = <2>; 1771724ba675SRob Herring }; 1772724ba675SRob Herring 1773724ba675SRob Herring }; 1774724ba675SRob Herring 1775724ba675SRob Herring dsp2_cm: clock@600 { 1776724ba675SRob Herring compatible = "ti,omap4-cm"; 1777724ba675SRob Herring clock-output-names = "dsp2_cm"; 1778724ba675SRob Herring reg = <0x600 0x100>; 1779724ba675SRob Herring #address-cells = <1>; 1780724ba675SRob Herring #size-cells = <1>; 1781724ba675SRob Herring ranges = <0 0x600 0x100>; 1782724ba675SRob Herring 1783724ba675SRob Herring dsp2_clkctrl: clock@20 { 1784724ba675SRob Herring compatible = "ti,clkctrl"; 1785724ba675SRob Herring clock-output-names = "dsp2_clkctrl"; 1786724ba675SRob Herring reg = <0x20 0x4>; 1787724ba675SRob Herring #clock-cells = <2>; 1788724ba675SRob Herring }; 1789724ba675SRob Herring 1790724ba675SRob Herring }; 1791724ba675SRob Herring 1792724ba675SRob Herring rtc_cm: clock@700 { 1793724ba675SRob Herring compatible = "ti,omap4-cm"; 1794724ba675SRob Herring clock-output-names = "rtc_cm"; 1795724ba675SRob Herring reg = <0x700 0x60>; 1796724ba675SRob Herring #address-cells = <1>; 1797724ba675SRob Herring #size-cells = <1>; 1798724ba675SRob Herring ranges = <0 0x700 0x60>; 1799724ba675SRob Herring 1800724ba675SRob Herring rtc_clkctrl: clock@20 { 1801724ba675SRob Herring compatible = "ti,clkctrl"; 1802724ba675SRob Herring clock-output-names = "rtc_clkctrl"; 1803724ba675SRob Herring reg = <0x20 0x28>; 1804724ba675SRob Herring #clock-cells = <2>; 1805724ba675SRob Herring }; 1806724ba675SRob Herring }; 1807724ba675SRob Herring 1808724ba675SRob Herring vpe_cm: clock@760 { 1809724ba675SRob Herring compatible = "ti,omap4-cm"; 1810724ba675SRob Herring clock-output-names = "vpe_cm"; 1811724ba675SRob Herring reg = <0x760 0xc>; 1812724ba675SRob Herring #address-cells = <1>; 1813724ba675SRob Herring #size-cells = <1>; 1814724ba675SRob Herring ranges = <0 0x760 0xc>; 1815724ba675SRob Herring 1816724ba675SRob Herring vpe_clkctrl: clock@0 { 1817724ba675SRob Herring compatible = "ti,clkctrl"; 1818724ba675SRob Herring clock-output-names = "vpe_clkctrl"; 1819724ba675SRob Herring reg = <0x0 0xc>; 1820724ba675SRob Herring #clock-cells = <2>; 1821724ba675SRob Herring }; 1822724ba675SRob Herring }; 1823724ba675SRob Herring 1824724ba675SRob Herring}; 1825724ba675SRob Herring 1826724ba675SRob Herring&cm_core { 1827724ba675SRob Herring coreaon_cm: clock@600 { 1828724ba675SRob Herring compatible = "ti,omap4-cm"; 1829724ba675SRob Herring clock-output-names = "coreaon_cm"; 1830724ba675SRob Herring reg = <0x600 0x100>; 1831724ba675SRob Herring #address-cells = <1>; 1832724ba675SRob Herring #size-cells = <1>; 1833724ba675SRob Herring ranges = <0 0x600 0x100>; 1834724ba675SRob Herring 1835724ba675SRob Herring coreaon_clkctrl: clock@20 { 1836724ba675SRob Herring compatible = "ti,clkctrl"; 1837724ba675SRob Herring clock-output-names = "coreaon_clkctrl"; 1838724ba675SRob Herring reg = <0x20 0x1c>; 1839724ba675SRob Herring #clock-cells = <2>; 1840724ba675SRob Herring }; 1841724ba675SRob Herring }; 1842724ba675SRob Herring 1843724ba675SRob Herring l3main1_cm: clock@700 { 1844724ba675SRob Herring compatible = "ti,omap4-cm"; 1845724ba675SRob Herring clock-output-names = "l3main1_cm"; 1846724ba675SRob Herring reg = <0x700 0x100>; 1847724ba675SRob Herring #address-cells = <1>; 1848724ba675SRob Herring #size-cells = <1>; 1849724ba675SRob Herring ranges = <0 0x700 0x100>; 1850724ba675SRob Herring 1851724ba675SRob Herring l3main1_clkctrl: clock@20 { 1852724ba675SRob Herring compatible = "ti,clkctrl"; 1853724ba675SRob Herring clock-output-names = "l3main1_clkctrl"; 1854724ba675SRob Herring reg = <0x20 0x74>; 1855724ba675SRob Herring #clock-cells = <2>; 1856724ba675SRob Herring }; 1857724ba675SRob Herring 1858724ba675SRob Herring }; 1859724ba675SRob Herring 1860724ba675SRob Herring ipu2_cm: clock@900 { 1861724ba675SRob Herring compatible = "ti,omap4-cm"; 1862724ba675SRob Herring clock-output-names = "ipu2_cm"; 1863724ba675SRob Herring reg = <0x900 0x100>; 1864724ba675SRob Herring #address-cells = <1>; 1865724ba675SRob Herring #size-cells = <1>; 1866724ba675SRob Herring ranges = <0 0x900 0x100>; 1867724ba675SRob Herring 1868724ba675SRob Herring ipu2_clkctrl: clock@20 { 1869724ba675SRob Herring compatible = "ti,clkctrl"; 1870724ba675SRob Herring clock-output-names = "ipu2_clkctrl"; 1871724ba675SRob Herring reg = <0x20 0x4>; 1872724ba675SRob Herring #clock-cells = <2>; 1873724ba675SRob Herring }; 1874724ba675SRob Herring 1875724ba675SRob Herring }; 1876724ba675SRob Herring 1877724ba675SRob Herring dma_cm: clock@a00 { 1878724ba675SRob Herring compatible = "ti,omap4-cm"; 1879724ba675SRob Herring clock-output-names = "dma_cm"; 1880724ba675SRob Herring reg = <0xa00 0x100>; 1881724ba675SRob Herring #address-cells = <1>; 1882724ba675SRob Herring #size-cells = <1>; 1883724ba675SRob Herring ranges = <0 0xa00 0x100>; 1884724ba675SRob Herring 1885724ba675SRob Herring dma_clkctrl: clock@20 { 1886724ba675SRob Herring compatible = "ti,clkctrl"; 1887724ba675SRob Herring clock-output-names = "dma_clkctrl"; 1888724ba675SRob Herring reg = <0x20 0x4>; 1889724ba675SRob Herring #clock-cells = <2>; 1890724ba675SRob Herring }; 1891724ba675SRob Herring }; 1892724ba675SRob Herring 1893724ba675SRob Herring emif_cm: clock@b00 { 1894724ba675SRob Herring compatible = "ti,omap4-cm"; 1895724ba675SRob Herring clock-output-names = "emif_cm"; 1896724ba675SRob Herring reg = <0xb00 0x100>; 1897724ba675SRob Herring #address-cells = <1>; 1898724ba675SRob Herring #size-cells = <1>; 1899724ba675SRob Herring ranges = <0 0xb00 0x100>; 1900724ba675SRob Herring 1901724ba675SRob Herring emif_clkctrl: clock@20 { 1902724ba675SRob Herring compatible = "ti,clkctrl"; 1903724ba675SRob Herring clock-output-names = "emif_clkctrl"; 1904724ba675SRob Herring reg = <0x20 0x4>; 1905724ba675SRob Herring #clock-cells = <2>; 1906724ba675SRob Herring }; 1907724ba675SRob Herring }; 1908724ba675SRob Herring 1909724ba675SRob Herring atl_cm: clock@c00 { 1910724ba675SRob Herring compatible = "ti,omap4-cm"; 1911724ba675SRob Herring clock-output-names = "atl_cm"; 1912724ba675SRob Herring reg = <0xc00 0x100>; 1913724ba675SRob Herring #address-cells = <1>; 1914724ba675SRob Herring #size-cells = <1>; 1915724ba675SRob Herring ranges = <0 0xc00 0x100>; 1916724ba675SRob Herring 1917724ba675SRob Herring atl_clkctrl: clock@0 { 1918724ba675SRob Herring compatible = "ti,clkctrl"; 1919724ba675SRob Herring clock-output-names = "atl_clkctrl"; 1920724ba675SRob Herring reg = <0x0 0x4>; 1921724ba675SRob Herring #clock-cells = <2>; 1922724ba675SRob Herring }; 1923724ba675SRob Herring }; 1924724ba675SRob Herring 1925724ba675SRob Herring l4cfg_cm: clock@d00 { 1926724ba675SRob Herring compatible = "ti,omap4-cm"; 1927724ba675SRob Herring clock-output-names = "l4cfg_cm"; 1928724ba675SRob Herring reg = <0xd00 0x100>; 1929724ba675SRob Herring #address-cells = <1>; 1930724ba675SRob Herring #size-cells = <1>; 1931724ba675SRob Herring ranges = <0 0xd00 0x100>; 1932724ba675SRob Herring 1933724ba675SRob Herring l4cfg_clkctrl: clock@20 { 1934724ba675SRob Herring compatible = "ti,clkctrl"; 1935724ba675SRob Herring clock-output-names = "l4cfg_clkctrl"; 1936724ba675SRob Herring reg = <0x20 0x84>; 1937724ba675SRob Herring #clock-cells = <2>; 1938724ba675SRob Herring }; 1939724ba675SRob Herring }; 1940724ba675SRob Herring 1941724ba675SRob Herring l3instr_cm: clock@e00 { 1942724ba675SRob Herring compatible = "ti,omap4-cm"; 1943724ba675SRob Herring clock-output-names = "l3instr_cm"; 1944724ba675SRob Herring reg = <0xe00 0x100>; 1945724ba675SRob Herring #address-cells = <1>; 1946724ba675SRob Herring #size-cells = <1>; 1947724ba675SRob Herring ranges = <0 0xe00 0x100>; 1948724ba675SRob Herring 1949724ba675SRob Herring l3instr_clkctrl: clock@20 { 1950724ba675SRob Herring compatible = "ti,clkctrl"; 1951724ba675SRob Herring clock-output-names = "l3instr_clkctrl"; 1952724ba675SRob Herring reg = <0x20 0xc>; 1953724ba675SRob Herring #clock-cells = <2>; 1954724ba675SRob Herring }; 1955724ba675SRob Herring }; 1956724ba675SRob Herring 1957724ba675SRob Herring iva_cm: clock@f00 { 1958724ba675SRob Herring compatible = "ti,omap4-cm"; 1959724ba675SRob Herring clock-output-names = "iva_cm"; 1960724ba675SRob Herring reg = <0xf00 0x100>; 1961724ba675SRob Herring #address-cells = <1>; 1962724ba675SRob Herring #size-cells = <1>; 1963724ba675SRob Herring ranges = <0 0xf00 0x100>; 1964724ba675SRob Herring 1965724ba675SRob Herring iva_clkctrl: clock@20 { 1966724ba675SRob Herring compatible = "ti,clkctrl"; 1967724ba675SRob Herring clock-output-names = "iva_clkctrl"; 1968724ba675SRob Herring reg = <0x20 0xc>; 1969724ba675SRob Herring #clock-cells = <2>; 1970724ba675SRob Herring }; 1971724ba675SRob Herring }; 1972724ba675SRob Herring 1973724ba675SRob Herring cam_cm: clock@1000 { 1974724ba675SRob Herring compatible = "ti,omap4-cm"; 1975724ba675SRob Herring clock-output-names = "cam_cm"; 1976724ba675SRob Herring reg = <0x1000 0x100>; 1977724ba675SRob Herring #address-cells = <1>; 1978724ba675SRob Herring #size-cells = <1>; 1979724ba675SRob Herring ranges = <0 0x1000 0x100>; 1980724ba675SRob Herring 1981724ba675SRob Herring cam_clkctrl: clock@20 { 1982724ba675SRob Herring compatible = "ti,clkctrl"; 1983724ba675SRob Herring clock-output-names = "cam_clkctrl"; 1984724ba675SRob Herring reg = <0x20 0x2c>; 1985724ba675SRob Herring #clock-cells = <2>; 1986724ba675SRob Herring }; 1987724ba675SRob Herring }; 1988724ba675SRob Herring 1989724ba675SRob Herring dss_cm: clock@1100 { 1990724ba675SRob Herring compatible = "ti,omap4-cm"; 1991724ba675SRob Herring clock-output-names = "dss_cm"; 1992724ba675SRob Herring reg = <0x1100 0x100>; 1993724ba675SRob Herring #address-cells = <1>; 1994724ba675SRob Herring #size-cells = <1>; 1995724ba675SRob Herring ranges = <0 0x1100 0x100>; 1996724ba675SRob Herring 1997724ba675SRob Herring dss_clkctrl: clock@20 { 1998724ba675SRob Herring compatible = "ti,clkctrl"; 1999724ba675SRob Herring clock-output-names = "dss_clkctrl"; 2000724ba675SRob Herring reg = <0x20 0x14>; 2001724ba675SRob Herring #clock-cells = <2>; 2002724ba675SRob Herring }; 2003724ba675SRob Herring }; 2004724ba675SRob Herring 2005724ba675SRob Herring gpu_cm: clock@1200 { 2006724ba675SRob Herring compatible = "ti,omap4-cm"; 2007724ba675SRob Herring clock-output-names = "gpu_cm"; 2008724ba675SRob Herring reg = <0x1200 0x100>; 2009724ba675SRob Herring #address-cells = <1>; 2010724ba675SRob Herring #size-cells = <1>; 2011724ba675SRob Herring ranges = <0 0x1200 0x100>; 2012724ba675SRob Herring 2013724ba675SRob Herring gpu_clkctrl: clock@20 { 2014724ba675SRob Herring compatible = "ti,clkctrl"; 2015724ba675SRob Herring clock-output-names = "gpu_clkctrl"; 2016724ba675SRob Herring reg = <0x20 0x4>; 2017724ba675SRob Herring #clock-cells = <2>; 2018724ba675SRob Herring }; 2019724ba675SRob Herring }; 2020724ba675SRob Herring 2021724ba675SRob Herring l3init_cm: clock@1300 { 2022724ba675SRob Herring compatible = "ti,omap4-cm"; 2023724ba675SRob Herring clock-output-names = "l3init_cm"; 2024724ba675SRob Herring reg = <0x1300 0x100>; 2025724ba675SRob Herring #address-cells = <1>; 2026724ba675SRob Herring #size-cells = <1>; 2027724ba675SRob Herring ranges = <0 0x1300 0x100>; 2028724ba675SRob Herring 2029724ba675SRob Herring l3init_clkctrl: clock@20 { 2030724ba675SRob Herring compatible = "ti,clkctrl"; 2031724ba675SRob Herring clock-output-names = "l3init_clkctrl"; 2032724ba675SRob Herring reg = <0x20 0x6c>, <0xe0 0x14>; 2033724ba675SRob Herring #clock-cells = <2>; 2034724ba675SRob Herring }; 2035724ba675SRob Herring 2036724ba675SRob Herring pcie_clkctrl: clock@b0 { 2037724ba675SRob Herring compatible = "ti,clkctrl"; 2038724ba675SRob Herring clock-output-names = "pcie_clkctrl"; 2039724ba675SRob Herring reg = <0xb0 0xc>; 2040724ba675SRob Herring #clock-cells = <2>; 2041724ba675SRob Herring }; 2042724ba675SRob Herring 2043724ba675SRob Herring gmac_clkctrl: clock@d0 { 2044724ba675SRob Herring compatible = "ti,clkctrl"; 2045724ba675SRob Herring clock-output-names = "gmac_clkctrl"; 2046724ba675SRob Herring reg = <0xd0 0x4>; 2047724ba675SRob Herring #clock-cells = <2>; 2048724ba675SRob Herring }; 2049724ba675SRob Herring 2050724ba675SRob Herring }; 2051724ba675SRob Herring 2052724ba675SRob Herring l4per_cm: clock@1700 { 2053724ba675SRob Herring compatible = "ti,omap4-cm"; 2054724ba675SRob Herring clock-output-names = "l4per_cm"; 2055724ba675SRob Herring reg = <0x1700 0x300>; 2056724ba675SRob Herring #address-cells = <1>; 2057724ba675SRob Herring #size-cells = <1>; 2058724ba675SRob Herring ranges = <0 0x1700 0x300>; 2059724ba675SRob Herring 2060724ba675SRob Herring l4per_clkctrl: clock@28 { 2061724ba675SRob Herring compatible = "ti,clkctrl"; 2062724ba675SRob Herring clock-output-names = "l4per_clkctrl"; 2063724ba675SRob Herring reg = <0x28 0x64>, <0xa0 0x24>, <0xf0 0x3c>, <0x140 0x1c>, <0x170 0x4>; 2064724ba675SRob Herring #clock-cells = <2>; 2065724ba675SRob Herring 2066724ba675SRob Herring assigned-clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>; 2067724ba675SRob Herring assigned-clock-parents = <&abe_24m_fclk>; 2068724ba675SRob Herring }; 2069724ba675SRob Herring 2070724ba675SRob Herring l4sec_clkctrl: clock@1a0 { 2071724ba675SRob Herring compatible = "ti,clkctrl"; 2072724ba675SRob Herring clock-output-names = "l4sec_clkctrl"; 2073724ba675SRob Herring reg = <0x1a0 0x2c>; 2074724ba675SRob Herring #clock-cells = <2>; 2075724ba675SRob Herring }; 2076724ba675SRob Herring 2077724ba675SRob Herring l4per2_clkctrl: clock@c { 2078724ba675SRob Herring compatible = "ti,clkctrl"; 2079724ba675SRob Herring clock-output-names = "l4per2_clkctrl"; 2080724ba675SRob Herring reg = <0xc 0x4>, <0x18 0xc>, <0x90 0xc>, <0xc4 0x4>, <0x138 0x4>, <0x160 0xc>, <0x178 0x24>, <0x1d0 0x3c>; 2081724ba675SRob Herring #clock-cells = <2>; 2082724ba675SRob Herring }; 2083724ba675SRob Herring 2084724ba675SRob Herring l4per3_clkctrl: clock@14 { 2085724ba675SRob Herring compatible = "ti,clkctrl"; 2086724ba675SRob Herring clock-output-names = "l4per3_clkctrl"; 2087724ba675SRob Herring reg = <0x14 0x4>, <0xc8 0x14>, <0x130 0x4>; 2088724ba675SRob Herring #clock-cells = <2>; 2089724ba675SRob Herring }; 2090724ba675SRob Herring }; 2091724ba675SRob Herring 2092724ba675SRob Herring}; 2093724ba675SRob Herring 2094724ba675SRob Herring&prm { 2095724ba675SRob Herring wkupaon_cm: clock@1800 { 2096724ba675SRob Herring compatible = "ti,omap4-cm"; 2097724ba675SRob Herring clock-output-names = "wkupaon_cm"; 2098724ba675SRob Herring reg = <0x1800 0x100>; 2099724ba675SRob Herring #address-cells = <1>; 2100724ba675SRob Herring #size-cells = <1>; 2101724ba675SRob Herring ranges = <0 0x1800 0x100>; 2102724ba675SRob Herring 2103724ba675SRob Herring wkupaon_clkctrl: clock@20 { 2104724ba675SRob Herring compatible = "ti,clkctrl"; 2105724ba675SRob Herring clock-output-names = "wkupaon_clkctrl"; 2106724ba675SRob Herring reg = <0x20 0x6c>; 2107724ba675SRob Herring #clock-cells = <2>; 2108724ba675SRob Herring }; 2109724ba675SRob Herring }; 2110724ba675SRob Herring}; 2111