1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2724ba675SRob Herring/dts-v1/; 3724ba675SRob Herring 4724ba675SRob Herring#include <dt-bindings/interconnect/qcom,msm8974.h> 5724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 6724ba675SRob Herring#include <dt-bindings/clock/qcom,gcc-msm8974.h> 7724ba675SRob Herring#include <dt-bindings/clock/qcom,mmcc-msm8974.h> 8724ba675SRob Herring#include <dt-bindings/clock/qcom,rpmcc.h> 9724ba675SRob Herring#include <dt-bindings/reset/qcom,gcc-msm8974.h> 10724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 11724ba675SRob Herring 12724ba675SRob Herring/ { 13724ba675SRob Herring #address-cells = <1>; 14724ba675SRob Herring #size-cells = <1>; 15724ba675SRob Herring interrupt-parent = <&intc>; 16724ba675SRob Herring 17724ba675SRob Herring clocks { 18724ba675SRob Herring xo_board: xo_board { 19724ba675SRob Herring compatible = "fixed-clock"; 20724ba675SRob Herring #clock-cells = <0>; 21724ba675SRob Herring clock-frequency = <19200000>; 22724ba675SRob Herring }; 23724ba675SRob Herring 24724ba675SRob Herring sleep_clk: sleep_clk { 25724ba675SRob Herring compatible = "fixed-clock"; 26724ba675SRob Herring #clock-cells = <0>; 27724ba675SRob Herring clock-frequency = <32768>; 28724ba675SRob Herring }; 29724ba675SRob Herring }; 30724ba675SRob Herring 31724ba675SRob Herring cpus { 32724ba675SRob Herring #address-cells = <1>; 33724ba675SRob Herring #size-cells = <0>; 34724ba675SRob Herring interrupts = <GIC_PPI 9 0xf04>; 35724ba675SRob Herring 36724ba675SRob Herring CPU0: cpu@0 { 37724ba675SRob Herring compatible = "qcom,krait"; 38724ba675SRob Herring enable-method = "qcom,kpss-acc-v2"; 39724ba675SRob Herring device_type = "cpu"; 40724ba675SRob Herring reg = <0>; 41724ba675SRob Herring next-level-cache = <&L2>; 42724ba675SRob Herring qcom,acc = <&acc0>; 43724ba675SRob Herring qcom,saw = <&saw0>; 44724ba675SRob Herring cpu-idle-states = <&CPU_SPC>; 45724ba675SRob Herring }; 46724ba675SRob Herring 47724ba675SRob Herring CPU1: cpu@1 { 48724ba675SRob Herring compatible = "qcom,krait"; 49724ba675SRob Herring enable-method = "qcom,kpss-acc-v2"; 50724ba675SRob Herring device_type = "cpu"; 51724ba675SRob Herring reg = <1>; 52724ba675SRob Herring next-level-cache = <&L2>; 53724ba675SRob Herring qcom,acc = <&acc1>; 54724ba675SRob Herring qcom,saw = <&saw1>; 55724ba675SRob Herring cpu-idle-states = <&CPU_SPC>; 56724ba675SRob Herring }; 57724ba675SRob Herring 58724ba675SRob Herring CPU2: cpu@2 { 59724ba675SRob Herring compatible = "qcom,krait"; 60724ba675SRob Herring enable-method = "qcom,kpss-acc-v2"; 61724ba675SRob Herring device_type = "cpu"; 62724ba675SRob Herring reg = <2>; 63724ba675SRob Herring next-level-cache = <&L2>; 64724ba675SRob Herring qcom,acc = <&acc2>; 65724ba675SRob Herring qcom,saw = <&saw2>; 66724ba675SRob Herring cpu-idle-states = <&CPU_SPC>; 67724ba675SRob Herring }; 68724ba675SRob Herring 69724ba675SRob Herring CPU3: cpu@3 { 70724ba675SRob Herring compatible = "qcom,krait"; 71724ba675SRob Herring enable-method = "qcom,kpss-acc-v2"; 72724ba675SRob Herring device_type = "cpu"; 73724ba675SRob Herring reg = <3>; 74724ba675SRob Herring next-level-cache = <&L2>; 75724ba675SRob Herring qcom,acc = <&acc3>; 76724ba675SRob Herring qcom,saw = <&saw3>; 77724ba675SRob Herring cpu-idle-states = <&CPU_SPC>; 78724ba675SRob Herring }; 79724ba675SRob Herring 80724ba675SRob Herring L2: l2-cache { 81724ba675SRob Herring compatible = "cache"; 82724ba675SRob Herring cache-level = <2>; 836c1561fbSLinus Torvalds cache-unified; 84724ba675SRob Herring qcom,saw = <&saw_l2>; 85724ba675SRob Herring }; 86724ba675SRob Herring 87724ba675SRob Herring idle-states { 88724ba675SRob Herring CPU_SPC: spc { 89724ba675SRob Herring compatible = "qcom,idle-state-spc", 90724ba675SRob Herring "arm,idle-state"; 91724ba675SRob Herring entry-latency-us = <150>; 92724ba675SRob Herring exit-latency-us = <200>; 93724ba675SRob Herring min-residency-us = <2000>; 94724ba675SRob Herring }; 95724ba675SRob Herring }; 96724ba675SRob Herring }; 97724ba675SRob Herring 98724ba675SRob Herring firmware { 99724ba675SRob Herring scm { 100724ba675SRob Herring compatible = "qcom,scm-msm8974", "qcom,scm"; 101724ba675SRob Herring clocks = <&gcc GCC_CE1_CLK>, <&gcc GCC_CE1_AXI_CLK>, <&gcc GCC_CE1_AHB_CLK>; 102724ba675SRob Herring clock-names = "core", "bus", "iface"; 103724ba675SRob Herring }; 104724ba675SRob Herring }; 105724ba675SRob Herring 106724ba675SRob Herring memory { 107724ba675SRob Herring device_type = "memory"; 108724ba675SRob Herring reg = <0x0 0x0>; 109724ba675SRob Herring }; 110724ba675SRob Herring 111724ba675SRob Herring pmu { 112724ba675SRob Herring compatible = "qcom,krait-pmu"; 113724ba675SRob Herring interrupts = <GIC_PPI 7 0xf04>; 114724ba675SRob Herring }; 115724ba675SRob Herring 116b471a1bcSStephan Gerhold rpm: remoteproc { 117b471a1bcSStephan Gerhold compatible = "qcom,msm8974-rpm-proc", "qcom,rpm-proc"; 118b471a1bcSStephan Gerhold 11902c58ac7SMatti Lehtimäki master-stats { 12002c58ac7SMatti Lehtimäki compatible = "qcom,rpm-master-stats"; 12102c58ac7SMatti Lehtimäki qcom,rpm-msg-ram = <&apss_master_stats>, 12202c58ac7SMatti Lehtimäki <&mpss_master_stats>, 12302c58ac7SMatti Lehtimäki <&lpss_master_stats>, 12402c58ac7SMatti Lehtimäki <&pronto_master_stats>; 12502c58ac7SMatti Lehtimäki qcom,master-names = "APSS", 12602c58ac7SMatti Lehtimäki "MPSS", 12702c58ac7SMatti Lehtimäki "LPSS", 12802c58ac7SMatti Lehtimäki "PRONTO"; 12902c58ac7SMatti Lehtimäki }; 13002c58ac7SMatti Lehtimäki 131b471a1bcSStephan Gerhold smd-edge { 132b471a1bcSStephan Gerhold interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>; 133b471a1bcSStephan Gerhold qcom,ipc = <&apcs 8 0>; 134b471a1bcSStephan Gerhold qcom,smd-edge = <15>; 135b471a1bcSStephan Gerhold 136b471a1bcSStephan Gerhold rpm_requests: rpm-requests { 137b471a1bcSStephan Gerhold compatible = "qcom,rpm-msm8974"; 138b471a1bcSStephan Gerhold qcom,smd-channels = "rpm_requests"; 139b471a1bcSStephan Gerhold 140b471a1bcSStephan Gerhold rpmcc: clock-controller { 141b471a1bcSStephan Gerhold compatible = "qcom,rpmcc-msm8974", "qcom,rpmcc"; 142b471a1bcSStephan Gerhold #clock-cells = <1>; 143b471a1bcSStephan Gerhold clocks = <&xo_board>; 144b471a1bcSStephan Gerhold clock-names = "xo"; 145b471a1bcSStephan Gerhold }; 146b471a1bcSStephan Gerhold }; 147b471a1bcSStephan Gerhold }; 148b471a1bcSStephan Gerhold }; 149b471a1bcSStephan Gerhold 150724ba675SRob Herring reserved-memory { 151724ba675SRob Herring #address-cells = <1>; 152724ba675SRob Herring #size-cells = <1>; 153724ba675SRob Herring ranges; 154724ba675SRob Herring 155724ba675SRob Herring mpss_region: mpss@8000000 { 156724ba675SRob Herring reg = <0x08000000 0x5100000>; 157724ba675SRob Herring no-map; 158724ba675SRob Herring }; 159724ba675SRob Herring 160724ba675SRob Herring mba_region: mba@d100000 { 161724ba675SRob Herring reg = <0x0d100000 0x100000>; 162724ba675SRob Herring no-map; 163724ba675SRob Herring }; 164724ba675SRob Herring 165724ba675SRob Herring wcnss_region: wcnss@d200000 { 166724ba675SRob Herring reg = <0x0d200000 0xa00000>; 167724ba675SRob Herring no-map; 168724ba675SRob Herring }; 169724ba675SRob Herring 170724ba675SRob Herring adsp_region: adsp@dc00000 { 171724ba675SRob Herring reg = <0x0dc00000 0x1900000>; 172724ba675SRob Herring no-map; 173724ba675SRob Herring }; 174724ba675SRob Herring 175724ba675SRob Herring venus_region: memory@f500000 { 176724ba675SRob Herring reg = <0x0f500000 0x500000>; 177724ba675SRob Herring no-map; 178724ba675SRob Herring }; 179724ba675SRob Herring 180724ba675SRob Herring smem_region: smem@fa00000 { 181724ba675SRob Herring reg = <0xfa00000 0x200000>; 182724ba675SRob Herring no-map; 183724ba675SRob Herring }; 184724ba675SRob Herring 185724ba675SRob Herring tz_region: memory@fc00000 { 186724ba675SRob Herring reg = <0x0fc00000 0x160000>; 187724ba675SRob Herring no-map; 188724ba675SRob Herring }; 189724ba675SRob Herring 190724ba675SRob Herring rfsa_mem: memory@fd60000 { 191724ba675SRob Herring reg = <0x0fd60000 0x20000>; 192724ba675SRob Herring no-map; 193724ba675SRob Herring }; 194724ba675SRob Herring 195724ba675SRob Herring rmtfs@fd80000 { 196724ba675SRob Herring compatible = "qcom,rmtfs-mem"; 197724ba675SRob Herring reg = <0x0fd80000 0x180000>; 198724ba675SRob Herring no-map; 199724ba675SRob Herring 200724ba675SRob Herring qcom,client-id = <1>; 201724ba675SRob Herring }; 202724ba675SRob Herring }; 203724ba675SRob Herring 204724ba675SRob Herring smem { 205724ba675SRob Herring compatible = "qcom,smem"; 206724ba675SRob Herring 207724ba675SRob Herring memory-region = <&smem_region>; 208724ba675SRob Herring qcom,rpm-msg-ram = <&rpm_msg_ram>; 209724ba675SRob Herring 210724ba675SRob Herring hwlocks = <&tcsr_mutex 3>; 211724ba675SRob Herring }; 212724ba675SRob Herring 213724ba675SRob Herring smp2p-adsp { 214724ba675SRob Herring compatible = "qcom,smp2p"; 215724ba675SRob Herring qcom,smem = <443>, <429>; 216724ba675SRob Herring 217724ba675SRob Herring interrupt-parent = <&intc>; 218724ba675SRob Herring interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>; 219724ba675SRob Herring 220724ba675SRob Herring qcom,ipc = <&apcs 8 10>; 221724ba675SRob Herring 222724ba675SRob Herring qcom,local-pid = <0>; 223724ba675SRob Herring qcom,remote-pid = <2>; 224724ba675SRob Herring 225724ba675SRob Herring adsp_smp2p_out: master-kernel { 226724ba675SRob Herring qcom,entry-name = "master-kernel"; 227724ba675SRob Herring #qcom,smem-state-cells = <1>; 228724ba675SRob Herring }; 229724ba675SRob Herring 230724ba675SRob Herring adsp_smp2p_in: slave-kernel { 231724ba675SRob Herring qcom,entry-name = "slave-kernel"; 232724ba675SRob Herring 233724ba675SRob Herring interrupt-controller; 234724ba675SRob Herring #interrupt-cells = <2>; 235724ba675SRob Herring }; 236724ba675SRob Herring }; 237724ba675SRob Herring 238724ba675SRob Herring smp2p-modem { 239724ba675SRob Herring compatible = "qcom,smp2p"; 240724ba675SRob Herring qcom,smem = <435>, <428>; 241724ba675SRob Herring 242724ba675SRob Herring interrupt-parent = <&intc>; 243724ba675SRob Herring interrupts = <GIC_SPI 27 IRQ_TYPE_EDGE_RISING>; 244724ba675SRob Herring 245724ba675SRob Herring qcom,ipc = <&apcs 8 14>; 246724ba675SRob Herring 247724ba675SRob Herring qcom,local-pid = <0>; 248724ba675SRob Herring qcom,remote-pid = <1>; 249724ba675SRob Herring 250724ba675SRob Herring modem_smp2p_out: master-kernel { 251724ba675SRob Herring qcom,entry-name = "master-kernel"; 252724ba675SRob Herring #qcom,smem-state-cells = <1>; 253724ba675SRob Herring }; 254724ba675SRob Herring 255724ba675SRob Herring modem_smp2p_in: slave-kernel { 256724ba675SRob Herring qcom,entry-name = "slave-kernel"; 257724ba675SRob Herring 258724ba675SRob Herring interrupt-controller; 259724ba675SRob Herring #interrupt-cells = <2>; 260724ba675SRob Herring }; 261724ba675SRob Herring }; 262724ba675SRob Herring 263724ba675SRob Herring smp2p-wcnss { 264724ba675SRob Herring compatible = "qcom,smp2p"; 265724ba675SRob Herring qcom,smem = <451>, <431>; 266724ba675SRob Herring 267724ba675SRob Herring interrupt-parent = <&intc>; 268724ba675SRob Herring interrupts = <GIC_SPI 143 IRQ_TYPE_EDGE_RISING>; 269724ba675SRob Herring 270724ba675SRob Herring qcom,ipc = <&apcs 8 18>; 271724ba675SRob Herring 272724ba675SRob Herring qcom,local-pid = <0>; 273724ba675SRob Herring qcom,remote-pid = <4>; 274724ba675SRob Herring 275724ba675SRob Herring wcnss_smp2p_out: master-kernel { 276724ba675SRob Herring qcom,entry-name = "master-kernel"; 277724ba675SRob Herring 278724ba675SRob Herring #qcom,smem-state-cells = <1>; 279724ba675SRob Herring }; 280724ba675SRob Herring 281724ba675SRob Herring wcnss_smp2p_in: slave-kernel { 282724ba675SRob Herring qcom,entry-name = "slave-kernel"; 283724ba675SRob Herring 284724ba675SRob Herring interrupt-controller; 285724ba675SRob Herring #interrupt-cells = <2>; 286724ba675SRob Herring }; 287724ba675SRob Herring }; 288724ba675SRob Herring 289724ba675SRob Herring smsm { 290724ba675SRob Herring compatible = "qcom,smsm"; 291724ba675SRob Herring 292724ba675SRob Herring #address-cells = <1>; 293724ba675SRob Herring #size-cells = <0>; 294724ba675SRob Herring 295724ba675SRob Herring qcom,ipc-1 = <&apcs 8 13>; 296724ba675SRob Herring qcom,ipc-2 = <&apcs 8 9>; 297724ba675SRob Herring qcom,ipc-3 = <&apcs 8 19>; 298724ba675SRob Herring 299724ba675SRob Herring apps_smsm: apps@0 { 300724ba675SRob Herring reg = <0>; 301724ba675SRob Herring 302724ba675SRob Herring #qcom,smem-state-cells = <1>; 303724ba675SRob Herring }; 304724ba675SRob Herring 305724ba675SRob Herring modem_smsm: modem@1 { 306724ba675SRob Herring reg = <1>; 307724ba675SRob Herring interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>; 308724ba675SRob Herring 309724ba675SRob Herring interrupt-controller; 310724ba675SRob Herring #interrupt-cells = <2>; 311724ba675SRob Herring }; 312724ba675SRob Herring 313724ba675SRob Herring adsp_smsm: adsp@2 { 314724ba675SRob Herring reg = <2>; 315724ba675SRob Herring interrupts = <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>; 316724ba675SRob Herring 317724ba675SRob Herring interrupt-controller; 318724ba675SRob Herring #interrupt-cells = <2>; 319724ba675SRob Herring }; 320724ba675SRob Herring 321724ba675SRob Herring wcnss_smsm: wcnss@7 { 322724ba675SRob Herring reg = <7>; 323724ba675SRob Herring interrupts = <GIC_SPI 144 IRQ_TYPE_EDGE_RISING>; 324724ba675SRob Herring 325724ba675SRob Herring interrupt-controller; 326724ba675SRob Herring #interrupt-cells = <2>; 327724ba675SRob Herring }; 328724ba675SRob Herring }; 329724ba675SRob Herring 330724ba675SRob Herring soc: soc { 331724ba675SRob Herring #address-cells = <1>; 332724ba675SRob Herring #size-cells = <1>; 333724ba675SRob Herring ranges; 334724ba675SRob Herring compatible = "simple-bus"; 335724ba675SRob Herring 336724ba675SRob Herring intc: interrupt-controller@f9000000 { 337724ba675SRob Herring compatible = "qcom,msm-qgic2"; 338724ba675SRob Herring interrupt-controller; 339724ba675SRob Herring #interrupt-cells = <3>; 340724ba675SRob Herring reg = <0xf9000000 0x1000>, 341724ba675SRob Herring <0xf9002000 0x1000>; 342724ba675SRob Herring }; 343724ba675SRob Herring 344724ba675SRob Herring apcs: syscon@f9011000 { 345724ba675SRob Herring compatible = "syscon"; 346724ba675SRob Herring reg = <0xf9011000 0x1000>; 347724ba675SRob Herring }; 348724ba675SRob Herring 349*95053f6bSMatti Lehtimäki watchdog@f9017000 { 350*95053f6bSMatti Lehtimäki compatible = "qcom,apss-wdt-msm8974", "qcom,kpss-wdt"; 351*95053f6bSMatti Lehtimäki reg = <0xf9017000 0x1000>; 352*95053f6bSMatti Lehtimäki interrupts = <GIC_SPI 3 IRQ_TYPE_EDGE_RISING>, 353*95053f6bSMatti Lehtimäki <GIC_SPI 4 IRQ_TYPE_EDGE_RISING>; 354*95053f6bSMatti Lehtimäki clocks = <&sleep_clk>; 355*95053f6bSMatti Lehtimäki }; 356*95053f6bSMatti Lehtimäki 357724ba675SRob Herring timer@f9020000 { 358724ba675SRob Herring #address-cells = <1>; 359724ba675SRob Herring #size-cells = <1>; 360724ba675SRob Herring ranges; 361724ba675SRob Herring compatible = "arm,armv7-timer-mem"; 362724ba675SRob Herring reg = <0xf9020000 0x1000>; 363724ba675SRob Herring clock-frequency = <19200000>; 364724ba675SRob Herring 365724ba675SRob Herring frame@f9021000 { 366724ba675SRob Herring frame-number = <0>; 367724ba675SRob Herring interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 368724ba675SRob Herring <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 369724ba675SRob Herring reg = <0xf9021000 0x1000>, 370724ba675SRob Herring <0xf9022000 0x1000>; 371724ba675SRob Herring }; 372724ba675SRob Herring 373724ba675SRob Herring frame@f9023000 { 374724ba675SRob Herring frame-number = <1>; 375724ba675SRob Herring interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 376724ba675SRob Herring reg = <0xf9023000 0x1000>; 377724ba675SRob Herring status = "disabled"; 378724ba675SRob Herring }; 379724ba675SRob Herring 380724ba675SRob Herring frame@f9024000 { 381724ba675SRob Herring frame-number = <2>; 382724ba675SRob Herring interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 383724ba675SRob Herring reg = <0xf9024000 0x1000>; 384724ba675SRob Herring status = "disabled"; 385724ba675SRob Herring }; 386724ba675SRob Herring 387724ba675SRob Herring frame@f9025000 { 388724ba675SRob Herring frame-number = <3>; 389724ba675SRob Herring interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 390724ba675SRob Herring reg = <0xf9025000 0x1000>; 391724ba675SRob Herring status = "disabled"; 392724ba675SRob Herring }; 393724ba675SRob Herring 394724ba675SRob Herring frame@f9026000 { 395724ba675SRob Herring frame-number = <4>; 396724ba675SRob Herring interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 397724ba675SRob Herring reg = <0xf9026000 0x1000>; 398724ba675SRob Herring status = "disabled"; 399724ba675SRob Herring }; 400724ba675SRob Herring 401724ba675SRob Herring frame@f9027000 { 402724ba675SRob Herring frame-number = <5>; 403724ba675SRob Herring interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 404724ba675SRob Herring reg = <0xf9027000 0x1000>; 405724ba675SRob Herring status = "disabled"; 406724ba675SRob Herring }; 407724ba675SRob Herring 408724ba675SRob Herring frame@f9028000 { 409724ba675SRob Herring frame-number = <6>; 410724ba675SRob Herring interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 411724ba675SRob Herring reg = <0xf9028000 0x1000>; 412724ba675SRob Herring status = "disabled"; 413724ba675SRob Herring }; 414724ba675SRob Herring }; 415724ba675SRob Herring 416724ba675SRob Herring saw0: power-controller@f9089000 { 417724ba675SRob Herring compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2"; 418724ba675SRob Herring reg = <0xf9089000 0x1000>, <0xf9009000 0x1000>; 419724ba675SRob Herring }; 420724ba675SRob Herring 421724ba675SRob Herring saw1: power-controller@f9099000 { 422724ba675SRob Herring compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2"; 423724ba675SRob Herring reg = <0xf9099000 0x1000>, <0xf9009000 0x1000>; 424724ba675SRob Herring }; 425724ba675SRob Herring 426724ba675SRob Herring saw2: power-controller@f90a9000 { 427724ba675SRob Herring compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2"; 428724ba675SRob Herring reg = <0xf90a9000 0x1000>, <0xf9009000 0x1000>; 429724ba675SRob Herring }; 430724ba675SRob Herring 431724ba675SRob Herring saw3: power-controller@f90b9000 { 432724ba675SRob Herring compatible = "qcom,msm8974-saw2-v2.1-cpu", "qcom,saw2"; 433724ba675SRob Herring reg = <0xf90b9000 0x1000>, <0xf9009000 0x1000>; 434724ba675SRob Herring }; 435724ba675SRob Herring 436724ba675SRob Herring saw_l2: power-controller@f9012000 { 437724ba675SRob Herring compatible = "qcom,saw2"; 438724ba675SRob Herring reg = <0xf9012000 0x1000>; 439724ba675SRob Herring regulator; 440724ba675SRob Herring }; 441724ba675SRob Herring 442724ba675SRob Herring acc0: power-manager@f9088000 { 443724ba675SRob Herring compatible = "qcom,kpss-acc-v2"; 444724ba675SRob Herring reg = <0xf9088000 0x1000>, <0xf9008000 0x1000>; 445724ba675SRob Herring }; 446724ba675SRob Herring 447724ba675SRob Herring acc1: power-manager@f9098000 { 448724ba675SRob Herring compatible = "qcom,kpss-acc-v2"; 449724ba675SRob Herring reg = <0xf9098000 0x1000>, <0xf9008000 0x1000>; 450724ba675SRob Herring }; 451724ba675SRob Herring 452724ba675SRob Herring acc2: power-manager@f90a8000 { 453724ba675SRob Herring compatible = "qcom,kpss-acc-v2"; 454724ba675SRob Herring reg = <0xf90a8000 0x1000>, <0xf9008000 0x1000>; 455724ba675SRob Herring }; 456724ba675SRob Herring 457724ba675SRob Herring acc3: power-manager@f90b8000 { 458724ba675SRob Herring compatible = "qcom,kpss-acc-v2"; 459724ba675SRob Herring reg = <0xf90b8000 0x1000>, <0xf9008000 0x1000>; 460724ba675SRob Herring }; 461724ba675SRob Herring 462724ba675SRob Herring sdhc_1: mmc@f9824900 { 463724ba675SRob Herring compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4"; 464724ba675SRob Herring reg = <0xf9824900 0x11c>, <0xf9824000 0x800>; 465724ba675SRob Herring reg-names = "hc", "core"; 466724ba675SRob Herring interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 467724ba675SRob Herring <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 468724ba675SRob Herring interrupt-names = "hc_irq", "pwr_irq"; 469724ba675SRob Herring clocks = <&gcc GCC_SDCC1_AHB_CLK>, 470724ba675SRob Herring <&gcc GCC_SDCC1_APPS_CLK>, 471724ba675SRob Herring <&xo_board>; 472724ba675SRob Herring clock-names = "iface", "core", "xo"; 473724ba675SRob Herring bus-width = <8>; 474724ba675SRob Herring non-removable; 475724ba675SRob Herring 476724ba675SRob Herring status = "disabled"; 477724ba675SRob Herring }; 478724ba675SRob Herring 479724ba675SRob Herring sdhc_3: mmc@f9864900 { 480724ba675SRob Herring compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4"; 481724ba675SRob Herring reg = <0xf9864900 0x11c>, <0xf9864000 0x800>; 482724ba675SRob Herring reg-names = "hc", "core"; 483724ba675SRob Herring interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>, 484724ba675SRob Herring <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 485724ba675SRob Herring interrupt-names = "hc_irq", "pwr_irq"; 486724ba675SRob Herring clocks = <&gcc GCC_SDCC3_AHB_CLK>, 487724ba675SRob Herring <&gcc GCC_SDCC3_APPS_CLK>, 488724ba675SRob Herring <&xo_board>; 489724ba675SRob Herring clock-names = "iface", "core", "xo"; 490724ba675SRob Herring bus-width = <4>; 491724ba675SRob Herring 492724ba675SRob Herring #address-cells = <1>; 493724ba675SRob Herring #size-cells = <0>; 494724ba675SRob Herring 495724ba675SRob Herring status = "disabled"; 496724ba675SRob Herring }; 497724ba675SRob Herring 498724ba675SRob Herring sdhc_2: mmc@f98a4900 { 499724ba675SRob Herring compatible = "qcom,msm8974-sdhci", "qcom,sdhci-msm-v4"; 500724ba675SRob Herring reg = <0xf98a4900 0x11c>, <0xf98a4000 0x800>; 501724ba675SRob Herring reg-names = "hc", "core"; 502724ba675SRob Herring interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 503724ba675SRob Herring <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 504724ba675SRob Herring interrupt-names = "hc_irq", "pwr_irq"; 505724ba675SRob Herring clocks = <&gcc GCC_SDCC2_AHB_CLK>, 506724ba675SRob Herring <&gcc GCC_SDCC2_APPS_CLK>, 507724ba675SRob Herring <&xo_board>; 508724ba675SRob Herring clock-names = "iface", "core", "xo"; 509724ba675SRob Herring bus-width = <4>; 510724ba675SRob Herring 511724ba675SRob Herring #address-cells = <1>; 512724ba675SRob Herring #size-cells = <0>; 513724ba675SRob Herring 514724ba675SRob Herring status = "disabled"; 515724ba675SRob Herring }; 516724ba675SRob Herring 517724ba675SRob Herring blsp1_uart1: serial@f991d000 { 518724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 519724ba675SRob Herring reg = <0xf991d000 0x1000>; 520724ba675SRob Herring interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 521724ba675SRob Herring clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 522724ba675SRob Herring clock-names = "core", "iface"; 523724ba675SRob Herring status = "disabled"; 524724ba675SRob Herring }; 525724ba675SRob Herring 526724ba675SRob Herring blsp1_uart2: serial@f991e000 { 527724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 528724ba675SRob Herring reg = <0xf991e000 0x1000>; 529724ba675SRob Herring interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 530724ba675SRob Herring clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 531724ba675SRob Herring clock-names = "core", "iface"; 532724ba675SRob Herring pinctrl-names = "default"; 533724ba675SRob Herring pinctrl-0 = <&blsp1_uart2_default>; 534724ba675SRob Herring status = "disabled"; 535724ba675SRob Herring }; 536724ba675SRob Herring 537724ba675SRob Herring blsp1_i2c1: i2c@f9923000 { 538724ba675SRob Herring status = "disabled"; 539724ba675SRob Herring compatible = "qcom,i2c-qup-v2.1.1"; 540724ba675SRob Herring reg = <0xf9923000 0x1000>; 541724ba675SRob Herring interrupts = <0 95 IRQ_TYPE_LEVEL_HIGH>; 542724ba675SRob Herring clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 543724ba675SRob Herring clock-names = "core", "iface"; 544724ba675SRob Herring pinctrl-names = "default", "sleep"; 545724ba675SRob Herring pinctrl-0 = <&blsp1_i2c1_default>; 546724ba675SRob Herring pinctrl-1 = <&blsp1_i2c1_sleep>; 547724ba675SRob Herring #address-cells = <1>; 548724ba675SRob Herring #size-cells = <0>; 549724ba675SRob Herring }; 550724ba675SRob Herring 551724ba675SRob Herring blsp1_i2c2: i2c@f9924000 { 552724ba675SRob Herring status = "disabled"; 553724ba675SRob Herring compatible = "qcom,i2c-qup-v2.1.1"; 554724ba675SRob Herring reg = <0xf9924000 0x1000>; 555724ba675SRob Herring interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 556724ba675SRob Herring clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 557724ba675SRob Herring clock-names = "core", "iface"; 558724ba675SRob Herring pinctrl-names = "default", "sleep"; 559724ba675SRob Herring pinctrl-0 = <&blsp1_i2c2_default>; 560724ba675SRob Herring pinctrl-1 = <&blsp1_i2c2_sleep>; 561724ba675SRob Herring #address-cells = <1>; 562724ba675SRob Herring #size-cells = <0>; 563724ba675SRob Herring }; 564724ba675SRob Herring 565724ba675SRob Herring blsp1_i2c3: i2c@f9925000 { 566724ba675SRob Herring status = "disabled"; 567724ba675SRob Herring compatible = "qcom,i2c-qup-v2.1.1"; 568724ba675SRob Herring reg = <0xf9925000 0x1000>; 569724ba675SRob Herring interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>; 570724ba675SRob Herring clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 571724ba675SRob Herring clock-names = "core", "iface"; 572724ba675SRob Herring pinctrl-names = "default", "sleep"; 573724ba675SRob Herring pinctrl-0 = <&blsp1_i2c3_default>; 574724ba675SRob Herring pinctrl-1 = <&blsp1_i2c3_sleep>; 575724ba675SRob Herring #address-cells = <1>; 576724ba675SRob Herring #size-cells = <0>; 577724ba675SRob Herring }; 578724ba675SRob Herring 579724ba675SRob Herring blsp1_i2c6: i2c@f9928000 { 580724ba675SRob Herring status = "disabled"; 581724ba675SRob Herring compatible = "qcom,i2c-qup-v2.1.1"; 582724ba675SRob Herring reg = <0xf9928000 0x1000>; 583724ba675SRob Herring interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 584724ba675SRob Herring clocks = <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 585724ba675SRob Herring clock-names = "core", "iface"; 586724ba675SRob Herring pinctrl-names = "default", "sleep"; 587724ba675SRob Herring pinctrl-0 = <&blsp1_i2c6_default>; 588724ba675SRob Herring pinctrl-1 = <&blsp1_i2c6_sleep>; 589724ba675SRob Herring #address-cells = <1>; 590724ba675SRob Herring #size-cells = <0>; 591724ba675SRob Herring }; 592724ba675SRob Herring 593724ba675SRob Herring blsp2_dma: dma-controller@f9944000 { 594724ba675SRob Herring compatible = "qcom,bam-v1.4.0"; 595724ba675SRob Herring reg = <0xf9944000 0x19000>; 596724ba675SRob Herring interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>; 597724ba675SRob Herring clocks = <&gcc GCC_BLSP2_AHB_CLK>; 598724ba675SRob Herring clock-names = "bam_clk"; 599724ba675SRob Herring #dma-cells = <1>; 600724ba675SRob Herring qcom,ee = <0>; 601724ba675SRob Herring }; 602724ba675SRob Herring 603724ba675SRob Herring blsp2_uart1: serial@f995d000 { 604724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 605724ba675SRob Herring reg = <0xf995d000 0x1000>; 606724ba675SRob Herring interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 607724ba675SRob Herring clocks = <&gcc GCC_BLSP2_UART1_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>; 608724ba675SRob Herring clock-names = "core", "iface"; 609724ba675SRob Herring pinctrl-names = "default", "sleep"; 610724ba675SRob Herring pinctrl-0 = <&blsp2_uart1_default>; 611724ba675SRob Herring pinctrl-1 = <&blsp2_uart1_sleep>; 612724ba675SRob Herring status = "disabled"; 613724ba675SRob Herring }; 614724ba675SRob Herring 615724ba675SRob Herring blsp2_uart2: serial@f995e000 { 616724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 617724ba675SRob Herring reg = <0xf995e000 0x1000>; 618724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 619724ba675SRob Herring clocks = <&gcc GCC_BLSP2_UART2_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>; 620724ba675SRob Herring clock-names = "core", "iface"; 621724ba675SRob Herring status = "disabled"; 622724ba675SRob Herring }; 623724ba675SRob Herring 624724ba675SRob Herring blsp2_uart4: serial@f9960000 { 625724ba675SRob Herring compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 626724ba675SRob Herring reg = <0xf9960000 0x1000>; 627724ba675SRob Herring interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 628724ba675SRob Herring clocks = <&gcc GCC_BLSP2_UART4_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>; 629724ba675SRob Herring clock-names = "core", "iface"; 630724ba675SRob Herring pinctrl-names = "default"; 631724ba675SRob Herring pinctrl-0 = <&blsp2_uart4_default>; 632724ba675SRob Herring status = "disabled"; 633724ba675SRob Herring }; 634724ba675SRob Herring 635724ba675SRob Herring blsp2_i2c2: i2c@f9964000 { 636724ba675SRob Herring status = "disabled"; 637724ba675SRob Herring compatible = "qcom,i2c-qup-v2.1.1"; 638724ba675SRob Herring reg = <0xf9964000 0x1000>; 639724ba675SRob Herring interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 640724ba675SRob Herring clocks = <&gcc GCC_BLSP2_QUP2_I2C_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>; 641724ba675SRob Herring clock-names = "core", "iface"; 642724ba675SRob Herring pinctrl-names = "default", "sleep"; 643724ba675SRob Herring pinctrl-0 = <&blsp2_i2c2_default>; 644724ba675SRob Herring pinctrl-1 = <&blsp2_i2c2_sleep>; 645724ba675SRob Herring #address-cells = <1>; 646724ba675SRob Herring #size-cells = <0>; 647724ba675SRob Herring }; 648724ba675SRob Herring 649724ba675SRob Herring blsp2_i2c5: i2c@f9967000 { 650724ba675SRob Herring status = "disabled"; 651724ba675SRob Herring compatible = "qcom,i2c-qup-v2.1.1"; 652724ba675SRob Herring reg = <0xf9967000 0x1000>; 653724ba675SRob Herring interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 654724ba675SRob Herring clocks = <&gcc GCC_BLSP2_QUP5_I2C_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>; 655724ba675SRob Herring clock-names = "core", "iface"; 656724ba675SRob Herring dmas = <&blsp2_dma 20>, <&blsp2_dma 21>; 657724ba675SRob Herring dma-names = "tx", "rx"; 658724ba675SRob Herring pinctrl-names = "default", "sleep"; 659724ba675SRob Herring pinctrl-0 = <&blsp2_i2c5_default>; 660724ba675SRob Herring pinctrl-1 = <&blsp2_i2c5_sleep>; 661724ba675SRob Herring #address-cells = <1>; 662724ba675SRob Herring #size-cells = <0>; 663724ba675SRob Herring }; 664724ba675SRob Herring 665724ba675SRob Herring blsp2_i2c6: i2c@f9968000 { 666724ba675SRob Herring status = "disabled"; 667724ba675SRob Herring compatible = "qcom,i2c-qup-v2.1.1"; 668724ba675SRob Herring reg = <0xf9968000 0x1000>; 669724ba675SRob Herring interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>; 670724ba675SRob Herring clocks = <&gcc GCC_BLSP2_QUP6_I2C_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>; 671724ba675SRob Herring clock-names = "core", "iface"; 672724ba675SRob Herring pinctrl-names = "default", "sleep"; 673724ba675SRob Herring pinctrl-0 = <&blsp2_i2c6_default>; 674724ba675SRob Herring pinctrl-1 = <&blsp2_i2c6_sleep>; 675724ba675SRob Herring #address-cells = <1>; 676724ba675SRob Herring #size-cells = <0>; 677724ba675SRob Herring }; 678724ba675SRob Herring 679724ba675SRob Herring usb: usb@f9a55000 { 680724ba675SRob Herring compatible = "qcom,ci-hdrc"; 681724ba675SRob Herring reg = <0xf9a55000 0x200>, 682724ba675SRob Herring <0xf9a55200 0x200>; 683724ba675SRob Herring interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; 684724ba675SRob Herring clocks = <&gcc GCC_USB_HS_AHB_CLK>, 685724ba675SRob Herring <&gcc GCC_USB_HS_SYSTEM_CLK>; 686724ba675SRob Herring clock-names = "iface", "core"; 687724ba675SRob Herring assigned-clocks = <&gcc GCC_USB_HS_SYSTEM_CLK>; 688724ba675SRob Herring assigned-clock-rates = <75000000>; 689724ba675SRob Herring resets = <&gcc GCC_USB_HS_BCR>; 690724ba675SRob Herring reset-names = "core"; 691724ba675SRob Herring phy_type = "ulpi"; 692724ba675SRob Herring dr_mode = "otg"; 693724ba675SRob Herring ahb-burst-config = <0>; 694724ba675SRob Herring phy-names = "usb-phy"; 695724ba675SRob Herring status = "disabled"; 696724ba675SRob Herring #reset-cells = <1>; 697724ba675SRob Herring 698724ba675SRob Herring ulpi { 699724ba675SRob Herring usb_hs1_phy: phy-0 { 700724ba675SRob Herring compatible = "qcom,usb-hs-phy-msm8974", 701724ba675SRob Herring "qcom,usb-hs-phy"; 702724ba675SRob Herring #phy-cells = <0>; 703724ba675SRob Herring clocks = <&xo_board>, <&gcc GCC_USB2A_PHY_SLEEP_CLK>; 704724ba675SRob Herring clock-names = "ref", "sleep"; 705724ba675SRob Herring resets = <&gcc GCC_USB2A_PHY_BCR>, <&usb 0>; 706724ba675SRob Herring reset-names = "phy", "por"; 707724ba675SRob Herring status = "disabled"; 708724ba675SRob Herring }; 709724ba675SRob Herring 710724ba675SRob Herring usb_hs2_phy: phy-1 { 711724ba675SRob Herring compatible = "qcom,usb-hs-phy-msm8974", 712724ba675SRob Herring "qcom,usb-hs-phy"; 713724ba675SRob Herring #phy-cells = <0>; 714724ba675SRob Herring clocks = <&xo_board>, <&gcc GCC_USB2B_PHY_SLEEP_CLK>; 715724ba675SRob Herring clock-names = "ref", "sleep"; 716724ba675SRob Herring resets = <&gcc GCC_USB2B_PHY_BCR>, <&usb 1>; 717724ba675SRob Herring reset-names = "phy", "por"; 718724ba675SRob Herring status = "disabled"; 719724ba675SRob Herring }; 720724ba675SRob Herring }; 721724ba675SRob Herring }; 722724ba675SRob Herring 723724ba675SRob Herring rng@f9bff000 { 724724ba675SRob Herring compatible = "qcom,prng"; 725724ba675SRob Herring reg = <0xf9bff000 0x200>; 726724ba675SRob Herring clocks = <&gcc GCC_PRNG_AHB_CLK>; 727724ba675SRob Herring clock-names = "core"; 728724ba675SRob Herring }; 729724ba675SRob Herring 730724ba675SRob Herring pronto: remoteproc@fb204000 { 731724ba675SRob Herring compatible = "qcom,pronto-v2-pil", "qcom,pronto"; 732724ba675SRob Herring reg = <0xfb204000 0x2000>, <0xfb202000 0x1000>, <0xfb21b000 0x3000>; 733724ba675SRob Herring reg-names = "ccu", "dxe", "pmu"; 734724ba675SRob Herring 735724ba675SRob Herring memory-region = <&wcnss_region>; 736724ba675SRob Herring 737724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 149 IRQ_TYPE_EDGE_RISING>, 738724ba675SRob Herring <&wcnss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 739724ba675SRob Herring <&wcnss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 740724ba675SRob Herring <&wcnss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 741724ba675SRob Herring <&wcnss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>; 742724ba675SRob Herring interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; 743724ba675SRob Herring 744724ba675SRob Herring qcom,smem-states = <&wcnss_smp2p_out 0>; 745724ba675SRob Herring qcom,smem-state-names = "stop"; 746724ba675SRob Herring 747724ba675SRob Herring status = "disabled"; 748724ba675SRob Herring 749724ba675SRob Herring iris { 750724ba675SRob Herring compatible = "qcom,wcn3680"; 751724ba675SRob Herring 752724ba675SRob Herring clocks = <&rpmcc RPM_SMD_CXO_A2>; 753724ba675SRob Herring clock-names = "xo"; 754724ba675SRob Herring }; 755724ba675SRob Herring 756724ba675SRob Herring smd-edge { 757724ba675SRob Herring interrupts = <GIC_SPI 142 IRQ_TYPE_EDGE_RISING>; 758724ba675SRob Herring 759724ba675SRob Herring qcom,ipc = <&apcs 8 17>; 760724ba675SRob Herring qcom,smd-edge = <6>; 761724ba675SRob Herring 762724ba675SRob Herring wcnss { 763724ba675SRob Herring compatible = "qcom,wcnss"; 764724ba675SRob Herring qcom,smd-channels = "WCNSS_CTRL"; 765724ba675SRob Herring status = "disabled"; 766724ba675SRob Herring 767724ba675SRob Herring qcom,mmio = <&pronto>; 768724ba675SRob Herring 769724ba675SRob Herring bluetooth { 770724ba675SRob Herring compatible = "qcom,wcnss-bt"; 771724ba675SRob Herring }; 772724ba675SRob Herring 773724ba675SRob Herring wifi { 774724ba675SRob Herring compatible = "qcom,wcnss-wlan"; 775724ba675SRob Herring 776724ba675SRob Herring interrupts = <GIC_SPI 145 IRQ_TYPE_EDGE_RISING>, 777724ba675SRob Herring <GIC_SPI 146 IRQ_TYPE_EDGE_RISING>; 778724ba675SRob Herring interrupt-names = "tx", "rx"; 779724ba675SRob Herring 780724ba675SRob Herring qcom,smem-states = <&apps_smsm 10>, <&apps_smsm 9>; 781724ba675SRob Herring qcom,smem-state-names = "tx-enable", 782724ba675SRob Herring "tx-rings-empty"; 783724ba675SRob Herring }; 784724ba675SRob Herring }; 785724ba675SRob Herring }; 786724ba675SRob Herring }; 787724ba675SRob Herring 788724ba675SRob Herring sram@fc190000 { 789724ba675SRob Herring compatible = "qcom,msm8974-rpm-stats"; 790724ba675SRob Herring reg = <0xfc190000 0x10000>; 791724ba675SRob Herring }; 792724ba675SRob Herring 793724ba675SRob Herring etf@fc307000 { 794724ba675SRob Herring compatible = "arm,coresight-tmc", "arm,primecell"; 795724ba675SRob Herring reg = <0xfc307000 0x1000>; 796724ba675SRob Herring 797724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 798724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 799724ba675SRob Herring 800724ba675SRob Herring out-ports { 801724ba675SRob Herring port { 802724ba675SRob Herring etf_out: endpoint { 803724ba675SRob Herring remote-endpoint = <&replicator_in>; 804724ba675SRob Herring }; 805724ba675SRob Herring }; 806724ba675SRob Herring }; 807724ba675SRob Herring 808724ba675SRob Herring in-ports { 809724ba675SRob Herring port { 810724ba675SRob Herring etf_in: endpoint { 811724ba675SRob Herring remote-endpoint = <&merger_out>; 812724ba675SRob Herring }; 813724ba675SRob Herring }; 814724ba675SRob Herring }; 815724ba675SRob Herring }; 816724ba675SRob Herring 817724ba675SRob Herring tpiu@fc318000 { 818724ba675SRob Herring compatible = "arm,coresight-tpiu", "arm,primecell"; 819724ba675SRob Herring reg = <0xfc318000 0x1000>; 820724ba675SRob Herring 821724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 822724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 823724ba675SRob Herring 824724ba675SRob Herring in-ports { 825724ba675SRob Herring port { 826724ba675SRob Herring tpiu_in: endpoint { 827724ba675SRob Herring remote-endpoint = <&replicator_out1>; 828724ba675SRob Herring }; 829724ba675SRob Herring }; 830724ba675SRob Herring }; 831724ba675SRob Herring }; 832724ba675SRob Herring 833724ba675SRob Herring funnel@fc31a000 { 834724ba675SRob Herring compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 835724ba675SRob Herring reg = <0xfc31a000 0x1000>; 836724ba675SRob Herring 837724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 838724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 839724ba675SRob Herring 840724ba675SRob Herring in-ports { 841724ba675SRob Herring #address-cells = <1>; 842724ba675SRob Herring #size-cells = <0>; 843724ba675SRob Herring 844724ba675SRob Herring /* 845724ba675SRob Herring * Not described input ports: 846724ba675SRob Herring * 0 - not-connected 847724ba675SRob Herring * 1 - connected trought funnel to Multimedia CPU 848724ba675SRob Herring * 2 - connected to Wireless CPU 849724ba675SRob Herring * 3 - not-connected 850724ba675SRob Herring * 4 - not-connected 851724ba675SRob Herring * 6 - not-connected 852724ba675SRob Herring * 7 - connected to STM 853724ba675SRob Herring */ 854724ba675SRob Herring port@5 { 855724ba675SRob Herring reg = <5>; 856724ba675SRob Herring funnel1_in5: endpoint { 857724ba675SRob Herring remote-endpoint = <&kpss_out>; 858724ba675SRob Herring }; 859724ba675SRob Herring }; 860724ba675SRob Herring }; 861724ba675SRob Herring 862724ba675SRob Herring out-ports { 863724ba675SRob Herring port { 864724ba675SRob Herring funnel1_out: endpoint { 865724ba675SRob Herring remote-endpoint = <&merger_in1>; 866724ba675SRob Herring }; 867724ba675SRob Herring }; 868724ba675SRob Herring }; 869724ba675SRob Herring }; 870724ba675SRob Herring 871724ba675SRob Herring funnel@fc31b000 { 872724ba675SRob Herring compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 873724ba675SRob Herring reg = <0xfc31b000 0x1000>; 874724ba675SRob Herring 875724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 876724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 877724ba675SRob Herring 878724ba675SRob Herring in-ports { 879724ba675SRob Herring #address-cells = <1>; 880724ba675SRob Herring #size-cells = <0>; 881724ba675SRob Herring 882724ba675SRob Herring /* 883724ba675SRob Herring * Not described input ports: 884724ba675SRob Herring * 0 - connected trought funnel to Audio, Modem and 885724ba675SRob Herring * Resource and Power Manager CPU's 886724ba675SRob Herring * 2...7 - not-connected 887724ba675SRob Herring */ 888724ba675SRob Herring port@1 { 889724ba675SRob Herring reg = <1>; 890724ba675SRob Herring merger_in1: endpoint { 891724ba675SRob Herring remote-endpoint = <&funnel1_out>; 892724ba675SRob Herring }; 893724ba675SRob Herring }; 894724ba675SRob Herring }; 895724ba675SRob Herring 896724ba675SRob Herring out-ports { 897724ba675SRob Herring port { 898724ba675SRob Herring merger_out: endpoint { 899724ba675SRob Herring remote-endpoint = <&etf_in>; 900724ba675SRob Herring }; 901724ba675SRob Herring }; 902724ba675SRob Herring }; 903724ba675SRob Herring }; 904724ba675SRob Herring 905724ba675SRob Herring replicator@fc31c000 { 906724ba675SRob Herring compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 907724ba675SRob Herring reg = <0xfc31c000 0x1000>; 908724ba675SRob Herring 909724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 910724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 911724ba675SRob Herring 912724ba675SRob Herring out-ports { 913724ba675SRob Herring #address-cells = <1>; 914724ba675SRob Herring #size-cells = <0>; 915724ba675SRob Herring 916724ba675SRob Herring port@0 { 917724ba675SRob Herring reg = <0>; 918724ba675SRob Herring replicator_out0: endpoint { 919724ba675SRob Herring remote-endpoint = <&etr_in>; 920724ba675SRob Herring }; 921724ba675SRob Herring }; 922724ba675SRob Herring port@1 { 923724ba675SRob Herring reg = <1>; 924724ba675SRob Herring replicator_out1: endpoint { 925724ba675SRob Herring remote-endpoint = <&tpiu_in>; 926724ba675SRob Herring }; 927724ba675SRob Herring }; 928724ba675SRob Herring }; 929724ba675SRob Herring 930724ba675SRob Herring in-ports { 931724ba675SRob Herring port { 932724ba675SRob Herring replicator_in: endpoint { 933724ba675SRob Herring remote-endpoint = <&etf_out>; 934724ba675SRob Herring }; 935724ba675SRob Herring }; 936724ba675SRob Herring }; 937724ba675SRob Herring }; 938724ba675SRob Herring 939724ba675SRob Herring etr@fc322000 { 940724ba675SRob Herring compatible = "arm,coresight-tmc", "arm,primecell"; 941724ba675SRob Herring reg = <0xfc322000 0x1000>; 942724ba675SRob Herring 943724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 944724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 945724ba675SRob Herring 946724ba675SRob Herring in-ports { 947724ba675SRob Herring port { 948724ba675SRob Herring etr_in: endpoint { 949724ba675SRob Herring remote-endpoint = <&replicator_out0>; 950724ba675SRob Herring }; 951724ba675SRob Herring }; 952724ba675SRob Herring }; 953724ba675SRob Herring }; 954724ba675SRob Herring 955724ba675SRob Herring etm@fc33c000 { 956724ba675SRob Herring compatible = "arm,coresight-etm4x", "arm,primecell"; 957724ba675SRob Herring reg = <0xfc33c000 0x1000>; 958724ba675SRob Herring 959724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 960724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 961724ba675SRob Herring 962724ba675SRob Herring cpu = <&CPU0>; 963724ba675SRob Herring 964724ba675SRob Herring out-ports { 965724ba675SRob Herring port { 966724ba675SRob Herring etm0_out: endpoint { 967724ba675SRob Herring remote-endpoint = <&kpss_in0>; 968724ba675SRob Herring }; 969724ba675SRob Herring }; 970724ba675SRob Herring }; 971724ba675SRob Herring }; 972724ba675SRob Herring 973724ba675SRob Herring etm@fc33d000 { 974724ba675SRob Herring compatible = "arm,coresight-etm4x", "arm,primecell"; 975724ba675SRob Herring reg = <0xfc33d000 0x1000>; 976724ba675SRob Herring 977724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 978724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 979724ba675SRob Herring 980724ba675SRob Herring cpu = <&CPU1>; 981724ba675SRob Herring 982724ba675SRob Herring out-ports { 983724ba675SRob Herring port { 984724ba675SRob Herring etm1_out: endpoint { 985724ba675SRob Herring remote-endpoint = <&kpss_in1>; 986724ba675SRob Herring }; 987724ba675SRob Herring }; 988724ba675SRob Herring }; 989724ba675SRob Herring }; 990724ba675SRob Herring 991724ba675SRob Herring etm@fc33e000 { 992724ba675SRob Herring compatible = "arm,coresight-etm4x", "arm,primecell"; 993724ba675SRob Herring reg = <0xfc33e000 0x1000>; 994724ba675SRob Herring 995724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 996724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 997724ba675SRob Herring 998724ba675SRob Herring cpu = <&CPU2>; 999724ba675SRob Herring 1000724ba675SRob Herring out-ports { 1001724ba675SRob Herring port { 1002724ba675SRob Herring etm2_out: endpoint { 1003724ba675SRob Herring remote-endpoint = <&kpss_in2>; 1004724ba675SRob Herring }; 1005724ba675SRob Herring }; 1006724ba675SRob Herring }; 1007724ba675SRob Herring }; 1008724ba675SRob Herring 1009724ba675SRob Herring etm@fc33f000 { 1010724ba675SRob Herring compatible = "arm,coresight-etm4x", "arm,primecell"; 1011724ba675SRob Herring reg = <0xfc33f000 0x1000>; 1012724ba675SRob Herring 1013724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 1014724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 1015724ba675SRob Herring 1016724ba675SRob Herring cpu = <&CPU3>; 1017724ba675SRob Herring 1018724ba675SRob Herring out-ports { 1019724ba675SRob Herring port { 1020724ba675SRob Herring etm3_out: endpoint { 1021724ba675SRob Herring remote-endpoint = <&kpss_in3>; 1022724ba675SRob Herring }; 1023724ba675SRob Herring }; 1024724ba675SRob Herring }; 1025724ba675SRob Herring }; 1026724ba675SRob Herring 1027724ba675SRob Herring /* KPSS funnel, only 4 inputs are used */ 1028724ba675SRob Herring funnel@fc345000 { 1029724ba675SRob Herring compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 1030724ba675SRob Herring reg = <0xfc345000 0x1000>; 1031724ba675SRob Herring 1032724ba675SRob Herring clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>; 1033724ba675SRob Herring clock-names = "apb_pclk", "atclk"; 1034724ba675SRob Herring 1035724ba675SRob Herring in-ports { 1036724ba675SRob Herring #address-cells = <1>; 1037724ba675SRob Herring #size-cells = <0>; 1038724ba675SRob Herring 1039724ba675SRob Herring port@0 { 1040724ba675SRob Herring reg = <0>; 1041724ba675SRob Herring kpss_in0: endpoint { 1042724ba675SRob Herring remote-endpoint = <&etm0_out>; 1043724ba675SRob Herring }; 1044724ba675SRob Herring }; 1045724ba675SRob Herring port@1 { 1046724ba675SRob Herring reg = <1>; 1047724ba675SRob Herring kpss_in1: endpoint { 1048724ba675SRob Herring remote-endpoint = <&etm1_out>; 1049724ba675SRob Herring }; 1050724ba675SRob Herring }; 1051724ba675SRob Herring port@2 { 1052724ba675SRob Herring reg = <2>; 1053724ba675SRob Herring kpss_in2: endpoint { 1054724ba675SRob Herring remote-endpoint = <&etm2_out>; 1055724ba675SRob Herring }; 1056724ba675SRob Herring }; 1057724ba675SRob Herring port@3 { 1058724ba675SRob Herring reg = <3>; 1059724ba675SRob Herring kpss_in3: endpoint { 1060724ba675SRob Herring remote-endpoint = <&etm3_out>; 1061724ba675SRob Herring }; 1062724ba675SRob Herring }; 1063724ba675SRob Herring }; 1064724ba675SRob Herring 1065724ba675SRob Herring out-ports { 1066724ba675SRob Herring port { 1067724ba675SRob Herring kpss_out: endpoint { 1068724ba675SRob Herring remote-endpoint = <&funnel1_in5>; 1069724ba675SRob Herring }; 1070724ba675SRob Herring }; 1071724ba675SRob Herring }; 1072724ba675SRob Herring }; 1073724ba675SRob Herring 1074724ba675SRob Herring gcc: clock-controller@fc400000 { 1075724ba675SRob Herring compatible = "qcom,gcc-msm8974"; 1076724ba675SRob Herring #clock-cells = <1>; 1077724ba675SRob Herring #reset-cells = <1>; 1078724ba675SRob Herring #power-domain-cells = <1>; 1079724ba675SRob Herring reg = <0xfc400000 0x4000>; 1080724ba675SRob Herring 1081724ba675SRob Herring clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>, 1082724ba675SRob Herring <&sleep_clk>; 1083724ba675SRob Herring clock-names = "xo", 1084724ba675SRob Herring "sleep_clk"; 1085724ba675SRob Herring }; 1086724ba675SRob Herring 1087724ba675SRob Herring rpm_msg_ram: sram@fc428000 { 1088724ba675SRob Herring compatible = "qcom,rpm-msg-ram"; 1089724ba675SRob Herring reg = <0xfc428000 0x4000>; 109002c58ac7SMatti Lehtimäki 109102c58ac7SMatti Lehtimäki #address-cells = <1>; 109202c58ac7SMatti Lehtimäki #size-cells = <1>; 109302c58ac7SMatti Lehtimäki ranges = <0 0xfc428000 0x4000>; 109402c58ac7SMatti Lehtimäki 109502c58ac7SMatti Lehtimäki apss_master_stats: sram@150 { 109602c58ac7SMatti Lehtimäki reg = <0x150 0x14>; 109702c58ac7SMatti Lehtimäki }; 109802c58ac7SMatti Lehtimäki 109902c58ac7SMatti Lehtimäki mpss_master_stats: sram@b50 { 110002c58ac7SMatti Lehtimäki reg = <0xb50 0x14>; 110102c58ac7SMatti Lehtimäki }; 110202c58ac7SMatti Lehtimäki 110302c58ac7SMatti Lehtimäki lpss_master_stats: sram@1550 { 110402c58ac7SMatti Lehtimäki reg = <0x1550 0x14>; 110502c58ac7SMatti Lehtimäki }; 110602c58ac7SMatti Lehtimäki 110702c58ac7SMatti Lehtimäki pronto_master_stats: sram@1f50 { 110802c58ac7SMatti Lehtimäki reg = <0x1f50 0x14>; 110902c58ac7SMatti Lehtimäki }; 1110724ba675SRob Herring }; 1111724ba675SRob Herring 1112724ba675SRob Herring bimc: interconnect@fc380000 { 1113724ba675SRob Herring reg = <0xfc380000 0x6a000>; 1114724ba675SRob Herring compatible = "qcom,msm8974-bimc"; 1115724ba675SRob Herring #interconnect-cells = <1>; 1116724ba675SRob Herring clock-names = "bus", "bus_a"; 1117724ba675SRob Herring clocks = <&rpmcc RPM_SMD_BIMC_CLK>, 1118724ba675SRob Herring <&rpmcc RPM_SMD_BIMC_A_CLK>; 1119724ba675SRob Herring }; 1120724ba675SRob Herring 1121724ba675SRob Herring snoc: interconnect@fc460000 { 1122724ba675SRob Herring reg = <0xfc460000 0x4000>; 1123724ba675SRob Herring compatible = "qcom,msm8974-snoc"; 1124724ba675SRob Herring #interconnect-cells = <1>; 1125724ba675SRob Herring clock-names = "bus", "bus_a"; 1126724ba675SRob Herring clocks = <&rpmcc RPM_SMD_SNOC_CLK>, 1127724ba675SRob Herring <&rpmcc RPM_SMD_SNOC_A_CLK>; 1128724ba675SRob Herring }; 1129724ba675SRob Herring 1130724ba675SRob Herring pnoc: interconnect@fc468000 { 1131724ba675SRob Herring reg = <0xfc468000 0x4000>; 1132724ba675SRob Herring compatible = "qcom,msm8974-pnoc"; 1133724ba675SRob Herring #interconnect-cells = <1>; 1134724ba675SRob Herring clock-names = "bus", "bus_a"; 1135724ba675SRob Herring clocks = <&rpmcc RPM_SMD_PNOC_CLK>, 1136724ba675SRob Herring <&rpmcc RPM_SMD_PNOC_A_CLK>; 1137724ba675SRob Herring }; 1138724ba675SRob Herring 1139724ba675SRob Herring ocmemnoc: interconnect@fc470000 { 1140724ba675SRob Herring reg = <0xfc470000 0x4000>; 1141724ba675SRob Herring compatible = "qcom,msm8974-ocmemnoc"; 1142724ba675SRob Herring #interconnect-cells = <1>; 1143724ba675SRob Herring clock-names = "bus", "bus_a"; 1144724ba675SRob Herring clocks = <&rpmcc RPM_SMD_OCMEMGX_CLK>, 1145724ba675SRob Herring <&rpmcc RPM_SMD_OCMEMGX_A_CLK>; 1146724ba675SRob Herring }; 1147724ba675SRob Herring 1148724ba675SRob Herring mmssnoc: interconnect@fc478000 { 1149724ba675SRob Herring reg = <0xfc478000 0x4000>; 1150724ba675SRob Herring compatible = "qcom,msm8974-mmssnoc"; 1151724ba675SRob Herring #interconnect-cells = <1>; 1152724ba675SRob Herring clock-names = "bus", "bus_a"; 1153724ba675SRob Herring clocks = <&mmcc MMSS_S0_AXI_CLK>, 1154724ba675SRob Herring <&mmcc MMSS_S0_AXI_CLK>; 1155724ba675SRob Herring }; 1156724ba675SRob Herring 1157724ba675SRob Herring cnoc: interconnect@fc480000 { 1158724ba675SRob Herring reg = <0xfc480000 0x4000>; 1159724ba675SRob Herring compatible = "qcom,msm8974-cnoc"; 1160724ba675SRob Herring #interconnect-cells = <1>; 1161724ba675SRob Herring clock-names = "bus", "bus_a"; 1162724ba675SRob Herring clocks = <&rpmcc RPM_SMD_CNOC_CLK>, 1163724ba675SRob Herring <&rpmcc RPM_SMD_CNOC_A_CLK>; 1164724ba675SRob Herring }; 1165724ba675SRob Herring 1166724ba675SRob Herring tsens: thermal-sensor@fc4a9000 { 1167724ba675SRob Herring compatible = "qcom,msm8974-tsens", "qcom,tsens-v0_1"; 1168724ba675SRob Herring reg = <0xfc4a9000 0x1000>, /* TM */ 1169724ba675SRob Herring <0xfc4a8000 0x1000>; /* SROT */ 1170724ba675SRob Herring nvmem-cells = <&tsens_mode>, 1171724ba675SRob Herring <&tsens_base1>, <&tsens_base2>, 1172724ba675SRob Herring <&tsens_use_backup>, 1173724ba675SRob Herring <&tsens_mode_backup>, 1174724ba675SRob Herring <&tsens_base1_backup>, <&tsens_base2_backup>, 1175724ba675SRob Herring <&tsens_s0_p1>, <&tsens_s0_p2>, 1176724ba675SRob Herring <&tsens_s1_p1>, <&tsens_s1_p2>, 1177724ba675SRob Herring <&tsens_s2_p1>, <&tsens_s2_p2>, 1178724ba675SRob Herring <&tsens_s3_p1>, <&tsens_s3_p2>, 1179724ba675SRob Herring <&tsens_s4_p1>, <&tsens_s4_p2>, 1180724ba675SRob Herring <&tsens_s5_p1>, <&tsens_s5_p2>, 1181724ba675SRob Herring <&tsens_s6_p1>, <&tsens_s6_p2>, 1182724ba675SRob Herring <&tsens_s7_p1>, <&tsens_s7_p2>, 1183724ba675SRob Herring <&tsens_s8_p1>, <&tsens_s8_p2>, 1184724ba675SRob Herring <&tsens_s9_p1>, <&tsens_s9_p2>, 1185724ba675SRob Herring <&tsens_s10_p1>, <&tsens_s10_p2>, 1186724ba675SRob Herring <&tsens_s0_p1_backup>, <&tsens_s0_p2_backup>, 1187724ba675SRob Herring <&tsens_s1_p1_backup>, <&tsens_s1_p2_backup>, 1188724ba675SRob Herring <&tsens_s2_p1_backup>, <&tsens_s2_p2_backup>, 1189724ba675SRob Herring <&tsens_s3_p1_backup>, <&tsens_s3_p2_backup>, 1190724ba675SRob Herring <&tsens_s4_p1_backup>, <&tsens_s4_p2_backup>, 1191724ba675SRob Herring <&tsens_s5_p1_backup>, <&tsens_s5_p2_backup>, 1192724ba675SRob Herring <&tsens_s6_p1_backup>, <&tsens_s6_p2_backup>, 1193724ba675SRob Herring <&tsens_s7_p1_backup>, <&tsens_s7_p2_backup>, 1194724ba675SRob Herring <&tsens_s8_p1_backup>, <&tsens_s8_p2_backup>, 1195724ba675SRob Herring <&tsens_s9_p1_backup>, <&tsens_s9_p2_backup>, 1196724ba675SRob Herring <&tsens_s10_p1_backup>, <&tsens_s10_p2_backup>; 1197724ba675SRob Herring nvmem-cell-names = "mode", 1198724ba675SRob Herring "base1", "base2", 1199724ba675SRob Herring "use_backup", 1200724ba675SRob Herring "mode_backup", 1201724ba675SRob Herring "base1_backup", "base2_backup", 1202724ba675SRob Herring "s0_p1", "s0_p2", 1203724ba675SRob Herring "s1_p1", "s1_p2", 1204724ba675SRob Herring "s2_p1", "s2_p2", 1205724ba675SRob Herring "s3_p1", "s3_p2", 1206724ba675SRob Herring "s4_p1", "s4_p2", 1207724ba675SRob Herring "s5_p1", "s5_p2", 1208724ba675SRob Herring "s6_p1", "s6_p2", 1209724ba675SRob Herring "s7_p1", "s7_p2", 1210724ba675SRob Herring "s8_p1", "s8_p2", 1211724ba675SRob Herring "s9_p1", "s9_p2", 1212724ba675SRob Herring "s10_p1", "s10_p2", 1213724ba675SRob Herring "s0_p1_backup", "s0_p2_backup", 1214724ba675SRob Herring "s1_p1_backup", "s1_p2_backup", 1215724ba675SRob Herring "s2_p1_backup", "s2_p2_backup", 1216724ba675SRob Herring "s3_p1_backup", "s3_p2_backup", 1217724ba675SRob Herring "s4_p1_backup", "s4_p2_backup", 1218724ba675SRob Herring "s5_p1_backup", "s5_p2_backup", 1219724ba675SRob Herring "s6_p1_backup", "s6_p2_backup", 1220724ba675SRob Herring "s7_p1_backup", "s7_p2_backup", 1221724ba675SRob Herring "s8_p1_backup", "s8_p2_backup", 1222724ba675SRob Herring "s9_p1_backup", "s9_p2_backup", 1223724ba675SRob Herring "s10_p1_backup", "s10_p2_backup"; 1224724ba675SRob Herring #qcom,sensors = <11>; 1225724ba675SRob Herring interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 1226724ba675SRob Herring interrupt-names = "uplow"; 1227724ba675SRob Herring #thermal-sensor-cells = <1>; 1228724ba675SRob Herring }; 1229724ba675SRob Herring 1230724ba675SRob Herring restart@fc4ab000 { 1231724ba675SRob Herring compatible = "qcom,pshold"; 1232724ba675SRob Herring reg = <0xfc4ab000 0x4>; 1233724ba675SRob Herring }; 1234724ba675SRob Herring 1235724ba675SRob Herring qfprom: qfprom@fc4bc000 { 1236724ba675SRob Herring compatible = "qcom,msm8974-qfprom", "qcom,qfprom"; 1237724ba675SRob Herring reg = <0xfc4bc000 0x1000>; 1238724ba675SRob Herring #address-cells = <1>; 1239724ba675SRob Herring #size-cells = <1>; 1240724ba675SRob Herring 1241724ba675SRob Herring tsens_base1: base1@d0 { 1242724ba675SRob Herring reg = <0xd0 0x1>; 1243724ba675SRob Herring bits = <0 8>; 1244724ba675SRob Herring }; 1245724ba675SRob Herring 1246724ba675SRob Herring tsens_s0_p1: s0-p1@d1 { 1247724ba675SRob Herring reg = <0xd1 0x1>; 1248724ba675SRob Herring bits = <0 6>; 1249724ba675SRob Herring }; 1250724ba675SRob Herring 1251724ba675SRob Herring tsens_s1_p1: s1-p1@d2 { 1252724ba675SRob Herring reg = <0xd1 0x2>; 1253724ba675SRob Herring bits = <6 6>; 1254724ba675SRob Herring }; 1255724ba675SRob Herring 1256724ba675SRob Herring tsens_s2_p1: s2-p1@d2 { 1257724ba675SRob Herring reg = <0xd2 0x2>; 1258724ba675SRob Herring bits = <4 6>; 1259724ba675SRob Herring }; 1260724ba675SRob Herring 1261724ba675SRob Herring tsens_s3_p1: s3-p1@d3 { 1262724ba675SRob Herring reg = <0xd3 0x1>; 1263724ba675SRob Herring bits = <2 6>; 1264724ba675SRob Herring }; 1265724ba675SRob Herring 1266724ba675SRob Herring tsens_s4_p1: s4-p1@d4 { 1267724ba675SRob Herring reg = <0xd4 0x1>; 1268724ba675SRob Herring bits = <0 6>; 1269724ba675SRob Herring }; 1270724ba675SRob Herring 1271724ba675SRob Herring tsens_s5_p1: s5-p1@d4 { 1272724ba675SRob Herring reg = <0xd4 0x2>; 1273724ba675SRob Herring bits = <6 6>; 1274724ba675SRob Herring }; 1275724ba675SRob Herring 1276724ba675SRob Herring tsens_s6_p1: s6-p1@d5 { 1277724ba675SRob Herring reg = <0xd5 0x2>; 1278724ba675SRob Herring bits = <4 6>; 1279724ba675SRob Herring }; 1280724ba675SRob Herring 1281724ba675SRob Herring tsens_s7_p1: s7-p1@d6 { 1282724ba675SRob Herring reg = <0xd6 0x1>; 1283724ba675SRob Herring bits = <2 6>; 1284724ba675SRob Herring }; 1285724ba675SRob Herring 1286724ba675SRob Herring tsens_s8_p1: s8-p1@d7 { 1287724ba675SRob Herring reg = <0xd7 0x1>; 1288724ba675SRob Herring bits = <0 6>; 1289724ba675SRob Herring }; 1290724ba675SRob Herring 1291724ba675SRob Herring tsens_mode: mode@d7 { 1292724ba675SRob Herring reg = <0xd7 0x1>; 1293724ba675SRob Herring bits = <6 2>; 1294724ba675SRob Herring }; 1295724ba675SRob Herring 1296724ba675SRob Herring tsens_s9_p1: s9-p1@d8 { 1297724ba675SRob Herring reg = <0xd8 0x1>; 1298724ba675SRob Herring bits = <0 6>; 1299724ba675SRob Herring }; 1300724ba675SRob Herring 1301724ba675SRob Herring tsens_s10_p1: s10_p1@d8 { 1302724ba675SRob Herring reg = <0xd8 0x2>; 1303724ba675SRob Herring bits = <6 6>; 1304724ba675SRob Herring }; 1305724ba675SRob Herring 1306724ba675SRob Herring tsens_base2: base2@d9 { 1307724ba675SRob Herring reg = <0xd9 0x2>; 1308724ba675SRob Herring bits = <4 8>; 1309724ba675SRob Herring }; 1310724ba675SRob Herring 1311724ba675SRob Herring tsens_s0_p2: s0-p2@da { 1312724ba675SRob Herring reg = <0xda 0x2>; 1313724ba675SRob Herring bits = <4 6>; 1314724ba675SRob Herring }; 1315724ba675SRob Herring 1316724ba675SRob Herring tsens_s1_p2: s1-p2@db { 1317724ba675SRob Herring reg = <0xdb 0x1>; 1318724ba675SRob Herring bits = <2 6>; 1319724ba675SRob Herring }; 1320724ba675SRob Herring 1321724ba675SRob Herring tsens_s2_p2: s2-p2@dc { 1322724ba675SRob Herring reg = <0xdc 0x1>; 1323724ba675SRob Herring bits = <0 6>; 1324724ba675SRob Herring }; 1325724ba675SRob Herring 1326724ba675SRob Herring tsens_s3_p2: s3-p2@dc { 1327724ba675SRob Herring reg = <0xdc 0x2>; 1328724ba675SRob Herring bits = <6 6>; 1329724ba675SRob Herring }; 1330724ba675SRob Herring 1331724ba675SRob Herring tsens_s4_p2: s4-p2@dd { 1332724ba675SRob Herring reg = <0xdd 0x2>; 1333724ba675SRob Herring bits = <4 6>; 1334724ba675SRob Herring }; 1335724ba675SRob Herring 1336724ba675SRob Herring tsens_s5_p2: s5-p2@de { 1337724ba675SRob Herring reg = <0xde 0x2>; 1338724ba675SRob Herring bits = <2 6>; 1339724ba675SRob Herring }; 1340724ba675SRob Herring 1341724ba675SRob Herring tsens_s6_p2: s6-p2@df { 1342724ba675SRob Herring reg = <0xdf 0x1>; 1343724ba675SRob Herring bits = <0 6>; 1344724ba675SRob Herring }; 1345724ba675SRob Herring 1346724ba675SRob Herring tsens_s7_p2: s7-p2@e0 { 1347724ba675SRob Herring reg = <0xe0 0x1>; 1348724ba675SRob Herring bits = <0 6>; 1349724ba675SRob Herring }; 1350724ba675SRob Herring 1351724ba675SRob Herring tsens_s8_p2: s8-p2@e0 { 1352724ba675SRob Herring reg = <0xe0 0x2>; 1353724ba675SRob Herring bits = <6 6>; 1354724ba675SRob Herring }; 1355724ba675SRob Herring 1356724ba675SRob Herring tsens_s9_p2: s9-p2@e1 { 1357724ba675SRob Herring reg = <0xe1 0x2>; 1358724ba675SRob Herring bits = <4 6>; 1359724ba675SRob Herring }; 1360724ba675SRob Herring 1361724ba675SRob Herring tsens_s10_p2: s10_p2@e2 { 1362724ba675SRob Herring reg = <0xe2 0x2>; 1363724ba675SRob Herring bits = <2 6>; 1364724ba675SRob Herring }; 1365724ba675SRob Herring 1366724ba675SRob Herring tsens_s5_p2_backup: s5-p2_backup@e3 { 1367724ba675SRob Herring reg = <0xe3 0x2>; 1368724ba675SRob Herring bits = <0 6>; 1369724ba675SRob Herring }; 1370724ba675SRob Herring 1371724ba675SRob Herring tsens_mode_backup: mode_backup@e3 { 1372724ba675SRob Herring reg = <0xe3 0x1>; 1373724ba675SRob Herring bits = <6 2>; 1374724ba675SRob Herring }; 1375724ba675SRob Herring 1376724ba675SRob Herring tsens_s6_p2_backup: s6-p2_backup@e4 { 1377724ba675SRob Herring reg = <0xe4 0x1>; 1378724ba675SRob Herring bits = <0 6>; 1379724ba675SRob Herring }; 1380724ba675SRob Herring 1381724ba675SRob Herring tsens_s7_p2_backup: s7-p2_backup@e4 { 1382724ba675SRob Herring reg = <0xe4 0x2>; 1383724ba675SRob Herring bits = <6 6>; 1384724ba675SRob Herring }; 1385724ba675SRob Herring 1386724ba675SRob Herring tsens_s8_p2_backup: s8-p2_backup@e5 { 1387724ba675SRob Herring reg = <0xe5 0x2>; 1388724ba675SRob Herring bits = <4 6>; 1389724ba675SRob Herring }; 1390724ba675SRob Herring 1391724ba675SRob Herring tsens_s9_p2_backup: s9-p2_backup@e6 { 1392724ba675SRob Herring reg = <0xe6 0x2>; 1393724ba675SRob Herring bits = <2 6>; 1394724ba675SRob Herring }; 1395724ba675SRob Herring 1396724ba675SRob Herring tsens_s10_p2_backup: s10_p2_backup@e7 { 1397724ba675SRob Herring reg = <0xe7 0x1>; 1398724ba675SRob Herring bits = <0 6>; 1399724ba675SRob Herring }; 1400724ba675SRob Herring 1401724ba675SRob Herring tsens_base1_backup: base1_backup@440 { 1402724ba675SRob Herring reg = <0x440 0x1>; 1403724ba675SRob Herring bits = <0 8>; 1404724ba675SRob Herring }; 1405724ba675SRob Herring 1406724ba675SRob Herring tsens_s0_p1_backup: s0-p1_backup@441 { 1407724ba675SRob Herring reg = <0x441 0x1>; 1408724ba675SRob Herring bits = <0 6>; 1409724ba675SRob Herring }; 1410724ba675SRob Herring 1411724ba675SRob Herring tsens_s1_p1_backup: s1-p1_backup@442 { 1412724ba675SRob Herring reg = <0x441 0x2>; 1413724ba675SRob Herring bits = <6 6>; 1414724ba675SRob Herring }; 1415724ba675SRob Herring 1416724ba675SRob Herring tsens_s2_p1_backup: s2-p1_backup@442 { 1417724ba675SRob Herring reg = <0x442 0x2>; 1418724ba675SRob Herring bits = <4 6>; 1419724ba675SRob Herring }; 1420724ba675SRob Herring 1421724ba675SRob Herring tsens_s3_p1_backup: s3-p1_backup@443 { 1422724ba675SRob Herring reg = <0x443 0x1>; 1423724ba675SRob Herring bits = <2 6>; 1424724ba675SRob Herring }; 1425724ba675SRob Herring 1426724ba675SRob Herring tsens_s4_p1_backup: s4-p1_backup@444 { 1427724ba675SRob Herring reg = <0x444 0x1>; 1428724ba675SRob Herring bits = <0 6>; 1429724ba675SRob Herring }; 1430724ba675SRob Herring 1431724ba675SRob Herring tsens_s5_p1_backup: s5-p1_backup@444 { 1432724ba675SRob Herring reg = <0x444 0x2>; 1433724ba675SRob Herring bits = <6 6>; 1434724ba675SRob Herring }; 1435724ba675SRob Herring 1436724ba675SRob Herring tsens_s6_p1_backup: s6-p1_backup@445 { 1437724ba675SRob Herring reg = <0x445 0x2>; 1438724ba675SRob Herring bits = <4 6>; 1439724ba675SRob Herring }; 1440724ba675SRob Herring 1441724ba675SRob Herring tsens_s7_p1_backup: s7-p1_backup@446 { 1442724ba675SRob Herring reg = <0x446 0x1>; 1443724ba675SRob Herring bits = <2 6>; 1444724ba675SRob Herring }; 1445724ba675SRob Herring 1446724ba675SRob Herring tsens_use_backup: use_backup@447 { 1447724ba675SRob Herring reg = <0x447 0x1>; 1448724ba675SRob Herring bits = <5 3>; 1449724ba675SRob Herring }; 1450724ba675SRob Herring 1451724ba675SRob Herring tsens_s8_p1_backup: s8-p1_backup@448 { 1452724ba675SRob Herring reg = <0x448 0x1>; 1453724ba675SRob Herring bits = <0 6>; 1454724ba675SRob Herring }; 1455724ba675SRob Herring 1456724ba675SRob Herring tsens_s9_p1_backup: s9-p1_backup@448 { 1457724ba675SRob Herring reg = <0x448 0x2>; 1458724ba675SRob Herring bits = <6 6>; 1459724ba675SRob Herring }; 1460724ba675SRob Herring 1461724ba675SRob Herring tsens_s10_p1_backup: s10_p1_backup@449 { 1462724ba675SRob Herring reg = <0x449 0x2>; 1463724ba675SRob Herring bits = <4 6>; 1464724ba675SRob Herring }; 1465724ba675SRob Herring 1466724ba675SRob Herring tsens_base2_backup: base2_backup@44a { 1467724ba675SRob Herring reg = <0x44a 0x2>; 1468724ba675SRob Herring bits = <2 8>; 1469724ba675SRob Herring }; 1470724ba675SRob Herring 1471724ba675SRob Herring tsens_s0_p2_backup: s0-p2_backup@44b { 1472724ba675SRob Herring reg = <0x44b 0x3>; 1473724ba675SRob Herring bits = <2 6>; 1474724ba675SRob Herring }; 1475724ba675SRob Herring 1476724ba675SRob Herring tsens_s1_p2_backup: s1-p2_backup@44c { 1477724ba675SRob Herring reg = <0x44c 0x1>; 1478724ba675SRob Herring bits = <0 6>; 1479724ba675SRob Herring }; 1480724ba675SRob Herring 1481724ba675SRob Herring tsens_s2_p2_backup: s2-p2_backup@44c { 1482724ba675SRob Herring reg = <0x44c 0x2>; 1483724ba675SRob Herring bits = <6 6>; 1484724ba675SRob Herring }; 1485724ba675SRob Herring 1486724ba675SRob Herring tsens_s3_p2_backup: s3-p2_backup@44d { 1487724ba675SRob Herring reg = <0x44d 0x2>; 1488724ba675SRob Herring bits = <4 6>; 1489724ba675SRob Herring }; 1490724ba675SRob Herring 1491724ba675SRob Herring tsens_s4_p2_backup: s4-p2_backup@44e { 1492724ba675SRob Herring reg = <0x44e 0x1>; 1493724ba675SRob Herring bits = <2 6>; 1494724ba675SRob Herring }; 1495724ba675SRob Herring }; 1496724ba675SRob Herring 1497724ba675SRob Herring spmi_bus: spmi@fc4cf000 { 1498724ba675SRob Herring compatible = "qcom,spmi-pmic-arb"; 1499724ba675SRob Herring reg-names = "core", "intr", "cnfg"; 1500724ba675SRob Herring reg = <0xfc4cf000 0x1000>, 1501724ba675SRob Herring <0xfc4cb000 0x1000>, 1502724ba675SRob Herring <0xfc4ca000 0x1000>; 1503724ba675SRob Herring interrupt-names = "periph_irq"; 1504724ba675SRob Herring interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1505724ba675SRob Herring qcom,ee = <0>; 1506724ba675SRob Herring qcom,channel = <0>; 1507724ba675SRob Herring #address-cells = <2>; 1508724ba675SRob Herring #size-cells = <0>; 1509724ba675SRob Herring interrupt-controller; 1510724ba675SRob Herring #interrupt-cells = <4>; 1511724ba675SRob Herring }; 1512724ba675SRob Herring 1513724ba675SRob Herring bam_dmux_dma: dma-controller@fc834000 { 1514724ba675SRob Herring compatible = "qcom,bam-v1.4.0"; 1515724ba675SRob Herring reg = <0xfc834000 0x7000>; 1516724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1517724ba675SRob Herring #dma-cells = <1>; 1518724ba675SRob Herring qcom,ee = <0>; 1519724ba675SRob Herring 1520724ba675SRob Herring num-channels = <6>; 1521724ba675SRob Herring qcom,num-ees = <1>; 1522724ba675SRob Herring qcom,powered-remotely; 1523724ba675SRob Herring }; 1524724ba675SRob Herring 1525724ba675SRob Herring remoteproc_mss: remoteproc@fc880000 { 1526724ba675SRob Herring compatible = "qcom,msm8974-mss-pil"; 1527724ba675SRob Herring reg = <0xfc880000 0x100>, <0xfc820000 0x020>; 1528724ba675SRob Herring reg-names = "qdsp6", "rmb"; 1529724ba675SRob Herring 1530724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 24 IRQ_TYPE_EDGE_RISING>, 1531724ba675SRob Herring <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 1532724ba675SRob Herring <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 1533724ba675SRob Herring <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 1534724ba675SRob Herring <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>; 1535724ba675SRob Herring interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; 1536724ba675SRob Herring 1537724ba675SRob Herring clocks = <&gcc GCC_MSS_Q6_BIMC_AXI_CLK>, 1538724ba675SRob Herring <&gcc GCC_MSS_CFG_AHB_CLK>, 1539724ba675SRob Herring <&gcc GCC_BOOT_ROM_AHB_CLK>, 1540724ba675SRob Herring <&xo_board>; 1541724ba675SRob Herring clock-names = "iface", "bus", "mem", "xo"; 1542724ba675SRob Herring 1543724ba675SRob Herring resets = <&gcc GCC_MSS_RESTART>; 1544724ba675SRob Herring reset-names = "mss_restart"; 1545724ba675SRob Herring 1546724ba675SRob Herring qcom,halt-regs = <&tcsr_mutex 0x1180 0x1200 0x1280>; 1547724ba675SRob Herring 1548724ba675SRob Herring qcom,smem-states = <&modem_smp2p_out 0>; 1549724ba675SRob Herring qcom,smem-state-names = "stop"; 1550724ba675SRob Herring 1551724ba675SRob Herring status = "disabled"; 1552724ba675SRob Herring 1553724ba675SRob Herring mba { 1554724ba675SRob Herring memory-region = <&mba_region>; 1555724ba675SRob Herring }; 1556724ba675SRob Herring 1557724ba675SRob Herring mpss { 1558724ba675SRob Herring memory-region = <&mpss_region>; 1559724ba675SRob Herring }; 1560724ba675SRob Herring 1561724ba675SRob Herring bam_dmux: bam-dmux { 1562724ba675SRob Herring compatible = "qcom,bam-dmux"; 1563724ba675SRob Herring 1564724ba675SRob Herring interrupt-parent = <&modem_smsm>; 1565724ba675SRob Herring interrupts = <1 IRQ_TYPE_EDGE_BOTH>, <11 IRQ_TYPE_EDGE_BOTH>; 1566724ba675SRob Herring interrupt-names = "pc", "pc-ack"; 1567724ba675SRob Herring 1568724ba675SRob Herring qcom,smem-states = <&apps_smsm 1>, <&apps_smsm 11>; 1569724ba675SRob Herring qcom,smem-state-names = "pc", "pc-ack"; 1570724ba675SRob Herring 1571724ba675SRob Herring dmas = <&bam_dmux_dma 4>, <&bam_dmux_dma 5>; 1572724ba675SRob Herring dma-names = "tx", "rx"; 1573724ba675SRob Herring }; 1574724ba675SRob Herring 1575724ba675SRob Herring smd-edge { 1576724ba675SRob Herring interrupts = <GIC_SPI 25 IRQ_TYPE_EDGE_RISING>; 1577724ba675SRob Herring 1578724ba675SRob Herring qcom,ipc = <&apcs 8 12>; 1579724ba675SRob Herring qcom,smd-edge = <0>; 1580724ba675SRob Herring 1581724ba675SRob Herring label = "modem"; 1582724ba675SRob Herring }; 1583724ba675SRob Herring }; 1584724ba675SRob Herring 1585724ba675SRob Herring tcsr_mutex: hwlock@fd484000 { 1586724ba675SRob Herring compatible = "qcom,msm8974-tcsr-mutex", "qcom,tcsr-mutex", "syscon"; 1587724ba675SRob Herring reg = <0xfd484000 0x2000>; 1588724ba675SRob Herring #hwlock-cells = <1>; 1589724ba675SRob Herring }; 1590724ba675SRob Herring 1591724ba675SRob Herring tcsr: syscon@fd4a0000 { 1592724ba675SRob Herring compatible = "qcom,tcsr-msm8974", "syscon"; 1593724ba675SRob Herring reg = <0xfd4a0000 0x10000>; 1594724ba675SRob Herring }; 1595724ba675SRob Herring 1596724ba675SRob Herring tlmm: pinctrl@fd510000 { 1597724ba675SRob Herring compatible = "qcom,msm8974-pinctrl"; 1598724ba675SRob Herring reg = <0xfd510000 0x4000>; 1599724ba675SRob Herring gpio-controller; 1600724ba675SRob Herring gpio-ranges = <&tlmm 0 0 146>; 1601724ba675SRob Herring #gpio-cells = <2>; 1602724ba675SRob Herring interrupt-controller; 1603724ba675SRob Herring #interrupt-cells = <2>; 1604724ba675SRob Herring interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 1605724ba675SRob Herring 1606724ba675SRob Herring sdc1_off: sdc1-off-state { 1607724ba675SRob Herring clk-pins { 1608724ba675SRob Herring pins = "sdc1_clk"; 1609724ba675SRob Herring bias-disable; 1610724ba675SRob Herring drive-strength = <2>; 1611724ba675SRob Herring }; 1612724ba675SRob Herring 1613724ba675SRob Herring cmd-pins { 1614724ba675SRob Herring pins = "sdc1_cmd"; 1615724ba675SRob Herring bias-pull-up; 1616724ba675SRob Herring drive-strength = <2>; 1617724ba675SRob Herring }; 1618724ba675SRob Herring 1619724ba675SRob Herring data-pins { 1620724ba675SRob Herring pins = "sdc1_data"; 1621724ba675SRob Herring bias-pull-up; 1622724ba675SRob Herring drive-strength = <2>; 1623724ba675SRob Herring }; 1624724ba675SRob Herring }; 1625724ba675SRob Herring 1626724ba675SRob Herring sdc2_off: sdc2-off-state { 1627724ba675SRob Herring clk-pins { 1628724ba675SRob Herring pins = "sdc2_clk"; 1629724ba675SRob Herring bias-disable; 1630724ba675SRob Herring drive-strength = <2>; 1631724ba675SRob Herring }; 1632724ba675SRob Herring 1633724ba675SRob Herring cmd-pins { 1634724ba675SRob Herring pins = "sdc2_cmd"; 1635724ba675SRob Herring bias-pull-up; 1636724ba675SRob Herring drive-strength = <2>; 1637724ba675SRob Herring }; 1638724ba675SRob Herring 1639724ba675SRob Herring data-pins { 1640724ba675SRob Herring pins = "sdc2_data"; 1641724ba675SRob Herring bias-pull-up; 1642724ba675SRob Herring drive-strength = <2>; 1643724ba675SRob Herring }; 1644724ba675SRob Herring 1645724ba675SRob Herring cd-pins { 1646724ba675SRob Herring pins = "gpio54"; 1647724ba675SRob Herring function = "gpio"; 1648724ba675SRob Herring bias-disable; 1649724ba675SRob Herring drive-strength = <2>; 1650724ba675SRob Herring }; 1651724ba675SRob Herring }; 1652724ba675SRob Herring 1653724ba675SRob Herring blsp1_uart2_default: blsp1-uart2-default-state { 1654724ba675SRob Herring rx-pins { 1655724ba675SRob Herring pins = "gpio5"; 1656724ba675SRob Herring function = "blsp_uart2"; 1657724ba675SRob Herring drive-strength = <2>; 1658724ba675SRob Herring bias-pull-up; 1659724ba675SRob Herring }; 1660724ba675SRob Herring 1661724ba675SRob Herring tx-pins { 1662724ba675SRob Herring pins = "gpio4"; 1663724ba675SRob Herring function = "blsp_uart2"; 1664724ba675SRob Herring drive-strength = <4>; 1665724ba675SRob Herring bias-disable; 1666724ba675SRob Herring }; 1667724ba675SRob Herring }; 1668724ba675SRob Herring 1669724ba675SRob Herring blsp2_uart1_default: blsp2-uart1-default-state { 1670724ba675SRob Herring tx-rts-pins { 1671724ba675SRob Herring pins = "gpio41", "gpio44"; 1672724ba675SRob Herring function = "blsp_uart7"; 1673724ba675SRob Herring drive-strength = <2>; 1674724ba675SRob Herring bias-disable; 1675724ba675SRob Herring }; 1676724ba675SRob Herring 1677724ba675SRob Herring rx-cts-pins { 1678724ba675SRob Herring pins = "gpio42", "gpio43"; 1679724ba675SRob Herring function = "blsp_uart7"; 1680724ba675SRob Herring drive-strength = <2>; 1681724ba675SRob Herring bias-pull-up; 1682724ba675SRob Herring }; 1683724ba675SRob Herring }; 1684724ba675SRob Herring 1685724ba675SRob Herring blsp2_uart1_sleep: blsp2-uart1-sleep-state { 1686724ba675SRob Herring pins = "gpio41", "gpio42", "gpio43", "gpio44"; 1687724ba675SRob Herring function = "gpio"; 1688724ba675SRob Herring drive-strength = <2>; 1689724ba675SRob Herring bias-pull-down; 1690724ba675SRob Herring }; 1691724ba675SRob Herring 1692724ba675SRob Herring blsp2_uart4_default: blsp2-uart4-default-state { 1693724ba675SRob Herring tx-rts-pins { 1694724ba675SRob Herring pins = "gpio53", "gpio56"; 1695724ba675SRob Herring function = "blsp_uart10"; 1696724ba675SRob Herring drive-strength = <2>; 1697724ba675SRob Herring bias-disable; 1698724ba675SRob Herring }; 1699724ba675SRob Herring 1700724ba675SRob Herring rx-cts-pins { 1701724ba675SRob Herring pins = "gpio54", "gpio55"; 1702724ba675SRob Herring function = "blsp_uart10"; 1703724ba675SRob Herring drive-strength = <2>; 1704724ba675SRob Herring bias-pull-up; 1705724ba675SRob Herring }; 1706724ba675SRob Herring }; 1707724ba675SRob Herring 1708724ba675SRob Herring blsp1_i2c1_default: blsp1-i2c1-default-state { 1709724ba675SRob Herring pins = "gpio2", "gpio3"; 1710724ba675SRob Herring function = "blsp_i2c1"; 1711724ba675SRob Herring drive-strength = <2>; 1712724ba675SRob Herring bias-disable; 1713724ba675SRob Herring }; 1714724ba675SRob Herring 1715724ba675SRob Herring blsp1_i2c1_sleep: blsp1-i2c1-sleep-state { 1716724ba675SRob Herring pins = "gpio2", "gpio3"; 1717724ba675SRob Herring function = "blsp_i2c1"; 1718724ba675SRob Herring drive-strength = <2>; 1719724ba675SRob Herring bias-pull-up; 1720724ba675SRob Herring }; 1721724ba675SRob Herring 1722724ba675SRob Herring blsp1_i2c2_default: blsp1-i2c2-default-state { 1723724ba675SRob Herring pins = "gpio6", "gpio7"; 1724724ba675SRob Herring function = "blsp_i2c2"; 1725724ba675SRob Herring drive-strength = <2>; 1726724ba675SRob Herring bias-disable; 1727724ba675SRob Herring }; 1728724ba675SRob Herring 1729724ba675SRob Herring blsp1_i2c2_sleep: blsp1-i2c2-sleep-state { 1730724ba675SRob Herring pins = "gpio6", "gpio7"; 1731724ba675SRob Herring function = "blsp_i2c2"; 1732724ba675SRob Herring drive-strength = <2>; 1733724ba675SRob Herring bias-pull-up; 1734724ba675SRob Herring }; 1735724ba675SRob Herring 1736724ba675SRob Herring blsp1_i2c3_default: blsp1-i2c3-default-state { 1737724ba675SRob Herring pins = "gpio10", "gpio11"; 1738724ba675SRob Herring function = "blsp_i2c3"; 1739724ba675SRob Herring drive-strength = <2>; 1740724ba675SRob Herring bias-disable; 1741724ba675SRob Herring }; 1742724ba675SRob Herring 1743724ba675SRob Herring blsp1_i2c3_sleep: blsp1-i2c3-sleep-state { 1744724ba675SRob Herring pins = "gpio10", "gpio11"; 1745724ba675SRob Herring function = "blsp_i2c3"; 1746724ba675SRob Herring drive-strength = <2>; 1747724ba675SRob Herring bias-pull-up; 1748724ba675SRob Herring }; 1749724ba675SRob Herring 1750724ba675SRob Herring /* BLSP1_I2C4 info is missing */ 1751724ba675SRob Herring 1752724ba675SRob Herring /* BLSP1_I2C5 info is missing */ 1753724ba675SRob Herring 1754724ba675SRob Herring blsp1_i2c6_default: blsp1-i2c6-default-state { 1755724ba675SRob Herring pins = "gpio29", "gpio30"; 1756724ba675SRob Herring function = "blsp_i2c6"; 1757724ba675SRob Herring drive-strength = <2>; 1758724ba675SRob Herring bias-disable; 1759724ba675SRob Herring }; 1760724ba675SRob Herring 1761724ba675SRob Herring blsp1_i2c6_sleep: blsp1-i2c6-sleep-state { 1762724ba675SRob Herring pins = "gpio29", "gpio30"; 1763724ba675SRob Herring function = "blsp_i2c6"; 1764724ba675SRob Herring drive-strength = <2>; 1765724ba675SRob Herring bias-pull-up; 1766724ba675SRob Herring }; 1767724ba675SRob Herring /* 6 interfaces per QUP, BLSP2 indexes are numbered (n)+6 */ 1768724ba675SRob Herring 1769724ba675SRob Herring /* BLSP2_I2C1 info is missing */ 1770724ba675SRob Herring 1771724ba675SRob Herring blsp2_i2c2_default: blsp2-i2c2-default-state { 1772724ba675SRob Herring pins = "gpio47", "gpio48"; 1773724ba675SRob Herring function = "blsp_i2c8"; 1774724ba675SRob Herring drive-strength = <2>; 1775724ba675SRob Herring bias-disable; 1776724ba675SRob Herring }; 1777724ba675SRob Herring 1778724ba675SRob Herring blsp2_i2c2_sleep: blsp2-i2c2-sleep-state { 1779724ba675SRob Herring pins = "gpio47", "gpio48"; 1780724ba675SRob Herring function = "blsp_i2c8"; 1781724ba675SRob Herring drive-strength = <2>; 1782724ba675SRob Herring bias-pull-up; 1783724ba675SRob Herring }; 1784724ba675SRob Herring 1785724ba675SRob Herring /* BLSP2_I2C3 info is missing */ 1786724ba675SRob Herring 1787724ba675SRob Herring /* BLSP2_I2C4 info is missing */ 1788724ba675SRob Herring 1789724ba675SRob Herring blsp2_i2c5_default: blsp2-i2c5-default-state { 1790724ba675SRob Herring pins = "gpio83", "gpio84"; 1791724ba675SRob Herring function = "blsp_i2c11"; 1792724ba675SRob Herring drive-strength = <2>; 1793724ba675SRob Herring bias-disable; 1794724ba675SRob Herring }; 1795724ba675SRob Herring 1796724ba675SRob Herring blsp2_i2c5_sleep: blsp2-i2c5-sleep-state { 1797724ba675SRob Herring pins = "gpio83", "gpio84"; 1798724ba675SRob Herring function = "blsp_i2c11"; 1799724ba675SRob Herring drive-strength = <2>; 1800724ba675SRob Herring bias-pull-up; 1801724ba675SRob Herring }; 1802724ba675SRob Herring 1803724ba675SRob Herring blsp2_i2c6_default: blsp2-i2c6-default-state { 1804724ba675SRob Herring pins = "gpio87", "gpio88"; 1805724ba675SRob Herring function = "blsp_i2c12"; 1806724ba675SRob Herring drive-strength = <2>; 1807724ba675SRob Herring bias-disable; 1808724ba675SRob Herring }; 1809724ba675SRob Herring 1810724ba675SRob Herring blsp2_i2c6_sleep: blsp2-i2c6-sleep-state { 1811724ba675SRob Herring pins = "gpio87", "gpio88"; 1812724ba675SRob Herring function = "blsp_i2c12"; 1813724ba675SRob Herring drive-strength = <2>; 1814724ba675SRob Herring bias-pull-up; 1815724ba675SRob Herring }; 1816724ba675SRob Herring 1817724ba675SRob Herring cci_default: cci-default-state { 1818724ba675SRob Herring cci_i2c0_default: cci-i2c0-default-pins { 1819724ba675SRob Herring pins = "gpio19", "gpio20"; 1820724ba675SRob Herring function = "cci_i2c0"; 1821724ba675SRob Herring drive-strength = <2>; 1822724ba675SRob Herring bias-disable; 1823724ba675SRob Herring }; 1824724ba675SRob Herring 1825724ba675SRob Herring cci_i2c1_default: cci-i2c1-default-pins { 1826724ba675SRob Herring pins = "gpio21", "gpio22"; 1827724ba675SRob Herring function = "cci_i2c1"; 1828724ba675SRob Herring drive-strength = <2>; 1829724ba675SRob Herring bias-disable; 1830724ba675SRob Herring }; 1831724ba675SRob Herring }; 1832724ba675SRob Herring 1833724ba675SRob Herring cci_sleep: cci-sleep-state { 1834724ba675SRob Herring cci_i2c0_sleep: cci-i2c0-sleep-pins { 1835724ba675SRob Herring pins = "gpio19", "gpio20"; 1836724ba675SRob Herring function = "gpio"; 1837724ba675SRob Herring drive-strength = <2>; 1838724ba675SRob Herring bias-disable; 1839724ba675SRob Herring }; 1840724ba675SRob Herring 1841724ba675SRob Herring cci_i2c1_sleep: cci-i2c1-sleep-pins { 1842724ba675SRob Herring pins = "gpio21", "gpio22"; 1843724ba675SRob Herring function = "gpio"; 1844724ba675SRob Herring drive-strength = <2>; 1845724ba675SRob Herring bias-disable; 1846724ba675SRob Herring }; 1847724ba675SRob Herring }; 1848724ba675SRob Herring 1849724ba675SRob Herring spi8_default: spi8_default-state { 1850724ba675SRob Herring mosi-pins { 1851724ba675SRob Herring pins = "gpio45"; 1852724ba675SRob Herring function = "blsp_spi8"; 1853724ba675SRob Herring }; 1854724ba675SRob Herring miso-pins { 1855724ba675SRob Herring pins = "gpio46"; 1856724ba675SRob Herring function = "blsp_spi8"; 1857724ba675SRob Herring }; 1858724ba675SRob Herring cs-pins { 1859724ba675SRob Herring pins = "gpio47"; 1860724ba675SRob Herring function = "blsp_spi8"; 1861724ba675SRob Herring }; 1862724ba675SRob Herring clk-pins { 1863724ba675SRob Herring pins = "gpio48"; 1864724ba675SRob Herring function = "blsp_spi8"; 1865724ba675SRob Herring }; 1866724ba675SRob Herring }; 1867724ba675SRob Herring }; 1868724ba675SRob Herring 1869724ba675SRob Herring mmcc: clock-controller@fd8c0000 { 1870724ba675SRob Herring compatible = "qcom,mmcc-msm8974"; 1871724ba675SRob Herring #clock-cells = <1>; 1872724ba675SRob Herring #reset-cells = <1>; 1873724ba675SRob Herring #power-domain-cells = <1>; 1874724ba675SRob Herring reg = <0xfd8c0000 0x6000>; 1875724ba675SRob Herring clocks = <&xo_board>, 1876724ba675SRob Herring <&gcc GCC_MMSS_GPLL0_CLK_SRC>, 1877724ba675SRob Herring <&gcc GPLL0_VOTE>, 1878724ba675SRob Herring <&gcc GPLL1_VOTE>, 1879724ba675SRob Herring <&rpmcc RPM_SMD_GFX3D_CLK_SRC>, 1880724ba675SRob Herring <&mdss_dsi0_phy 1>, 1881724ba675SRob Herring <&mdss_dsi0_phy 0>, 1882724ba675SRob Herring <&mdss_dsi1_phy 1>, 1883724ba675SRob Herring <&mdss_dsi1_phy 0>, 1884724ba675SRob Herring <0>, 1885724ba675SRob Herring <0>, 1886724ba675SRob Herring <0>; 1887724ba675SRob Herring clock-names = "xo", 1888724ba675SRob Herring "mmss_gpll0_vote", 1889724ba675SRob Herring "gpll0_vote", 1890724ba675SRob Herring "gpll1_vote", 1891724ba675SRob Herring "gfx3d_clk_src", 1892724ba675SRob Herring "dsi0pll", 1893724ba675SRob Herring "dsi0pllbyte", 1894724ba675SRob Herring "dsi1pll", 1895724ba675SRob Herring "dsi1pllbyte", 1896724ba675SRob Herring "hdmipll", 1897724ba675SRob Herring "edp_link_clk", 1898724ba675SRob Herring "edp_vco_div"; 1899724ba675SRob Herring }; 1900724ba675SRob Herring 1901724ba675SRob Herring mdss: display-subsystem@fd900000 { 1902724ba675SRob Herring compatible = "qcom,mdss"; 1903724ba675SRob Herring reg = <0xfd900000 0x100>, <0xfd924000 0x1000>; 1904724ba675SRob Herring reg-names = "mdss_phys", "vbif_phys"; 1905724ba675SRob Herring 1906724ba675SRob Herring power-domains = <&mmcc MDSS_GDSC>; 1907724ba675SRob Herring 1908724ba675SRob Herring clocks = <&mmcc MDSS_AHB_CLK>, 1909724ba675SRob Herring <&mmcc MDSS_AXI_CLK>, 1910724ba675SRob Herring <&mmcc MDSS_VSYNC_CLK>; 1911724ba675SRob Herring clock-names = "iface", "bus", "vsync"; 1912724ba675SRob Herring 1913724ba675SRob Herring interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 1914724ba675SRob Herring 1915724ba675SRob Herring interrupt-controller; 1916724ba675SRob Herring #interrupt-cells = <1>; 1917724ba675SRob Herring 1918724ba675SRob Herring status = "disabled"; 1919724ba675SRob Herring 1920724ba675SRob Herring #address-cells = <1>; 1921724ba675SRob Herring #size-cells = <1>; 1922724ba675SRob Herring ranges; 1923724ba675SRob Herring 1924724ba675SRob Herring mdp: display-controller@fd900000 { 1925724ba675SRob Herring compatible = "qcom,msm8974-mdp5", "qcom,mdp5"; 1926724ba675SRob Herring reg = <0xfd900100 0x22000>; 1927724ba675SRob Herring reg-names = "mdp_phys"; 1928724ba675SRob Herring 1929724ba675SRob Herring interrupt-parent = <&mdss>; 1930724ba675SRob Herring interrupts = <0>; 1931724ba675SRob Herring 1932724ba675SRob Herring clocks = <&mmcc MDSS_AHB_CLK>, 1933724ba675SRob Herring <&mmcc MDSS_AXI_CLK>, 1934724ba675SRob Herring <&mmcc MDSS_MDP_CLK>, 1935724ba675SRob Herring <&mmcc MDSS_VSYNC_CLK>; 1936724ba675SRob Herring clock-names = "iface", "bus", "core", "vsync"; 1937724ba675SRob Herring 1938724ba675SRob Herring interconnects = <&mmssnoc MNOC_MAS_MDP_PORT0 &bimc BIMC_SLV_EBI_CH0>; 1939724ba675SRob Herring interconnect-names = "mdp0-mem"; 1940724ba675SRob Herring 1941724ba675SRob Herring ports { 1942724ba675SRob Herring #address-cells = <1>; 1943724ba675SRob Herring #size-cells = <0>; 1944724ba675SRob Herring 1945724ba675SRob Herring port@0 { 1946724ba675SRob Herring reg = <0>; 1947724ba675SRob Herring mdp5_intf1_out: endpoint { 1948724ba675SRob Herring remote-endpoint = <&mdss_dsi0_in>; 1949724ba675SRob Herring }; 1950724ba675SRob Herring }; 1951724ba675SRob Herring 1952724ba675SRob Herring port@1 { 1953724ba675SRob Herring reg = <1>; 1954724ba675SRob Herring mdp5_intf2_out: endpoint { 1955724ba675SRob Herring remote-endpoint = <&mdss_dsi1_in>; 1956724ba675SRob Herring }; 1957724ba675SRob Herring }; 1958724ba675SRob Herring }; 1959724ba675SRob Herring }; 1960724ba675SRob Herring 1961724ba675SRob Herring mdss_dsi0: dsi@fd922800 { 1962724ba675SRob Herring compatible = "qcom,msm8974-dsi-ctrl", 1963724ba675SRob Herring "qcom,mdss-dsi-ctrl"; 1964724ba675SRob Herring reg = <0xfd922800 0x1f8>; 1965724ba675SRob Herring reg-names = "dsi_ctrl"; 1966724ba675SRob Herring 1967724ba675SRob Herring interrupt-parent = <&mdss>; 1968724ba675SRob Herring interrupts = <4>; 1969724ba675SRob Herring 1970724ba675SRob Herring assigned-clocks = <&mmcc BYTE0_CLK_SRC>, <&mmcc PCLK0_CLK_SRC>; 1971724ba675SRob Herring assigned-clock-parents = <&mdss_dsi0_phy 0>, <&mdss_dsi0_phy 1>; 1972724ba675SRob Herring 1973724ba675SRob Herring clocks = <&mmcc MDSS_MDP_CLK>, 1974724ba675SRob Herring <&mmcc MDSS_AHB_CLK>, 1975724ba675SRob Herring <&mmcc MDSS_AXI_CLK>, 1976724ba675SRob Herring <&mmcc MDSS_BYTE0_CLK>, 1977724ba675SRob Herring <&mmcc MDSS_PCLK0_CLK>, 1978724ba675SRob Herring <&mmcc MDSS_ESC0_CLK>, 1979724ba675SRob Herring <&mmcc MMSS_MISC_AHB_CLK>; 1980724ba675SRob Herring clock-names = "mdp_core", 1981724ba675SRob Herring "iface", 1982724ba675SRob Herring "bus", 1983724ba675SRob Herring "byte", 1984724ba675SRob Herring "pixel", 1985724ba675SRob Herring "core", 1986724ba675SRob Herring "core_mmss"; 1987724ba675SRob Herring 1988724ba675SRob Herring phys = <&mdss_dsi0_phy>; 1989724ba675SRob Herring 1990724ba675SRob Herring status = "disabled"; 1991724ba675SRob Herring 1992724ba675SRob Herring #address-cells = <1>; 1993724ba675SRob Herring #size-cells = <0>; 1994724ba675SRob Herring 1995724ba675SRob Herring ports { 1996724ba675SRob Herring #address-cells = <1>; 1997724ba675SRob Herring #size-cells = <0>; 1998724ba675SRob Herring 1999724ba675SRob Herring port@0 { 2000724ba675SRob Herring reg = <0>; 2001724ba675SRob Herring mdss_dsi0_in: endpoint { 2002724ba675SRob Herring remote-endpoint = <&mdp5_intf1_out>; 2003724ba675SRob Herring }; 2004724ba675SRob Herring }; 2005724ba675SRob Herring 2006724ba675SRob Herring port@1 { 2007724ba675SRob Herring reg = <1>; 2008724ba675SRob Herring mdss_dsi0_out: endpoint { 2009724ba675SRob Herring }; 2010724ba675SRob Herring }; 2011724ba675SRob Herring }; 2012724ba675SRob Herring }; 2013724ba675SRob Herring 2014724ba675SRob Herring mdss_dsi0_phy: phy@fd922a00 { 2015724ba675SRob Herring compatible = "qcom,dsi-phy-28nm-hpm"; 2016724ba675SRob Herring reg = <0xfd922a00 0xd4>, 2017724ba675SRob Herring <0xfd922b00 0x280>, 2018724ba675SRob Herring <0xfd922d80 0x30>; 2019724ba675SRob Herring reg-names = "dsi_pll", 2020724ba675SRob Herring "dsi_phy", 2021724ba675SRob Herring "dsi_phy_regulator"; 2022724ba675SRob Herring 2023724ba675SRob Herring #clock-cells = <1>; 2024724ba675SRob Herring #phy-cells = <0>; 2025724ba675SRob Herring 2026724ba675SRob Herring clocks = <&mmcc MDSS_AHB_CLK>, <&xo_board>; 2027724ba675SRob Herring clock-names = "iface", "ref"; 2028724ba675SRob Herring 2029724ba675SRob Herring status = "disabled"; 2030724ba675SRob Herring }; 2031724ba675SRob Herring 2032724ba675SRob Herring mdss_dsi1: dsi@fd922e00 { 2033724ba675SRob Herring compatible = "qcom,msm8974-dsi-ctrl", 2034724ba675SRob Herring "qcom,mdss-dsi-ctrl"; 2035724ba675SRob Herring reg = <0xfd922e00 0x1f8>; 2036724ba675SRob Herring reg-names = "dsi_ctrl"; 2037724ba675SRob Herring 2038724ba675SRob Herring interrupt-parent = <&mdss>; 2039724ba675SRob Herring interrupts = <4>; 2040724ba675SRob Herring 2041724ba675SRob Herring assigned-clocks = <&mmcc BYTE1_CLK_SRC>, <&mmcc PCLK1_CLK_SRC>; 2042724ba675SRob Herring assigned-clock-parents = <&mdss_dsi1_phy 0>, <&mdss_dsi1_phy 1>; 2043724ba675SRob Herring 2044724ba675SRob Herring clocks = <&mmcc MDSS_MDP_CLK>, 2045724ba675SRob Herring <&mmcc MDSS_AHB_CLK>, 2046724ba675SRob Herring <&mmcc MDSS_AXI_CLK>, 2047724ba675SRob Herring <&mmcc MDSS_BYTE1_CLK>, 2048724ba675SRob Herring <&mmcc MDSS_PCLK1_CLK>, 2049724ba675SRob Herring <&mmcc MDSS_ESC1_CLK>, 2050724ba675SRob Herring <&mmcc MMSS_MISC_AHB_CLK>; 2051724ba675SRob Herring clock-names = "mdp_core", 2052724ba675SRob Herring "iface", 2053724ba675SRob Herring "bus", 2054724ba675SRob Herring "byte", 2055724ba675SRob Herring "pixel", 2056724ba675SRob Herring "core", 2057724ba675SRob Herring "core_mmss"; 2058724ba675SRob Herring 2059724ba675SRob Herring phys = <&mdss_dsi1_phy>; 2060724ba675SRob Herring 2061724ba675SRob Herring status = "disabled"; 2062724ba675SRob Herring 2063724ba675SRob Herring #address-cells = <1>; 2064724ba675SRob Herring #size-cells = <0>; 2065724ba675SRob Herring 2066724ba675SRob Herring ports { 2067724ba675SRob Herring #address-cells = <1>; 2068724ba675SRob Herring #size-cells = <0>; 2069724ba675SRob Herring 2070724ba675SRob Herring port@0 { 2071724ba675SRob Herring reg = <0>; 2072724ba675SRob Herring mdss_dsi1_in: endpoint { 2073724ba675SRob Herring remote-endpoint = <&mdp5_intf2_out>; 2074724ba675SRob Herring }; 2075724ba675SRob Herring }; 2076724ba675SRob Herring 2077724ba675SRob Herring port@1 { 2078724ba675SRob Herring reg = <1>; 2079724ba675SRob Herring mdss_dsi1_out: endpoint { 2080724ba675SRob Herring }; 2081724ba675SRob Herring }; 2082724ba675SRob Herring }; 2083724ba675SRob Herring }; 2084724ba675SRob Herring 2085724ba675SRob Herring mdss_dsi1_phy: phy@fd923000 { 2086724ba675SRob Herring compatible = "qcom,dsi-phy-28nm-hpm"; 2087724ba675SRob Herring reg = <0xfd923000 0xd4>, 2088724ba675SRob Herring <0xfd923100 0x280>, 2089724ba675SRob Herring <0xfd923380 0x30>; 2090724ba675SRob Herring reg-names = "dsi_pll", 2091724ba675SRob Herring "dsi_phy", 2092724ba675SRob Herring "dsi_phy_regulator"; 2093724ba675SRob Herring 2094724ba675SRob Herring #clock-cells = <1>; 2095724ba675SRob Herring #phy-cells = <0>; 2096724ba675SRob Herring 2097724ba675SRob Herring clocks = <&mmcc MDSS_AHB_CLK>, <&xo_board>; 2098724ba675SRob Herring clock-names = "iface", "ref"; 2099724ba675SRob Herring 2100724ba675SRob Herring status = "disabled"; 2101724ba675SRob Herring }; 2102724ba675SRob Herring }; 2103724ba675SRob Herring 2104724ba675SRob Herring cci: cci@fda0c000 { 2105724ba675SRob Herring compatible = "qcom,msm8974-cci"; 2106724ba675SRob Herring #address-cells = <1>; 2107724ba675SRob Herring #size-cells = <0>; 2108724ba675SRob Herring reg = <0xfda0c000 0x1000>; 2109724ba675SRob Herring interrupts = <GIC_SPI 50 IRQ_TYPE_EDGE_RISING>; 2110724ba675SRob Herring clocks = <&mmcc CAMSS_TOP_AHB_CLK>, 2111724ba675SRob Herring <&mmcc CAMSS_CCI_CCI_AHB_CLK>, 2112724ba675SRob Herring <&mmcc CAMSS_CCI_CCI_CLK>; 2113724ba675SRob Herring clock-names = "camss_top_ahb", 2114724ba675SRob Herring "cci_ahb", 2115724ba675SRob Herring "cci"; 2116724ba675SRob Herring 2117724ba675SRob Herring pinctrl-names = "default", "sleep"; 2118724ba675SRob Herring pinctrl-0 = <&cci_default>; 2119724ba675SRob Herring pinctrl-1 = <&cci_sleep>; 2120724ba675SRob Herring 2121724ba675SRob Herring status = "disabled"; 2122724ba675SRob Herring 2123724ba675SRob Herring cci_i2c0: i2c-bus@0 { 2124724ba675SRob Herring reg = <0>; 2125724ba675SRob Herring clock-frequency = <100000>; 2126724ba675SRob Herring #address-cells = <1>; 2127724ba675SRob Herring #size-cells = <0>; 2128724ba675SRob Herring }; 2129724ba675SRob Herring 2130724ba675SRob Herring cci_i2c1: i2c-bus@1 { 2131724ba675SRob Herring reg = <1>; 2132724ba675SRob Herring clock-frequency = <100000>; 2133724ba675SRob Herring #address-cells = <1>; 2134724ba675SRob Herring #size-cells = <0>; 2135724ba675SRob Herring }; 2136724ba675SRob Herring }; 2137724ba675SRob Herring 2138724ba675SRob Herring gpu: adreno@fdb00000 { 2139724ba675SRob Herring compatible = "qcom,adreno-330.1", "qcom,adreno"; 2140724ba675SRob Herring reg = <0xfdb00000 0x10000>; 2141724ba675SRob Herring reg-names = "kgsl_3d0_reg_memory"; 2142724ba675SRob Herring 2143724ba675SRob Herring interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 2144724ba675SRob Herring interrupt-names = "kgsl_3d0_irq"; 2145724ba675SRob Herring 2146724ba675SRob Herring clocks = <&mmcc OXILI_GFX3D_CLK>, 2147724ba675SRob Herring <&mmcc OXILICX_AHB_CLK>, 2148724ba675SRob Herring <&mmcc OXILICX_AXI_CLK>; 2149724ba675SRob Herring clock-names = "core", "iface", "mem_iface"; 2150724ba675SRob Herring 2151724ba675SRob Herring sram = <&gmu_sram>; 2152724ba675SRob Herring power-domains = <&mmcc OXILICX_GDSC>; 2153724ba675SRob Herring operating-points-v2 = <&gpu_opp_table>; 2154724ba675SRob Herring 2155724ba675SRob Herring interconnects = <&mmssnoc MNOC_MAS_GRAPHICS_3D &bimc BIMC_SLV_EBI_CH0>, 2156724ba675SRob Herring <&ocmemnoc OCMEM_VNOC_MAS_GFX3D &ocmemnoc OCMEM_SLV_OCMEM>; 2157724ba675SRob Herring interconnect-names = "gfx-mem", "ocmem"; 2158724ba675SRob Herring 2159724ba675SRob Herring // iommus = <&gpu_iommu 0>; 2160724ba675SRob Herring 2161724ba675SRob Herring status = "disabled"; 2162724ba675SRob Herring 2163724ba675SRob Herring gpu_opp_table: opp-table { 2164724ba675SRob Herring compatible = "operating-points-v2"; 2165724ba675SRob Herring 2166724ba675SRob Herring opp-320000000 { 2167724ba675SRob Herring opp-hz = /bits/ 64 <320000000>; 2168724ba675SRob Herring }; 2169724ba675SRob Herring 2170724ba675SRob Herring opp-200000000 { 2171724ba675SRob Herring opp-hz = /bits/ 64 <200000000>; 2172724ba675SRob Herring }; 2173724ba675SRob Herring 2174724ba675SRob Herring opp-27000000 { 2175724ba675SRob Herring opp-hz = /bits/ 64 <27000000>; 2176724ba675SRob Herring }; 2177724ba675SRob Herring }; 2178724ba675SRob Herring }; 2179724ba675SRob Herring 2180724ba675SRob Herring sram@fdd00000 { 2181724ba675SRob Herring compatible = "qcom,msm8974-ocmem"; 2182724ba675SRob Herring reg = <0xfdd00000 0x2000>, 2183724ba675SRob Herring <0xfec00000 0x180000>; 2184724ba675SRob Herring reg-names = "ctrl", "mem"; 2185724ba675SRob Herring ranges = <0 0xfec00000 0x180000>; 2186724ba675SRob Herring clocks = <&rpmcc RPM_SMD_OCMEMGX_CLK>, 2187724ba675SRob Herring <&mmcc OCMEMCX_OCMEMNOC_CLK>; 2188724ba675SRob Herring clock-names = "core", "iface"; 2189724ba675SRob Herring 2190724ba675SRob Herring #address-cells = <1>; 2191724ba675SRob Herring #size-cells = <1>; 2192724ba675SRob Herring 2193724ba675SRob Herring gmu_sram: gmu-sram@0 { 2194724ba675SRob Herring reg = <0x0 0x100000>; 2195724ba675SRob Herring }; 2196724ba675SRob Herring }; 2197724ba675SRob Herring 2198724ba675SRob Herring remoteproc_adsp: remoteproc@fe200000 { 2199724ba675SRob Herring compatible = "qcom,msm8974-adsp-pil"; 2200724ba675SRob Herring reg = <0xfe200000 0x100>; 2201724ba675SRob Herring 2202724ba675SRob Herring interrupts-extended = <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>, 2203724ba675SRob Herring <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 2204724ba675SRob Herring <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 2205724ba675SRob Herring <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 2206724ba675SRob Herring <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>; 2207724ba675SRob Herring interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack"; 2208724ba675SRob Herring 2209724ba675SRob Herring clocks = <&xo_board>; 2210724ba675SRob Herring clock-names = "xo"; 2211724ba675SRob Herring 2212724ba675SRob Herring memory-region = <&adsp_region>; 2213724ba675SRob Herring 2214724ba675SRob Herring qcom,smem-states = <&adsp_smp2p_out 0>; 2215724ba675SRob Herring qcom,smem-state-names = "stop"; 2216724ba675SRob Herring 2217724ba675SRob Herring status = "disabled"; 2218724ba675SRob Herring 2219724ba675SRob Herring smd-edge { 2220724ba675SRob Herring interrupts = <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>; 2221724ba675SRob Herring 2222724ba675SRob Herring qcom,ipc = <&apcs 8 8>; 2223724ba675SRob Herring qcom,smd-edge = <1>; 2224724ba675SRob Herring label = "lpass"; 2225724ba675SRob Herring }; 2226724ba675SRob Herring }; 2227724ba675SRob Herring 2228724ba675SRob Herring imem: sram@fe805000 { 2229724ba675SRob Herring compatible = "qcom,msm8974-imem", "syscon", "simple-mfd"; 2230724ba675SRob Herring reg = <0xfe805000 0x1000>; 2231724ba675SRob Herring 2232724ba675SRob Herring reboot-mode { 2233724ba675SRob Herring compatible = "syscon-reboot-mode"; 2234724ba675SRob Herring offset = <0x65c>; 2235724ba675SRob Herring }; 2236724ba675SRob Herring }; 2237724ba675SRob Herring }; 2238724ba675SRob Herring 2239724ba675SRob Herring thermal-zones { 2240724ba675SRob Herring cpu0-thermal { 2241724ba675SRob Herring polling-delay-passive = <250>; 2242724ba675SRob Herring polling-delay = <1000>; 2243724ba675SRob Herring 2244724ba675SRob Herring thermal-sensors = <&tsens 5>; 2245724ba675SRob Herring 2246724ba675SRob Herring trips { 2247724ba675SRob Herring cpu_alert0: trip0 { 2248724ba675SRob Herring temperature = <75000>; 2249724ba675SRob Herring hysteresis = <2000>; 2250724ba675SRob Herring type = "passive"; 2251724ba675SRob Herring }; 2252724ba675SRob Herring cpu_crit0: trip1 { 2253724ba675SRob Herring temperature = <110000>; 2254724ba675SRob Herring hysteresis = <2000>; 2255724ba675SRob Herring type = "critical"; 2256724ba675SRob Herring }; 2257724ba675SRob Herring }; 2258724ba675SRob Herring }; 2259724ba675SRob Herring 2260724ba675SRob Herring cpu1-thermal { 2261724ba675SRob Herring polling-delay-passive = <250>; 2262724ba675SRob Herring polling-delay = <1000>; 2263724ba675SRob Herring 2264724ba675SRob Herring thermal-sensors = <&tsens 6>; 2265724ba675SRob Herring 2266724ba675SRob Herring trips { 2267724ba675SRob Herring cpu_alert1: trip0 { 2268724ba675SRob Herring temperature = <75000>; 2269724ba675SRob Herring hysteresis = <2000>; 2270724ba675SRob Herring type = "passive"; 2271724ba675SRob Herring }; 2272724ba675SRob Herring cpu_crit1: trip1 { 2273724ba675SRob Herring temperature = <110000>; 2274724ba675SRob Herring hysteresis = <2000>; 2275724ba675SRob Herring type = "critical"; 2276724ba675SRob Herring }; 2277724ba675SRob Herring }; 2278724ba675SRob Herring }; 2279724ba675SRob Herring 2280724ba675SRob Herring cpu2-thermal { 2281724ba675SRob Herring polling-delay-passive = <250>; 2282724ba675SRob Herring polling-delay = <1000>; 2283724ba675SRob Herring 2284724ba675SRob Herring thermal-sensors = <&tsens 7>; 2285724ba675SRob Herring 2286724ba675SRob Herring trips { 2287724ba675SRob Herring cpu_alert2: trip0 { 2288724ba675SRob Herring temperature = <75000>; 2289724ba675SRob Herring hysteresis = <2000>; 2290724ba675SRob Herring type = "passive"; 2291724ba675SRob Herring }; 2292724ba675SRob Herring cpu_crit2: trip1 { 2293724ba675SRob Herring temperature = <110000>; 2294724ba675SRob Herring hysteresis = <2000>; 2295724ba675SRob Herring type = "critical"; 2296724ba675SRob Herring }; 2297724ba675SRob Herring }; 2298724ba675SRob Herring }; 2299724ba675SRob Herring 2300724ba675SRob Herring cpu3-thermal { 2301724ba675SRob Herring polling-delay-passive = <250>; 2302724ba675SRob Herring polling-delay = <1000>; 2303724ba675SRob Herring 2304724ba675SRob Herring thermal-sensors = <&tsens 8>; 2305724ba675SRob Herring 2306724ba675SRob Herring trips { 2307724ba675SRob Herring cpu_alert3: trip0 { 2308724ba675SRob Herring temperature = <75000>; 2309724ba675SRob Herring hysteresis = <2000>; 2310724ba675SRob Herring type = "passive"; 2311724ba675SRob Herring }; 2312724ba675SRob Herring cpu_crit3: trip1 { 2313724ba675SRob Herring temperature = <110000>; 2314724ba675SRob Herring hysteresis = <2000>; 2315724ba675SRob Herring type = "critical"; 2316724ba675SRob Herring }; 2317724ba675SRob Herring }; 2318724ba675SRob Herring }; 2319724ba675SRob Herring 2320724ba675SRob Herring q6-dsp-thermal { 2321724ba675SRob Herring polling-delay-passive = <250>; 2322724ba675SRob Herring polling-delay = <1000>; 2323724ba675SRob Herring 2324724ba675SRob Herring thermal-sensors = <&tsens 1>; 2325724ba675SRob Herring 2326724ba675SRob Herring trips { 2327724ba675SRob Herring q6_dsp_alert0: trip-point0 { 2328724ba675SRob Herring temperature = <90000>; 2329724ba675SRob Herring hysteresis = <2000>; 2330724ba675SRob Herring type = "hot"; 2331724ba675SRob Herring }; 2332724ba675SRob Herring }; 2333724ba675SRob Herring }; 2334724ba675SRob Herring 2335724ba675SRob Herring modemtx-thermal { 2336724ba675SRob Herring polling-delay-passive = <250>; 2337724ba675SRob Herring polling-delay = <1000>; 2338724ba675SRob Herring 2339724ba675SRob Herring thermal-sensors = <&tsens 2>; 2340724ba675SRob Herring 2341724ba675SRob Herring trips { 2342724ba675SRob Herring modemtx_alert0: trip-point0 { 2343724ba675SRob Herring temperature = <90000>; 2344724ba675SRob Herring hysteresis = <2000>; 2345724ba675SRob Herring type = "hot"; 2346724ba675SRob Herring }; 2347724ba675SRob Herring }; 2348724ba675SRob Herring }; 2349724ba675SRob Herring 2350724ba675SRob Herring video-thermal { 2351724ba675SRob Herring polling-delay-passive = <250>; 2352724ba675SRob Herring polling-delay = <1000>; 2353724ba675SRob Herring 2354724ba675SRob Herring thermal-sensors = <&tsens 3>; 2355724ba675SRob Herring 2356724ba675SRob Herring trips { 2357724ba675SRob Herring video_alert0: trip-point0 { 2358724ba675SRob Herring temperature = <95000>; 2359724ba675SRob Herring hysteresis = <2000>; 2360724ba675SRob Herring type = "hot"; 2361724ba675SRob Herring }; 2362724ba675SRob Herring }; 2363724ba675SRob Herring }; 2364724ba675SRob Herring 2365724ba675SRob Herring wlan-thermal { 2366724ba675SRob Herring polling-delay-passive = <250>; 2367724ba675SRob Herring polling-delay = <1000>; 2368724ba675SRob Herring 2369724ba675SRob Herring thermal-sensors = <&tsens 4>; 2370724ba675SRob Herring 2371724ba675SRob Herring trips { 2372724ba675SRob Herring wlan_alert0: trip-point0 { 2373724ba675SRob Herring temperature = <105000>; 2374724ba675SRob Herring hysteresis = <2000>; 2375724ba675SRob Herring type = "hot"; 2376724ba675SRob Herring }; 2377724ba675SRob Herring }; 2378724ba675SRob Herring }; 2379724ba675SRob Herring 2380724ba675SRob Herring gpu-top-thermal { 2381724ba675SRob Herring polling-delay-passive = <250>; 2382724ba675SRob Herring polling-delay = <1000>; 2383724ba675SRob Herring 2384724ba675SRob Herring thermal-sensors = <&tsens 9>; 2385724ba675SRob Herring 2386724ba675SRob Herring trips { 2387724ba675SRob Herring gpu1_alert0: trip-point0 { 2388724ba675SRob Herring temperature = <90000>; 2389724ba675SRob Herring hysteresis = <2000>; 2390724ba675SRob Herring type = "hot"; 2391724ba675SRob Herring }; 2392724ba675SRob Herring }; 2393724ba675SRob Herring }; 2394724ba675SRob Herring 2395724ba675SRob Herring gpu-bottom-thermal { 2396724ba675SRob Herring polling-delay-passive = <250>; 2397724ba675SRob Herring polling-delay = <1000>; 2398724ba675SRob Herring 2399724ba675SRob Herring thermal-sensors = <&tsens 10>; 2400724ba675SRob Herring 2401724ba675SRob Herring trips { 2402724ba675SRob Herring gpu2_alert0: trip-point0 { 2403724ba675SRob Herring temperature = <90000>; 2404724ba675SRob Herring hysteresis = <2000>; 2405724ba675SRob Herring type = "hot"; 2406724ba675SRob Herring }; 2407724ba675SRob Herring }; 2408724ba675SRob Herring }; 2409724ba675SRob Herring }; 2410724ba675SRob Herring 2411724ba675SRob Herring timer { 2412724ba675SRob Herring compatible = "arm,armv7-timer"; 2413724ba675SRob Herring interrupts = <GIC_PPI 2 0xf08>, 2414724ba675SRob Herring <GIC_PPI 3 0xf08>, 2415724ba675SRob Herring <GIC_PPI 4 0xf08>, 2416724ba675SRob Herring <GIC_PPI 1 0xf08>; 2417724ba675SRob Herring clock-frequency = <19200000>; 2418724ba675SRob Herring }; 2419724ba675SRob Herring}; 2420