1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright 2013 Gateworks Corporation 4*724ba675SRob Herring */ 5*724ba675SRob Herring 6*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 7*724ba675SRob Herring#include <dt-bindings/input/linux-event-codes.h> 8*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 9*724ba675SRob Herring 10*724ba675SRob Herring/ { 11*724ba675SRob Herring /* these are used by bootloader for disabling nodes */ 12*724ba675SRob Herring aliases { 13*724ba675SRob Herring led0 = &led0; 14*724ba675SRob Herring led1 = &led1; 15*724ba675SRob Herring led2 = &led2; 16*724ba675SRob Herring nand = &gpmi; 17*724ba675SRob Herring ssi0 = &ssi1; 18*724ba675SRob Herring usb0 = &usbh1; 19*724ba675SRob Herring usb1 = &usbotg; 20*724ba675SRob Herring }; 21*724ba675SRob Herring 22*724ba675SRob Herring chosen { 23*724ba675SRob Herring bootargs = "console=ttymxc1,115200"; 24*724ba675SRob Herring }; 25*724ba675SRob Herring 26*724ba675SRob Herring backlight { 27*724ba675SRob Herring compatible = "pwm-backlight"; 28*724ba675SRob Herring pwms = <&pwm4 0 5000000>; 29*724ba675SRob Herring brightness-levels = <0 4 8 16 32 64 128 255>; 30*724ba675SRob Herring default-brightness-level = <7>; 31*724ba675SRob Herring }; 32*724ba675SRob Herring 33*724ba675SRob Herring gpio-keys { 34*724ba675SRob Herring compatible = "gpio-keys"; 35*724ba675SRob Herring 36*724ba675SRob Herring user-pb { 37*724ba675SRob Herring label = "user_pb"; 38*724ba675SRob Herring gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>; 39*724ba675SRob Herring linux,code = <BTN_0>; 40*724ba675SRob Herring }; 41*724ba675SRob Herring 42*724ba675SRob Herring user-pb1x { 43*724ba675SRob Herring label = "user_pb1x"; 44*724ba675SRob Herring linux,code = <BTN_1>; 45*724ba675SRob Herring interrupt-parent = <&gsc>; 46*724ba675SRob Herring interrupts = <0>; 47*724ba675SRob Herring }; 48*724ba675SRob Herring 49*724ba675SRob Herring key-erased { 50*724ba675SRob Herring label = "key-erased"; 51*724ba675SRob Herring linux,code = <BTN_2>; 52*724ba675SRob Herring interrupt-parent = <&gsc>; 53*724ba675SRob Herring interrupts = <1>; 54*724ba675SRob Herring }; 55*724ba675SRob Herring 56*724ba675SRob Herring eeprom-wp { 57*724ba675SRob Herring label = "eeprom_wp"; 58*724ba675SRob Herring linux,code = <BTN_3>; 59*724ba675SRob Herring interrupt-parent = <&gsc>; 60*724ba675SRob Herring interrupts = <2>; 61*724ba675SRob Herring }; 62*724ba675SRob Herring 63*724ba675SRob Herring tamper { 64*724ba675SRob Herring label = "tamper"; 65*724ba675SRob Herring linux,code = <BTN_4>; 66*724ba675SRob Herring interrupt-parent = <&gsc>; 67*724ba675SRob Herring interrupts = <5>; 68*724ba675SRob Herring }; 69*724ba675SRob Herring 70*724ba675SRob Herring switch-hold { 71*724ba675SRob Herring label = "switch_hold"; 72*724ba675SRob Herring linux,code = <BTN_5>; 73*724ba675SRob Herring interrupt-parent = <&gsc>; 74*724ba675SRob Herring interrupts = <7>; 75*724ba675SRob Herring }; 76*724ba675SRob Herring }; 77*724ba675SRob Herring 78*724ba675SRob Herring leds { 79*724ba675SRob Herring compatible = "gpio-leds"; 80*724ba675SRob Herring pinctrl-names = "default"; 81*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpio_leds>; 82*724ba675SRob Herring 83*724ba675SRob Herring led0: led-user1 { 84*724ba675SRob Herring label = "user1"; 85*724ba675SRob Herring gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */ 86*724ba675SRob Herring default-state = "on"; 87*724ba675SRob Herring linux,default-trigger = "heartbeat"; 88*724ba675SRob Herring }; 89*724ba675SRob Herring 90*724ba675SRob Herring led1: led-user2 { 91*724ba675SRob Herring label = "user2"; 92*724ba675SRob Herring gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */ 93*724ba675SRob Herring default-state = "off"; 94*724ba675SRob Herring }; 95*724ba675SRob Herring 96*724ba675SRob Herring led2: led-user3 { 97*724ba675SRob Herring label = "user3"; 98*724ba675SRob Herring gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */ 99*724ba675SRob Herring default-state = "off"; 100*724ba675SRob Herring }; 101*724ba675SRob Herring }; 102*724ba675SRob Herring 103*724ba675SRob Herring memory@10000000 { 104*724ba675SRob Herring device_type = "memory"; 105*724ba675SRob Herring reg = <0x10000000 0x40000000>; 106*724ba675SRob Herring }; 107*724ba675SRob Herring 108*724ba675SRob Herring pps { 109*724ba675SRob Herring compatible = "pps-gpio"; 110*724ba675SRob Herring pinctrl-names = "default"; 111*724ba675SRob Herring pinctrl-0 = <&pinctrl_pps>; 112*724ba675SRob Herring gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>; 113*724ba675SRob Herring status = "okay"; 114*724ba675SRob Herring }; 115*724ba675SRob Herring 116*724ba675SRob Herring reg_1p0v: regulator-1p0v { 117*724ba675SRob Herring compatible = "regulator-fixed"; 118*724ba675SRob Herring regulator-name = "1P0V"; 119*724ba675SRob Herring regulator-min-microvolt = <1000000>; 120*724ba675SRob Herring regulator-max-microvolt = <1000000>; 121*724ba675SRob Herring regulator-always-on; 122*724ba675SRob Herring }; 123*724ba675SRob Herring 124*724ba675SRob Herring reg_3p3v: regulator-3p3v { 125*724ba675SRob Herring compatible = "regulator-fixed"; 126*724ba675SRob Herring regulator-name = "3P3V"; 127*724ba675SRob Herring regulator-min-microvolt = <3300000>; 128*724ba675SRob Herring regulator-max-microvolt = <3300000>; 129*724ba675SRob Herring regulator-always-on; 130*724ba675SRob Herring }; 131*724ba675SRob Herring 132*724ba675SRob Herring reg_can1_stby: regulator-can1-stby { 133*724ba675SRob Herring compatible = "regulator-fixed"; 134*724ba675SRob Herring pinctrl-names = "default"; 135*724ba675SRob Herring pinctrl-0 = <&pinctrl_reg_can1>; 136*724ba675SRob Herring regulator-name = "can1_stby"; 137*724ba675SRob Herring gpio = <&gpio1 2 GPIO_ACTIVE_LOW>; 138*724ba675SRob Herring regulator-min-microvolt = <3300000>; 139*724ba675SRob Herring regulator-max-microvolt = <3300000>; 140*724ba675SRob Herring }; 141*724ba675SRob Herring 142*724ba675SRob Herring reg_usb_h1_vbus: regulator-usb-h1-vbus { 143*724ba675SRob Herring compatible = "regulator-fixed"; 144*724ba675SRob Herring regulator-name = "usb_h1_vbus"; 145*724ba675SRob Herring regulator-min-microvolt = <5000000>; 146*724ba675SRob Herring regulator-max-microvolt = <5000000>; 147*724ba675SRob Herring regulator-always-on; 148*724ba675SRob Herring }; 149*724ba675SRob Herring 150*724ba675SRob Herring reg_usb_otg_vbus: regulator-usb-otg-vbus { 151*724ba675SRob Herring compatible = "regulator-fixed"; 152*724ba675SRob Herring regulator-name = "usb_otg_vbus"; 153*724ba675SRob Herring regulator-min-microvolt = <5000000>; 154*724ba675SRob Herring regulator-max-microvolt = <5000000>; 155*724ba675SRob Herring gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 156*724ba675SRob Herring enable-active-high; 157*724ba675SRob Herring }; 158*724ba675SRob Herring 159*724ba675SRob Herring sound { 160*724ba675SRob Herring compatible = "fsl,imx6q-ventana-sgtl5000", 161*724ba675SRob Herring "fsl,imx-audio-sgtl5000"; 162*724ba675SRob Herring model = "sgtl5000-audio"; 163*724ba675SRob Herring ssi-controller = <&ssi1>; 164*724ba675SRob Herring audio-codec = <&codec>; 165*724ba675SRob Herring audio-routing = 166*724ba675SRob Herring "MIC_IN", "Mic Jack", 167*724ba675SRob Herring "Mic Jack", "Mic Bias", 168*724ba675SRob Herring "Headphone Jack", "HP_OUT"; 169*724ba675SRob Herring mux-int-port = <1>; 170*724ba675SRob Herring mux-ext-port = <4>; 171*724ba675SRob Herring }; 172*724ba675SRob Herring}; 173*724ba675SRob Herring 174*724ba675SRob Herring&audmux { 175*724ba675SRob Herring pinctrl-names = "default"; 176*724ba675SRob Herring pinctrl-0 = <&pinctrl_audmux>; 177*724ba675SRob Herring status = "okay"; 178*724ba675SRob Herring}; 179*724ba675SRob Herring 180*724ba675SRob Herring&can1 { 181*724ba675SRob Herring pinctrl-names = "default"; 182*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 183*724ba675SRob Herring xceiver-supply = <®_can1_stby>; 184*724ba675SRob Herring status = "okay"; 185*724ba675SRob Herring}; 186*724ba675SRob Herring 187*724ba675SRob Herring&clks { 188*724ba675SRob Herring assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 189*724ba675SRob Herring <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 190*724ba675SRob Herring assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>, 191*724ba675SRob Herring <&clks IMX6QDL_CLK_PLL3_USB_OTG>; 192*724ba675SRob Herring}; 193*724ba675SRob Herring 194*724ba675SRob Herring&fec { 195*724ba675SRob Herring pinctrl-names = "default"; 196*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet>; 197*724ba675SRob Herring phy-mode = "rgmii-id"; 198*724ba675SRob Herring phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 199*724ba675SRob Herring status = "okay"; 200*724ba675SRob Herring}; 201*724ba675SRob Herring 202*724ba675SRob Herring&gpmi { 203*724ba675SRob Herring pinctrl-names = "default"; 204*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpmi_nand>; 205*724ba675SRob Herring status = "okay"; 206*724ba675SRob Herring}; 207*724ba675SRob Herring 208*724ba675SRob Herring&hdmi { 209*724ba675SRob Herring ddc-i2c-bus = <&i2c3>; 210*724ba675SRob Herring status = "okay"; 211*724ba675SRob Herring}; 212*724ba675SRob Herring 213*724ba675SRob Herring&i2c1 { 214*724ba675SRob Herring clock-frequency = <100000>; 215*724ba675SRob Herring pinctrl-names = "default"; 216*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 217*724ba675SRob Herring status = "okay"; 218*724ba675SRob Herring 219*724ba675SRob Herring gsc: gsc@20 { 220*724ba675SRob Herring compatible = "gw,gsc"; 221*724ba675SRob Herring reg = <0x20>; 222*724ba675SRob Herring interrupt-parent = <&gpio1>; 223*724ba675SRob Herring interrupts = <4 IRQ_TYPE_LEVEL_LOW>; 224*724ba675SRob Herring interrupt-controller; 225*724ba675SRob Herring #interrupt-cells = <1>; 226*724ba675SRob Herring #size-cells = <0>; 227*724ba675SRob Herring 228*724ba675SRob Herring adc { 229*724ba675SRob Herring compatible = "gw,gsc-adc"; 230*724ba675SRob Herring #address-cells = <1>; 231*724ba675SRob Herring #size-cells = <0>; 232*724ba675SRob Herring 233*724ba675SRob Herring channel@0 { 234*724ba675SRob Herring gw,mode = <0>; 235*724ba675SRob Herring reg = <0x00>; 236*724ba675SRob Herring label = "temp"; 237*724ba675SRob Herring }; 238*724ba675SRob Herring 239*724ba675SRob Herring channel@2 { 240*724ba675SRob Herring gw,mode = <1>; 241*724ba675SRob Herring reg = <0x02>; 242*724ba675SRob Herring label = "vdd_vin"; 243*724ba675SRob Herring }; 244*724ba675SRob Herring 245*724ba675SRob Herring channel@5 { 246*724ba675SRob Herring gw,mode = <1>; 247*724ba675SRob Herring reg = <0x05>; 248*724ba675SRob Herring label = "vdd_3p3"; 249*724ba675SRob Herring }; 250*724ba675SRob Herring 251*724ba675SRob Herring channel@8 { 252*724ba675SRob Herring gw,mode = <1>; 253*724ba675SRob Herring reg = <0x08>; 254*724ba675SRob Herring label = "vdd_bat"; 255*724ba675SRob Herring }; 256*724ba675SRob Herring 257*724ba675SRob Herring channel@b { 258*724ba675SRob Herring gw,mode = <1>; 259*724ba675SRob Herring reg = <0x0b>; 260*724ba675SRob Herring label = "vdd_5p0"; 261*724ba675SRob Herring }; 262*724ba675SRob Herring 263*724ba675SRob Herring channel@e { 264*724ba675SRob Herring gw,mode = <1>; 265*724ba675SRob Herring reg = <0xe>; 266*724ba675SRob Herring label = "vdd_arm"; 267*724ba675SRob Herring }; 268*724ba675SRob Herring 269*724ba675SRob Herring channel@11 { 270*724ba675SRob Herring gw,mode = <1>; 271*724ba675SRob Herring reg = <0x11>; 272*724ba675SRob Herring label = "vdd_soc"; 273*724ba675SRob Herring }; 274*724ba675SRob Herring 275*724ba675SRob Herring channel@14 { 276*724ba675SRob Herring gw,mode = <1>; 277*724ba675SRob Herring reg = <0x14>; 278*724ba675SRob Herring label = "vdd_3p0"; 279*724ba675SRob Herring }; 280*724ba675SRob Herring 281*724ba675SRob Herring channel@17 { 282*724ba675SRob Herring gw,mode = <1>; 283*724ba675SRob Herring reg = <0x17>; 284*724ba675SRob Herring label = "vdd_1p5"; 285*724ba675SRob Herring }; 286*724ba675SRob Herring 287*724ba675SRob Herring channel@1d { 288*724ba675SRob Herring gw,mode = <1>; 289*724ba675SRob Herring reg = <0x1d>; 290*724ba675SRob Herring label = "vdd_1p8"; 291*724ba675SRob Herring }; 292*724ba675SRob Herring 293*724ba675SRob Herring channel@20 { 294*724ba675SRob Herring gw,mode = <1>; 295*724ba675SRob Herring reg = <0x20>; 296*724ba675SRob Herring label = "vdd_1p0"; 297*724ba675SRob Herring }; 298*724ba675SRob Herring 299*724ba675SRob Herring channel@23 { 300*724ba675SRob Herring gw,mode = <1>; 301*724ba675SRob Herring reg = <0x23>; 302*724ba675SRob Herring label = "vdd_2p5"; 303*724ba675SRob Herring }; 304*724ba675SRob Herring 305*724ba675SRob Herring channel@26 { 306*724ba675SRob Herring gw,mode = <1>; 307*724ba675SRob Herring reg = <0x26>; 308*724ba675SRob Herring label = "vdd_gps"; 309*724ba675SRob Herring }; 310*724ba675SRob Herring 311*724ba675SRob Herring channel@29 { 312*724ba675SRob Herring gw,mode = <1>; 313*724ba675SRob Herring reg = <0x29>; 314*724ba675SRob Herring label = "vdd_an1"; 315*724ba675SRob Herring }; 316*724ba675SRob Herring }; 317*724ba675SRob Herring }; 318*724ba675SRob Herring 319*724ba675SRob Herring gsc_gpio: gpio@23 { 320*724ba675SRob Herring compatible = "nxp,pca9555"; 321*724ba675SRob Herring reg = <0x23>; 322*724ba675SRob Herring gpio-controller; 323*724ba675SRob Herring #gpio-cells = <2>; 324*724ba675SRob Herring interrupt-parent = <&gsc>; 325*724ba675SRob Herring interrupts = <4>; 326*724ba675SRob Herring }; 327*724ba675SRob Herring 328*724ba675SRob Herring eeprom1: eeprom@50 { 329*724ba675SRob Herring compatible = "atmel,24c02"; 330*724ba675SRob Herring reg = <0x50>; 331*724ba675SRob Herring pagesize = <16>; 332*724ba675SRob Herring }; 333*724ba675SRob Herring 334*724ba675SRob Herring eeprom2: eeprom@51 { 335*724ba675SRob Herring compatible = "atmel,24c02"; 336*724ba675SRob Herring reg = <0x51>; 337*724ba675SRob Herring pagesize = <16>; 338*724ba675SRob Herring }; 339*724ba675SRob Herring 340*724ba675SRob Herring eeprom3: eeprom@52 { 341*724ba675SRob Herring compatible = "atmel,24c02"; 342*724ba675SRob Herring reg = <0x52>; 343*724ba675SRob Herring pagesize = <16>; 344*724ba675SRob Herring }; 345*724ba675SRob Herring 346*724ba675SRob Herring eeprom4: eeprom@53 { 347*724ba675SRob Herring compatible = "atmel,24c02"; 348*724ba675SRob Herring reg = <0x53>; 349*724ba675SRob Herring pagesize = <16>; 350*724ba675SRob Herring }; 351*724ba675SRob Herring 352*724ba675SRob Herring rtc: ds1672@68 { 353*724ba675SRob Herring compatible = "dallas,ds1672"; 354*724ba675SRob Herring reg = <0x68>; 355*724ba675SRob Herring }; 356*724ba675SRob Herring}; 357*724ba675SRob Herring 358*724ba675SRob Herring&i2c2 { 359*724ba675SRob Herring clock-frequency = <100000>; 360*724ba675SRob Herring pinctrl-names = "default"; 361*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 362*724ba675SRob Herring status = "okay"; 363*724ba675SRob Herring 364*724ba675SRob Herring ltc3676: pmic@3c { 365*724ba675SRob Herring compatible = "lltc,ltc3676"; 366*724ba675SRob Herring reg = <0x3c>; 367*724ba675SRob Herring interrupt-parent = <&gpio1>; 368*724ba675SRob Herring interrupts = <8 IRQ_TYPE_EDGE_FALLING>; 369*724ba675SRob Herring 370*724ba675SRob Herring regulators { 371*724ba675SRob Herring /* VDD_SOC (1+R1/R2 = 1.635) */ 372*724ba675SRob Herring reg_vdd_soc: sw1 { 373*724ba675SRob Herring regulator-name = "vddsoc"; 374*724ba675SRob Herring regulator-min-microvolt = <674400>; 375*724ba675SRob Herring regulator-max-microvolt = <1308000>; 376*724ba675SRob Herring lltc,fb-voltage-divider = <127000 200000>; 377*724ba675SRob Herring regulator-ramp-delay = <7000>; 378*724ba675SRob Herring regulator-boot-on; 379*724ba675SRob Herring regulator-always-on; 380*724ba675SRob Herring }; 381*724ba675SRob Herring 382*724ba675SRob Herring /* VDD_1P8 (1+R1/R2 = 2.505): GPS/VideoIn/ENET-PHY */ 383*724ba675SRob Herring reg_1p8v: sw2 { 384*724ba675SRob Herring regulator-name = "vdd1p8"; 385*724ba675SRob Herring regulator-min-microvolt = <1033310>; 386*724ba675SRob Herring regulator-max-microvolt = <2004000>; 387*724ba675SRob Herring lltc,fb-voltage-divider = <301000 200000>; 388*724ba675SRob Herring regulator-ramp-delay = <7000>; 389*724ba675SRob Herring regulator-boot-on; 390*724ba675SRob Herring regulator-always-on; 391*724ba675SRob Herring }; 392*724ba675SRob Herring 393*724ba675SRob Herring /* VDD_ARM (1+R1/R2 = 1.635) */ 394*724ba675SRob Herring reg_vdd_arm: sw3 { 395*724ba675SRob Herring regulator-name = "vddarm"; 396*724ba675SRob Herring regulator-min-microvolt = <674400>; 397*724ba675SRob Herring regulator-max-microvolt = <1308000>; 398*724ba675SRob Herring lltc,fb-voltage-divider = <127000 200000>; 399*724ba675SRob Herring regulator-ramp-delay = <7000>; 400*724ba675SRob Herring regulator-boot-on; 401*724ba675SRob Herring regulator-always-on; 402*724ba675SRob Herring }; 403*724ba675SRob Herring 404*724ba675SRob Herring /* VDD_DDR (1+R1/R2 = 2.105) */ 405*724ba675SRob Herring reg_vdd_ddr: sw4 { 406*724ba675SRob Herring regulator-name = "vddddr"; 407*724ba675SRob Herring regulator-min-microvolt = <868310>; 408*724ba675SRob Herring regulator-max-microvolt = <1684000>; 409*724ba675SRob Herring lltc,fb-voltage-divider = <221000 200000>; 410*724ba675SRob Herring regulator-ramp-delay = <7000>; 411*724ba675SRob Herring regulator-boot-on; 412*724ba675SRob Herring regulator-always-on; 413*724ba675SRob Herring }; 414*724ba675SRob Herring 415*724ba675SRob Herring /* VDD_2P5 (1+R1/R2 = 3.435): PCIe/ENET-PHY */ 416*724ba675SRob Herring reg_2p5v: ldo2 { 417*724ba675SRob Herring regulator-name = "vdd2p5"; 418*724ba675SRob Herring regulator-min-microvolt = <2490375>; 419*724ba675SRob Herring regulator-max-microvolt = <2490375>; 420*724ba675SRob Herring lltc,fb-voltage-divider = <487000 200000>; 421*724ba675SRob Herring regulator-boot-on; 422*724ba675SRob Herring regulator-always-on; 423*724ba675SRob Herring }; 424*724ba675SRob Herring 425*724ba675SRob Herring /* VDD_AUD_1P8: Audio codec */ 426*724ba675SRob Herring reg_aud_1p8v: ldo3 { 427*724ba675SRob Herring regulator-name = "vdd1p8a"; 428*724ba675SRob Herring regulator-min-microvolt = <1800000>; 429*724ba675SRob Herring regulator-max-microvolt = <1800000>; 430*724ba675SRob Herring regulator-boot-on; 431*724ba675SRob Herring }; 432*724ba675SRob Herring 433*724ba675SRob Herring /* VDD_HIGH (1+R1/R2 = 4.17) */ 434*724ba675SRob Herring reg_3p0v: ldo4 { 435*724ba675SRob Herring regulator-name = "vdd3p0"; 436*724ba675SRob Herring regulator-min-microvolt = <3023250>; 437*724ba675SRob Herring regulator-max-microvolt = <3023250>; 438*724ba675SRob Herring lltc,fb-voltage-divider = <634000 200000>; 439*724ba675SRob Herring regulator-boot-on; 440*724ba675SRob Herring regulator-always-on; 441*724ba675SRob Herring }; 442*724ba675SRob Herring }; 443*724ba675SRob Herring }; 444*724ba675SRob Herring}; 445*724ba675SRob Herring 446*724ba675SRob Herring&i2c3 { 447*724ba675SRob Herring clock-frequency = <100000>; 448*724ba675SRob Herring pinctrl-names = "default"; 449*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 450*724ba675SRob Herring status = "okay"; 451*724ba675SRob Herring 452*724ba675SRob Herring codec: sgtl5000@a { 453*724ba675SRob Herring compatible = "fsl,sgtl5000"; 454*724ba675SRob Herring reg = <0x0a>; 455*724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_CKO>; 456*724ba675SRob Herring VDDA-supply = <®_1p8v>; 457*724ba675SRob Herring VDDIO-supply = <®_3p3v>; 458*724ba675SRob Herring }; 459*724ba675SRob Herring 460*724ba675SRob Herring touchscreen: egalax_ts@4 { 461*724ba675SRob Herring compatible = "eeti,egalax_ts"; 462*724ba675SRob Herring reg = <0x04>; 463*724ba675SRob Herring interrupt-parent = <&gpio1>; 464*724ba675SRob Herring interrupts = <11 2>; 465*724ba675SRob Herring wakeup-gpios = <&gpio1 11 GPIO_ACTIVE_LOW>; 466*724ba675SRob Herring }; 467*724ba675SRob Herring 468*724ba675SRob Herring accel@1e { 469*724ba675SRob Herring compatible = "nxp,fxos8700"; 470*724ba675SRob Herring reg = <0x1e>; 471*724ba675SRob Herring }; 472*724ba675SRob Herring}; 473*724ba675SRob Herring 474*724ba675SRob Herring&ldb { 475*724ba675SRob Herring status = "okay"; 476*724ba675SRob Herring 477*724ba675SRob Herring lvds-channel@0 { 478*724ba675SRob Herring fsl,data-mapping = "spwg"; 479*724ba675SRob Herring fsl,data-width = <18>; 480*724ba675SRob Herring status = "okay"; 481*724ba675SRob Herring 482*724ba675SRob Herring display-timings { 483*724ba675SRob Herring native-mode = <&timing0>; 484*724ba675SRob Herring timing0: hsd100pxn1 { 485*724ba675SRob Herring clock-frequency = <65000000>; 486*724ba675SRob Herring hactive = <1024>; 487*724ba675SRob Herring vactive = <768>; 488*724ba675SRob Herring hback-porch = <220>; 489*724ba675SRob Herring hfront-porch = <40>; 490*724ba675SRob Herring vback-porch = <21>; 491*724ba675SRob Herring vfront-porch = <7>; 492*724ba675SRob Herring hsync-len = <60>; 493*724ba675SRob Herring vsync-len = <10>; 494*724ba675SRob Herring }; 495*724ba675SRob Herring }; 496*724ba675SRob Herring }; 497*724ba675SRob Herring}; 498*724ba675SRob Herring 499*724ba675SRob Herring&pcie { 500*724ba675SRob Herring pinctrl-names = "default"; 501*724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 502*724ba675SRob Herring reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>; 503*724ba675SRob Herring status = "okay"; 504*724ba675SRob Herring}; 505*724ba675SRob Herring 506*724ba675SRob Herring&pwm2 { 507*724ba675SRob Herring pinctrl-names = "default"; 508*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */ 509*724ba675SRob Herring status = "disabled"; 510*724ba675SRob Herring}; 511*724ba675SRob Herring 512*724ba675SRob Herring&pwm3 { 513*724ba675SRob Herring pinctrl-names = "default"; 514*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */ 515*724ba675SRob Herring status = "disabled"; 516*724ba675SRob Herring}; 517*724ba675SRob Herring 518*724ba675SRob Herring&pwm4 { 519*724ba675SRob Herring #pwm-cells = <2>; 520*724ba675SRob Herring pinctrl-names = "default"; 521*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; 522*724ba675SRob Herring status = "okay"; 523*724ba675SRob Herring}; 524*724ba675SRob Herring 525*724ba675SRob Herring&ssi1 { 526*724ba675SRob Herring status = "okay"; 527*724ba675SRob Herring}; 528*724ba675SRob Herring 529*724ba675SRob Herring&uart1 { 530*724ba675SRob Herring pinctrl-names = "default"; 531*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 532*724ba675SRob Herring rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>; 533*724ba675SRob Herring status = "okay"; 534*724ba675SRob Herring}; 535*724ba675SRob Herring 536*724ba675SRob Herring&uart2 { 537*724ba675SRob Herring pinctrl-names = "default"; 538*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 539*724ba675SRob Herring status = "okay"; 540*724ba675SRob Herring}; 541*724ba675SRob Herring 542*724ba675SRob Herring&uart5 { 543*724ba675SRob Herring pinctrl-names = "default"; 544*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 545*724ba675SRob Herring status = "okay"; 546*724ba675SRob Herring}; 547*724ba675SRob Herring 548*724ba675SRob Herring&usbotg { 549*724ba675SRob Herring vbus-supply = <®_usb_otg_vbus>; 550*724ba675SRob Herring pinctrl-names = "default"; 551*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 552*724ba675SRob Herring disable-over-current; 553*724ba675SRob Herring status = "okay"; 554*724ba675SRob Herring}; 555*724ba675SRob Herring 556*724ba675SRob Herring&usbh1 { 557*724ba675SRob Herring vbus-supply = <®_usb_h1_vbus>; 558*724ba675SRob Herring status = "okay"; 559*724ba675SRob Herring}; 560*724ba675SRob Herring 561*724ba675SRob Herring&usdhc3 { 562*724ba675SRob Herring pinctrl-names = "default", "state_100mhz", "state_200mhz"; 563*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 564*724ba675SRob Herring pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 565*724ba675SRob Herring pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 566*724ba675SRob Herring cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 567*724ba675SRob Herring vmmc-supply = <®_3p3v>; 568*724ba675SRob Herring no-1-8-v; /* firmware will remove if board revision supports */ 569*724ba675SRob Herring status = "okay"; 570*724ba675SRob Herring}; 571*724ba675SRob Herring 572*724ba675SRob Herring&wdog1 { 573*724ba675SRob Herring pinctrl-names = "default"; 574*724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog>; 575*724ba675SRob Herring fsl,ext-reset-output; 576*724ba675SRob Herring}; 577*724ba675SRob Herring 578*724ba675SRob Herring&iomuxc { 579*724ba675SRob Herring pinctrl_audmux: audmuxgrp { 580*724ba675SRob Herring fsl,pins = < 581*724ba675SRob Herring MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 582*724ba675SRob Herring MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 583*724ba675SRob Herring MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 584*724ba675SRob Herring MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 585*724ba675SRob Herring MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */ 586*724ba675SRob Herring >; 587*724ba675SRob Herring }; 588*724ba675SRob Herring 589*724ba675SRob Herring pinctrl_enet: enetgrp { 590*724ba675SRob Herring fsl,pins = < 591*724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 592*724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 593*724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 594*724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 595*724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 596*724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 597*724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 598*724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 599*724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 600*724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 601*724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 602*724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 603*724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 604*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 605*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 606*724ba675SRob Herring MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 607*724ba675SRob Herring >; 608*724ba675SRob Herring }; 609*724ba675SRob Herring 610*724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 611*724ba675SRob Herring fsl,pins = < 612*724ba675SRob Herring MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 613*724ba675SRob Herring MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1 614*724ba675SRob Herring >; 615*724ba675SRob Herring }; 616*724ba675SRob Herring 617*724ba675SRob Herring pinctrl_gpio_leds: gpioledsgrp { 618*724ba675SRob Herring fsl,pins = < 619*724ba675SRob Herring MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 620*724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 621*724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0 622*724ba675SRob Herring >; 623*724ba675SRob Herring }; 624*724ba675SRob Herring 625*724ba675SRob Herring pinctrl_gpmi_nand: gpminandgrp { 626*724ba675SRob Herring fsl,pins = < 627*724ba675SRob Herring MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 628*724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 629*724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 630*724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 631*724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 632*724ba675SRob Herring MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 633*724ba675SRob Herring MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 634*724ba675SRob Herring MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 635*724ba675SRob Herring MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 636*724ba675SRob Herring MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 637*724ba675SRob Herring MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 638*724ba675SRob Herring MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 639*724ba675SRob Herring MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 640*724ba675SRob Herring MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 641*724ba675SRob Herring MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 642*724ba675SRob Herring >; 643*724ba675SRob Herring }; 644*724ba675SRob Herring 645*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 646*724ba675SRob Herring fsl,pins = < 647*724ba675SRob Herring MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 648*724ba675SRob Herring MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 649*724ba675SRob Herring MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1 650*724ba675SRob Herring >; 651*724ba675SRob Herring }; 652*724ba675SRob Herring 653*724ba675SRob Herring pinctrl_i2c2: i2c2grp { 654*724ba675SRob Herring fsl,pins = < 655*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 656*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 657*724ba675SRob Herring >; 658*724ba675SRob Herring }; 659*724ba675SRob Herring 660*724ba675SRob Herring pinctrl_i2c3: i2c3grp { 661*724ba675SRob Herring fsl,pins = < 662*724ba675SRob Herring MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 663*724ba675SRob Herring MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 664*724ba675SRob Herring >; 665*724ba675SRob Herring }; 666*724ba675SRob Herring 667*724ba675SRob Herring pinctrl_pcie: pciegrp { 668*724ba675SRob Herring fsl,pins = < 669*724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */ 670*724ba675SRob Herring MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */ 671*724ba675SRob Herring >; 672*724ba675SRob Herring }; 673*724ba675SRob Herring 674*724ba675SRob Herring pinctrl_pmic: pmicgrp { 675*724ba675SRob Herring fsl,pins = < 676*724ba675SRob Herring MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */ 677*724ba675SRob Herring >; 678*724ba675SRob Herring }; 679*724ba675SRob Herring 680*724ba675SRob Herring pinctrl_pps: ppsgrp { 681*724ba675SRob Herring fsl,pins = < 682*724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1 683*724ba675SRob Herring >; 684*724ba675SRob Herring }; 685*724ba675SRob Herring 686*724ba675SRob Herring pinctrl_pwm2: pwm2grp { 687*724ba675SRob Herring fsl,pins = < 688*724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1 689*724ba675SRob Herring >; 690*724ba675SRob Herring }; 691*724ba675SRob Herring 692*724ba675SRob Herring pinctrl_pwm3: pwm3grp { 693*724ba675SRob Herring fsl,pins = < 694*724ba675SRob Herring MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1 695*724ba675SRob Herring >; 696*724ba675SRob Herring }; 697*724ba675SRob Herring 698*724ba675SRob Herring pinctrl_pwm4: pwm4grp { 699*724ba675SRob Herring fsl,pins = < 700*724ba675SRob Herring MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 701*724ba675SRob Herring >; 702*724ba675SRob Herring }; 703*724ba675SRob Herring 704*724ba675SRob Herring pinctrl_reg_can1: regcan1grp { 705*724ba675SRob Herring fsl,pins = < 706*724ba675SRob Herring MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */ 707*724ba675SRob Herring >; 708*724ba675SRob Herring }; 709*724ba675SRob Herring 710*724ba675SRob Herring pinctrl_uart1: uart1grp { 711*724ba675SRob Herring fsl,pins = < 712*724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 713*724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 714*724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */ 715*724ba675SRob Herring >; 716*724ba675SRob Herring }; 717*724ba675SRob Herring 718*724ba675SRob Herring pinctrl_uart2: uart2grp { 719*724ba675SRob Herring fsl,pins = < 720*724ba675SRob Herring MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 721*724ba675SRob Herring MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 722*724ba675SRob Herring >; 723*724ba675SRob Herring }; 724*724ba675SRob Herring 725*724ba675SRob Herring pinctrl_uart5: uart5grp { 726*724ba675SRob Herring fsl,pins = < 727*724ba675SRob Herring MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 728*724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 729*724ba675SRob Herring >; 730*724ba675SRob Herring }; 731*724ba675SRob Herring 732*724ba675SRob Herring pinctrl_usbotg: usbotggrp { 733*724ba675SRob Herring fsl,pins = < 734*724ba675SRob Herring MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 735*724ba675SRob Herring MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */ 736*724ba675SRob Herring MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* OC */ 737*724ba675SRob Herring >; 738*724ba675SRob Herring }; 739*724ba675SRob Herring 740*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 741*724ba675SRob Herring fsl,pins = < 742*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 743*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 744*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 745*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 746*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 747*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 748*724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */ 749*724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059 750*724ba675SRob Herring >; 751*724ba675SRob Herring }; 752*724ba675SRob Herring 753*724ba675SRob Herring pinctrl_usdhc3_100mhz: usdhc3grp100mhz { 754*724ba675SRob Herring fsl,pins = < 755*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 756*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9 757*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 758*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 759*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 760*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 761*724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */ 762*724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9 763*724ba675SRob Herring >; 764*724ba675SRob Herring }; 765*724ba675SRob Herring 766*724ba675SRob Herring pinctrl_usdhc3_200mhz: usdhc3grp200mhz { 767*724ba675SRob Herring fsl,pins = < 768*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 769*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 770*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 771*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 772*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 773*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 774*724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */ 775*724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9 776*724ba675SRob Herring >; 777*724ba675SRob Herring }; 778*724ba675SRob Herring 779*724ba675SRob Herring pinctrl_wdog: wdoggrp { 780*724ba675SRob Herring fsl,pins = < 781*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 782*724ba675SRob Herring >; 783*724ba675SRob Herring }; 784*724ba675SRob Herring}; 785