xref: /linux/drivers/net/ethernet/broadcom/bnx2.h (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
12e0bf125SRasesh Mody /* bnx2.h: QLogic bnx2 network driver.
2adfc5217SJeff Kirsher  *
328c4ec0dSJitendra Kalsaria  * Copyright (c) 2004-2014 Broadcom Corporation
42e0bf125SRasesh Mody  * Copyright (c) 2014-2015 QLogic Corporation
5adfc5217SJeff Kirsher  *
6adfc5217SJeff Kirsher  * This program is free software; you can redistribute it and/or modify
7adfc5217SJeff Kirsher  * it under the terms of the GNU General Public License as published by
8adfc5217SJeff Kirsher  * the Free Software Foundation.
9adfc5217SJeff Kirsher  *
10adfc5217SJeff Kirsher  * Written by: Michael Chan  (mchan@broadcom.com)
11adfc5217SJeff Kirsher  */
12adfc5217SJeff Kirsher 
13adfc5217SJeff Kirsher 
14adfc5217SJeff Kirsher #ifndef BNX2_H
15adfc5217SJeff Kirsher #define BNX2_H
16adfc5217SJeff Kirsher 
17adfc5217SJeff Kirsher /* Hardware data structures and register definitions automatically
18adfc5217SJeff Kirsher  * generated from RTL code. Do not modify.
19adfc5217SJeff Kirsher  */
20adfc5217SJeff Kirsher 
21adfc5217SJeff Kirsher /*
22adfc5217SJeff Kirsher  *  tx_bd definition
23adfc5217SJeff Kirsher  */
242bc4078eSMichael Chan struct bnx2_tx_bd {
25adfc5217SJeff Kirsher 	u32 tx_bd_haddr_hi;
26adfc5217SJeff Kirsher 	u32 tx_bd_haddr_lo;
27adfc5217SJeff Kirsher 	u32 tx_bd_mss_nbytes;
28adfc5217SJeff Kirsher 		#define TX_BD_TCP6_OFF2_SHL		(14)
29adfc5217SJeff Kirsher 	u32 tx_bd_vlan_tag_flags;
30adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_CONN_FAULT		(1<<0)
31adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_TCP6_OFF0_MSK	(3<<1)
32adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_TCP6_OFF0_SHL	(1)
33adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_TCP_UDP_CKSUM	(1<<1)
34adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_IP_CKSUM		(1<<2)
35adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_VLAN_TAG		(1<<3)
36adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_COAL_NOW		(1<<4)
37adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_DONT_GEN_CRC	(1<<5)
38adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_END			(1<<6)
39adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_START		(1<<7)
40adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_SW_OPTION_WORD	(0x1f<<8)
41adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_TCP6_OFF4_SHL	(12)
42adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_SW_FLAGS		(1<<13)
43adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_SW_SNAP		(1<<14)
44adfc5217SJeff Kirsher 		#define TX_BD_FLAGS_SW_LSO		(1<<15)
45adfc5217SJeff Kirsher 
46adfc5217SJeff Kirsher };
47adfc5217SJeff Kirsher 
48adfc5217SJeff Kirsher 
49adfc5217SJeff Kirsher /*
50adfc5217SJeff Kirsher  *  rx_bd definition
51adfc5217SJeff Kirsher  */
522bc4078eSMichael Chan struct bnx2_rx_bd {
53adfc5217SJeff Kirsher 	u32 rx_bd_haddr_hi;
54adfc5217SJeff Kirsher 	u32 rx_bd_haddr_lo;
55adfc5217SJeff Kirsher 	u32 rx_bd_len;
56adfc5217SJeff Kirsher 	u32 rx_bd_flags;
57adfc5217SJeff Kirsher 		#define RX_BD_FLAGS_NOPUSH		(1<<0)
58adfc5217SJeff Kirsher 		#define RX_BD_FLAGS_DUMMY		(1<<1)
59adfc5217SJeff Kirsher 		#define RX_BD_FLAGS_END			(1<<2)
60adfc5217SJeff Kirsher 		#define RX_BD_FLAGS_START		(1<<3)
61adfc5217SJeff Kirsher 
62adfc5217SJeff Kirsher };
63adfc5217SJeff Kirsher 
64adfc5217SJeff Kirsher #define BNX2_RX_ALIGN			16
65adfc5217SJeff Kirsher 
66adfc5217SJeff Kirsher /*
67adfc5217SJeff Kirsher  *  status_block definition
68adfc5217SJeff Kirsher  */
69adfc5217SJeff Kirsher struct status_block {
70adfc5217SJeff Kirsher 	u32 status_attn_bits;
71adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_LINK_STATE		(1L<<0)
72adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT	(1L<<1)
73adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TX_BD_READ_ABORT	(1L<<2)
74adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT	(1L<<3)
75adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT	(1L<<4)
76adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TX_DMA_ABORT		(1L<<5)
77adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TX_PATCHUP_ABORT	(1L<<6)
78adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT	(1L<<7)
79adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT	(1L<<8)
80adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT	(1L<<9)
81adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_MBUF_ABORT		(1L<<10)
82adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_LOOKUP_ABORT	(1L<<11)
83adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT	(1L<<12)
84adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_V2P_ABORT		(1L<<13)
85adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT	(1L<<14)
86adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_RX_DMA_ABORT		(1L<<15)
87adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_COMPLETION_ABORT	(1L<<16)
88adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_HOST_COALESCE_ABORT	(1L<<17)
89adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT	(1L<<18)
90adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_CONTEXT_ABORT		(1L<<19)
91adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT	(1L<<20)
92adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT	(1L<<21)
93adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT	(1L<<22)
94adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_MAC_ABORT		(1L<<23)
95adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_TIMER_ABORT		(1L<<24)
96adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_DMAE_ABORT		(1L<<25)
97adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_FLSH_ABORT		(1L<<26)
98adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_GRC_ABORT		(1L<<27)
99adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_EPB_ERROR		(1L<<30)
100adfc5217SJeff Kirsher 		#define STATUS_ATTN_BITS_PARITY_ERROR		(1L<<31)
101adfc5217SJeff Kirsher 
102adfc5217SJeff Kirsher 	u32 status_attn_bits_ack;
103adfc5217SJeff Kirsher #if defined(__BIG_ENDIAN)
104adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index0;
105adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index1;
106adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index2;
107adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index3;
108adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index0;
109adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index1;
110adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index2;
111adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index3;
112adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index4;
113adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index5;
114adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index6;
115adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index7;
116adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index8;
117adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index9;
118adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index10;
119adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index11;
120adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index12;
121adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index13;
122adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index14;
123adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index15;
124adfc5217SJeff Kirsher 	u16 status_completion_producer_index;
125adfc5217SJeff Kirsher 	u16 status_cmd_consumer_index;
126adfc5217SJeff Kirsher 	u16 status_idx;
127adfc5217SJeff Kirsher 	u8 status_unused;
128adfc5217SJeff Kirsher 	u8 status_blk_num;
129adfc5217SJeff Kirsher #elif defined(__LITTLE_ENDIAN)
130adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index1;
131adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index0;
132adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index3;
133adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index2;
134adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index1;
135adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index0;
136adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index3;
137adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index2;
138adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index5;
139adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index4;
140adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index7;
141adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index6;
142adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index9;
143adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index8;
144adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index11;
145adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index10;
146adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index13;
147adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index12;
148adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index15;
149adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index14;
150adfc5217SJeff Kirsher 	u16 status_cmd_consumer_index;
151adfc5217SJeff Kirsher 	u16 status_completion_producer_index;
152adfc5217SJeff Kirsher 	u8 status_blk_num;
153adfc5217SJeff Kirsher 	u8 status_unused;
154adfc5217SJeff Kirsher 	u16 status_idx;
155adfc5217SJeff Kirsher #endif
156adfc5217SJeff Kirsher };
157adfc5217SJeff Kirsher 
158adfc5217SJeff Kirsher /*
159adfc5217SJeff Kirsher  *  status_block definition
160adfc5217SJeff Kirsher  */
161adfc5217SJeff Kirsher struct status_block_msix {
162adfc5217SJeff Kirsher #if defined(__BIG_ENDIAN)
163adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index;
164adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index;
165adfc5217SJeff Kirsher 	u16 status_completion_producer_index;
166adfc5217SJeff Kirsher 	u16 status_cmd_consumer_index;
167adfc5217SJeff Kirsher 	u32 status_unused;
168adfc5217SJeff Kirsher 	u16 status_idx;
169adfc5217SJeff Kirsher 	u8 status_unused2;
170adfc5217SJeff Kirsher 	u8 status_blk_num;
171adfc5217SJeff Kirsher #elif defined(__LITTLE_ENDIAN)
172adfc5217SJeff Kirsher 	u16 status_rx_quick_consumer_index;
173adfc5217SJeff Kirsher 	u16 status_tx_quick_consumer_index;
174adfc5217SJeff Kirsher 	u16 status_cmd_consumer_index;
175adfc5217SJeff Kirsher 	u16 status_completion_producer_index;
176adfc5217SJeff Kirsher 	u32 status_unused;
177adfc5217SJeff Kirsher 	u8 status_blk_num;
178adfc5217SJeff Kirsher 	u8 status_unused2;
179adfc5217SJeff Kirsher 	u16 status_idx;
180adfc5217SJeff Kirsher #endif
181adfc5217SJeff Kirsher };
182adfc5217SJeff Kirsher 
183adfc5217SJeff Kirsher #define BNX2_SBLK_MSIX_ALIGN_SIZE	128
184adfc5217SJeff Kirsher 
185adfc5217SJeff Kirsher 
186adfc5217SJeff Kirsher /*
187adfc5217SJeff Kirsher  *  statistics_block definition
188adfc5217SJeff Kirsher  */
189adfc5217SJeff Kirsher struct statistics_block {
190adfc5217SJeff Kirsher 	u32 stat_IfHCInOctets_hi;
191adfc5217SJeff Kirsher 	u32 stat_IfHCInOctets_lo;
192adfc5217SJeff Kirsher 	u32 stat_IfHCInBadOctets_hi;
193adfc5217SJeff Kirsher 	u32 stat_IfHCInBadOctets_lo;
194adfc5217SJeff Kirsher 	u32 stat_IfHCOutOctets_hi;
195adfc5217SJeff Kirsher 	u32 stat_IfHCOutOctets_lo;
196adfc5217SJeff Kirsher 	u32 stat_IfHCOutBadOctets_hi;
197adfc5217SJeff Kirsher 	u32 stat_IfHCOutBadOctets_lo;
198adfc5217SJeff Kirsher 	u32 stat_IfHCInUcastPkts_hi;
199adfc5217SJeff Kirsher 	u32 stat_IfHCInUcastPkts_lo;
200adfc5217SJeff Kirsher 	u32 stat_IfHCInMulticastPkts_hi;
201adfc5217SJeff Kirsher 	u32 stat_IfHCInMulticastPkts_lo;
202adfc5217SJeff Kirsher 	u32 stat_IfHCInBroadcastPkts_hi;
203adfc5217SJeff Kirsher 	u32 stat_IfHCInBroadcastPkts_lo;
204adfc5217SJeff Kirsher 	u32 stat_IfHCOutUcastPkts_hi;
205adfc5217SJeff Kirsher 	u32 stat_IfHCOutUcastPkts_lo;
206adfc5217SJeff Kirsher 	u32 stat_IfHCOutMulticastPkts_hi;
207adfc5217SJeff Kirsher 	u32 stat_IfHCOutMulticastPkts_lo;
208adfc5217SJeff Kirsher 	u32 stat_IfHCOutBroadcastPkts_hi;
209adfc5217SJeff Kirsher 	u32 stat_IfHCOutBroadcastPkts_lo;
210adfc5217SJeff Kirsher 	u32 stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
211adfc5217SJeff Kirsher 	u32 stat_Dot3StatsCarrierSenseErrors;
212adfc5217SJeff Kirsher 	u32 stat_Dot3StatsFCSErrors;
213adfc5217SJeff Kirsher 	u32 stat_Dot3StatsAlignmentErrors;
214adfc5217SJeff Kirsher 	u32 stat_Dot3StatsSingleCollisionFrames;
215adfc5217SJeff Kirsher 	u32 stat_Dot3StatsMultipleCollisionFrames;
216adfc5217SJeff Kirsher 	u32 stat_Dot3StatsDeferredTransmissions;
217adfc5217SJeff Kirsher 	u32 stat_Dot3StatsExcessiveCollisions;
218adfc5217SJeff Kirsher 	u32 stat_Dot3StatsLateCollisions;
219adfc5217SJeff Kirsher 	u32 stat_EtherStatsCollisions;
220adfc5217SJeff Kirsher 	u32 stat_EtherStatsFragments;
221adfc5217SJeff Kirsher 	u32 stat_EtherStatsJabbers;
222adfc5217SJeff Kirsher 	u32 stat_EtherStatsUndersizePkts;
223adfc5217SJeff Kirsher 	u32 stat_EtherStatsOverrsizePkts;
224adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsRx64Octets;
225adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsRx65Octetsto127Octets;
226adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsRx128Octetsto255Octets;
227adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsRx256Octetsto511Octets;
228adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsRx512Octetsto1023Octets;
229adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsRx1024Octetsto1522Octets;
230adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsRx1523Octetsto9022Octets;
231adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsTx64Octets;
232adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsTx65Octetsto127Octets;
233adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsTx128Octetsto255Octets;
234adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsTx256Octetsto511Octets;
235adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsTx512Octetsto1023Octets;
236adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsTx1024Octetsto1522Octets;
237adfc5217SJeff Kirsher 	u32 stat_EtherStatsPktsTx1523Octetsto9022Octets;
238adfc5217SJeff Kirsher 	u32 stat_XonPauseFramesReceived;
239adfc5217SJeff Kirsher 	u32 stat_XoffPauseFramesReceived;
240adfc5217SJeff Kirsher 	u32 stat_OutXonSent;
241adfc5217SJeff Kirsher 	u32 stat_OutXoffSent;
242adfc5217SJeff Kirsher 	u32 stat_FlowControlDone;
243adfc5217SJeff Kirsher 	u32 stat_MacControlFramesReceived;
244adfc5217SJeff Kirsher 	u32 stat_XoffStateEntered;
245adfc5217SJeff Kirsher 	u32 stat_IfInFramesL2FilterDiscards;
246adfc5217SJeff Kirsher 	u32 stat_IfInRuleCheckerDiscards;
247adfc5217SJeff Kirsher 	u32 stat_IfInFTQDiscards;
248adfc5217SJeff Kirsher 	u32 stat_IfInMBUFDiscards;
249adfc5217SJeff Kirsher 	u32 stat_IfInRuleCheckerP4Hit;
250adfc5217SJeff Kirsher 	u32 stat_CatchupInRuleCheckerDiscards;
251adfc5217SJeff Kirsher 	u32 stat_CatchupInFTQDiscards;
252adfc5217SJeff Kirsher 	u32 stat_CatchupInMBUFDiscards;
253adfc5217SJeff Kirsher 	u32 stat_CatchupInRuleCheckerP4Hit;
254adfc5217SJeff Kirsher 	u32 stat_GenStat00;
255adfc5217SJeff Kirsher 	u32 stat_GenStat01;
256adfc5217SJeff Kirsher 	u32 stat_GenStat02;
257adfc5217SJeff Kirsher 	u32 stat_GenStat03;
258adfc5217SJeff Kirsher 	u32 stat_GenStat04;
259adfc5217SJeff Kirsher 	u32 stat_GenStat05;
260adfc5217SJeff Kirsher 	u32 stat_GenStat06;
261adfc5217SJeff Kirsher 	u32 stat_GenStat07;
262adfc5217SJeff Kirsher 	u32 stat_GenStat08;
263adfc5217SJeff Kirsher 	u32 stat_GenStat09;
264adfc5217SJeff Kirsher 	u32 stat_GenStat10;
265adfc5217SJeff Kirsher 	u32 stat_GenStat11;
266adfc5217SJeff Kirsher 	u32 stat_GenStat12;
267adfc5217SJeff Kirsher 	u32 stat_GenStat13;
268adfc5217SJeff Kirsher 	u32 stat_GenStat14;
269adfc5217SJeff Kirsher 	u32 stat_GenStat15;
270adfc5217SJeff Kirsher 	u32 stat_FwRxDrop;
271adfc5217SJeff Kirsher };
272adfc5217SJeff Kirsher 
273adfc5217SJeff Kirsher 
274adfc5217SJeff Kirsher /*
275adfc5217SJeff Kirsher  *  l2_fhdr definition
276adfc5217SJeff Kirsher  */
277adfc5217SJeff Kirsher struct l2_fhdr {
278adfc5217SJeff Kirsher 	u32 l2_fhdr_status;
279adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_RULE_CLASS	(0x7<<0)
280adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_RULE_P2		(1<<3)
281adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_RULE_P3		(1<<4)
282adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_RULE_P4		(1<<5)
283adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_L2_VLAN_TAG	(1<<6)
284adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_L2_LLC_SNAP	(1<<7)
285adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_RSS_HASH		(1<<8)
286adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_IP_DATAGRAM	(1<<13)
287adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_TCP_SEGMENT	(1<<14)
288adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_UDP_DATAGRAM	(1<<15)
289adfc5217SJeff Kirsher 
290adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_SPLIT		(1<<16)
291adfc5217SJeff Kirsher 		#define L2_FHDR_ERRORS_BAD_CRC		(1<<17)
292adfc5217SJeff Kirsher 		#define L2_FHDR_ERRORS_PHY_DECODE	(1<<18)
293adfc5217SJeff Kirsher 		#define L2_FHDR_ERRORS_ALIGNMENT	(1<<19)
294adfc5217SJeff Kirsher 		#define L2_FHDR_ERRORS_TOO_SHORT	(1<<20)
295adfc5217SJeff Kirsher 		#define L2_FHDR_ERRORS_GIANT_FRAME	(1<<21)
296adfc5217SJeff Kirsher 		#define L2_FHDR_ERRORS_TCP_XSUM		(1<<28)
297adfc5217SJeff Kirsher 		#define L2_FHDR_ERRORS_UDP_XSUM		(1<<31)
298adfc5217SJeff Kirsher 
299adfc5217SJeff Kirsher 		#define L2_FHDR_STATUS_USE_RXHASH	\
300adfc5217SJeff Kirsher 			(L2_FHDR_STATUS_TCP_SEGMENT | L2_FHDR_STATUS_RSS_HASH)
301adfc5217SJeff Kirsher 
302adfc5217SJeff Kirsher 	u32 l2_fhdr_hash;
303adfc5217SJeff Kirsher #if defined(__BIG_ENDIAN)
304adfc5217SJeff Kirsher 	u16 l2_fhdr_pkt_len;
305adfc5217SJeff Kirsher 	u16 l2_fhdr_vlan_tag;
306adfc5217SJeff Kirsher 	u16 l2_fhdr_ip_xsum;
307adfc5217SJeff Kirsher 	u16 l2_fhdr_tcp_udp_xsum;
308adfc5217SJeff Kirsher #elif defined(__LITTLE_ENDIAN)
309adfc5217SJeff Kirsher 	u16 l2_fhdr_vlan_tag;
310adfc5217SJeff Kirsher 	u16 l2_fhdr_pkt_len;
311adfc5217SJeff Kirsher 	u16 l2_fhdr_tcp_udp_xsum;
312adfc5217SJeff Kirsher 	u16 l2_fhdr_ip_xsum;
313adfc5217SJeff Kirsher #endif
314adfc5217SJeff Kirsher };
315adfc5217SJeff Kirsher 
316adfc5217SJeff Kirsher #define BNX2_RX_OFFSET		(sizeof(struct l2_fhdr) + 2)
317adfc5217SJeff Kirsher 
318adfc5217SJeff Kirsher /*
319adfc5217SJeff Kirsher  *  l2_context definition
320adfc5217SJeff Kirsher  */
321adfc5217SJeff Kirsher #define BNX2_L2CTX_TYPE					0x00000000
322adfc5217SJeff Kirsher #define BNX2_L2CTX_TYPE_SIZE_L2				 ((0xc0/0x20)<<16)
323adfc5217SJeff Kirsher #define BNX2_L2CTX_TYPE_TYPE				 (0xf<<28)
324adfc5217SJeff Kirsher #define BNX2_L2CTX_TYPE_TYPE_EMPTY			 (0<<28)
325adfc5217SJeff Kirsher #define BNX2_L2CTX_TYPE_TYPE_L2				 (1<<28)
326adfc5217SJeff Kirsher 
327adfc5217SJeff Kirsher #define BNX2_L2CTX_TX_HOST_BIDX				0x00000088
328adfc5217SJeff Kirsher #define BNX2_L2CTX_EST_NBD				0x00000088
329adfc5217SJeff Kirsher #define BNX2_L2CTX_CMD_TYPE				0x00000088
330adfc5217SJeff Kirsher #define BNX2_L2CTX_CMD_TYPE_TYPE			 (0xf<<24)
331adfc5217SJeff Kirsher #define BNX2_L2CTX_CMD_TYPE_TYPE_L2			 (0<<24)
332adfc5217SJeff Kirsher #define BNX2_L2CTX_CMD_TYPE_TYPE_TCP			 (1<<24)
333adfc5217SJeff Kirsher 
334adfc5217SJeff Kirsher #define BNX2_L2CTX_TX_HOST_BSEQ				0x00000090
335adfc5217SJeff Kirsher #define BNX2_L2CTX_TSCH_BSEQ				0x00000094
336adfc5217SJeff Kirsher #define BNX2_L2CTX_TBDR_BSEQ				0x00000098
337adfc5217SJeff Kirsher #define BNX2_L2CTX_TBDR_BOFF				0x0000009c
338adfc5217SJeff Kirsher #define BNX2_L2CTX_TBDR_BIDX				0x0000009c
339adfc5217SJeff Kirsher #define BNX2_L2CTX_TBDR_BHADDR_HI			0x000000a0
340adfc5217SJeff Kirsher #define BNX2_L2CTX_TBDR_BHADDR_LO			0x000000a4
341adfc5217SJeff Kirsher #define BNX2_L2CTX_TXP_BOFF				0x000000a8
342adfc5217SJeff Kirsher #define BNX2_L2CTX_TXP_BIDX				0x000000a8
343adfc5217SJeff Kirsher #define BNX2_L2CTX_TXP_BSEQ				0x000000ac
344adfc5217SJeff Kirsher 
345adfc5217SJeff Kirsher #define BNX2_L2CTX_TYPE_XI				0x00000080
346adfc5217SJeff Kirsher #define BNX2_L2CTX_CMD_TYPE_XI				0x00000240
347adfc5217SJeff Kirsher #define BNX2_L2CTX_TBDR_BHADDR_HI_XI			0x00000258
348adfc5217SJeff Kirsher #define BNX2_L2CTX_TBDR_BHADDR_LO_XI			0x0000025c
349adfc5217SJeff Kirsher 
350adfc5217SJeff Kirsher /*
351adfc5217SJeff Kirsher  *  l2_bd_chain_context definition
352adfc5217SJeff Kirsher  */
353adfc5217SJeff Kirsher #define BNX2_L2CTX_BD_PRE_READ				0x00000000
354adfc5217SJeff Kirsher #define BNX2_L2CTX_CTX_SIZE				0x00000000
355adfc5217SJeff Kirsher #define BNX2_L2CTX_CTX_TYPE				0x00000000
356adfc5217SJeff Kirsher #define BNX2_L2CTX_FLOW_CTRL_ENABLE			 0x000000ff
357adfc5217SJeff Kirsher #define BNX2_L2CTX_CTX_TYPE_SIZE_L2			 ((0x20/20)<<16)
358adfc5217SJeff Kirsher #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE		 (0xf<<28)
359adfc5217SJeff Kirsher #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED	 (0<<28)
360adfc5217SJeff Kirsher #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE	 (1<<28)
361adfc5217SJeff Kirsher 
362adfc5217SJeff Kirsher #define BNX2_L2CTX_HOST_BDIDX				0x00000004
363adfc5217SJeff Kirsher #define BNX2_L2CTX_L5_STATUSB_NUM_SHIFT			 16
364adfc5217SJeff Kirsher #define BNX2_L2CTX_L2_STATUSB_NUM_SHIFT			 24
365adfc5217SJeff Kirsher #define BNX2_L2CTX_L5_STATUSB_NUM(sb_id)		\
366adfc5217SJeff Kirsher 	(((sb_id) > 0) ? (((sb_id) + 7) << BNX2_L2CTX_L5_STATUSB_NUM_SHIFT) : 0)
367adfc5217SJeff Kirsher #define BNX2_L2CTX_L2_STATUSB_NUM(sb_id)		\
368adfc5217SJeff Kirsher 	(((sb_id) > 0) ? (((sb_id) + 7) << BNX2_L2CTX_L2_STATUSB_NUM_SHIFT) : 0)
369adfc5217SJeff Kirsher #define BNX2_L2CTX_HOST_BSEQ				0x00000008
370adfc5217SJeff Kirsher #define BNX2_L2CTX_NX_BSEQ				0x0000000c
371adfc5217SJeff Kirsher #define BNX2_L2CTX_NX_BDHADDR_HI			0x00000010
372adfc5217SJeff Kirsher #define BNX2_L2CTX_NX_BDHADDR_LO			0x00000014
373adfc5217SJeff Kirsher #define BNX2_L2CTX_NX_BDIDX				0x00000018
374adfc5217SJeff Kirsher 
375adfc5217SJeff Kirsher #define BNX2_L2CTX_HOST_PG_BDIDX			0x00000044
376adfc5217SJeff Kirsher #define BNX2_L2CTX_PG_BUF_SIZE				0x00000048
377adfc5217SJeff Kirsher #define BNX2_L2CTX_RBDC_KEY				0x0000004c
378adfc5217SJeff Kirsher #define BNX2_L2CTX_RBDC_JUMBO_KEY			 0x3ffe
379adfc5217SJeff Kirsher #define BNX2_L2CTX_NX_PG_BDHADDR_HI			0x00000050
380adfc5217SJeff Kirsher #define BNX2_L2CTX_NX_PG_BDHADDR_LO			0x00000054
381adfc5217SJeff Kirsher 
382adfc5217SJeff Kirsher /*
383adfc5217SJeff Kirsher  *  pci_config_l definition
384adfc5217SJeff Kirsher  *  offset: 0000
385adfc5217SJeff Kirsher  */
386adfc5217SJeff Kirsher #define BNX2_PCICFG_MSI_CONTROL				0x00000058
387adfc5217SJeff Kirsher #define BNX2_PCICFG_MSI_CONTROL_ENABLE			 (1L<<16)
388adfc5217SJeff Kirsher 
389adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG				0x00000068
390adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP	 (1L<<2)
391adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP	 (1L<<3)
392adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_RESERVED1		 (1L<<4)
393adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA		 (1L<<5)
394adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP	 (1L<<6)
395adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA		 (1L<<7)
396adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ		 (1L<<8)
397adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY		 (1L<<9)
398adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_GRC_WIN1_SWAP_EN	 (1L<<10)
399adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_GRC_WIN2_SWAP_EN	 (1L<<11)
400adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_GRC_WIN3_SWAP_EN	 (1L<<12)
401adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_ASIC_METAL_REV		 (0xffL<<16)
402adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_ASIC_BASE_REV		 (0xfL<<24)
403adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_CONFIG_ASIC_ID			 (0xfL<<28)
404adfc5217SJeff Kirsher 
405adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS				0x0000006c
406adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_INTA_VALUE		 (1L<<0)
407adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_32BIT_DET		 (1L<<1)
408adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_M66EN			 (1L<<2)
409adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_PCIX_DET		 (1L<<3)
410adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED		 (0x3L<<4)
411adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_66		 (0L<<4)
412adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_100		 (1L<<4)
413adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_133		 (2L<<4)
414adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE	 (3L<<4)
415adfc5217SJeff Kirsher #define BNX2_PCICFG_MISC_STATUS_BAD_MEM_WRITE_BE	 (1L<<8)
416adfc5217SJeff Kirsher 
417adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS		0x00000070
418adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
419adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
420adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
421adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
422adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
423adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
424adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
425adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
426adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
427adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
428adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
429adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
430adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
431adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
432adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
433adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
434adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
435adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_MIN_POWER	 (1L<<11)
436adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
437adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
438adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
439adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
440adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
441adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
442adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
443adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_17	 (1L<<17)
444adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18	 (1L<<18)
445adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_19	 (1L<<19)
446adfc5217SJeff Kirsher #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED	 (0xfffL<<20)
447adfc5217SJeff Kirsher 
448adfc5217SJeff Kirsher #define BNX2_PCICFG_REG_WINDOW_ADDRESS			0x00000078
449adfc5217SJeff Kirsher #define BNX2_PCICFG_REG_WINDOW_ADDRESS_VAL		 (0xfffffL<<2)
450adfc5217SJeff Kirsher 
451adfc5217SJeff Kirsher #define BNX2_PCICFG_REG_WINDOW				0x00000080
452adfc5217SJeff Kirsher #define BNX2_PCICFG_INT_ACK_CMD				0x00000084
453adfc5217SJeff Kirsher #define BNX2_PCICFG_INT_ACK_CMD_INDEX			 (0xffffL<<0)
454adfc5217SJeff Kirsher #define BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID		 (1L<<16)
455adfc5217SJeff Kirsher #define BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM	 (1L<<17)
456adfc5217SJeff Kirsher #define BNX2_PCICFG_INT_ACK_CMD_MASK_INT		 (1L<<18)
457adfc5217SJeff Kirsher #define BNX2_PCICFG_INT_ACK_CMD_INTERRUPT_NUM		 (0xfL<<24)
458adfc5217SJeff Kirsher #define BNX2_PCICFG_INT_ACK_CMD_INT_NUM_SHIFT		 24
459adfc5217SJeff Kirsher 
460adfc5217SJeff Kirsher #define BNX2_PCICFG_STATUS_BIT_SET_CMD			0x00000088
461adfc5217SJeff Kirsher #define BNX2_PCICFG_STATUS_BIT_CLEAR_CMD		0x0000008c
462adfc5217SJeff Kirsher #define BNX2_PCICFG_MAILBOX_QUEUE_ADDR			0x00000090
463adfc5217SJeff Kirsher #define BNX2_PCICFG_MAILBOX_QUEUE_DATA			0x00000094
464adfc5217SJeff Kirsher 
465adfc5217SJeff Kirsher #define BNX2_PCICFG_DEVICE_CONTROL			0x000000b4
466adfc5217SJeff Kirsher #define BNX2_PCICFG_DEVICE_STATUS_NO_PEND		 ((1L<<5)<<16)
467adfc5217SJeff Kirsher 
468adfc5217SJeff Kirsher /*
469adfc5217SJeff Kirsher  *  pci_reg definition
470adfc5217SJeff Kirsher  *  offset: 0x400
471adfc5217SJeff Kirsher  */
472adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW_ADDR			0x00000400
473adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW_ADDR_VALUE			 (0x1ffL<<13)
474adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN		 (1L<<31)
475adfc5217SJeff Kirsher 
476adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW2_BASE		 	 0xc000
477adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW3_BASE		 	 0xe000
478adfc5217SJeff Kirsher 
479adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1				0x00000404
480adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_RESERVED0			 (0xffL<<0)
481adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY			 (0x7L<<8)
482adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_OFF		 (0L<<8)
483adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_16		 (1L<<8)
484adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_32		 (2L<<8)
485adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_64		 (3L<<8)
486adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_128		 (4L<<8)
487adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_256		 (5L<<8)
488adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_512		 (6L<<8)
489adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_1024		 (7L<<8)
490adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY		 (0x7L<<11)
491adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_OFF		 (0L<<11)
492adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_16		 (1L<<11)
493adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_32		 (2L<<11)
494adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_64		 (3L<<11)
495adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_128		 (4L<<11)
496adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_256		 (5L<<11)
497adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_512		 (6L<<11)
498adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_1024		 (7L<<11)
499adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_1_RESERVED1			 (0x3ffffL<<14)
500adfc5217SJeff Kirsher 
501adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2				0x00000408
502adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE			 (0xfL<<0)
503adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_DISABLED		 (0L<<0)
504adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_64K			 (1L<<0)
505adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_128K		 (2L<<0)
506adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_256K		 (3L<<0)
507adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_512K		 (4L<<0)
508adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_1M			 (5L<<0)
509adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_2M			 (6L<<0)
510adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_4M			 (7L<<0)
511adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_8M			 (8L<<0)
512adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_16M			 (9L<<0)
513adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_32M			 (10L<<0)
514adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_64M			 (11L<<0)
515adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_128M		 (12L<<0)
516adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_256M		 (13L<<0)
517adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_512M		 (14L<<0)
518adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_SIZE_1G			 (15L<<0)
519adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR1_64ENA			 (1L<<4)
520adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_RETRY			 (1L<<5)
521adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_CFG_CYCLE_RETRY		 (1L<<6)
522adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_FIRST_CFG_DONE		 (1L<<7)
523adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE			 (0xffL<<8)
524adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED		 (0L<<8)
525adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1K		 (1L<<8)
526adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2K		 (2L<<8)
527adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4K		 (3L<<8)
528adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8K		 (4L<<8)
529adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16K		 (5L<<8)
530adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_32K		 (6L<<8)
531adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_64K		 (7L<<8)
532adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_128K		 (8L<<8)
533adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_256K		 (9L<<8)
534adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_512K		 (10L<<8)
535adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1M		 (11L<<8)
536adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2M		 (12L<<8)
537adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4M		 (13L<<8)
538adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8M		 (14L<<8)
539adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16M		 (15L<<8)
540adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_MAX_SPLIT_LIMIT		 (0x1fL<<16)
541adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT		 (0x3L<<21)
542adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_512		 (0L<<21)
543adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_1K		 (1L<<21)
544adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_2K		 (2L<<21)
545adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_4K		 (3L<<21)
546adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_FORCE_32_BIT_MSTR		 (1L<<23)
547adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_FORCE_32_BIT_TGT		 (1L<<24)
548adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_KEEP_REQ_ASSERT		 (1L<<25)
549adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_RESERVED0			 (0x3fL<<26)
550adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_BAR_PREFETCH_XI		 (1L<<16)
551adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_2_RESERVED0_XI			 (0x7fffL<<17)
552adfc5217SJeff Kirsher 
553adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3				0x0000040c
554adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_STICKY_BYTE			 (0xffL<<0)
555adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_REG_STICKY_BYTE		 (0xffL<<8)
556adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_FORCE_PME			 (1L<<24)
557adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_PME_STATUS			 (1L<<25)
558adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_PME_ENABLE			 (1L<<26)
559adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_PM_STATE			 (0x3L<<27)
560adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_VAUX_PRESET			 (1L<<30)
561adfc5217SJeff Kirsher #define BNX2_PCI_CONFIG_3_PCI_POWER			 (1L<<31)
562adfc5217SJeff Kirsher 
563adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_A				0x00000410
564adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_A_PM_DATA_0_PRG		 (0xffL<<0)
565adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_A_PM_DATA_1_PRG		 (0xffL<<8)
566adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_A_PM_DATA_2_PRG		 (0xffL<<16)
567adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_A_PM_DATA_3_PRG		 (0xffL<<24)
568adfc5217SJeff Kirsher 
569adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_B				0x00000414
570adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_B_PM_DATA_4_PRG		 (0xffL<<0)
571adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_B_PM_DATA_5_PRG		 (0xffL<<8)
572adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_B_PM_DATA_6_PRG		 (0xffL<<16)
573adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_B_PM_DATA_7_PRG		 (0xffL<<24)
574adfc5217SJeff Kirsher 
575adfc5217SJeff Kirsher #define BNX2_PCI_SWAP_DIAG0				0x00000418
576adfc5217SJeff Kirsher #define BNX2_PCI_SWAP_DIAG1				0x0000041c
577adfc5217SJeff Kirsher #define BNX2_PCI_EXP_ROM_ADDR				0x00000420
578adfc5217SJeff Kirsher #define BNX2_PCI_EXP_ROM_ADDR_ADDRESS			 (0x3fffffL<<2)
579adfc5217SJeff Kirsher #define BNX2_PCI_EXP_ROM_ADDR_REQ			 (1L<<31)
580adfc5217SJeff Kirsher 
581adfc5217SJeff Kirsher #define BNX2_PCI_EXP_ROM_DATA				0x00000424
582adfc5217SJeff Kirsher #define BNX2_PCI_VPD_INTF				0x00000428
583adfc5217SJeff Kirsher #define BNX2_PCI_VPD_INTF_INTF_REQ			 (1L<<0)
584adfc5217SJeff Kirsher 
585adfc5217SJeff Kirsher #define BNX2_PCI_VPD_ADDR_FLAG				0x0000042c
586adfc5217SJeff Kirsher #define BNX2_PCI_VPD_ADDR_FLAG_MSK			0x0000ffff
587adfc5217SJeff Kirsher #define BNX2_PCI_VPD_ADDR_FLAG_SL			0L
588adfc5217SJeff Kirsher #define BNX2_PCI_VPD_ADDR_FLAG_ADDRESS			 (0x1fffL<<2)
589adfc5217SJeff Kirsher #define BNX2_PCI_VPD_ADDR_FLAG_WR			 (1L<<15)
590adfc5217SJeff Kirsher 
591adfc5217SJeff Kirsher #define BNX2_PCI_VPD_DATA				0x00000430
592adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL1				0x00000434
593adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL1_DEVICE_ID			 (0xffffL<<0)
594adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL1_VENDOR_ID			 (0xffffL<<16)
595adfc5217SJeff Kirsher 
596adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL2				0x00000438
597adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID		 (0xffffL<<0)
598adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL2_SUBSYSTEM_ID			 (0xffffL<<16)
599adfc5217SJeff Kirsher 
600adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL3				0x0000043c
601adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL3_CLASS_CODE			 (0xffffffL<<0)
602adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL3_REVISION_ID			 (0xffL<<24)
603adfc5217SJeff Kirsher 
604adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4				0x00000440
605adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA			 (0xfL<<0)
606adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_0			 (0L<<0)
607adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_1			 (1L<<0)
608adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_2			 (2L<<0)
609adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_3			 (3L<<0)
610adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_4			 (4L<<0)
611adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_5			 (5L<<0)
612adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_6			 (6L<<0)
613adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_7			 (7L<<0)
614adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_8			 (8L<<0)
615adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_9			 (9L<<0)
616adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_10			 (10L<<0)
617adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_11			 (11L<<0)
618adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_12			 (12L<<0)
619adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_13			 (13L<<0)
620adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_14			 (14L<<0)
621adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_CAP_ENA_15			 (15L<<0)
622adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_RESERVED0			 (0x3L<<4)
623adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG			 (0x3L<<6)
624adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_0			 (0L<<6)
625adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_1			 (1L<<6)
626adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_2			 (2L<<6)
627adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_3			 (3L<<6)
628adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MSI_PV_MASK_CAP		 (1L<<8)
629adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MSI_LIMIT			 (0x7L<<9)
630adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MULTI_MSG_CAP			 (0x7L<<12)
631adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MSI_ENABLE			 (1L<<15)
632adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MAX_64_ADVERTIZE		 (1L<<16)
633adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MAX_133_ADVERTIZE		 (1L<<17)
634adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_RESERVED2			 (0x7L<<18)
635adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE_B21	 (0x3L<<21)
636adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MAX_SPLIT_SIZE_B21		 (0x3L<<23)
637adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE_B0		 (1L<<25)
638adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MAX_MEM_READ_SIZE_B10		 (0x3L<<26)
639adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_MAX_SPLIT_SIZE_B0		 (1L<<28)
640adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_RESERVED3			 (0x7L<<29)
641adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL4_RESERVED3_XI			 (0xffffL<<16)
642adfc5217SJeff Kirsher 
643adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5				0x00000444
644adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_D1_SUPPORT			 (1L<<0)
645adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_D2_SUPPORT			 (1L<<1)
646adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_PME_IN_D0			 (1L<<2)
647adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_PME_IN_D1			 (1L<<3)
648adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_PME_IN_D2			 (1L<<4)
649adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_PME_IN_D3_HOT			 (1L<<5)
650adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_RESERVED0_TE			 (0x3ffffffL<<6)
651adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_PM_VERSION_XI			 (0x7L<<6)
652adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_NO_SOFT_RESET_XI		 (1L<<9)
653adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL5_RESERVED0_XI			 (0x3fffffL<<10)
654adfc5217SJeff Kirsher 
655adfc5217SJeff Kirsher #define BNX2_PCI_PCIX_EXTENDED_STATUS			0x00000448
656adfc5217SJeff Kirsher #define BNX2_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP		 (1L<<8)
657adfc5217SJeff Kirsher #define BNX2_PCI_PCIX_EXTENDED_STATUS_LONG_BURST	 (1L<<9)
658adfc5217SJeff Kirsher #define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS	 (0xfL<<16)
659adfc5217SJeff Kirsher #define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX	 (0xffL<<24)
660adfc5217SJeff Kirsher 
661adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL6				0x0000044c
662adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL6_MAX_LAT			 (0xffL<<0)
663adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL6_MIN_GNT			 (0xffL<<8)
664adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL6_BIST				 (0xffL<<16)
665adfc5217SJeff Kirsher #define BNX2_PCI_ID_VAL6_RESERVED0			 (0xffL<<24)
666adfc5217SJeff Kirsher 
667adfc5217SJeff Kirsher #define BNX2_PCI_MSI_DATA				0x00000450
668adfc5217SJeff Kirsher #define BNX2_PCI_MSI_DATA_MSI_DATA			 (0xffffL<<0)
669adfc5217SJeff Kirsher 
670adfc5217SJeff Kirsher #define BNX2_PCI_MSI_ADDR_H				0x00000454
671adfc5217SJeff Kirsher #define BNX2_PCI_MSI_ADDR_L				0x00000458
672adfc5217SJeff Kirsher #define BNX2_PCI_MSI_ADDR_L_VAL				 (0x3fffffffL<<2)
673adfc5217SJeff Kirsher 
674adfc5217SJeff Kirsher #define BNX2_PCI_CFG_ACCESS_CMD				0x0000045c
675adfc5217SJeff Kirsher #define BNX2_PCI_CFG_ACCESS_CMD_ADR			 (0x3fL<<2)
676adfc5217SJeff Kirsher #define BNX2_PCI_CFG_ACCESS_CMD_RD_REQ			 (1L<<27)
677adfc5217SJeff Kirsher #define BNX2_PCI_CFG_ACCESS_CMD_WR_REQ			 (0xfL<<28)
678adfc5217SJeff Kirsher 
679adfc5217SJeff Kirsher #define BNX2_PCI_CFG_ACCESS_DATA			0x00000460
680adfc5217SJeff Kirsher #define BNX2_PCI_MSI_MASK				0x00000464
681adfc5217SJeff Kirsher #define BNX2_PCI_MSI_MASK_MSI_MASK			 (0xffffffffL<<0)
682adfc5217SJeff Kirsher 
683adfc5217SJeff Kirsher #define BNX2_PCI_MSI_PEND				0x00000468
684adfc5217SJeff Kirsher #define BNX2_PCI_MSI_PEND_MSI_PEND			 (0xffffffffL<<0)
685adfc5217SJeff Kirsher 
686adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_C				0x0000046c
687adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_C_PM_DATA_8_PRG		 (0xffL<<0)
688adfc5217SJeff Kirsher #define BNX2_PCI_PM_DATA_C_RESERVED0			 (0xffffffL<<8)
689adfc5217SJeff Kirsher 
690adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_CONTROL				0x000004c0
691adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_CONTROL_MSIX_TBL_SIZ		 (0x7ffL<<0)
692adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_CONTROL_RESERVED0			 (0x1fffffL<<11)
693adfc5217SJeff Kirsher 
694adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_TBL_OFF_BIR			0x000004c4
695adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_TBL_OFF_BIR_MSIX_TBL_BIR		 (0x7L<<0)
696adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_TBL_OFF_BIR_MSIX_TBL_OFF		 (0x1fffffffL<<3)
697adfc5217SJeff Kirsher 
698adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_PBA_OFF_BIT			0x000004c8
699adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_PBA_OFF_BIT_MSIX_PBA_BIR		 (0x7L<<0)
700adfc5217SJeff Kirsher #define BNX2_PCI_MSIX_PBA_OFF_BIT_MSIX_PBA_OFF		 (0x1fffffffL<<3)
701adfc5217SJeff Kirsher 
702adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_CAPABILITY			0x000004d0
703adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_CAPABILITY_INTERRUPT_MSG_NUM	 (0x1fL<<0)
704adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_CAPABILITY_COMPLY_PCIE_1_1	 (1L<<5)
705adfc5217SJeff Kirsher 
706adfc5217SJeff Kirsher #define BNX2_PCI_DEVICE_CAPABILITY			0x000004d4
707adfc5217SJeff Kirsher #define BNX2_PCI_DEVICE_CAPABILITY_MAX_PL_SIZ_SUPPORTED	 (0x7L<<0)
708adfc5217SJeff Kirsher #define BNX2_PCI_DEVICE_CAPABILITY_EXTENDED_TAG_SUPPORT	 (1L<<5)
709adfc5217SJeff Kirsher #define BNX2_PCI_DEVICE_CAPABILITY_L0S_ACCEPTABLE_LATENCY	 (0x7L<<6)
710adfc5217SJeff Kirsher #define BNX2_PCI_DEVICE_CAPABILITY_L1_ACCEPTABLE_LATENCY	 (0x7L<<9)
711adfc5217SJeff Kirsher #define BNX2_PCI_DEVICE_CAPABILITY_ROLE_BASED_ERR_RPT	 (1L<<15)
712adfc5217SJeff Kirsher 
713adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY			0x000004dc
714adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED		 (0xfL<<0)
715adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED_0001	 (1L<<0)
716adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_SPEED_0010	 (1L<<0)
717adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_MAX_LINK_WIDTH		 (0x1fL<<4)
718adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_CLK_POWER_MGMT		 (1L<<9)
719adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_ASPM_SUPPORT		 (0x3L<<10)
720adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT		 (0x7L<<12)
721adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT_101	 (5L<<12)
722adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_LAT_110	 (6L<<12)
723adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT		 (0x7L<<15)
724adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT_001	 (1L<<15)
725adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_LAT_010	 (2L<<15)
726adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT	 (0x7L<<18)
727adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT_101	 (5L<<18)
728adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L0S_EXIT_COMM_LAT_110	 (6L<<18)
729adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT	 (0x7L<<21)
730adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT_001	 (1L<<21)
731adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_L1_EXIT_COMM_LAT_010	 (2L<<21)
732adfc5217SJeff Kirsher #define BNX2_PCI_LINK_CAPABILITY_PORT_NUM		 (0xffL<<24)
733adfc5217SJeff Kirsher 
734adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2		0x000004e4
735adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_CMPL_TO_RANGE_SUPP	 (0xfL<<0)
736adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_CMPL_TO_DISABL_SUPP	 (1L<<4)
737adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_DEVICE_CAPABILITY_2_RESERVED	 (0x7ffffffL<<5)
738adfc5217SJeff Kirsher 
739adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_LINK_CAPABILITY_2			0x000004e8
740adfc5217SJeff Kirsher #define BNX2_PCI_PCIE_LINK_CAPABILITY_2_RESERVED	 (0xffffffffL<<0)
741adfc5217SJeff Kirsher 
742adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW1_ADDR			0x00000610
743adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW1_ADDR_VALUE			 (0x1ffL<<13)
744adfc5217SJeff Kirsher 
745adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW2_ADDR			0x00000614
746adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW2_ADDR_VALUE			 (0x1ffL<<13)
747adfc5217SJeff Kirsher 
748adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW3_ADDR			0x00000618
749adfc5217SJeff Kirsher #define BNX2_PCI_GRC_WINDOW3_ADDR_VALUE			 (0x1ffL<<13)
750adfc5217SJeff Kirsher 
751adfc5217SJeff Kirsher #define BNX2_MSIX_TABLE_ADDR				 0x318000
752adfc5217SJeff Kirsher #define BNX2_MSIX_PBA_ADDR				 0x31c000
753adfc5217SJeff Kirsher 
754adfc5217SJeff Kirsher /*
755adfc5217SJeff Kirsher  *  misc_reg definition
756adfc5217SJeff Kirsher  *  offset: 0x800
757adfc5217SJeff Kirsher  */
758adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND				0x00000800
759adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_ENABLE_ALL			 (1L<<0)
760adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_DISABLE_ALL			 (1L<<1)
761adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_SW_RESET			 (1L<<4)
762adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_POR_RESET			 (1L<<5)
763adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_HD_RESET			 (1L<<6)
764adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_CMN_SW_RESET			 (1L<<7)
765adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_PAR_ERROR			 (1L<<8)
766adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_CS16_ERR			 (1L<<9)
767adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_CS16_ERR_LOC			 (0xfL<<12)
768adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_PAR_ERR_RAM			 (0x7fL<<16)
769adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_POWERDOWN_EVENT		 (1L<<23)
770adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_SW_SHUTDOWN			 (1L<<24)
771adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_SHUTDOWN_EN			 (1L<<25)
772adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_DINTEG_ATTN_EN		 (1L<<26)
773adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_PCIE_LINK_IN_L23		 (1L<<27)
774adfc5217SJeff Kirsher #define BNX2_MISC_COMMAND_PCIE_DIS			 (1L<<28)
775adfc5217SJeff Kirsher 
776adfc5217SJeff Kirsher #define BNX2_MISC_CFG					0x00000804
777adfc5217SJeff Kirsher #define BNX2_MISC_CFG_GRC_TMOUT				 (1L<<0)
778adfc5217SJeff Kirsher #define BNX2_MISC_CFG_NVM_WR_EN				 (0x3L<<1)
779adfc5217SJeff Kirsher #define BNX2_MISC_CFG_NVM_WR_EN_PROTECT			 (0L<<1)
780adfc5217SJeff Kirsher #define BNX2_MISC_CFG_NVM_WR_EN_PCI			 (1L<<1)
781adfc5217SJeff Kirsher #define BNX2_MISC_CFG_NVM_WR_EN_ALLOW			 (2L<<1)
782adfc5217SJeff Kirsher #define BNX2_MISC_CFG_NVM_WR_EN_ALLOW2			 (3L<<1)
783adfc5217SJeff Kirsher #define BNX2_MISC_CFG_BIST_EN				 (1L<<3)
784adfc5217SJeff Kirsher #define BNX2_MISC_CFG_CK25_OUT_ALT_SRC			 (1L<<4)
785adfc5217SJeff Kirsher #define BNX2_MISC_CFG_RESERVED5_TE			 (1L<<5)
786adfc5217SJeff Kirsher #define BNX2_MISC_CFG_RESERVED6_TE			 (1L<<6)
787adfc5217SJeff Kirsher #define BNX2_MISC_CFG_CLK_CTL_OVERRIDE			 (1L<<7)
788adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE				 (0x7L<<8)
789adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_MAC			 (0L<<8)
790adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY1_TE			 (1L<<8)
791adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY2_TE			 (2L<<8)
792adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY3_TE			 (3L<<8)
793adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY4_TE			 (4L<<8)
794adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY5_TE			 (5L<<8)
795adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY6_TE			 (6L<<8)
796adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY7_TE			 (7L<<8)
797adfc5217SJeff Kirsher #define BNX2_MISC_CFG_MCP_GRC_TMOUT_TE			 (1L<<11)
798adfc5217SJeff Kirsher #define BNX2_MISC_CFG_DBU_GRC_TMOUT_TE			 (1L<<12)
799adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_XI			 (0xfL<<8)
800adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_MAC_XI			 (0L<<8)
801adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY1_XI			 (1L<<8)
802adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY2_XI			 (2L<<8)
803adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY3_XI			 (3L<<8)
804adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_MAC2_XI			 (4L<<8)
805adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY4_XI			 (5L<<8)
806adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY5_XI			 (6L<<8)
807adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY6_XI			 (7L<<8)
808adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_MAC3_XI			 (8L<<8)
809adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY7_XI			 (9L<<8)
810adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY8_XI			 (10L<<8)
811adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY9_XI			 (11L<<8)
812adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_MAC4_XI			 (12L<<8)
813adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY10_XI			 (13L<<8)
814adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_PHY11_XI			 (14L<<8)
815adfc5217SJeff Kirsher #define BNX2_MISC_CFG_LEDMODE_UNUSED_XI			 (15L<<8)
816adfc5217SJeff Kirsher #define BNX2_MISC_CFG_PORT_SELECT_XI			 (1L<<13)
817adfc5217SJeff Kirsher #define BNX2_MISC_CFG_PARITY_MODE_XI			 (1L<<14)
818adfc5217SJeff Kirsher 
819adfc5217SJeff Kirsher #define BNX2_MISC_ID					0x00000808
820adfc5217SJeff Kirsher #define BNX2_MISC_ID_BOND_ID				 (0xfL<<0)
821adfc5217SJeff Kirsher #define BNX2_MISC_ID_BOND_ID_X				 (0L<<0)
822adfc5217SJeff Kirsher #define BNX2_MISC_ID_BOND_ID_C				 (3L<<0)
823adfc5217SJeff Kirsher #define BNX2_MISC_ID_BOND_ID_S				 (12L<<0)
824adfc5217SJeff Kirsher #define BNX2_MISC_ID_CHIP_METAL				 (0xffL<<4)
825adfc5217SJeff Kirsher #define BNX2_MISC_ID_CHIP_REV				 (0xfL<<12)
826adfc5217SJeff Kirsher #define BNX2_MISC_ID_CHIP_NUM				 (0xffffL<<16)
827adfc5217SJeff Kirsher 
828adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS			0x0000080c
829adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
830adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE	 (1L<<1)
831adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
832adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
833adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE	 (1L<<4)
834adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
835adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
836adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
837adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
838adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE	 (1L<<9)
839adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
840adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
841adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE	 (1L<<12)
842adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
843adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
844adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE	 (1L<<15)
845adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
846adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE	 (1L<<17)
847adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE	 (1L<<18)
848adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
849adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
850adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE	 (1L<<21)
851adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
852adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
853adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
854adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE	 (1L<<25)
855adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
856adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_UMP_ENABLE		 (1L<<27)
857adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
858adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_STATUS_BITS_RSVD_FUTURE_ENABLE	 (0x7L<<29)
859adfc5217SJeff Kirsher 
860adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS			0x00000810
861adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
862adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE	 (1L<<1)
863adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
864adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
865adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE		 (1L<<4)
866adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
867adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
868adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
869adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
870adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE		 (1L<<9)
871adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
872adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
873adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE	 (1L<<12)
874adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
875adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
876adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE		 (1L<<15)
877adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
878adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE		 (1L<<17)
879adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE	 (1L<<18)
880adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
881adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
882adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE	 (1L<<21)
883adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
884adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
885adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
886adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_TIMER_ENABLE		 (1L<<25)
887adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
888adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_UMP_ENABLE		 (1L<<27)
889adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
890adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_SET_BITS_RSVD_FUTURE_ENABLE	 (0x7L<<29)
891adfc5217SJeff Kirsher 
892adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS			0x00000814
893adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
894adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE	 (1L<<1)
895adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
896adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
897adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE		 (1L<<4)
898adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
899adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
900adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
901adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
902adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_EMAC_ENABLE		 (1L<<9)
903adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
904adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
905adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE	 (1L<<12)
906adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
907adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
908adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE		 (1L<<15)
909adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
910adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE		 (1L<<17)
911adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE	 (1L<<18)
912adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
913adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
914adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE	 (1L<<21)
915adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
916adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
917adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
918adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_TIMER_ENABLE		 (1L<<25)
919adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
920adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_UMP_ENABLE		 (1L<<27)
921adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
922adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_CLR_BITS_RSVD_FUTURE_ENABLE	 (0x7L<<29)
923adfc5217SJeff Kirsher 
924adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS			0x00000818
925adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
926adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
927adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
928adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
929adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
930adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
931adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
932adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
933adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
934adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
935adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
936adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
937adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
938adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
939adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
940adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
941adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
942adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED0_XI	 (0x7L<<8)
943adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_MIN_POWER		 (1L<<11)
944adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
945adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
946adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
947adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
948adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
949adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
950adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED1_XI	 (0xfL<<12)
951adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
952adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_17_TE	 (1L<<17)
953adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_18_TE	 (1L<<18)
954adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_19_TE	 (1L<<19)
955adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_TE	 (0xfffL<<20)
956adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_MGMT_XI	 (1L<<17)
957adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED2_XI	 (0x3fL<<18)
958adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_VCO_XI	 (0x7L<<24)
959adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED3_XI	 (1L<<27)
960adfc5217SJeff Kirsher #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_XI	 (0xfL<<28)
961adfc5217SJeff Kirsher 
962adfc5217SJeff Kirsher #define BNX2_MISC_SPIO					0x0000081c
963adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_VALUE				 (0xffL<<0)
964adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_SET				 (0xffL<<8)
965adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_CLR				 (0xffL<<16)
966adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_FLOAT				 (0xffL<<24)
967adfc5217SJeff Kirsher 
968adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT				0x00000820
969adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_INT_STATE_TE			 (0xfL<<0)
970adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_OLD_VALUE_TE			 (0xfL<<8)
971adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_OLD_SET_TE			 (0xfL<<16)
972adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_OLD_CLR_TE			 (0xfL<<24)
973adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_INT_STATE_XI			 (0xffL<<0)
974adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_OLD_VALUE_XI			 (0xffL<<8)
975adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_OLD_SET_XI			 (0xffL<<16)
976adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_INT_OLD_CLR_XI			 (0xffL<<24)
977adfc5217SJeff Kirsher 
978adfc5217SJeff Kirsher #define BNX2_MISC_CONFIG_LFSR				0x00000824
979adfc5217SJeff Kirsher #define BNX2_MISC_CONFIG_LFSR_DIV			 (0xffffL<<0)
980adfc5217SJeff Kirsher 
981adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS			0x00000828
982adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
983adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE	 (1L<<1)
984adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
985adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
986adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE		 (1L<<4)
987adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
988adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
989adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
990adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
991adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_EMAC_ENABLE		 (1L<<9)
992adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
993adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
994adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE		 (1L<<12)
995adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
996adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
997adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE		 (1L<<15)
998adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
999adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE		 (1L<<17)
1000adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE	 (1L<<18)
1001adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
1002adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
1003adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE		 (1L<<21)
1004adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
1005adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
1006adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
1007adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_TIMER_ENABLE		 (1L<<25)
1008adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
1009adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_UMP_ENABLE		 (1L<<27)
1010adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
1011adfc5217SJeff Kirsher #define BNX2_MISC_LFSR_MASK_BITS_RSVD_FUTURE_ENABLE	 (0x7L<<29)
1012adfc5217SJeff Kirsher 
1013adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ0				0x0000082c
1014adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ1				0x00000830
1015adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ2				0x00000834
1016adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ3				0x00000838
1017adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ4				0x0000083c
1018adfc5217SJeff Kirsher #define BNX2_MISC_ARB_FREE0				0x00000840
1019adfc5217SJeff Kirsher #define BNX2_MISC_ARB_FREE1				0x00000844
1020adfc5217SJeff Kirsher #define BNX2_MISC_ARB_FREE2				0x00000848
1021adfc5217SJeff Kirsher #define BNX2_MISC_ARB_FREE3				0x0000084c
1022adfc5217SJeff Kirsher #define BNX2_MISC_ARB_FREE4				0x00000850
1023adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ_STATUS0			0x00000854
1024adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ_STATUS1			0x00000858
1025adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ_STATUS2			0x0000085c
1026adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ_STATUS3			0x00000860
1027adfc5217SJeff Kirsher #define BNX2_MISC_ARB_REQ_STATUS4			0x00000864
1028adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0				0x00000868
1029adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_0				 (0x7L<<0)
1030adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_1				 (0x7L<<4)
1031adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_2				 (0x7L<<8)
1032adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_3				 (0x7L<<12)
1033adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_4				 (0x7L<<16)
1034adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_5				 (0x7L<<20)
1035adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_6				 (0x7L<<24)
1036adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT0_7				 (0x7L<<28)
1037adfc5217SJeff Kirsher 
1038adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1				0x0000086c
1039adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_8				 (0x7L<<0)
1040adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_9				 (0x7L<<4)
1041adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_10				 (0x7L<<8)
1042adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_11				 (0x7L<<12)
1043adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_12				 (0x7L<<16)
1044adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_13				 (0x7L<<20)
1045adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_14				 (0x7L<<24)
1046adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT1_15				 (0x7L<<28)
1047adfc5217SJeff Kirsher 
1048adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2				0x00000870
1049adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_16				 (0x7L<<0)
1050adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_17				 (0x7L<<4)
1051adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_18				 (0x7L<<8)
1052adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_19				 (0x7L<<12)
1053adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_20				 (0x7L<<16)
1054adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_21				 (0x7L<<20)
1055adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_22				 (0x7L<<24)
1056adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT2_23				 (0x7L<<28)
1057adfc5217SJeff Kirsher 
1058adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3				0x00000874
1059adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_24				 (0x7L<<0)
1060adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_25				 (0x7L<<4)
1061adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_26				 (0x7L<<8)
1062adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_27				 (0x7L<<12)
1063adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_28				 (0x7L<<16)
1064adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_29				 (0x7L<<20)
1065adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_30				 (0x7L<<24)
1066adfc5217SJeff Kirsher #define BNX2_MISC_ARB_GNT3_31				 (0x7L<<28)
1067adfc5217SJeff Kirsher 
1068adfc5217SJeff Kirsher #define BNX2_MISC_RESERVED1				0x00000878
1069adfc5217SJeff Kirsher #define BNX2_MISC_RESERVED1_MISC_RESERVED1_VALUE	 (0x3fL<<0)
1070adfc5217SJeff Kirsher 
1071adfc5217SJeff Kirsher #define BNX2_MISC_RESERVED2				0x0000087c
1072adfc5217SJeff Kirsher #define BNX2_MISC_RESERVED2_PCIE_DIS			 (1L<<0)
1073adfc5217SJeff Kirsher #define BNX2_MISC_RESERVED2_LINK_IN_L23			 (1L<<1)
1074adfc5217SJeff Kirsher 
1075adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL			0x00000880
1076adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_ASF_RST		 (1L<<0)
1077adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_TSC_EN			 (1L<<1)
1078adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_WG_TO			 (1L<<2)
1079adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_HB_TO			 (1L<<3)
1080adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_PA_TO			 (1L<<4)
1081adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_PL_TO			 (1L<<5)
1082adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_RT_TO			 (1L<<6)
1083adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_SMB_EVENT		 (1L<<7)
1084adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_STRETCH_EN		 (1L<<8)
1085adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_STRETCH_PULSE		 (1L<<9)
1086adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_RES			 (0x3L<<10)
1087adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_SMB_EN			 (1L<<12)
1088adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_SMB_BB_EN		 (1L<<13)
1089adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT	 (1L<<14)
1090adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_SMB_AUTOREAD		 (1L<<15)
1091adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1		 (0x7fL<<16)
1092adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2		 (0x7fL<<23)
1093adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0	 (1L<<30)
1094adfc5217SJeff Kirsher #define BNX2_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN		 (1L<<31)
1095adfc5217SJeff Kirsher 
1096adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN				0x00000884
1097adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_DAT_IN				 (0xffL<<0)
1098adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_RDY				 (1L<<8)
1099adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_DONE				 (1L<<9)
1100adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_FIRSTBYTE			 (1L<<10)
1101adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_STATUS				 (0x7L<<11)
1102adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_STATUS_OK			 (0x0L<<11)
1103adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_STATUS_PEC			 (0x1L<<11)
1104adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_STATUS_OFLOW			 (0x2L<<11)
1105adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_STATUS_STOP			 (0x3L<<11)
1106adfc5217SJeff Kirsher #define BNX2_MISC_SMB_IN_STATUS_TIMEOUT			 (0x4L<<11)
1107adfc5217SJeff Kirsher 
1108adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT				0x00000888
1109adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_DAT_OUT			 (0xffL<<0)
1110adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_RDY				 (1L<<8)
1111adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_START				 (1L<<9)
1112adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_LAST				 (1L<<10)
1113adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_ACC_TYPE			 (1L<<11)
1114adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_ENB_PEC			 (1L<<12)
1115adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_GET_RX_LEN			 (1L<<13)
1116adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_READ_LEN			 (0x3fL<<14)
1117adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS		 (0xfL<<20)
1118adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_OK		 (0L<<20)
1119adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK	 (1L<<20)
1120adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW		 (2L<<20)
1121adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_STOP		 (3L<<20)
1122adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT	 (4L<<20)
1123adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST	 (5L<<20)
1124adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK		 (6L<<20)
1125adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK	 (9L<<20)
1126adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST	 (0xdL<<20)
1127adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_SLAVEMODE		 (1L<<24)
1128adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_EN		 (1L<<25)
1129adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_IN		 (1L<<26)
1130adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_EN		 (1L<<27)
1131adfc5217SJeff Kirsher #define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_IN		 (1L<<28)
1132adfc5217SJeff Kirsher 
1133adfc5217SJeff Kirsher #define BNX2_MISC_SMB_WATCHDOG				0x0000088c
1134adfc5217SJeff Kirsher #define BNX2_MISC_SMB_WATCHDOG_WATCHDOG			 (0xffffL<<0)
1135adfc5217SJeff Kirsher 
1136adfc5217SJeff Kirsher #define BNX2_MISC_SMB_HEARTBEAT				0x00000890
1137adfc5217SJeff Kirsher #define BNX2_MISC_SMB_HEARTBEAT_HEARTBEAT		 (0xffffL<<0)
1138adfc5217SJeff Kirsher 
1139adfc5217SJeff Kirsher #define BNX2_MISC_SMB_POLL_ASF				0x00000894
1140adfc5217SJeff Kirsher #define BNX2_MISC_SMB_POLL_ASF_POLL_ASF			 (0xffffL<<0)
1141adfc5217SJeff Kirsher 
1142adfc5217SJeff Kirsher #define BNX2_MISC_SMB_POLL_LEGACY			0x00000898
1143adfc5217SJeff Kirsher #define BNX2_MISC_SMB_POLL_LEGACY_POLL_LEGACY		 (0xffffL<<0)
1144adfc5217SJeff Kirsher 
1145adfc5217SJeff Kirsher #define BNX2_MISC_SMB_RETRAN				0x0000089c
1146adfc5217SJeff Kirsher #define BNX2_MISC_SMB_RETRAN_RETRAN			 (0xffL<<0)
1147adfc5217SJeff Kirsher 
1148adfc5217SJeff Kirsher #define BNX2_MISC_SMB_TIMESTAMP				0x000008a0
1149adfc5217SJeff Kirsher #define BNX2_MISC_SMB_TIMESTAMP_TIMESTAMP		 (0xffffffffL<<0)
1150adfc5217SJeff Kirsher 
1151adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0				0x000008a4
1152adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_COM_MISC_CTXC		 (1L<<0)
1153adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_COM_MISC_REGF		 (1L<<1)
1154adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_COM_MISC_SCPAD		 (1L<<2)
1155adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CP_MISC_CTXC		 (1L<<3)
1156adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CP_MISC_REGF		 (1L<<4)
1157adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CP_MISC_SCPAD		 (1L<<5)
1158adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CS_MISC_TMEM		 (1L<<6)
1159adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM0		 (1L<<7)
1160adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM1		 (1L<<8)
1161adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM2		 (1L<<9)
1162adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM3		 (1L<<10)
1163adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM4		 (1L<<11)
1164adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM5		 (1L<<12)
1165adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MISC_PGTBL		 (1L<<13)
1166adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR0		 (1L<<14)
1167adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR1		 (1L<<15)
1168adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR2		 (1L<<16)
1169adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR3		 (1L<<17)
1170adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR4		 (1L<<18)
1171adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW0		 (1L<<19)
1172adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW1		 (1L<<20)
1173adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW2		 (1L<<21)
1174adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_HC_MISC_DMA			 (1L<<22)
1175adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_MCP_MISC_REGF		 (1L<<23)
1176adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_MCP_MISC_SCPAD		 (1L<<24)
1177adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_MQ_MISC_CTX			 (1L<<25)
1178adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RBDC_MISC			 (1L<<26)
1179adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RBUF_MISC_MB		 (1L<<27)
1180adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RBUF_MISC_PTR		 (1L<<28)
1181adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RDE_MISC_RPC		 (1L<<29)
1182adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RDE_MISC_RPM		 (1L<<30)
1183adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RV2P_MISC_CB0REGS		 (1L<<31)
1184adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_COM_DMAE_PERR_EN_XI		 (1L<<0)
1185adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CP_DMAE_PERR_EN_XI		 (1L<<1)
1186adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RPM_ACPIBEMEM_PERR_EN_XI	 (1L<<2)
1187adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_USAGE_CNT_PERR_EN_XI	 (1L<<3)
1188adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_PGTBL_PERR_EN_XI	 (1L<<4)
1189adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_CACHE_PERR_EN_XI	 (1L<<5)
1190adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CTX_MIRROR_PERR_EN_XI	 (1L<<6)
1191adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_COM_CTXC_PERR_EN_XI		 (1L<<7)
1192adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_COM_SCPAD_PERR_EN_XI	 (1L<<8)
1193adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CP_CTXC_PERR_EN_XI		 (1L<<9)
1194adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CP_SCPAD_PERR_EN_XI		 (1L<<10)
1195adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RXP_RBUFC_PERR_EN_XI	 (1L<<11)
1196adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RXP_CTXC_PERR_EN_XI		 (1L<<12)
1197adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RXP_SCPAD_PERR_EN_XI	 (1L<<13)
1198adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_TPAT_SCPAD_PERR_EN_XI	 (1L<<14)
1199adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_TXP_CTXC_PERR_EN_XI		 (1L<<15)
1200adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_TXP_SCPAD_PERR_EN_XI	 (1L<<16)
1201adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_CS_TMEM_PERR_EN_XI		 (1L<<17)
1202adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_MQ_CTX_PERR_EN_XI		 (1L<<18)
1203adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RPM_DFIFOMEM_PERR_EN_XI	 (1L<<19)
1204adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RPC_DFIFOMEM_PERR_EN_XI	 (1L<<20)
1205adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RBUF_PTRMEM_PERR_EN_XI	 (1L<<21)
1206adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RBUF_DATAMEM_PERR_EN_XI	 (1L<<22)
1207adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RV2P_P2IRAM_PERR_EN_XI	 (1L<<23)
1208adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RV2P_P1IRAM_PERR_EN_XI	 (1L<<24)
1209adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RV2P_CB1REGS_PERR_EN_XI	 (1L<<25)
1210adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_RV2P_CB0REGS_PERR_EN_XI	 (1L<<26)
1211adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_TPBUF_PERR_EN_XI		 (1L<<27)
1212adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_THBUF_PERR_EN_XI		 (1L<<28)
1213adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_TDMA_PERR_EN_XI		 (1L<<29)
1214adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_TBDC_PERR_EN_XI		 (1L<<30)
1215adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA0_TSCH_LR_PERR_EN_XI		 (1L<<31)
1216adfc5217SJeff Kirsher 
1217adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1				0x000008a8
1218adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2P_MISC_CB1REGS		 (1L<<0)
1219adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2P_MISC_P1IRAM		 (1L<<1)
1220adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2P_MISC_P2IRAM		 (1L<<2)
1221adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXP_MISC_CTXC		 (1L<<3)
1222adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXP_MISC_REGF		 (1L<<4)
1223adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXP_MISC_SCPAD		 (1L<<5)
1224adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXP_MISC_RBUFC		 (1L<<6)
1225adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TBDC_MISC			 (1L<<7)
1226adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TDMA_MISC			 (1L<<8)
1227adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB0		 (1L<<9)
1228adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB1		 (1L<<10)
1229adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TPAT_MISC_REGF		 (1L<<11)
1230adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TPAT_MISC_SCPAD		 (1L<<12)
1231adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TPBUF_MISC_MB		 (1L<<13)
1232adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TSCH_MISC_LR		 (1L<<14)
1233adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TXP_MISC_CTXC		 (1L<<15)
1234adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TXP_MISC_REGF		 (1L<<16)
1235adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TXP_MISC_SCPAD		 (1L<<17)
1236adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_UMP_MISC_FIORX		 (1L<<18)
1237adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_UMP_MISC_FIOTX		 (1L<<19)
1238adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_UMP_MISC_RX			 (1L<<20)
1239adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_UMP_MISC_TX			 (1L<<21)
1240adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RDMAQ_MISC			 (1L<<22)
1241adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_CSQ_MISC			 (1L<<23)
1242adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_CPQ_MISC			 (1L<<24)
1243adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_MCPQ_MISC			 (1L<<25)
1244adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PMQ_MISC			 (1L<<26)
1245adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PPQ_MISC			 (1L<<27)
1246adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PTQ_MISC			 (1L<<28)
1247adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXPQ_MISC			 (1L<<29)
1248adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXPCQ_MISC			 (1L<<30)
1249adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RLUPQ_MISC			 (1L<<31)
1250adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RBDC_PERR_EN_XI		 (1L<<0)
1251adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RDMA_DFIFO_PERR_EN_XI	 (1L<<2)
1252adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_HC_STATS_PERR_EN_XI		 (1L<<3)
1253adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_HC_MSIX_PERR_EN_XI		 (1L<<4)
1254adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_HC_PRODUCSTB_PERR_EN_XI	 (1L<<5)
1255adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_HC_CONSUMSTB_PERR_EN_XI	 (1L<<6)
1256adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TPATQ_PERR_EN_XI		 (1L<<7)
1257adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_MCPQ_PERR_EN_XI		 (1L<<8)
1258adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TDMAQ_PERR_EN_XI		 (1L<<9)
1259adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TXPQ_PERR_EN_XI		 (1L<<10)
1260adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_COMTQ_PERR_EN_XI		 (1L<<11)
1261adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_COMQ_PERR_EN_XI		 (1L<<12)
1262adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RLUPQ_PERR_EN_XI		 (1L<<13)
1263adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXPQ_PERR_EN_XI		 (1L<<14)
1264adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PPQ_PERR_EN_XI		 (1L<<15)
1265adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RDMAQ_PERR_EN_XI		 (1L<<16)
1266adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TASQ_PERR_EN_XI		 (1L<<17)
1267adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TBDRQ_PERR_EN_XI		 (1L<<18)
1268adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_TSCHQ_PERR_EN_XI		 (1L<<19)
1269adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_COMXQ_PERR_EN_XI		 (1L<<20)
1270adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RXPCQ_PERR_EN_XI		 (1L<<21)
1271adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PTQ_PERR_EN_XI		 (1L<<22)
1272adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PMQ_PERR_EN_XI		 (1L<<23)
1273adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_CPQ_PERR_EN_XI		 (1L<<24)
1274adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_CSQ_PERR_EN_XI		 (1L<<25)
1275adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RLUP_CID_PERR_EN_XI		 (1L<<26)
1276adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PCS_TMEM_PERR_EN_XI	 (1L<<27)
1277adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_RV2PCSQ_PERR_EN_XI		 (1L<<28)
1278adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA1_MQ_IDX_PERR_EN_XI		 (1L<<29)
1279adfc5217SJeff Kirsher 
1280adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2				0x000008ac
1281adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_COMQ_MISC			 (1L<<0)
1282adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_COMXQ_MISC			 (1L<<1)
1283adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_COMTQ_MISC			 (1L<<2)
1284adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_TSCHQ_MISC			 (1L<<3)
1285adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_TBDRQ_MISC			 (1L<<4)
1286adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_TXPQ_MISC			 (1L<<5)
1287adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_TDMAQ_MISC			 (1L<<6)
1288adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_TPATQ_MISC			 (1L<<7)
1289adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_TASQ_MISC			 (1L<<8)
1290adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_TGT_FIFO_PERR_EN_XI		 (1L<<0)
1291adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_UMP_TX_PERR_EN_XI		 (1L<<1)
1292adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_UMP_RX_PERR_EN_XI		 (1L<<2)
1293adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_MCP_ROM_PERR_EN_XI		 (1L<<3)
1294adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_MCP_SCPAD_PERR_EN_XI	 (1L<<4)
1295adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_HB_MEM_PERR_EN_XI		 (1L<<5)
1296adfc5217SJeff Kirsher #define BNX2_MISC_PERR_ENA2_PCIE_REPLAY_PERR_EN_XI	 (1L<<6)
1297adfc5217SJeff Kirsher 
1298adfc5217SJeff Kirsher #define BNX2_MISC_DEBUG_VECTOR_SEL			0x000008b0
1299adfc5217SJeff Kirsher #define BNX2_MISC_DEBUG_VECTOR_SEL_0			 (0xfffL<<0)
1300adfc5217SJeff Kirsher #define BNX2_MISC_DEBUG_VECTOR_SEL_1			 (0xfffL<<12)
1301adfc5217SJeff Kirsher #define BNX2_MISC_DEBUG_VECTOR_SEL_1_XI			 (0xfffL<<15)
1302adfc5217SJeff Kirsher 
1303adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL				0x000008b4
1304adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_2			 (0xfL<<0)
1305adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_XI		 (0xfL<<0)
1306adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS14_XI	 (0L<<0)
1307adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS12_XI	 (1L<<0)
1308adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS10_XI	 (2L<<0)
1309adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS8_XI	 (3L<<0)
1310adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS6_XI	 (4L<<0)
1311adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS4_XI	 (5L<<0)
1312adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_PLUS2_XI	 (6L<<0)
1313adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_NOM_XI		 (7L<<0)
1314adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS2_XI	 (8L<<0)
1315adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS4_XI	 (9L<<0)
1316adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS6_XI	 (10L<<0)
1317adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS8_XI	 (11L<<0)
1318adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS10_XI	 (12L<<0)
1319adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS12_XI	 (13L<<0)
1320adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS14_XI	 (14L<<0)
1321adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MAIN_MINUS16_XI	 (15L<<0)
1322adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5			 (0xfL<<4)
1323adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_PLUS14		 (0L<<4)
1324adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_PLUS12		 (1L<<4)
1325adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_PLUS10		 (2L<<4)
1326adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_PLUS8		 (3L<<4)
1327adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_PLUS6		 (4L<<4)
1328adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_PLUS4		 (5L<<4)
1329adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_PLUS2		 (6L<<4)
1330adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_NOM			 (7L<<4)
1331adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS2		 (8L<<4)
1332adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS4		 (9L<<4)
1333adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS6		 (10L<<4)
1334adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS8		 (11L<<4)
1335adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS10		 (12L<<4)
1336adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS12		 (13L<<4)
1337adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS14		 (14L<<4)
1338adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_2_5_MINUS16		 (15L<<4)
1339adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT			 (0xfL<<8)
1340adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS14		 (0L<<8)
1341adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS12		 (1L<<8)
1342adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS10		 (2L<<8)
1343adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS8		 (3L<<8)
1344adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS6		 (4L<<8)
1345adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS4		 (5L<<8)
1346adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_PLUS2		 (6L<<8)
1347adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_NOM		 (7L<<8)
1348adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS2		 (8L<<8)
1349adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS4		 (9L<<8)
1350adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS6		 (10L<<8)
1351adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS8		 (11L<<8)
1352adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS10		 (12L<<8)
1353adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS12		 (13L<<8)
1354adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS14		 (14L<<8)
1355adfc5217SJeff Kirsher #define BNX2_MISC_VREG_CONTROL_1_0_MGMT_MINUS16		 (15L<<8)
1356adfc5217SJeff Kirsher 
1357adfc5217SJeff Kirsher #define BNX2_MISC_FINAL_CLK_CTL_VAL			0x000008b8
1358adfc5217SJeff Kirsher #define BNX2_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL	 (0x3ffffffL<<6)
1359adfc5217SJeff Kirsher 
1360adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0				0x000008bc
1361adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_TX_DRIVE			 (1L<<0)
1362adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_RMII_MODE			 (1L<<1)
1363adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_RMII_CRSDV_SEL		 (1L<<2)
1364adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_RVMII_MODE			 (1L<<3)
1365adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_FLASH_SAMP_SCLK_NEGEDGE_TE	 (1L<<4)
1366adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_HIDDEN_REVISION_ID_TE	 (1L<<5)
1367adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_HC_CNTL_TMOUT_CTR_RST_TE	 (1L<<6)
1368adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_RESERVED1_XI		 (0x7L<<4)
1369adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_ENA_CORE_RST_ON_MAIN_PWR_GOING_AWAY	 (1L<<7)
1370adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_ENA_SEL_VAUX_B_IN_L2_TE	 (1L<<8)
1371adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_GRC_BNK_FREE_FIX_TE	 (1L<<9)
1372adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_LED_ACT_SEL_TE		 (1L<<10)
1373adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_RESERVED2_XI		 (0x7L<<8)
1374adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_UP1_DEF0			 (1L<<11)
1375adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_FIBER_MODE_DIS_DEF		 (1L<<12)
1376adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_FORCE2500_DEF		 (1L<<13)
1377adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_AUTODETECT_DIS_DEF		 (1L<<14)
1378adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_PARALLEL_DETECT_DEF	 (1L<<15)
1379adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI		 (0xfL<<16)
1380adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_3MA		 (0L<<16)
1381adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P5MA		 (1L<<16)
1382adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P0MA		 (3L<<16)
1383adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P5MA		 (5L<<16)
1384adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P0MA		 (7L<<16)
1385adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_DAI_PWRDN		 (15L<<16)
1386adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PRE2DIS		 (1L<<20)
1387adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PRE1DIS		 (1L<<21)
1388adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT		 (0x3L<<22)
1389adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M6P		 (0L<<22)
1390adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M0P		 (1L<<22)
1391adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P0P		 (2L<<22)
1392adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P6P		 (3L<<22)
1393adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT		 (0x3L<<24)
1394adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M6P		 (0L<<24)
1395adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M0P		 (1L<<24)
1396adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P0P		 (2L<<24)
1397adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P6P		 (3L<<24)
1398adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ		 (0x3L<<26)
1399adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_240UA	 (0L<<26)
1400adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_160UA	 (1L<<26)
1401adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_400UA	 (2L<<26)
1402adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_320UA	 (3L<<26)
1403adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ		 (0x3L<<28)
1404adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_240UA	 (0L<<28)
1405adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_160UA	 (1L<<28)
1406adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_400UA	 (2L<<28)
1407adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_320UA	 (3L<<28)
1408adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ		 (0x3L<<30)
1409adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P57	 (0L<<30)
1410adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P45	 (1L<<30)
1411adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P62	 (2L<<30)
1412adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P66	 (3L<<30)
1413adfc5217SJeff Kirsher 
1414adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL1				0x000008c0
1415adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL1_1_ATTN_BTN_PRSNT_TE	 (1L<<0)
1416adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL1_1_ATTN_IND_PRSNT_TE	 (1L<<1)
1417adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL1_1_PWR_IND_PRSNT_TE		 (1L<<2)
1418adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL1_0_PCIE_LOOPBACK_TE		 (1L<<3)
1419adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL1_RESERVED_SOFT_XI		 (0xffffL<<0)
1420adfc5217SJeff Kirsher #define BNX2_MISC_GP_HW_CTL1_RESERVED_HARD_XI		 (0xffffL<<16)
1421adfc5217SJeff Kirsher 
1422adfc5217SJeff Kirsher #define BNX2_MISC_NEW_HW_CTL				0x000008c4
1423adfc5217SJeff Kirsher #define BNX2_MISC_NEW_HW_CTL_MAIN_POR_BYPASS		 (1L<<0)
1424adfc5217SJeff Kirsher #define BNX2_MISC_NEW_HW_CTL_RINGOSC_ENABLE		 (1L<<1)
1425adfc5217SJeff Kirsher #define BNX2_MISC_NEW_HW_CTL_RINGOSC_SEL0		 (1L<<2)
1426adfc5217SJeff Kirsher #define BNX2_MISC_NEW_HW_CTL_RINGOSC_SEL1		 (1L<<3)
1427adfc5217SJeff Kirsher #define BNX2_MISC_NEW_HW_CTL_RESERVED_SHARED		 (0xfffL<<4)
1428adfc5217SJeff Kirsher #define BNX2_MISC_NEW_HW_CTL_RESERVED_SPLIT		 (0xffffL<<16)
1429adfc5217SJeff Kirsher 
1430adfc5217SJeff Kirsher #define BNX2_MISC_NEW_CORE_CTL				0x000008c8
1431adfc5217SJeff Kirsher #define BNX2_MISC_NEW_CORE_CTL_LINK_HOLDOFF_SUCCESS	 (1L<<0)
1432adfc5217SJeff Kirsher #define BNX2_MISC_NEW_CORE_CTL_LINK_HOLDOFF_REQ		 (1L<<1)
1433adfc5217SJeff Kirsher #define BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE		 (1L<<16)
1434adfc5217SJeff Kirsher #define BNX2_MISC_NEW_CORE_CTL_RESERVED_CMN		 (0x3fffL<<2)
1435adfc5217SJeff Kirsher #define BNX2_MISC_NEW_CORE_CTL_RESERVED_TC		 (0xffffL<<16)
1436adfc5217SJeff Kirsher 
1437adfc5217SJeff Kirsher #define BNX2_MISC_ECO_HW_CTL				0x000008cc
1438adfc5217SJeff Kirsher #define BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN		 (1L<<0)
1439adfc5217SJeff Kirsher #define BNX2_MISC_ECO_HW_CTL_RESERVED_SOFT		 (0x7fffL<<1)
1440adfc5217SJeff Kirsher #define BNX2_MISC_ECO_HW_CTL_RESERVED_HARD		 (0xffffL<<16)
1441adfc5217SJeff Kirsher 
1442adfc5217SJeff Kirsher #define BNX2_MISC_ECO_CORE_CTL				0x000008d0
1443adfc5217SJeff Kirsher #define BNX2_MISC_ECO_CORE_CTL_RESERVED_SOFT		 (0xffffL<<0)
1444adfc5217SJeff Kirsher #define BNX2_MISC_ECO_CORE_CTL_RESERVED_HARD		 (0xffffL<<16)
1445adfc5217SJeff Kirsher 
1446adfc5217SJeff Kirsher #define BNX2_MISC_PPIO					0x000008d4
1447adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_VALUE				 (0xfL<<0)
1448adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_SET				 (0xfL<<8)
1449adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_CLR				 (0xfL<<16)
1450adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_FLOAT				 (0xfL<<24)
1451adfc5217SJeff Kirsher 
1452adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_INT				0x000008d8
1453adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_INT_INT_STATE			 (0xfL<<0)
1454adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_INT_OLD_VALUE			 (0xfL<<8)
1455adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_INT_OLD_SET			 (0xfL<<16)
1456adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_INT_OLD_CLR			 (0xfL<<24)
1457adfc5217SJeff Kirsher 
1458adfc5217SJeff Kirsher #define BNX2_MISC_RESET_NUMS				0x000008dc
1459adfc5217SJeff Kirsher #define BNX2_MISC_RESET_NUMS_NUM_HARD_RESETS		 (0x7L<<0)
1460adfc5217SJeff Kirsher #define BNX2_MISC_RESET_NUMS_NUM_PCIE_RESETS		 (0x7L<<4)
1461adfc5217SJeff Kirsher #define BNX2_MISC_RESET_NUMS_NUM_PERSTB_RESETS		 (0x7L<<8)
1462adfc5217SJeff Kirsher #define BNX2_MISC_RESET_NUMS_NUM_CMN_RESETS		 (0x7L<<12)
1463adfc5217SJeff Kirsher #define BNX2_MISC_RESET_NUMS_NUM_PORT_RESETS		 (0x7L<<16)
1464adfc5217SJeff Kirsher 
1465adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR				0x000008e0
1466adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_PCI			 (1L<<0)
1467adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_RDMA			 (1L<<1)
1468adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_TDMA			 (1L<<2)
1469adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_EMAC			 (1L<<3)
1470adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_CTX			 (1L<<4)
1471adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_TBDR			 (1L<<5)
1472adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_RBDC			 (1L<<6)
1473adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_COM			 (1L<<7)
1474adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_ENA_CP			 (1L<<8)
1475adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_PCI			 (1L<<16)
1476adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_RDMA			 (1L<<17)
1477adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_TDMA			 (1L<<18)
1478adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_EMAC			 (1L<<19)
1479adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_CTX			 (1L<<20)
1480adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_TBDR			 (1L<<21)
1481adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_RBDC			 (1L<<22)
1482adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_COM			 (1L<<23)
1483adfc5217SJeff Kirsher #define BNX2_MISC_CS16_ERR_STA_CP			 (1L<<24)
1484adfc5217SJeff Kirsher 
1485adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_EVENT				0x000008e4
1486adfc5217SJeff Kirsher #define BNX2_MISC_SPIO_EVENT_ENABLE			 (0xffL<<0)
1487adfc5217SJeff Kirsher 
1488adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_EVENT				0x000008e8
1489adfc5217SJeff Kirsher #define BNX2_MISC_PPIO_EVENT_ENABLE			 (0xfL<<0)
1490adfc5217SJeff Kirsher 
1491adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL			0x000008ec
1492adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID		 (0xffL<<0)
1493adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_X		 (0L<<0)
1494adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C		 (3L<<0)
1495adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S		 (12L<<0)
1496adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP	 (0x7L<<8)
1497adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PORT_SWAP_PIN		 (1L<<11)
1498adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES1_SIGDET	 (1L<<12)
1499adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES0_SIGDET	 (1L<<13)
1500adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY1_SIGDET		 (1L<<14)
1501adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY0_SIGDET		 (1L<<15)
1502adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_LCPLL_RST		 (1L<<16)
1503adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES1_RST		 (1L<<17)
1504adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_SERDES0_RST		 (1L<<18)
1505adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY1_RST		 (1L<<19)
1506adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY0_RST		 (1L<<20)
1507adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL		 (0x7L<<21)
1508adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PORT_SWAP		 (1L<<24)
1509adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE	 (1L<<25)
1510adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ	 (0xfL<<26)
1511adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER1_IDDQ	 (1L<<26)
1512adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER0_IDDQ	 (2L<<26)
1513adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY1_IDDQ	 (4L<<26)
1514adfc5217SJeff Kirsher #define BNX2_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY0_IDDQ	 (8L<<26)
1515adfc5217SJeff Kirsher 
1516adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1				0x000008f0
1517adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE			 (0x7L<<0)
1518adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_IDLE			 (0L<<0)
1519adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_WRITE			 (1L<<0)
1520adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_INIT			 (2L<<0)
1521adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_SET			 (3L<<0)
1522adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_RST			 (4L<<0)
1523adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_VERIFY			 (5L<<0)
1524adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_RESERVED0		 (6L<<0)
1525adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_FMODE_RESERVED1		 (7L<<0)
1526adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_USEPINS			 (1L<<8)
1527adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_PROGSEL			 (1L<<9)
1528adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_PROGSTART			 (1L<<10)
1529adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_PCOUNT			 (0x7L<<16)
1530adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_PBYP				 (1L<<19)
1531adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_VSEL				 (0xfL<<20)
1532adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_TM				 (0x7L<<27)
1533adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_SADBYP			 (1L<<30)
1534adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD1_DEBUG			 (1L<<31)
1535adfc5217SJeff Kirsher 
1536adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD2				0x000008f4
1537adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD2_OTP_ROM_ADDR			 (0x3ffL<<0)
1538adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD2_DOSEL			 (0x7fL<<16)
1539adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD2_DOSEL_0			 (0L<<16)
1540adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD2_DOSEL_1			 (1L<<16)
1541adfc5217SJeff Kirsher #define BNX2_MISC_OTP_CMD2_DOSEL_127			 (127L<<16)
1542adfc5217SJeff Kirsher 
1543adfc5217SJeff Kirsher #define BNX2_MISC_OTP_STATUS				0x000008f8
1544adfc5217SJeff Kirsher #define BNX2_MISC_OTP_STATUS_DATA			 (0xffL<<0)
1545adfc5217SJeff Kirsher #define BNX2_MISC_OTP_STATUS_VALID			 (1L<<8)
1546adfc5217SJeff Kirsher #define BNX2_MISC_OTP_STATUS_BUSY			 (1L<<9)
1547adfc5217SJeff Kirsher #define BNX2_MISC_OTP_STATUS_BUSYSM			 (1L<<10)
1548adfc5217SJeff Kirsher #define BNX2_MISC_OTP_STATUS_DONE			 (1L<<11)
1549adfc5217SJeff Kirsher 
1550adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT1_CMD			0x000008fc
1551adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT1_CMD_RESET_MODE_N		 (1L<<0)
1552adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_DONE		 (1L<<1)
1553adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_START		 (1L<<2)
1554adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT1_CMD_LOAD_DATA		 (1L<<3)
1555adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT1_CMD_SHIFT_SELECT		 (0x1fL<<8)
1556adfc5217SJeff Kirsher 
1557adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT1_DATA			0x00000900
1558adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT2_CMD			0x00000904
1559adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT2_CMD_RESET_MODE_N		 (1L<<0)
1560adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_DONE		 (1L<<1)
1561adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_START		 (1L<<2)
1562adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT2_CMD_LOAD_DATA		 (1L<<3)
1563adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT2_CMD_SHIFT_SELECT		 (0x1fL<<8)
1564adfc5217SJeff Kirsher 
1565adfc5217SJeff Kirsher #define BNX2_MISC_OTP_SHIFT2_DATA			0x00000908
1566adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS0				0x0000090c
1567adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS0_MBIST_EN			 (1L<<0)
1568adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS0_BIST_SETUP			 (0x3L<<1)
1569adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS0_MBIST_ASYNC_RESET		 (1L<<3)
1570adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS0_MBIST_DONE			 (1L<<8)
1571adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS0_MBIST_GO			 (1L<<9)
1572adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS0_BIST_OVERRIDE		 (1L<<31)
1573adfc5217SJeff Kirsher 
1574adfc5217SJeff Kirsher #define BNX2_MISC_BIST_MEMSTATUS0			0x00000910
1575adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS1				0x00000914
1576adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS1_MBIST_EN			 (1L<<0)
1577adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS1_BIST_SETUP			 (0x3L<<1)
1578adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS1_MBIST_ASYNC_RESET		 (1L<<3)
1579adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS1_MBIST_DONE			 (1L<<8)
1580adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS1_MBIST_GO			 (1L<<9)
1581adfc5217SJeff Kirsher 
1582adfc5217SJeff Kirsher #define BNX2_MISC_BIST_MEMSTATUS1			0x00000918
1583adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS2				0x0000091c
1584adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS2_MBIST_EN			 (1L<<0)
1585adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS2_BIST_SETUP			 (0x3L<<1)
1586adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS2_MBIST_ASYNC_RESET		 (1L<<3)
1587adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS2_MBIST_DONE			 (1L<<8)
1588adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS2_MBIST_GO			 (1L<<9)
1589adfc5217SJeff Kirsher 
1590adfc5217SJeff Kirsher #define BNX2_MISC_BIST_MEMSTATUS2			0x00000920
1591adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS3				0x00000924
1592adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS3_MBIST_EN			 (1L<<0)
1593adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS3_BIST_SETUP			 (0x3L<<1)
1594adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS3_MBIST_ASYNC_RESET		 (1L<<3)
1595adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS3_MBIST_DONE			 (1L<<8)
1596adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS3_MBIST_GO			 (1L<<9)
1597adfc5217SJeff Kirsher 
1598adfc5217SJeff Kirsher #define BNX2_MISC_BIST_MEMSTATUS3			0x00000928
1599adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS4				0x0000092c
1600adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS4_MBIST_EN			 (1L<<0)
1601adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS4_BIST_SETUP			 (0x3L<<1)
1602adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS4_MBIST_ASYNC_RESET		 (1L<<3)
1603adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS4_MBIST_DONE			 (1L<<8)
1604adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS4_MBIST_GO			 (1L<<9)
1605adfc5217SJeff Kirsher 
1606adfc5217SJeff Kirsher #define BNX2_MISC_BIST_MEMSTATUS4			0x00000930
1607adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS5				0x00000934
1608adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS5_MBIST_EN			 (1L<<0)
1609adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS5_BIST_SETUP			 (0x3L<<1)
1610adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS5_MBIST_ASYNC_RESET		 (1L<<3)
1611adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS5_MBIST_DONE			 (1L<<8)
1612adfc5217SJeff Kirsher #define BNX2_MISC_BIST_CS5_MBIST_GO			 (1L<<9)
1613adfc5217SJeff Kirsher 
1614adfc5217SJeff Kirsher #define BNX2_MISC_BIST_MEMSTATUS5			0x00000938
1615adfc5217SJeff Kirsher #define BNX2_MISC_MEM_TM0				0x0000093c
1616adfc5217SJeff Kirsher #define BNX2_MISC_MEM_TM0_PCIE_REPLAY_TM		 (0xfL<<0)
1617adfc5217SJeff Kirsher #define BNX2_MISC_MEM_TM0_MCP_SCPAD			 (0xfL<<8)
1618adfc5217SJeff Kirsher #define BNX2_MISC_MEM_TM0_UMP_TM			 (0xffL<<16)
1619adfc5217SJeff Kirsher #define BNX2_MISC_MEM_TM0_HB_MEM_TM			 (0xfL<<24)
1620adfc5217SJeff Kirsher 
1621adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL				0x00000940
1622adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_PH_DET_DIS			 (1L<<0)
1623adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_FREQ_DET_DIS		 (1L<<1)
1624adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_LCPX			 (0x3fL<<2)
1625adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_RX				 (0x3L<<8)
1626adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_VC_EN			 (1L<<10)
1627adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_VCO_MG			 (0x3L<<11)
1628adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_KVCO_XF			 (0x7L<<13)
1629adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_KVCO_XS			 (0x7L<<16)
1630adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_TESTD_EN			 (1L<<19)
1631adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_TESTD_SEL			 (0x7L<<20)
1632adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_TESTA_EN			 (1L<<23)
1633adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_TESTA_SEL			 (0x3L<<24)
1634adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_ATTEN_FREF			 (1L<<26)
1635adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_DIGITAL_RST		 (1L<<27)
1636adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_ANALOG_RST			 (1L<<28)
1637adfc5217SJeff Kirsher #define BNX2_MISC_USPLL_CTRL_LOCK			 (1L<<29)
1638adfc5217SJeff Kirsher 
1639adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0				0x00000944
1640adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_COM_DMAE_PERR		 (1L<<0)
1641adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CP_DMAE_PERR		 (1L<<1)
1642adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RPM_ACPIBEMEM_PERR	 (1L<<2)
1643adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CTX_USAGE_CNT_PERR	 (1L<<3)
1644adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CTX_PGTBL_PERR		 (1L<<4)
1645adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CTX_CACHE_PERR		 (1L<<5)
1646adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CTX_MIRROR_PERR		 (1L<<6)
1647adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_COM_CTXC_PERR		 (1L<<7)
1648adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_COM_SCPAD_PERR		 (1L<<8)
1649adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CP_CTXC_PERR		 (1L<<9)
1650adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CP_SCPAD_PERR		 (1L<<10)
1651adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RXP_RBUFC_PERR		 (1L<<11)
1652adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RXP_CTXC_PERR		 (1L<<12)
1653adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RXP_SCPAD_PERR		 (1L<<13)
1654adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_TPAT_SCPAD_PERR		 (1L<<14)
1655adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_TXP_CTXC_PERR		 (1L<<15)
1656adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_TXP_SCPAD_PERR		 (1L<<16)
1657adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_CS_TMEM_PERR		 (1L<<17)
1658adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_MQ_CTX_PERR		 (1L<<18)
1659adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RPM_DFIFOMEM_PERR	 (1L<<19)
1660adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RPC_DFIFOMEM_PERR	 (1L<<20)
1661adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RBUF_PTRMEM_PERR		 (1L<<21)
1662adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RBUF_DATAMEM_PERR	 (1L<<22)
1663adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RV2P_P2IRAM_PERR		 (1L<<23)
1664adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RV2P_P1IRAM_PERR		 (1L<<24)
1665adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RV2P_CB1REGS_PERR	 (1L<<25)
1666adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_RV2P_CB0REGS_PERR	 (1L<<26)
1667adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_TPBUF_PERR		 (1L<<27)
1668adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_THBUF_PERR		 (1L<<28)
1669adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_TDMA_PERR		 (1L<<29)
1670adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_TBDC_PERR		 (1L<<30)
1671adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS0_TSCH_LR_PERR		 (1L<<31)
1672adfc5217SJeff Kirsher 
1673adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1				0x00000948
1674adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RBDC_PERR		 (1L<<0)
1675adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RDMA_DFIFO_PERR		 (1L<<2)
1676adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_HC_STATS_PERR		 (1L<<3)
1677adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_HC_MSIX_PERR		 (1L<<4)
1678adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_HC_PRODUCSTB_PERR	 (1L<<5)
1679adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_HC_CONSUMSTB_PERR	 (1L<<6)
1680adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_TPATQ_PERR		 (1L<<7)
1681adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_MCPQ_PERR		 (1L<<8)
1682adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_TDMAQ_PERR		 (1L<<9)
1683adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_TXPQ_PERR		 (1L<<10)
1684adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_COMTQ_PERR		 (1L<<11)
1685adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_COMQ_PERR		 (1L<<12)
1686adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RLUPQ_PERR		 (1L<<13)
1687adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RXPQ_PERR		 (1L<<14)
1688adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RV2PPQ_PERR		 (1L<<15)
1689adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RDMAQ_PERR		 (1L<<16)
1690adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_TASQ_PERR		 (1L<<17)
1691adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_TBDRQ_PERR		 (1L<<18)
1692adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_TSCHQ_PERR		 (1L<<19)
1693adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_COMXQ_PERR		 (1L<<20)
1694adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RXPCQ_PERR		 (1L<<21)
1695adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RV2PTQ_PERR		 (1L<<22)
1696adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RV2PMQ_PERR		 (1L<<23)
1697adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_CPQ_PERR			 (1L<<24)
1698adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_CSQ_PERR			 (1L<<25)
1699adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RLUP_CID_PERR		 (1L<<26)
1700adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RV2PCS_TMEM_PERR		 (1L<<27)
1701adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_RV2PCSQ_PERR		 (1L<<28)
1702adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS1_MQ_IDX_PERR		 (1L<<29)
1703adfc5217SJeff Kirsher 
1704adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2				0x0000094c
1705adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2_TGT_FIFO_PERR		 (1L<<0)
1706adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2_UMP_TX_PERR		 (1L<<1)
1707adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2_UMP_RX_PERR		 (1L<<2)
1708adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2_MCP_ROM_PERR		 (1L<<3)
1709adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2_MCP_SCPAD_PERR		 (1L<<4)
1710adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2_HB_MEM_PERR		 (1L<<5)
1711adfc5217SJeff Kirsher #define BNX2_MISC_PERR_STATUS2_PCIE_REPLAY_PERR		 (1L<<6)
1712adfc5217SJeff Kirsher 
1713adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0				0x00000950
1714adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_OAC			 (0x7L<<0)
1715adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_OAC_NEGTWENTY		 (0L<<0)
1716adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_OAC_ZERO			 (1L<<0)
1717adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_OAC_TWENTY		 (3L<<0)
1718adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_OAC_FORTY			 (7L<<0)
1719adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL			 (0x7L<<3)
1720adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_360		 (0L<<3)
1721adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_480		 (1L<<3)
1722adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_600		 (3L<<3)
1723adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_ICP_CTRL_720		 (7L<<3)
1724adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_BIAS_CTRL			 (0x3L<<6)
1725adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLL_OBSERVE		 (0x7L<<8)
1726adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL			 (0x3L<<11)
1727adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_0		 (0L<<11)
1728adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_1		 (1L<<11)
1729adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_VTH_CTRL_2		 (2L<<11)
1730adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLSEQSTART		 (1L<<13)
1731adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_RESERVED			 (1L<<14)
1732adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_CAPRETRY_EN		 (1L<<15)
1733adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_FREQMONITOR_EN		 (1L<<16)
1734adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_FREQDETRESTART_EN		 (1L<<17)
1735adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_FREQDETRETRY_EN		 (1L<<18)
1736adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFDONE_EN		 (1L<<19)
1737adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFDONE		 (1L<<20)
1738adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLFORCEFPASS		 (1L<<21)
1739adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPDONE_EN	 (1L<<22)
1740adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPDONE		 (1L<<23)
1741adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPPASS_EN	 (1L<<24)
1742adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_PLLFORCECAPPASS		 (1L<<25)
1743adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_CAPRESTART		 (1L<<26)
1744adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL0_CAPSELECTM_EN		 (1L<<27)
1745adfc5217SJeff Kirsher 
1746adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL1				0x00000954
1747adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL1_CAPSELECTM		 (0x1fL<<0)
1748adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN_EN	 (1L<<5)
1749adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN		 (1L<<6)
1750adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_CTRL1_SLOWDN_XOR		 (1L<<7)
1751adfc5217SJeff Kirsher 
1752adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS				0x00000958
1753adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_FREQDONE_SM		 (1L<<0)
1754adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_FREQPASS_SM		 (1L<<1)
1755adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_PLLSEQDONE		 (1L<<2)
1756adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_PLLSEQPASS		 (1L<<3)
1757adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_PLLSTATE			 (0x7L<<4)
1758adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_CAPSTATE			 (0x7L<<7)
1759adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_CAPSELECT		 (0x1fL<<10)
1760adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR		 (1L<<15)
1761adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_0	 (0L<<15)
1762adfc5217SJeff Kirsher #define BNX2_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_1	 (1L<<15)
1763adfc5217SJeff Kirsher 
1764adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL				0x0000095c
1765adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON		 (1L<<5)
1766adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON_OFF		 (0L<<5)
1767adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_FREQ_MON_ON		 (1L<<5)
1768adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM		 (0x3L<<6)
1769adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_0		 (0L<<6)
1770adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_1		 (1L<<6)
1771adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_2		 (2L<<6)
1772adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_3		 (3L<<6)
1773adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ		 (0x3L<<8)
1774adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_0		 (0L<<8)
1775adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_1		 (1L<<8)
1776adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_2		 (2L<<8)
1777adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_3		 (3L<<8)
1778adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ		 (0x3L<<10)
1779adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_0		 (0L<<10)
1780adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_1		 (1L<<10)
1781adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_2		 (2L<<10)
1782adfc5217SJeff Kirsher #define BNX2_MISC_OSCFUNDS_CTRL_IAMP_ADJ_3		 (3L<<10)
1783adfc5217SJeff Kirsher 
1784adfc5217SJeff Kirsher 
1785adfc5217SJeff Kirsher /*
1786adfc5217SJeff Kirsher  *  nvm_reg definition
1787adfc5217SJeff Kirsher  *  offset: 0x6400
1788adfc5217SJeff Kirsher  */
1789adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND				0x00006400
1790adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_RST				 (1L<<0)
1791adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_DONE				 (1L<<3)
1792adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_DOIT				 (1L<<4)
1793adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_WR				 (1L<<5)
1794adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_ERASE				 (1L<<6)
1795adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_FIRST				 (1L<<7)
1796adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_LAST				 (1L<<8)
1797adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_WREN				 (1L<<16)
1798adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_WRDI				 (1L<<17)
1799adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_EWSR				 (1L<<18)
1800adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_WRSR				 (1L<<19)
1801adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_RD_ID				 (1L<<20)
1802adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_RD_STATUS			 (1L<<21)
1803adfc5217SJeff Kirsher #define BNX2_NVM_COMMAND_MODE_256			 (1L<<22)
1804adfc5217SJeff Kirsher 
1805adfc5217SJeff Kirsher #define BNX2_NVM_STATUS					0x00006404
1806adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_PI_FSM_STATE			 (0xfL<<0)
1807adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_EE_FSM_STATE			 (0xfL<<4)
1808adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_EQ_FSM_STATE			 (0xfL<<8)
1809adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_XI		 (0x1fL<<0)
1810adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_IDLE_XI	 (0L<<0)
1811adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD0_XI	 (1L<<0)
1812adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD1_XI	 (2L<<0)
1813adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD_FINISH0_XI	 (3L<<0)
1814adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CMD_FINISH1_XI	 (4L<<0)
1815adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_ADDR0_XI	 (5L<<0)
1816adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA0_XI	 (6L<<0)
1817adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA1_XI	 (7L<<0)
1818adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WRITE_DATA2_XI	 (8L<<0)
1819adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA0_XI	 (9L<<0)
1820adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA1_XI	 (10L<<0)
1821adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_DATA2_XI	 (11L<<0)
1822adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID0_XI	 (12L<<0)
1823adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID1_XI	 (13L<<0)
1824adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID2_XI	 (14L<<0)
1825adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID3_XI	 (15L<<0)
1826adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_READ_STATUS_RDID4_XI	 (16L<<0)
1827adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_CHECK_BUSY0_XI	 (17L<<0)
1828adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_ST_WREN_XI	 (18L<<0)
1829adfc5217SJeff Kirsher #define BNX2_NVM_STATUS_SPI_FSM_STATE_SPI_WAIT_XI	 (19L<<0)
1830adfc5217SJeff Kirsher 
1831adfc5217SJeff Kirsher #define BNX2_NVM_WRITE					0x00006408
1832adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE			 (0xffffffffL<<0)
1833adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG		 (0L<<0)
1834adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EECLK		 (1L<<0)
1835adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EEDATA		 (2L<<0)
1836adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SCLK		 (4L<<0)
1837adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_CS_B		 (8L<<0)
1838adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SO		 (16L<<0)
1839adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SI		 (32L<<0)
1840adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SI_XI		 (1L<<0)
1841adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SO_XI		 (2L<<0)
1842adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_CS_B_XI		 (4L<<0)
1843adfc5217SJeff Kirsher #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SCLK_XI		 (8L<<0)
1844adfc5217SJeff Kirsher 
1845adfc5217SJeff Kirsher #define BNX2_NVM_ADDR					0x0000640c
1846adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE			 (0xffffffL<<0)
1847adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG		 (0L<<0)
1848adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EECLK		 (1L<<0)
1849adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EEDATA		 (2L<<0)
1850adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SCLK		 (4L<<0)
1851adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_CS_B		 (8L<<0)
1852adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SO			 (16L<<0)
1853adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SI			 (32L<<0)
1854adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SI_XI		 (1L<<0)
1855adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SO_XI		 (2L<<0)
1856adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_CS_B_XI		 (4L<<0)
1857adfc5217SJeff Kirsher #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SCLK_XI		 (8L<<0)
1858adfc5217SJeff Kirsher 
1859adfc5217SJeff Kirsher #define BNX2_NVM_READ					0x00006410
1860adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE			 (0xffffffffL<<0)
1861adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_BIT_BANG		 (0L<<0)
1862adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_EECLK		 (1L<<0)
1863adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_EEDATA		 (2L<<0)
1864adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_SCLK		 (4L<<0)
1865adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_CS_B		 (8L<<0)
1866adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_SO			 (16L<<0)
1867adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_SI			 (32L<<0)
1868adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_SI_XI		 (1L<<0)
1869adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_SO_XI		 (2L<<0)
1870adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_CS_B_XI		 (4L<<0)
1871adfc5217SJeff Kirsher #define BNX2_NVM_READ_NVM_READ_VALUE_SCLK_XI		 (8L<<0)
1872adfc5217SJeff Kirsher 
1873adfc5217SJeff Kirsher #define BNX2_NVM_CFG1					0x00006414
1874adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_FLASH_MODE			 (1L<<0)
1875adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_BUFFER_MODE			 (1L<<1)
1876adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_PASS_MODE				 (1L<<2)
1877adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_BITBANG_MODE			 (1L<<3)
1878adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_STATUS_BIT			 (0x7L<<4)
1879adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_STATUS_BIT_FLASH_RDY		 (0L<<4)
1880adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_STATUS_BIT_BUFFER_RDY		 (7L<<4)
1881adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_SPI_CLK_DIV			 (0xfL<<7)
1882adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_SEE_CLK_DIV			 (0x7ffL<<11)
1883adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_STRAP_CONTROL_0			 (1L<<23)
1884adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_PROTECT_MODE			 (1L<<24)
1885adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_FLASH_SIZE			 (1L<<25)
1886adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_FW_USTRAP_1			 (1L<<26)
1887adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_FW_USTRAP_0			 (1L<<27)
1888adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_FW_USTRAP_2			 (1L<<28)
1889adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_FW_USTRAP_3			 (1L<<29)
1890adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_FW_FLASH_TYPE_EN			 (1L<<30)
1891adfc5217SJeff Kirsher #define BNX2_NVM_CFG1_COMPAT_BYPASSS			 (1L<<31)
1892adfc5217SJeff Kirsher 
1893adfc5217SJeff Kirsher #define BNX2_NVM_CFG2					0x00006418
1894adfc5217SJeff Kirsher #define BNX2_NVM_CFG2_ERASE_CMD				 (0xffL<<0)
1895adfc5217SJeff Kirsher #define BNX2_NVM_CFG2_DUMMY				 (0xffL<<8)
1896adfc5217SJeff Kirsher #define BNX2_NVM_CFG2_STATUS_CMD			 (0xffL<<16)
1897adfc5217SJeff Kirsher #define BNX2_NVM_CFG2_READ_ID				 (0xffL<<24)
1898adfc5217SJeff Kirsher 
1899adfc5217SJeff Kirsher #define BNX2_NVM_CFG3					0x0000641c
1900adfc5217SJeff Kirsher #define BNX2_NVM_CFG3_BUFFER_RD_CMD			 (0xffL<<0)
1901adfc5217SJeff Kirsher #define BNX2_NVM_CFG3_WRITE_CMD				 (0xffL<<8)
1902adfc5217SJeff Kirsher #define BNX2_NVM_CFG3_BUFFER_WRITE_CMD			 (0xffL<<16)
1903adfc5217SJeff Kirsher #define BNX2_NVM_CFG3_READ_CMD				 (0xffL<<24)
1904adfc5217SJeff Kirsher 
1905adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB					0x00006420
1906adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_SET0			 (1L<<0)
1907adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_SET1			 (1L<<1)
1908adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_SET2			 (1L<<2)
1909adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_SET3			 (1L<<3)
1910adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_CLR0			 (1L<<4)
1911adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_CLR1			 (1L<<5)
1912adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_CLR2			 (1L<<6)
1913adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_REQ_CLR3			 (1L<<7)
1914adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_ARB0			 (1L<<8)
1915adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_ARB1			 (1L<<9)
1916adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_ARB2			 (1L<<10)
1917adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_ARB_ARB3			 (1L<<11)
1918adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_REQ0				 (1L<<12)
1919adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_REQ1				 (1L<<13)
1920adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_REQ2				 (1L<<14)
1921adfc5217SJeff Kirsher #define BNX2_NVM_SW_ARB_REQ3				 (1L<<15)
1922adfc5217SJeff Kirsher 
1923adfc5217SJeff Kirsher #define BNX2_NVM_ACCESS_ENABLE				0x00006424
1924adfc5217SJeff Kirsher #define BNX2_NVM_ACCESS_ENABLE_EN			 (1L<<0)
1925adfc5217SJeff Kirsher #define BNX2_NVM_ACCESS_ENABLE_WR_EN			 (1L<<1)
1926adfc5217SJeff Kirsher 
1927adfc5217SJeff Kirsher #define BNX2_NVM_WRITE1					0x00006428
1928adfc5217SJeff Kirsher #define BNX2_NVM_WRITE1_WREN_CMD			 (0xffL<<0)
1929adfc5217SJeff Kirsher #define BNX2_NVM_WRITE1_WRDI_CMD			 (0xffL<<8)
1930adfc5217SJeff Kirsher #define BNX2_NVM_WRITE1_SR_DATA				 (0xffL<<16)
1931adfc5217SJeff Kirsher 
1932adfc5217SJeff Kirsher #define BNX2_NVM_CFG4					0x0000642c
1933adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE			 (0x7L<<0)
1934adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_1MBIT			 (0L<<0)
1935adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_2MBIT			 (1L<<0)
1936adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_4MBIT			 (2L<<0)
1937adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_8MBIT			 (3L<<0)
1938adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_16MBIT			 (4L<<0)
1939adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_32MBIT			 (5L<<0)
1940adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_64MBIT			 (6L<<0)
1941adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_SIZE_128MBIT		 (7L<<0)
1942adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_VENDOR			 (1L<<3)
1943adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_VENDOR_ST			 (0L<<3)
1944adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_FLASH_VENDOR_ATMEL		 (1L<<3)
1945adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC		 (0x3L<<4)
1946adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT8	 (0L<<4)
1947adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT9	 (1L<<4)
1948adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT10	 (2L<<4)
1949adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_MODE_256_EMPTY_BIT_LOC_BIT11	 (3L<<4)
1950adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_STATUS_BIT_POLARITY		 (1L<<6)
1951adfc5217SJeff Kirsher #define BNX2_NVM_CFG4_RESERVED				 (0x1ffffffL<<7)
1952adfc5217SJeff Kirsher 
1953adfc5217SJeff Kirsher #define BNX2_NVM_RECONFIG				0x00006430
1954adfc5217SJeff Kirsher #define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE		 (0xfL<<0)
1955adfc5217SJeff Kirsher #define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE_ST		 (0L<<0)
1956adfc5217SJeff Kirsher #define BNX2_NVM_RECONFIG_ORIG_STRAP_VALUE_ATMEL	 (1L<<0)
1957adfc5217SJeff Kirsher #define BNX2_NVM_RECONFIG_RECONFIG_STRAP_VALUE		 (0xfL<<4)
1958adfc5217SJeff Kirsher #define BNX2_NVM_RECONFIG_RESERVED			 (0x7fffffL<<8)
1959adfc5217SJeff Kirsher #define BNX2_NVM_RECONFIG_RECONFIG_DONE			 (1L<<31)
1960adfc5217SJeff Kirsher 
1961adfc5217SJeff Kirsher 
1962adfc5217SJeff Kirsher 
1963adfc5217SJeff Kirsher /*
1964adfc5217SJeff Kirsher  *  dma_reg definition
1965adfc5217SJeff Kirsher  *  offset: 0xc00
1966adfc5217SJeff Kirsher  */
1967adfc5217SJeff Kirsher #define BNX2_DMA_COMMAND				0x00000c00
1968adfc5217SJeff Kirsher #define BNX2_DMA_COMMAND_ENABLE				 (1L<<0)
1969adfc5217SJeff Kirsher 
1970adfc5217SJeff Kirsher #define BNX2_DMA_STATUS					0x00000c04
1971adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_PAR_ERROR_STATE			 (1L<<0)
1972adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_READ_TRANSFERS_STAT		 (1L<<16)
1973adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT	 (1L<<17)
1974adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_BIG_READ_TRANSFERS_STAT		 (1L<<18)
1975adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT	 (1L<<19)
1976adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT	 (1L<<20)
1977adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_WRITE_TRANSFERS_STAT		 (1L<<21)
1978adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<22)
1979adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT	 (1L<<23)
1980adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<24)
1981adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT	 (1L<<25)
1982adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_GLOBAL_ERR_XI			 (1L<<0)
1983adfc5217SJeff Kirsher #define BNX2_DMA_STATUS_BME_XI				 (1L<<4)
1984adfc5217SJeff Kirsher 
1985adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG					0x00000c08
1986adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_DATA_BYTE_SWAP			 (1L<<0)
1987adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_DATA_WORD_SWAP			 (1L<<1)
1988adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_CNTL_BYTE_SWAP			 (1L<<4)
1989adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_CNTL_WORD_SWAP			 (1L<<5)
1990adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_ONE_DMA				 (1L<<6)
1991adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_CNTL_TWO_DMA			 (1L<<7)
1992adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_CNTL_FPGA_MODE			 (1L<<8)
1993adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA		 (1L<<10)
1994adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_CNTL_PCI_COMP_DLY		 (1L<<11)
1995adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_NO_RCHANS_IN_USE		 (0xfL<<12)
1996adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_NO_WCHANS_IN_USE		 (0xfL<<16)
1997adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_PCI_CLK_CMP_BITS		 (0x7L<<20)
1998adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_PCI_FAST_CLK_CMP		 (1L<<23)
1999adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_BIG_SIZE			 (0xfL<<24)
2000adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_BIG_SIZE_NONE			 (0x0L<<24)
2001adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_BIG_SIZE_64			 (0x1L<<24)
2002adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_BIG_SIZE_128			 (0x2L<<24)
2003adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_BIG_SIZE_256			 (0x4L<<24)
2004adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_BIG_SIZE_512			 (0x8L<<24)
2005adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_DAT_WBSWAP_MODE_XI		 (0x3L<<0)
2006adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_CTL_WBSWAP_MODE_XI		 (0x3L<<4)
2007adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_PL_XI			 (0x7L<<12)
2008adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_PL_128B_XI			 (0L<<12)
2009adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_PL_256B_XI			 (1L<<12)
2010adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_PL_512B_XI			 (2L<<12)
2011adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_PL_EN_XI			 (1L<<15)
2012adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_XI			 (0x7L<<16)
2013adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_128B_XI			 (0L<<16)
2014adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_256B_XI			 (1L<<16)
2015adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_512B_XI			 (2L<<16)
2016adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_1024B_XI		 (3L<<16)
2017adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_2048B_XI		 (4L<<16)
2018adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_4096B_XI		 (5L<<16)
2019adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_MAX_RRS_EN_XI			 (1L<<19)
2020adfc5217SJeff Kirsher #define BNX2_DMA_CONFIG_NO_64SWAP_EN_XI			 (1L<<31)
2021adfc5217SJeff Kirsher 
2022adfc5217SJeff Kirsher #define BNX2_DMA_BLACKOUT				0x00000c0c
2023adfc5217SJeff Kirsher #define BNX2_DMA_BLACKOUT_RD_RETRY_BLACKOUT		 (0xffL<<0)
2024adfc5217SJeff Kirsher #define BNX2_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT		 (0xffL<<8)
2025adfc5217SJeff Kirsher #define BNX2_DMA_BLACKOUT_WR_RETRY_BLACKOUT		 (0xffL<<16)
2026adfc5217SJeff Kirsher 
2027adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0			0x00000c10
2028adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_NO_SNOOP	 (1L<<0)
2029adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_RELAX_ORDER	 (1L<<1)
2030adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_PRIORITY	 (1L<<2)
2031adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_TRAFFIC_CLASS	 (0x7L<<4)
2032adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TBDC_PARAM_EN	 (1L<<7)
2033adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_NO_SNOOP	 (1L<<8)
2034adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_RELAX_ORDER	 (1L<<9)
2035adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_PRIORITY	 (1L<<10)
2036adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_TRAFFIC_CLASS	 (0x7L<<12)
2037adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_RBDC_PARAM_EN	 (1L<<15)
2038adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_NO_SNOOP	 (1L<<16)
2039adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_RELAX_ORDER	 (1L<<17)
2040adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_PRIORITY	 (1L<<18)
2041adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_TRAFFIC_CLASS	 (0x7L<<20)
2042adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_TDMA_PARAM_EN	 (1L<<23)
2043adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_NO_SNOOP	 (1L<<24)
2044adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_RELAX_ORDER	 (1L<<25)
2045adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_PRIORITY	 (1L<<26)
2046adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_TRAFFIC_CLASS	 (0x7L<<28)
2047adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_0_CTX_PARAM_EN	 (1L<<31)
2048adfc5217SJeff Kirsher 
2049adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1			0x00000c14
2050adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_COM_NO_SNOOP	 (1L<<0)
2051adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_COM_RELAX_ORDER	 (1L<<1)
2052adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_COM_PRIORITY	 (1L<<2)
2053adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_COM_TRAFFIC_CLASS	 (0x7L<<4)
2054adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_COM_PARAM_EN	 (1L<<7)
2055adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_CP_NO_SNOOP	 (1L<<8)
2056adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_CP_RELAX_ORDER	 (1L<<9)
2057adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_CP_PRIORITY	 (1L<<10)
2058adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_CP_TRAFFIC_CLASS	 (0x7L<<12)
2059adfc5217SJeff Kirsher #define BNX2_DMA_READ_MASTER_SETTING_1_CP_PARAM_EN	 (1L<<15)
2060adfc5217SJeff Kirsher 
2061adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0			0x00000c18
2062adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_NO_SNOOP	 (1L<<0)
2063adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_RELAX_ORDER	 (1L<<1)
2064adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_PRIORITY	 (1L<<2)
2065adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_CS_VLD	 (1L<<3)
2066adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_TRAFFIC_CLASS	 (0x7L<<4)
2067adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_HC_PARAM_EN	 (1L<<7)
2068adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_NO_SNOOP	 (1L<<8)
2069adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_RELAX_ORDER	 (1L<<9)
2070adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_PRIORITY	 (1L<<10)
2071adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_CS_VLD	 (1L<<11)
2072adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_TRAFFIC_CLASS	 (0x7L<<12)
2073adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_RDMA_PARAM_EN	 (1L<<15)
2074adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_NO_SNOOP	 (1L<<24)
2075adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_RELAX_ORDER	 (1L<<25)
2076adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_PRIORITY	 (1L<<26)
2077adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_CS_VLD	 (1L<<27)
2078adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_TRAFFIC_CLASS	 (0x7L<<28)
2079adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_0_CTX_PARAM_EN	 (1L<<31)
2080adfc5217SJeff Kirsher 
2081adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1			0x00000c1c
2082adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_NO_SNOOP	 (1L<<0)
2083adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_RELAX_ORDER	 (1L<<1)
2084adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_PRIORITY	 (1L<<2)
2085adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_CS_VLD	 (1L<<3)
2086adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_TRAFFIC_CLASS	 (0x7L<<4)
2087adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_COM_PARAM_EN	 (1L<<7)
2088adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_NO_SNOOP	 (1L<<8)
2089adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_RELAX_ORDER	 (1L<<9)
2090adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_PRIORITY	 (1L<<10)
2091adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_CS_VLD	 (1L<<11)
2092adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_TRAFFIC_CLASS	 (0x7L<<12)
2093adfc5217SJeff Kirsher #define BNX2_DMA_WRITE_MASTER_SETTING_1_CP_PARAM_EN	 (1L<<15)
2094adfc5217SJeff Kirsher 
2095adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER				0x00000c20
2096adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_NUM_READS			 (0x7L<<0)
2097adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_WR_ARB_MODE			 (1L<<4)
2098adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_WR_ARB_MODE_STRICT		 (0L<<4)
2099adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_WR_ARB_MODE_RND_RBN		 (1L<<4)
2100adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_RD_ARB_MODE			 (0x3L<<5)
2101adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_RD_ARB_MODE_STRICT		 (0L<<5)
2102adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_RD_ARB_MODE_RND_RBN		 (1L<<5)
2103adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_RD_ARB_MODE_WGT_RND_RBN	 (2L<<5)
2104adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_ALT_MODE_EN			 (1L<<8)
2105adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_RR_MODE			 (1L<<9)
2106adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_TIMER_MODE			 (1L<<10)
2107adfc5217SJeff Kirsher #define BNX2_DMA_ARBITER_OUSTD_READ_REQ			 (0xfL<<12)
2108adfc5217SJeff Kirsher 
2109adfc5217SJeff Kirsher #define BNX2_DMA_ARB_TIMERS				0x00000c24
2110adfc5217SJeff Kirsher #define BNX2_DMA_ARB_TIMERS_RD_DRR_WAIT_TIME		 (0xffL<<0)
2111adfc5217SJeff Kirsher #define BNX2_DMA_ARB_TIMERS_TM_MIN_TIMEOUT		 (0xffL<<12)
2112adfc5217SJeff Kirsher #define BNX2_DMA_ARB_TIMERS_TM_MAX_TIMEOUT		 (0xfffL<<20)
2113adfc5217SJeff Kirsher 
2114adfc5217SJeff Kirsher #define BNX2_DMA_DEBUG_VECT_PEEK			0x00000c2c
2115adfc5217SJeff Kirsher #define BNX2_DMA_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
2116adfc5217SJeff Kirsher #define BNX2_DMA_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
2117adfc5217SJeff Kirsher #define BNX2_DMA_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
2118adfc5217SJeff Kirsher #define BNX2_DMA_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
2119adfc5217SJeff Kirsher #define BNX2_DMA_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
2120adfc5217SJeff Kirsher #define BNX2_DMA_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
2121adfc5217SJeff Kirsher 
2122adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00				0x00000c30
2123adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_CHANNEL			 (0xfL<<0)
2124adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_MASTER			 (0x7L<<4)
2125adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_MASTER_CTX			 (0L<<4)
2126adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_MASTER_RBDC			 (1L<<4)
2127adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_MASTER_TBDC			 (2L<<4)
2128adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_MASTER_COM			 (3L<<4)
2129adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_MASTER_CP			 (4L<<4)
2130adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_MASTER_TDMA			 (5L<<4)
2131adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_SWAP			 (0x3L<<7)
2132adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_SWAP_CONFIG			 (0L<<7)
2133adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_SWAP_DATA			 (1L<<7)
2134adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_SWAP_CONTROL		 (2L<<7)
2135adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_FUNCTION			 (1L<<9)
2136adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_00_VALID			 (1L<<10)
2137adfc5217SJeff Kirsher 
2138adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01				0x00000c34
2139adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_CHANNEL			 (0xfL<<0)
2140adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_MASTER			 (0x7L<<4)
2141adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_MASTER_CTX			 (0L<<4)
2142adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_MASTER_RBDC			 (1L<<4)
2143adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_MASTER_TBDC			 (2L<<4)
2144adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_MASTER_COM			 (3L<<4)
2145adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_MASTER_CP			 (4L<<4)
2146adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_MASTER_TDMA			 (5L<<4)
2147adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_SWAP			 (0x3L<<7)
2148adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_SWAP_CONFIG			 (0L<<7)
2149adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_SWAP_DATA			 (1L<<7)
2150adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_SWAP_CONTROL		 (2L<<7)
2151adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_FUNCTION			 (1L<<9)
2152adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_01_VALID			 (1L<<10)
2153adfc5217SJeff Kirsher 
2154adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02				0x00000c38
2155adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_CHANNEL			 (0xfL<<0)
2156adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_MASTER			 (0x7L<<4)
2157adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_MASTER_CTX			 (0L<<4)
2158adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_MASTER_RBDC			 (1L<<4)
2159adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_MASTER_TBDC			 (2L<<4)
2160adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_MASTER_COM			 (3L<<4)
2161adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_MASTER_CP			 (4L<<4)
2162adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_MASTER_TDMA			 (5L<<4)
2163adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_SWAP			 (0x3L<<7)
2164adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_SWAP_CONFIG			 (0L<<7)
2165adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_SWAP_DATA			 (1L<<7)
2166adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_SWAP_CONTROL		 (2L<<7)
2167adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_FUNCTION			 (1L<<9)
2168adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_02_VALID			 (1L<<10)
2169adfc5217SJeff Kirsher 
2170adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03				0x00000c3c
2171adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_CHANNEL			 (0xfL<<0)
2172adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_MASTER			 (0x7L<<4)
2173adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_MASTER_CTX			 (0L<<4)
2174adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_MASTER_RBDC			 (1L<<4)
2175adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_MASTER_TBDC			 (2L<<4)
2176adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_MASTER_COM			 (3L<<4)
2177adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_MASTER_CP			 (4L<<4)
2178adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_MASTER_TDMA			 (5L<<4)
2179adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_SWAP			 (0x3L<<7)
2180adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_SWAP_CONFIG			 (0L<<7)
2181adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_SWAP_DATA			 (1L<<7)
2182adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_SWAP_CONTROL		 (2L<<7)
2183adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_FUNCTION			 (1L<<9)
2184adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_03_VALID			 (1L<<10)
2185adfc5217SJeff Kirsher 
2186adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04				0x00000c40
2187adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_CHANNEL			 (0xfL<<0)
2188adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_MASTER			 (0x7L<<4)
2189adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_MASTER_CTX			 (0L<<4)
2190adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_MASTER_RBDC			 (1L<<4)
2191adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_MASTER_TBDC			 (2L<<4)
2192adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_MASTER_COM			 (3L<<4)
2193adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_MASTER_CP			 (4L<<4)
2194adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_MASTER_TDMA			 (5L<<4)
2195adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_SWAP			 (0x3L<<7)
2196adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_SWAP_CONFIG			 (0L<<7)
2197adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_SWAP_DATA			 (1L<<7)
2198adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_SWAP_CONTROL		 (2L<<7)
2199adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_FUNCTION			 (1L<<9)
2200adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_04_VALID			 (1L<<10)
2201adfc5217SJeff Kirsher 
2202adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05				0x00000c44
2203adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_CHANNEL			 (0xfL<<0)
2204adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_MASTER			 (0x7L<<4)
2205adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_MASTER_CTX			 (0L<<4)
2206adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_MASTER_RBDC			 (1L<<4)
2207adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_MASTER_TBDC			 (2L<<4)
2208adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_MASTER_COM			 (3L<<4)
2209adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_MASTER_CP			 (4L<<4)
2210adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_MASTER_TDMA			 (5L<<4)
2211adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_SWAP			 (0x3L<<7)
2212adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_SWAP_CONFIG			 (0L<<7)
2213adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_SWAP_DATA			 (1L<<7)
2214adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_SWAP_CONTROL		 (2L<<7)
2215adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_FUNCTION			 (1L<<9)
2216adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_05_VALID			 (1L<<10)
2217adfc5217SJeff Kirsher 
2218adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06				0x00000c48
2219adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_CHANNEL			 (0xfL<<0)
2220adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_MASTER			 (0x7L<<4)
2221adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_MASTER_CTX			 (0L<<4)
2222adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_MASTER_RBDC			 (1L<<4)
2223adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_MASTER_TBDC			 (2L<<4)
2224adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_MASTER_COM			 (3L<<4)
2225adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_MASTER_CP			 (4L<<4)
2226adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_MASTER_TDMA			 (5L<<4)
2227adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_SWAP			 (0x3L<<7)
2228adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_SWAP_CONFIG			 (0L<<7)
2229adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_SWAP_DATA			 (1L<<7)
2230adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_SWAP_CONTROL		 (2L<<7)
2231adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_FUNCTION			 (1L<<9)
2232adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_06_VALID			 (1L<<10)
2233adfc5217SJeff Kirsher 
2234adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07				0x00000c4c
2235adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_CHANNEL			 (0xfL<<0)
2236adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_MASTER			 (0x7L<<4)
2237adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_MASTER_CTX			 (0L<<4)
2238adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_MASTER_RBDC			 (1L<<4)
2239adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_MASTER_TBDC			 (2L<<4)
2240adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_MASTER_COM			 (3L<<4)
2241adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_MASTER_CP			 (4L<<4)
2242adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_MASTER_TDMA			 (5L<<4)
2243adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_SWAP			 (0x3L<<7)
2244adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_SWAP_CONFIG			 (0L<<7)
2245adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_SWAP_DATA			 (1L<<7)
2246adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_SWAP_CONTROL		 (2L<<7)
2247adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_FUNCTION			 (1L<<9)
2248adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_07_VALID			 (1L<<10)
2249adfc5217SJeff Kirsher 
2250adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08				0x00000c50
2251adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_CHANNEL			 (0xfL<<0)
2252adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_MASTER			 (0x7L<<4)
2253adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_MASTER_CTX			 (0L<<4)
2254adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_MASTER_RBDC			 (1L<<4)
2255adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_MASTER_TBDC			 (2L<<4)
2256adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_MASTER_COM			 (3L<<4)
2257adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_MASTER_CP			 (4L<<4)
2258adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_MASTER_TDMA			 (5L<<4)
2259adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_SWAP			 (0x3L<<7)
2260adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_SWAP_CONFIG			 (0L<<7)
2261adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_SWAP_DATA			 (1L<<7)
2262adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_SWAP_CONTROL		 (2L<<7)
2263adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_FUNCTION			 (1L<<9)
2264adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_08_VALID			 (1L<<10)
2265adfc5217SJeff Kirsher 
2266adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09				0x00000c54
2267adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_CHANNEL			 (0xfL<<0)
2268adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_MASTER			 (0x7L<<4)
2269adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_MASTER_CTX			 (0L<<4)
2270adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_MASTER_RBDC			 (1L<<4)
2271adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_MASTER_TBDC			 (2L<<4)
2272adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_MASTER_COM			 (3L<<4)
2273adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_MASTER_CP			 (4L<<4)
2274adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_MASTER_TDMA			 (5L<<4)
2275adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_SWAP			 (0x3L<<7)
2276adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_SWAP_CONFIG			 (0L<<7)
2277adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_SWAP_DATA			 (1L<<7)
2278adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_SWAP_CONTROL		 (2L<<7)
2279adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_FUNCTION			 (1L<<9)
2280adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_09_VALID			 (1L<<10)
2281adfc5217SJeff Kirsher 
2282adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10				0x00000c58
2283adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_CHANNEL			 (0xfL<<0)
2284adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_MASTER			 (0x7L<<4)
2285adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_MASTER_CTX			 (0L<<4)
2286adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_MASTER_RBDC			 (1L<<4)
2287adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_MASTER_TBDC			 (2L<<4)
2288adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_MASTER_COM			 (3L<<4)
2289adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_MASTER_CP			 (4L<<4)
2290adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_MASTER_TDMA			 (5L<<4)
2291adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_SWAP			 (0x3L<<7)
2292adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_SWAP_CONFIG			 (0L<<7)
2293adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_SWAP_DATA			 (1L<<7)
2294adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_SWAP_CONTROL		 (2L<<7)
2295adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_FUNCTION			 (1L<<9)
2296adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_10_VALID			 (1L<<10)
2297adfc5217SJeff Kirsher 
2298adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11				0x00000c5c
2299adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_CHANNEL			 (0xfL<<0)
2300adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_MASTER			 (0x7L<<4)
2301adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_MASTER_CTX			 (0L<<4)
2302adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_MASTER_RBDC			 (1L<<4)
2303adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_MASTER_TBDC			 (2L<<4)
2304adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_MASTER_COM			 (3L<<4)
2305adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_MASTER_CP			 (4L<<4)
2306adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_MASTER_TDMA			 (5L<<4)
2307adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_SWAP			 (0x3L<<7)
2308adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_SWAP_CONFIG			 (0L<<7)
2309adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_SWAP_DATA			 (1L<<7)
2310adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_SWAP_CONTROL		 (2L<<7)
2311adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_FUNCTION			 (1L<<9)
2312adfc5217SJeff Kirsher #define BNX2_DMA_TAG_RAM_11_VALID			 (1L<<10)
2313adfc5217SJeff Kirsher 
2314adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_22				0x00000c60
2315adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_30				0x00000c64
2316adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_31				0x00000c68
2317adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_32				0x00000c6c
2318adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_40				0x00000c70
2319adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_41				0x00000c74
2320adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_42				0x00000c78
2321adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_50				0x00000c7c
2322adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_51				0x00000c80
2323adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_52				0x00000c84
2324adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_60				0x00000c88
2325adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_61				0x00000c8c
2326adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_62				0x00000c90
2327adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_70				0x00000c94
2328adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_71				0x00000c98
2329adfc5217SJeff Kirsher #define BNX2_DMA_RCHAN_STAT_72				0x00000c9c
2330adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_00				0x00000ca0
2331adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
2332adfc5217SJeff Kirsher 
2333adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_01				0x00000ca4
2334adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
2335adfc5217SJeff Kirsher 
2336adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_02				0x00000ca8
2337adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_02_LENGTH			 (0xffffL<<0)
2338adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_02_WORD_SWAP		 (1L<<16)
2339adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
2340adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
2341adfc5217SJeff Kirsher 
2342adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_10				0x00000cac
2343adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_11				0x00000cb0
2344adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_12				0x00000cb4
2345adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_20				0x00000cb8
2346adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_21				0x00000cbc
2347adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_22				0x00000cc0
2348adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_30				0x00000cc4
2349adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_31				0x00000cc8
2350adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_32				0x00000ccc
2351adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_40				0x00000cd0
2352adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_41				0x00000cd4
2353adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_42				0x00000cd8
2354adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_50				0x00000cdc
2355adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_51				0x00000ce0
2356adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_52				0x00000ce4
2357adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_60				0x00000ce8
2358adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_61				0x00000cec
2359adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_62				0x00000cf0
2360adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_70				0x00000cf4
2361adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_71				0x00000cf8
2362adfc5217SJeff Kirsher #define BNX2_DMA_WCHAN_STAT_72				0x00000cfc
2363adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_00				0x00000d00
2364adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_00_MASTER			 (0xffffL<<0)
2365adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_00_MASTER_ENC			 (0xffL<<16)
2366adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_00_CUR_BINMSTR		 (0xffL<<24)
2367adfc5217SJeff Kirsher 
2368adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01				0x00000d04
2369adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_LPR_RPTR			 (0xfL<<0)
2370adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_LPR_WPTR			 (0xfL<<4)
2371adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_LPB_RPTR			 (0xfL<<8)
2372adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_LPB_WPTR			 (0xfL<<12)
2373adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_HPR_RPTR			 (0xfL<<16)
2374adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_HPR_WPTR			 (0xfL<<20)
2375adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_HPB_RPTR			 (0xfL<<24)
2376adfc5217SJeff Kirsher #define BNX2_DMA_ARB_STAT_01_HPB_WPTR			 (0xfL<<28)
2377adfc5217SJeff Kirsher 
2378adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL0_CMD				0x00000f00
2379adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL0_CMD_PWRUP_DONE		 (1L<<0)
2380adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT_DONE		 (1L<<1)
2381adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT			 (1L<<2)
2382adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL0_CMD_LOAD			 (1L<<3)
2383adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL0_CMD_SEL			 (0xfL<<8)
2384adfc5217SJeff Kirsher 
2385adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL0_DATA			0x00000f04
2386adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL1_CMD				0x00000f08
2387adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL1_CMD_PWRUP_DONE		 (1L<<0)
2388adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT_DONE		 (1L<<1)
2389adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT			 (1L<<2)
2390adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL1_CMD_LOAD			 (1L<<3)
2391adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL1_CMD_SEL			 (0xfL<<8)
2392adfc5217SJeff Kirsher 
2393adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL1_DATA			0x00000f0c
2394adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL2_CMD				0x00000f10
2395adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL2_CMD_PWRUP_DONE		 (1L<<0)
2396adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT_DONE		 (1L<<1)
2397adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT			 (1L<<2)
2398adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL2_CMD_LOAD			 (1L<<3)
2399adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL2_CMD_SEL			 (0xfL<<8)
2400adfc5217SJeff Kirsher 
2401adfc5217SJeff Kirsher #define BNX2_DMA_FUSE_CTRL2_DATA			0x00000f14
2402adfc5217SJeff Kirsher 
2403adfc5217SJeff Kirsher 
2404adfc5217SJeff Kirsher /*
2405adfc5217SJeff Kirsher  *  context_reg definition
2406adfc5217SJeff Kirsher  *  offset: 0x1000
2407adfc5217SJeff Kirsher  */
2408adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND				0x00001000
2409adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_ENABLED			 (1L<<0)
2410adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_DISABLE_USAGE_CNT		 (1L<<1)
2411adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_DISABLE_PLRU			 (1L<<2)
2412adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_DISABLE_COMBINE_READ		 (1L<<3)
2413adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_FLUSH_AHEAD			 (0x1fL<<8)
2414adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_MEM_INIT			 (1L<<13)
2415adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE			 (0xfL<<16)
2416adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_256			 (0L<<16)
2417adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_512			 (1L<<16)
2418adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_1K			 (2L<<16)
2419adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_2K			 (3L<<16)
2420adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_4K			 (4L<<16)
2421adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_8K			 (5L<<16)
2422adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_16K			 (6L<<16)
2423adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_32K			 (7L<<16)
2424adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_64K			 (8L<<16)
2425adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_128K			 (9L<<16)
2426adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_256K			 (10L<<16)
2427adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_512K			 (11L<<16)
2428adfc5217SJeff Kirsher #define BNX2_CTX_COMMAND_PAGE_SIZE_1M			 (12L<<16)
2429adfc5217SJeff Kirsher 
2430adfc5217SJeff Kirsher #define BNX2_CTX_STATUS					0x00001004
2431adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_LOCK_WAIT			 (1L<<0)
2432adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_READ_STAT			 (1L<<16)
2433adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_WRITE_STAT			 (1L<<17)
2434adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_ACC_STALL_STAT			 (1L<<18)
2435adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_LOCK_STALL_STAT			 (1L<<19)
2436adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_EXT_READ_STAT			 (1L<<20)
2437adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_EXT_WRITE_STAT			 (1L<<21)
2438adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_MISS_STAT			 (1L<<22)
2439adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_HIT_STAT			 (1L<<23)
2440adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_DEAD_LOCK			 (1L<<24)
2441adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_USAGE_CNT_ERR			 (1L<<25)
2442adfc5217SJeff Kirsher #define BNX2_CTX_STATUS_INVALID_PAGE			 (1L<<26)
2443adfc5217SJeff Kirsher 
2444adfc5217SJeff Kirsher #define BNX2_CTX_VIRT_ADDR				0x00001008
2445adfc5217SJeff Kirsher #define BNX2_CTX_VIRT_ADDR_VIRT_ADDR			 (0x7fffL<<6)
2446adfc5217SJeff Kirsher 
2447adfc5217SJeff Kirsher #define BNX2_CTX_PAGE_TBL				0x0000100c
2448adfc5217SJeff Kirsher #define BNX2_CTX_PAGE_TBL_PAGE_TBL			 (0x3fffL<<6)
2449adfc5217SJeff Kirsher 
2450adfc5217SJeff Kirsher #define BNX2_CTX_DATA_ADR				0x00001010
2451adfc5217SJeff Kirsher #define BNX2_CTX_DATA_ADR_DATA_ADR			 (0x7ffffL<<2)
2452adfc5217SJeff Kirsher 
2453adfc5217SJeff Kirsher #define BNX2_CTX_DATA					0x00001014
2454adfc5217SJeff Kirsher #define BNX2_CTX_LOCK					0x00001018
2455adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE				 (0x7L<<0)
2456adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_VOID		 (0x0L<<0)
2457adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL		 (0x1L<<0)
2458adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TX			 (0x2L<<0)
2459adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TIMER		 (0x4L<<0)
2460adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE		 (0x7L<<0)
2461adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_VOID_XI			 (0L<<0)
2462adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_PROTOCOL_XI			 (1L<<0)
2463adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_TX_XI			 (2L<<0)
2464adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_TIMER_XI			 (4L<<0)
2465adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_TYPE_COMPLETE_XI			 (7L<<0)
2466adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_CID_VALUE				 (0x3fffL<<7)
2467adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_GRANTED				 (1L<<26)
2468adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_MODE				 (0x7L<<27)
2469adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_MODE_UNLOCK			 (0x0L<<27)
2470adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_MODE_IMMEDIATE			 (0x1L<<27)
2471adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_MODE_SURE				 (0x2L<<27)
2472adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_STATUS				 (1L<<30)
2473adfc5217SJeff Kirsher #define BNX2_CTX_LOCK_REQ				 (1L<<31)
2474adfc5217SJeff Kirsher 
2475adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL				0x0000101c
2476adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL_CTX_ADDR			 (0x7ffffL<<2)
2477adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL_MOD_USAGE_CNT			 (0x3L<<21)
2478adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL_NO_RAM_ACC			 (1L<<23)
2479adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL_PREFETCH_SIZE			 (0x3L<<24)
2480adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL_ATTR				 (1L<<26)
2481adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL_WRITE_REQ			 (1L<<30)
2482adfc5217SJeff Kirsher #define BNX2_CTX_CTX_CTRL_READ_REQ			 (1L<<31)
2483adfc5217SJeff Kirsher 
2484adfc5217SJeff Kirsher #define BNX2_CTX_CTX_DATA				0x00001020
2485adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS				0x00001040
2486adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_MASTERENCODED		 (0xfL<<0)
2487adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYSM		 (0x3L<<10)
2488adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_PAGETABLEINITSM		 (0x3L<<12)
2489adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM	 (0x3L<<14)
2490adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_QUALIFIED_REQUEST	 (0x7ffL<<17)
2491adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_CAMMASTERENCODED_XI	 (0x1fL<<0)
2492adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_CACHEMASTERENCODED_XI	 (0x1fL<<5)
2493adfc5217SJeff Kirsher #define BNX2_CTX_ACCESS_STATUS_REQUEST_XI		 (0x3fffffL<<10)
2494adfc5217SJeff Kirsher 
2495adfc5217SJeff Kirsher #define BNX2_CTX_DBG_LOCK_STATUS			0x00001044
2496adfc5217SJeff Kirsher #define BNX2_CTX_DBG_LOCK_STATUS_SM			 (0x3ffL<<0)
2497adfc5217SJeff Kirsher #define BNX2_CTX_DBG_LOCK_STATUS_MATCH			 (0x3ffL<<22)
2498adfc5217SJeff Kirsher 
2499adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS			0x00001048
2500adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RFIFO_OVERFLOW	 (1L<<0)
2501adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_INVALID_READ_COMP	 (1L<<1)
2502adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_FLUSH_START		 (1L<<6)
2503adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_FREE_ENTRY_CNT	 (0x3fL<<7)
2504adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_CACHE_ENTRY_NEEDED	 (0x3fL<<13)
2505adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN0_ACTIVE	 (1L<<19)
2506adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN1_ACTIVE	 (1L<<20)
2507adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN2_ACTIVE	 (1L<<21)
2508adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN3_ACTIVE	 (1L<<22)
2509adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN4_ACTIVE	 (1L<<23)
2510adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN5_ACTIVE	 (1L<<24)
2511adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN6_ACTIVE	 (1L<<25)
2512adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN7_ACTIVE	 (1L<<26)
2513adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN8_ACTIVE	 (1L<<27)
2514adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN9_ACTIVE	 (1L<<28)
2515adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_STATUS_RD_CHAN10_ACTIVE	 (1L<<29)
2516adfc5217SJeff Kirsher 
2517adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_SM_STATUS			0x0000104c
2518adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_DWC		 (0x7L<<0)
2519adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_WFIFOC		 (0x7L<<3)
2520adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_RTAGC		 (0x7L<<6)
2521adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_SM_STATUS_CS_RFIFOC		 (0x7L<<9)
2522adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_CTRL_SM_STATUS_INVALID_BLK_ADDR	 (0x7fffL<<16)
2523adfc5217SJeff Kirsher 
2524adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_STATUS				0x00001050
2525adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_STATUS_HELD_ENTRIES		 (0x3ffL<<0)
2526adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_STATUS_MAX_HELD_ENTRIES		 (0x3ffL<<16)
2527adfc5217SJeff Kirsher 
2528adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS				0x00001054
2529adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN0_STATUS		 (0x3L<<0)
2530adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN1_STATUS		 (0x3L<<2)
2531adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN2_STATUS		 (0x3L<<4)
2532adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN3_STATUS		 (0x3L<<6)
2533adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN4_STATUS		 (0x3L<<8)
2534adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN5_STATUS		 (0x3L<<10)
2535adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN6_STATUS		 (0x3L<<12)
2536adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN7_STATUS		 (0x3L<<14)
2537adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN8_STATUS		 (0x3L<<16)
2538adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN9_STATUS		 (0x3L<<18)
2539adfc5217SJeff Kirsher #define BNX2_CTX_DMA_STATUS_RD_CHAN10_STATUS		 (0x3L<<20)
2540adfc5217SJeff Kirsher 
2541adfc5217SJeff Kirsher #define BNX2_CTX_REP_STATUS				0x00001058
2542adfc5217SJeff Kirsher #define BNX2_CTX_REP_STATUS_ERROR_ENTRY			 (0x3ffL<<0)
2543adfc5217SJeff Kirsher #define BNX2_CTX_REP_STATUS_ERROR_CLIENT_ID		 (0x1fL<<10)
2544adfc5217SJeff Kirsher #define BNX2_CTX_REP_STATUS_USAGE_CNT_MAX_ERR		 (1L<<16)
2545adfc5217SJeff Kirsher #define BNX2_CTX_REP_STATUS_USAGE_CNT_MIN_ERR		 (1L<<17)
2546adfc5217SJeff Kirsher #define BNX2_CTX_REP_STATUS_USAGE_CNT_MISS_ERR		 (1L<<18)
2547adfc5217SJeff Kirsher 
2548adfc5217SJeff Kirsher #define BNX2_CTX_CKSUM_ERROR_STATUS			0x0000105c
2549adfc5217SJeff Kirsher #define BNX2_CTX_CKSUM_ERROR_STATUS_CALCULATED		 (0xffffL<<0)
2550adfc5217SJeff Kirsher #define BNX2_CTX_CKSUM_ERROR_STATUS_EXPECTED		 (0xffffL<<16)
2551adfc5217SJeff Kirsher 
2552adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_0			0x00001080
2553adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_0_CID			 (0x3fffL<<0)
2554adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_0_TYPE		 (0x3L<<14)
2555adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_0_MODE		 (1L<<16)
2556adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_0_MODE_XI		 (1L<<14)
2557adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_0_TYPE_XI		 (0x7L<<15)
2558adfc5217SJeff Kirsher 
2559adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_1			0x00001084
2560adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_2			0x00001088
2561adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_3			0x0000108c
2562adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_4			0x00001090
2563adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_5			0x00001094
2564adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_6			0x00001098
2565adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_7			0x0000109c
2566adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_8			0x000010a0
2567adfc5217SJeff Kirsher #define BNX2_CTX_CHNL_LOCK_STATUS_9			0x000010a4
2568adfc5217SJeff Kirsher 
2569adfc5217SJeff Kirsher #define BNX2_CTX_CACHE_DATA				0x000010c4
2570adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_CTRL			0x000010c8
2571adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_CTRL_PAGE_TBL_ADDR	 (0x1ffL<<0)
2572adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ		 (1L<<30)
2573adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_CTRL_READ_REQ		 (1L<<31)
2574adfc5217SJeff Kirsher 
2575adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_DATA0			0x000010cc
2576adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID		 (1L<<0)
2577adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_DATA0_VALUE		 (0xffffffL<<8)
2578adfc5217SJeff Kirsher 
2579adfc5217SJeff Kirsher #define BNX2_CTX_HOST_PAGE_TBL_DATA1			0x000010d0
2580adfc5217SJeff Kirsher #define BNX2_CTX_CAM_CTRL				0x000010d4
2581adfc5217SJeff Kirsher #define BNX2_CTX_CAM_CTRL_CAM_ADDR			 (0x3ffL<<0)
2582adfc5217SJeff Kirsher #define BNX2_CTX_CAM_CTRL_RESET				 (1L<<27)
2583adfc5217SJeff Kirsher #define BNX2_CTX_CAM_CTRL_INVALIDATE			 (1L<<28)
2584adfc5217SJeff Kirsher #define BNX2_CTX_CAM_CTRL_SEARCH			 (1L<<29)
2585adfc5217SJeff Kirsher #define BNX2_CTX_CAM_CTRL_WRITE_REQ			 (1L<<30)
2586adfc5217SJeff Kirsher #define BNX2_CTX_CAM_CTRL_READ_REQ			 (1L<<31)
2587adfc5217SJeff Kirsher 
2588adfc5217SJeff Kirsher 
2589adfc5217SJeff Kirsher /*
2590adfc5217SJeff Kirsher  *  emac_reg definition
2591adfc5217SJeff Kirsher  *  offset: 0x1400
2592adfc5217SJeff Kirsher  */
2593adfc5217SJeff Kirsher #define BNX2_EMAC_MODE					0x00001400
2594adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_RESET				 (1L<<0)
2595adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_HALF_DUPLEX			 (1L<<1)
2596adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_PORT				 (0x3L<<2)
2597adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_PORT_NONE			 (0L<<2)
2598adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_PORT_MII				 (1L<<2)
2599adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_PORT_GMII			 (2L<<2)
2600adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_PORT_MII_10M			 (3L<<2)
2601adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_MAC_LOOP				 (1L<<4)
2602adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_25G_MODE				 (1L<<5)
2603adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_TAGGED_MAC_CTL			 (1L<<7)
2604adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_TX_BURST				 (1L<<8)
2605adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_MAX_DEFER_DROP_ENA		 (1L<<9)
2606adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_EXT_LINK_POL			 (1L<<10)
2607adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_FORCE_LINK			 (1L<<11)
2608adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_SERDES_MODE			 (1L<<12)
2609adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_BOND_OVRD			 (1L<<13)
2610adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_MPKT				 (1L<<18)
2611adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_MPKT_RCVD			 (1L<<19)
2612adfc5217SJeff Kirsher #define BNX2_EMAC_MODE_ACPI_RCVD			 (1L<<20)
2613adfc5217SJeff Kirsher 
2614adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS				0x00001404
2615adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_LINK				 (1L<<11)
2616adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_LINK_CHANGE			 (1L<<12)
2617adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_SERDES_AUTONEG_COMPLETE	 (1L<<13)
2618adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_SERDES_AUTONEG_CHANGE		 (1L<<14)
2619adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_SERDES_NXT_PG_CHANGE		 (1L<<16)
2620adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_SERDES_RX_CONFIG_IS_0		 (1L<<17)
2621adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_SERDES_RX_CONFIG_IS_0_CHANGE	 (1L<<18)
2622adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_MI_COMPLETE			 (1L<<22)
2623adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_MI_INT				 (1L<<23)
2624adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_AP_ERROR			 (1L<<24)
2625adfc5217SJeff Kirsher #define BNX2_EMAC_STATUS_PARITY_ERROR_STATE		 (1L<<31)
2626adfc5217SJeff Kirsher 
2627adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA				0x00001408
2628adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA_LINK			 (1L<<11)
2629adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA_AUTONEG_CHANGE		 (1L<<14)
2630adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA_NXT_PG_CHANGE		 (1L<<16)
2631adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA_SERDES_RX_CONFIG_IS_0_CHANGE	 (1L<<18)
2632adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA_MI_COMPLETE		 (1L<<22)
2633adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA_MI_INT			 (1L<<23)
2634adfc5217SJeff Kirsher #define BNX2_EMAC_ATTENTION_ENA_AP_ERROR		 (1L<<24)
2635adfc5217SJeff Kirsher 
2636adfc5217SJeff Kirsher #define BNX2_EMAC_LED					0x0000140c
2637adfc5217SJeff Kirsher #define BNX2_EMAC_LED_OVERRIDE				 (1L<<0)
2638adfc5217SJeff Kirsher #define BNX2_EMAC_LED_1000MB_OVERRIDE			 (1L<<1)
2639adfc5217SJeff Kirsher #define BNX2_EMAC_LED_100MB_OVERRIDE			 (1L<<2)
2640adfc5217SJeff Kirsher #define BNX2_EMAC_LED_10MB_OVERRIDE			 (1L<<3)
2641adfc5217SJeff Kirsher #define BNX2_EMAC_LED_TRAFFIC_OVERRIDE			 (1L<<4)
2642adfc5217SJeff Kirsher #define BNX2_EMAC_LED_BLNK_TRAFFIC			 (1L<<5)
2643adfc5217SJeff Kirsher #define BNX2_EMAC_LED_TRAFFIC				 (1L<<6)
2644adfc5217SJeff Kirsher #define BNX2_EMAC_LED_1000MB				 (1L<<7)
2645adfc5217SJeff Kirsher #define BNX2_EMAC_LED_100MB				 (1L<<8)
2646adfc5217SJeff Kirsher #define BNX2_EMAC_LED_10MB				 (1L<<9)
2647adfc5217SJeff Kirsher #define BNX2_EMAC_LED_TRAFFIC_STAT			 (1L<<10)
2648adfc5217SJeff Kirsher #define BNX2_EMAC_LED_2500MB				 (1L<<11)
2649adfc5217SJeff Kirsher #define BNX2_EMAC_LED_2500MB_OVERRIDE			 (1L<<12)
2650adfc5217SJeff Kirsher #define BNX2_EMAC_LED_ACTIVITY_SEL			 (0x3L<<17)
2651adfc5217SJeff Kirsher #define BNX2_EMAC_LED_ACTIVITY_SEL_0			 (0L<<17)
2652adfc5217SJeff Kirsher #define BNX2_EMAC_LED_ACTIVITY_SEL_1			 (1L<<17)
2653adfc5217SJeff Kirsher #define BNX2_EMAC_LED_ACTIVITY_SEL_2			 (2L<<17)
2654adfc5217SJeff Kirsher #define BNX2_EMAC_LED_ACTIVITY_SEL_3			 (3L<<17)
2655adfc5217SJeff Kirsher #define BNX2_EMAC_LED_BLNK_RATE				 (0xfffL<<19)
2656adfc5217SJeff Kirsher #define BNX2_EMAC_LED_BLNK_RATE_ENA			 (1L<<31)
2657adfc5217SJeff Kirsher 
2658adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH0				0x00001410
2659adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH1				0x00001414
2660adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH2				0x00001418
2661adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH3				0x0000141c
2662adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH4				0x00001420
2663adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH5				0x00001424
2664adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH6				0x00001428
2665adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH7				0x0000142c
2666adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH8				0x00001430
2667adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH9				0x00001434
2668adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH10				0x00001438
2669adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH11				0x0000143c
2670adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH12				0x00001440
2671adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH13				0x00001444
2672adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH14				0x00001448
2673adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH15				0x0000144c
2674adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH16				0x00001450
2675adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH17				0x00001454
2676adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH18				0x00001458
2677adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH19				0x0000145c
2678adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH20				0x00001460
2679adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH21				0x00001464
2680adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH22				0x00001468
2681adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH23				0x0000146c
2682adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH24				0x00001470
2683adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH25				0x00001474
2684adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH26				0x00001478
2685adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH27				0x0000147c
2686adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH28				0x00001480
2687adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH29				0x00001484
2688adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH30				0x00001488
2689adfc5217SJeff Kirsher #define BNX2_EMAC_MAC_MATCH31				0x0000148c
2690adfc5217SJeff Kirsher #define BNX2_EMAC_BACKOFF_SEED				0x00001498
2691adfc5217SJeff Kirsher #define BNX2_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED	 (0x3ffL<<0)
2692adfc5217SJeff Kirsher 
2693adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MTU_SIZE				0x0000149c
2694adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MTU_SIZE_MTU_SIZE			 (0xffffL<<0)
2695adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA			 (1L<<31)
2696adfc5217SJeff Kirsher 
2697adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL				0x000014a4
2698adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_RXR			 (0x7L<<0)
2699adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_RXG			 (0x3L<<3)
2700adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_RXCKSEL			 (1L<<6)
2701adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_TXBIAS			 (0x7L<<7)
2702adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_BGMAX			 (1L<<10)
2703adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_BGMIN			 (1L<<11)
2704adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_TXMODE			 (1L<<12)
2705adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_TXEDGE			 (1L<<13)
2706adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_SERDES_MODE		 (1L<<14)
2707adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_PLLTEST			 (1L<<15)
2708adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_CDET_EN			 (1L<<16)
2709adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_TBI_LBK			 (1L<<17)
2710adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_REMOTE_LBK		 (1L<<18)
2711adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_REV_PHASE			 (1L<<19)
2712adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_REGCTL12			 (0x3L<<20)
2713adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_CNTL_REGCTL25			 (0x3L<<22)
2714adfc5217SJeff Kirsher 
2715adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_STATUS				0x000014a8
2716adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_STATUS_RX_STAT			 (0xffL<<0)
2717adfc5217SJeff Kirsher #define BNX2_EMAC_SERDES_STATUS_COMMA_DET		 (1L<<8)
2718adfc5217SJeff Kirsher 
2719adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM				0x000014ac
2720adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_DATA			 (0xffffL<<0)
2721adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_REG_ADDR			 (0x1fL<<16)
2722adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_PHY_ADDR			 (0x1fL<<21)
2723adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND			 (0x3L<<26)
2724adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0		 (0L<<26)
2725adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_ADDRESS		 (0L<<26)
2726adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE		 (1L<<26)
2727adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_READ		 (2L<<26)
2728adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE_22_XI		 (1L<<26)
2729adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE_45_XI		 (1L<<26)
2730adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_READ_22_XI		 (2L<<26)
2731adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_READ_INC_45_XI	 (2L<<26)
2732adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3		 (3L<<26)
2733adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_COMMAND_READ_45		 (3L<<26)
2734adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_FAIL			 (1L<<28)
2735adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_START_BUSY			 (1L<<29)
2736adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_COMM_DISEXT			 (1L<<30)
2737adfc5217SJeff Kirsher 
2738adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_STATUS				0x000014b0
2739adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_STATUS_LINK			 (1L<<0)
2740adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_STATUS_10MB			 (1L<<1)
2741adfc5217SJeff Kirsher 
2742adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE				0x000014b4
2743adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_SHORT_PREAMBLE		 (1L<<1)
2744adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_AUTO_POLL			 (1L<<4)
2745adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_BIT_BANG			 (1L<<8)
2746adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_MDIO			 (1L<<9)
2747adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_MDIO_OE			 (1L<<10)
2748adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_MDC				 (1L<<11)
2749adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_MDINT			 (1L<<12)
2750adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_EXT_MDINT			 (1L<<13)
2751adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_CLOCK_CNT			 (0x1fL<<16)
2752adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_CLOCK_CNT_XI		 (0x3fL<<16)
2753adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_MODE_CLAUSE_45_XI		 (1L<<31)
2754adfc5217SJeff Kirsher 
2755adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_AUTO_STATUS			0x000014b8
2756adfc5217SJeff Kirsher #define BNX2_EMAC_MDIO_AUTO_STATUS_AUTO_ERR		 (1L<<0)
2757adfc5217SJeff Kirsher 
2758adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE				0x000014bc
2759adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE_RESET				 (1L<<0)
2760adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE_CS16_TEST			 (1L<<2)
2761adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE_EXT_PAUSE_EN			 (1L<<3)
2762adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE_FLOW_EN			 (1L<<4)
2763adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE_BIG_BACKOFF			 (1L<<5)
2764adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE_LONG_PAUSE			 (1L<<6)
2765adfc5217SJeff Kirsher #define BNX2_EMAC_TX_MODE_LINK_AWARE			 (1L<<7)
2766adfc5217SJeff Kirsher 
2767adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STATUS				0x000014c0
2768adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STATUS_XOFFED			 (1L<<0)
2769adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STATUS_XOFF_SENT			 (1L<<1)
2770adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STATUS_XON_SENT			 (1L<<2)
2771adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STATUS_LINK_UP			 (1L<<3)
2772adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STATUS_UNDERRUN			 (1L<<4)
2773adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STATUS_CS16_ERROR			 (1L<<5)
2774adfc5217SJeff Kirsher 
2775adfc5217SJeff Kirsher #define BNX2_EMAC_TX_LENGTHS				0x000014c4
2776adfc5217SJeff Kirsher #define BNX2_EMAC_TX_LENGTHS_SLOT			 (0xffL<<0)
2777adfc5217SJeff Kirsher #define BNX2_EMAC_TX_LENGTHS_IPG			 (0xfL<<8)
2778adfc5217SJeff Kirsher #define BNX2_EMAC_TX_LENGTHS_IPG_CRS			 (0x3L<<12)
2779adfc5217SJeff Kirsher 
2780adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE				0x000014c8
2781adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_RESET				 (1L<<0)
2782adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_FLOW_EN			 (1L<<2)
2783adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_KEEP_MAC_CONTROL		 (1L<<3)
2784adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_KEEP_PAUSE			 (1L<<4)
2785adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_ACCEPT_OVERSIZE		 (1L<<5)
2786adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_ACCEPT_RUNTS			 (1L<<6)
2787adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_LLC_CHK			 (1L<<7)
2788adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_PROMISCUOUS			 (1L<<8)
2789adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_NO_CRC_CHK			 (1L<<9)
2790adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG			 (1L<<10)
2791adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_FILT_BROADCAST		 (1L<<11)
2792adfc5217SJeff Kirsher #define BNX2_EMAC_RX_MODE_SORT_MODE			 (1L<<12)
2793adfc5217SJeff Kirsher 
2794adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STATUS				0x000014cc
2795adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STATUS_FFED			 (1L<<0)
2796adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STATUS_FF_RECEIVED			 (1L<<1)
2797adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STATUS_N_RECEIVED			 (1L<<2)
2798adfc5217SJeff Kirsher 
2799adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH0			0x000014d0
2800adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH1			0x000014d4
2801adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH2			0x000014d8
2802adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH3			0x000014dc
2803adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH4			0x000014e0
2804adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH5			0x000014e4
2805adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH6			0x000014e8
2806adfc5217SJeff Kirsher #define BNX2_EMAC_MULTICAST_HASH7			0x000014ec
2807adfc5217SJeff Kirsher #define BNX2_EMAC_CKSUM_ERROR_STATUS			0x000014f0
2808adfc5217SJeff Kirsher #define BNX2_EMAC_CKSUM_ERROR_STATUS_CALCULATED		 (0xffffL<<0)
2809adfc5217SJeff Kirsher #define BNX2_EMAC_CKSUM_ERROR_STATUS_EXPECTED		 (0xffffL<<16)
2810adfc5217SJeff Kirsher 
2811adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_IFHCINOCTETS			0x00001500
2812adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_IFHCINBADOCTETS		0x00001504
2813adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSFRAGMENTS		0x00001508
2814adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_IFHCINUCASTPKTS		0x0000150c
2815adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_IFHCINMULTICASTPKTS		0x00001510
2816adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_IFHCINBROADCASTPKTS		0x00001514
2817adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_DOT3STATSFCSERRORS		0x00001518
2818adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS	0x0000151c
2819adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS	0x00001520
2820adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED	0x00001524
2821adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED	0x00001528
2822adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED	0x0000152c
2823adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_XOFFSTATEENTERED		0x00001530
2824adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG	0x00001534
2825adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSJABBERS		0x00001538
2826adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS	0x0000153c
2827adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS	0x00001540
2828adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x00001544
2829adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001548
2830adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x0000154c
2831adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001550
2832adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x00001554
2833adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTSOVER1522OCTETS	0x00001558
2834adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG0				0x0000155c
2835adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1				0x00001560
2836adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT	 (1L<<0)
2837adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE		 (1L<<1)
2838adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_BAD_CRC			 (1L<<2)
2839adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_RX_ERROR			 (1L<<3)
2840adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_ALIGN_ERROR		 (1L<<4)
2841adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_LAST_DATA		 (1L<<5)
2842adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_ODD_BYTE_START		 (1L<<6)
2843adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_BYTE_COUNT		 (0xffffL<<7)
2844adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG1_SLOT_TIME		 (0xffL<<23)
2845adfc5217SJeff Kirsher 
2846adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2				0x00001564
2847adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE			 (0x7L<<0)
2848adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE		 (0x0L<<0)
2849adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SFD		 (0x1L<<0)
2850adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DATA		 (0x2L<<0)
2851adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP		 (0x3L<<0)
2852adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_EXT		 (0x4L<<0)
2853adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DROP		 (0x5L<<0)
2854adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP		 (0x6L<<0)
2855adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_FC		 (0x7L<<0)
2856adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE		 (0xfL<<3)
2857adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE		 (0x0L<<3)
2858adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0		 (0x1L<<3)
2859adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1		 (0x2L<<3)
2860adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2		 (0x3L<<3)
2861adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3		 (0x4L<<3)
2862adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT		 (0x5L<<3)
2863adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT		 (0x6L<<3)
2864adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS		 (0x7L<<3)
2865adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST		 (0x8L<<3)
2866adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_BYTE_IN			 (0xffL<<7)
2867adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_FALSEC			 (1L<<15)
2868adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_TAGGED			 (1L<<16)
2869adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE		 (1L<<18)
2870adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE		 (0L<<18)
2871adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED	 (1L<<18)
2872adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_SE_COUNTER		 (0xfL<<19)
2873adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG2_QUANTA			 (0x1fL<<23)
2874adfc5217SJeff Kirsher 
2875adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG3				0x00001568
2876adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG3_PAUSE_CTR		 (0xffffL<<0)
2877adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR		 (0xffffL<<16)
2878adfc5217SJeff Kirsher 
2879adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4				0x0000156c
2880adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_TYPE_FIELD		 (0xffffL<<0)
2881adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE		 (0x3fL<<16)
2882adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE		 (0x0L<<16)
2883adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2		 (0x1L<<16)
2884adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3		 (0x2L<<16)
2885adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI		 (0x3L<<16)
2886adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3		 (0x5L<<16)
2887adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1		 (0x6L<<16)
2888adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2		 (0x7L<<16)
2889adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2		 (0x7L<<16)
2890adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3		 (0x8L<<16)
2891adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2		 (0x9L<<16)
2892adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3		 (0xaL<<16)
2893adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1	 (0xeL<<16)
2894adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2	 (0xfL<<16)
2895adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK	 (0x10L<<16)
2896adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC		 (0x11L<<16)
2897adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2		 (0x12L<<16)
2898adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3		 (0x13L<<16)
2899adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1		 (0x14L<<16)
2900adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2		 (0x15L<<16)
2901adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3		 (0x16L<<16)
2902adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE		 (0x17L<<16)
2903adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC		 (0x18L<<16)
2904adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE		 (0x19L<<16)
2905adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD		 (0x1aL<<16)
2906adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC		 (0x1bL<<16)
2907adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH		 (0x1cL<<16)
2908adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF		 (0x1dL<<16)
2909adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XON		 (0x1eL<<16)
2910adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED	 (0x1fL<<16)
2911adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED	 (0x20L<<16)
2912adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE		 (0x21L<<16)
2913adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL		 (0x22L<<16)
2914adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1		 (0x23L<<16)
2915adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2		 (0x24L<<16)
2916adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3		 (0x25L<<16)
2917adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE		 (0x26L<<16)
2918adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE	 (0x27L<<16)
2919adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL		 (0x28L<<16)
2920adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE		 (0x29L<<16)
2921adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP		 (0x2aL<<16)
2922adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_DROP_PKT			 (1L<<22)
2923adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_SLOT_FILLED		 (1L<<23)
2924adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_FALSE_CARRIER		 (1L<<24)
2925adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_LAST_DATA		 (1L<<25)
2926adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_SFD_FOUND		 (1L<<26)
2927adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_ADVANCE			 (1L<<27)
2928adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG4_START			 (1L<<28)
2929adfc5217SJeff Kirsher 
2930adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5				0x00001570
2931adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM			 (0x7L<<0)
2932adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE		 (0L<<0)
2933adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF	 (1L<<0)
2934adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT	 (2L<<0)
2935adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC	 (3L<<0)
2936adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE	 (4L<<0)
2937adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL	 (5L<<0)
2938adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT	 (6L<<0)
2939adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1		 (0x7L<<4)
2940adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW		 (0x0L<<4)
2941adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT		 (0x1L<<4)
2942adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF		 (0x2L<<4)
2943adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF		 (0x3L<<4)
2944adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF		 (0x4L<<4)
2945adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF		 (0x6L<<4)
2946adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF		 (0x7L<<4)
2947adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_EOF_DETECTED		 (1L<<7)
2948adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF0		 (0x7L<<8)
2949adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL	 (1L<<11)
2950adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_CCODE		 (1L<<12)
2951adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_DATA		 (1L<<13)
2952adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_STAT		 (1L<<14)
2953adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_CLR_STAT			 (1L<<15)
2954adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE		 (0x3L<<16)
2955adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT		 (1L<<19)
2956adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_DEBUG5_FMLEN			 (0xfffL<<20)
2957adfc5217SJeff Kirsher 
2958adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_FALSECARRIERERRORS		0x00001574
2959adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC0				0x00001580
2960adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC1				0x00001584
2961adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC2				0x00001588
2962adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC3				0x0000158c
2963adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC4				0x00001590
2964adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC5				0x00001594
2965adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC6				0x00001598
2966adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC7				0x0000159c
2967adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC8				0x000015a0
2968adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC9				0x000015a4
2969adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC10				0x000015a8
2970adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC11				0x000015ac
2971adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC12				0x000015b0
2972adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC13				0x000015b4
2973adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC14				0x000015b8
2974adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC15				0x000015bc
2975adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC16				0x000015c0
2976adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC17				0x000015c4
2977adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC18				0x000015c8
2978adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC19				0x000015cc
2979adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC20				0x000015d0
2980adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC21				0x000015d4
2981adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC22				0x000015d8
2982adfc5217SJeff Kirsher #define BNX2_EMAC_RXMAC_SUC_DBG_OVERRUNVEC		0x000015dc
2983adfc5217SJeff Kirsher #define BNX2_EMAC_RX_STAT_AC_28				0x000015f4
2984adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_IFHCOUTOCTETS			0x00001600
2985adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_IFHCOUTBADOCTETS		0x00001604
2986adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSCOLLISIONS		0x00001608
2987adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_OUTXONSENT			0x0000160c
2988adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_OUTXOFFSENT			0x00001610
2989adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_FLOWCONTROLDONE		0x00001614
2990adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES	0x00001618
2991adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES	0x0000161c
2992adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS	0x00001620
2993adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS	0x00001624
2994adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS	0x00001628
2995adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_IFHCOUTUCASTPKTS		0x0000162c
2996adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS		0x00001630
2997adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS		0x00001634
2998adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS	0x00001638
2999adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x0000163c
3000adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001640
3001adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x00001644
3002adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001648
3003adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x0000164c
3004adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTSOVER1522OCTETS	0x00001650
3005adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS	0x00001654
3006adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG0				0x00001658
3007adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1				0x0000165c
3008adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE		 (0xfL<<0)
3009adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE		 (0x0L<<0)
3010adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_START0		 (0x1L<<0)
3011adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0		 (0x4L<<0)
3012adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1		 (0x5L<<0)
3013adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2		 (0x6L<<0)
3014adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3		 (0x7L<<0)
3015adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0		 (0x8L<<0)
3016adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1		 (0x9L<<0)
3017adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_CRS_ENABLE		 (1L<<4)
3018adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_BAD_CRC			 (1L<<5)
3019adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_SE_COUNTER		 (0xfL<<6)
3020adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_SEND_PAUSE		 (1L<<10)
3021adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_LATE_COLLISION		 (1L<<11)
3022adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_MAX_DEFER		 (1L<<12)
3023adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_DEFERRED			 (1L<<13)
3024adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_ONE_BYTE			 (1L<<14)
3025adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_IPG_TIME			 (0xfL<<15)
3026adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG1_SLOT_TIME		 (0xffL<<19)
3027adfc5217SJeff Kirsher 
3028adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG2				0x00001660
3029adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG2_BACK_OFF			 (0x3ffL<<0)
3030adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG2_BYTE_COUNT		 (0xffffL<<10)
3031adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG2_COL_COUNT		 (0x1fL<<26)
3032adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG2_COL_BIT			 (1L<<31)
3033adfc5217SJeff Kirsher 
3034adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3				0x00001664
3035adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE			 (0xfL<<0)
3036adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE		 (0x0L<<0)
3037adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1		 (0x1L<<0)
3038adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2		 (0x2L<<0)
3039adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SFD		 (0x3L<<0)
3040adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_DATA		 (0x4L<<0)
3041adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1		 (0x5L<<0)
3042adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2		 (0x6L<<0)
3043adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EXT		 (0x7L<<0)
3044adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATB		 (0x8L<<0)
3045adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATG		 (0x9L<<0)
3046adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_JAM		 (0xaL<<0)
3047adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM		 (0xbL<<0)
3048adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM		 (0xcL<<0)
3049adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT		 (0xdL<<0)
3050adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF		 (0xeL<<0)
3051adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE		 (0x7L<<4)
3052adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE		 (0x0L<<4)
3053adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT		 (0x1L<<4)
3054adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI		 (0x2L<<4)
3055adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_MC		 (0x3L<<4)
3056adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2		 (0x4L<<4)
3057adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3		 (0x5L<<4)
3058adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC		 (0x6L<<4)
3059adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_CRS_DONE			 (1L<<7)
3060adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_XOFF			 (1L<<8)
3061adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_SE_COUNTER		 (0xfL<<9)
3062adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER		 (0x1fL<<13)
3063adfc5217SJeff Kirsher 
3064adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4				0x00001668
3065adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER		 (0xffffL<<0)
3066adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE		 (0xfL<<16)
3067adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE		 (0x0L<<16)
3068adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1		 (0x2L<<16)
3069adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2		 (0x3L<<16)
3070adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3		 (0x4L<<16)
3071adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2		 (0x5L<<16)
3072adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3		 (0x6L<<16)
3073adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1		 (0x7L<<16)
3074adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1		 (0x8L<<16)
3075adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2		 (0x9L<<16)
3076adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME		 (0xaL<<16)
3077adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE		 (0xcL<<16)
3078adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT		 (0xdL<<16)
3079adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD		 (0xeL<<16)
3080adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_STATS0_VALID		 (1L<<20)
3081adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_APPEND_CRC		 (1L<<21)
3082adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_SLOT_FILLED		 (1L<<22)
3083adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_MAX_DEFER		 (1L<<23)
3084adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_SEND_EXTEND		 (1L<<24)
3085adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_SEND_PADDING		 (1L<<25)
3086adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_EOF_LOC			 (1L<<26)
3087adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_COLLIDING		 (1L<<27)
3088adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_COL_IN			 (1L<<28)
3089adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_BURSTING			 (1L<<29)
3090adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_ADVANCE			 (1L<<30)
3091adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_DEBUG4_GO			 (1L<<31)
3092adfc5217SJeff Kirsher 
3093adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC0				0x00001680
3094adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC1				0x00001684
3095adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC2				0x00001688
3096adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC3				0x0000168c
3097adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC4				0x00001690
3098adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC5				0x00001694
3099adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC6				0x00001698
3100adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC7				0x0000169c
3101adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC8				0x000016a0
3102adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC9				0x000016a4
3103adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC10				0x000016a8
3104adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC11				0x000016ac
3105adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC12				0x000016b0
3106adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC13				0x000016b4
3107adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC14				0x000016b8
3108adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC15				0x000016bc
3109adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC16				0x000016c0
3110adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC17				0x000016c4
3111adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC18				0x000016c8
3112adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC19				0x000016cc
3113adfc5217SJeff Kirsher #define BNX2_EMAC_TX_STAT_AC20				0x000016d0
3114adfc5217SJeff Kirsher #define BNX2_EMAC_TXMAC_SUC_DBG_OVERRUNVEC		0x000016d8
3115adfc5217SJeff Kirsher #define BNX2_EMAC_TX_RATE_LIMIT_CTRL			0x000016fc
3116adfc5217SJeff Kirsher #define BNX2_EMAC_TX_RATE_LIMIT_CTRL_TX_THROTTLE_INC	 (0x7fL<<0)
3117adfc5217SJeff Kirsher #define BNX2_EMAC_TX_RATE_LIMIT_CTRL_TX_THROTTLE_NUM	 (0x7fL<<16)
3118adfc5217SJeff Kirsher #define BNX2_EMAC_TX_RATE_LIMIT_CTRL_RATE_LIMITER_EN	 (1L<<31)
3119adfc5217SJeff Kirsher 
3120adfc5217SJeff Kirsher 
3121adfc5217SJeff Kirsher /*
3122adfc5217SJeff Kirsher  *  rpm_reg definition
3123adfc5217SJeff Kirsher  *  offset: 0x1800
3124adfc5217SJeff Kirsher  */
3125adfc5217SJeff Kirsher #define BNX2_RPM_COMMAND				0x00001800
3126adfc5217SJeff Kirsher #define BNX2_RPM_COMMAND_ENABLED			 (1L<<0)
3127adfc5217SJeff Kirsher #define BNX2_RPM_COMMAND_OVERRUN_ABORT			 (1L<<4)
3128adfc5217SJeff Kirsher 
3129adfc5217SJeff Kirsher #define BNX2_RPM_STATUS					0x00001804
3130adfc5217SJeff Kirsher #define BNX2_RPM_STATUS_MBUF_WAIT			 (1L<<0)
3131adfc5217SJeff Kirsher #define BNX2_RPM_STATUS_FREE_WAIT			 (1L<<1)
3132adfc5217SJeff Kirsher 
3133adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG					0x00001808
3134adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG_NO_PSD_HDR_CKSUM		 (1L<<0)
3135adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG_ACPI_ENA			 (1L<<1)
3136adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG_ACPI_KEEP			 (1L<<2)
3137adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG_MP_KEEP				 (1L<<3)
3138adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG_SORT_VECT_VAL			 (0xfL<<4)
3139adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG_DISABLE_WOL_ASSERT		 (1L<<30)
3140adfc5217SJeff Kirsher #define BNX2_RPM_CONFIG_IGNORE_VLAN			 (1L<<31)
3141adfc5217SJeff Kirsher 
3142adfc5217SJeff Kirsher #define BNX2_RPM_MGMT_PKT_CTRL				0x0000180c
3143adfc5217SJeff Kirsher #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_SORT		 (0xfL<<0)
3144adfc5217SJeff Kirsher #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_RULE		 (0xfL<<4)
3145adfc5217SJeff Kirsher #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_DISCARD_EN		 (1L<<30)
3146adfc5217SJeff Kirsher #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_EN			 (1L<<31)
3147adfc5217SJeff Kirsher 
3148adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH0				0x00001810
3149adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE	 (0xfffL<<0)
3150adfc5217SJeff Kirsher 
3151adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH1				0x00001814
3152adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE	 (0xfffL<<0)
3153adfc5217SJeff Kirsher 
3154adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH2				0x00001818
3155adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE	 (0xfffL<<0)
3156adfc5217SJeff Kirsher 
3157adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH3				0x0000181c
3158adfc5217SJeff Kirsher #define BNX2_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE	 (0xfffL<<0)
3159adfc5217SJeff Kirsher 
3160adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0				0x00001820
3161adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_PM_EN			 (0xffffL<<0)
3162adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_BC_EN			 (1L<<16)
3163adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_MC_EN			 (1L<<17)
3164adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_MC_HSH_EN			 (1L<<18)
3165adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_PROM_EN			 (1L<<19)
3166adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_VLAN_EN			 (0xfL<<20)
3167adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_PROM_VLAN			 (1L<<24)
3168adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_VLAN_NOTMATCH		 (1L<<25)
3169adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER0_ENA				 (1L<<31)
3170adfc5217SJeff Kirsher 
3171adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1				0x00001824
3172adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_PM_EN			 (0xffffL<<0)
3173adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_BC_EN			 (1L<<16)
3174adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_MC_EN			 (1L<<17)
3175adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_MC_HSH_EN			 (1L<<18)
3176adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_PROM_EN			 (1L<<19)
3177adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_VLAN_EN			 (0xfL<<20)
3178adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_PROM_VLAN			 (1L<<24)
3179adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER1_ENA				 (1L<<31)
3180adfc5217SJeff Kirsher 
3181adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2				0x00001828
3182adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_PM_EN			 (0xffffL<<0)
3183adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_BC_EN			 (1L<<16)
3184adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_MC_EN			 (1L<<17)
3185adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_MC_HSH_EN			 (1L<<18)
3186adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_PROM_EN			 (1L<<19)
3187adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_VLAN_EN			 (0xfL<<20)
3188adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_PROM_VLAN			 (1L<<24)
3189adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER2_ENA				 (1L<<31)
3190adfc5217SJeff Kirsher 
3191adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3				0x0000182c
3192adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_PM_EN			 (0xffffL<<0)
3193adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_BC_EN			 (1L<<16)
3194adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_MC_EN			 (1L<<17)
3195adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_MC_HSH_EN			 (1L<<18)
3196adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_PROM_EN			 (1L<<19)
3197adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_VLAN_EN			 (0xfL<<20)
3198adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_PROM_VLAN			 (1L<<24)
3199adfc5217SJeff Kirsher #define BNX2_RPM_SORT_USER3_ENA				 (1L<<31)
3200adfc5217SJeff Kirsher 
3201adfc5217SJeff Kirsher #define BNX2_RPM_STAT_L2_FILTER_DISCARDS		0x00001840
3202adfc5217SJeff Kirsher #define BNX2_RPM_STAT_RULE_CHECKER_DISCARDS		0x00001844
3203adfc5217SJeff Kirsher #define BNX2_RPM_STAT_IFINFTQDISCARDS			0x00001848
3204adfc5217SJeff Kirsher #define BNX2_RPM_STAT_IFINMBUFDISCARD			0x0000184c
3205adfc5217SJeff Kirsher #define BNX2_RPM_STAT_RULE_CHECKER_P4_HIT		0x00001850
3206adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0		0x00001854
3207adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN	 (0xffL<<0)
3208adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER	 (0xffL<<16)
3209adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3210adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_EN	 (1L<<31)
3211adfc5217SJeff Kirsher 
3212adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1		0x00001858
3213adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN	 (0xffL<<0)
3214adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER	 (0xffL<<16)
3215adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3216adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_EN	 (1L<<31)
3217adfc5217SJeff Kirsher 
3218adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2		0x0000185c
3219adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN	 (0xffL<<0)
3220adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER	 (0xffL<<16)
3221adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3222adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_EN	 (1L<<31)
3223adfc5217SJeff Kirsher 
3224adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3		0x00001860
3225adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN	 (0xffL<<0)
3226adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER	 (0xffL<<16)
3227adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3228adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_EN	 (1L<<31)
3229adfc5217SJeff Kirsher 
3230adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4		0x00001864
3231adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN	 (0xffL<<0)
3232adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER	 (0xffL<<16)
3233adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3234adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_EN	 (1L<<31)
3235adfc5217SJeff Kirsher 
3236adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5		0x00001868
3237adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN	 (0xffL<<0)
3238adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER	 (0xffL<<16)
3239adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3240adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_EN	 (1L<<31)
3241adfc5217SJeff Kirsher 
3242adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6		0x0000186c
3243adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN	 (0xffL<<0)
3244adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER	 (0xffL<<16)
3245adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3246adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_EN	 (1L<<31)
3247adfc5217SJeff Kirsher 
3248adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7		0x00001870
3249adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN	 (0xffL<<0)
3250adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER	 (0xffL<<16)
3251adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN_TYPE	 (1L<<30)
3252adfc5217SJeff Kirsher #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_EN	 (1L<<31)
3253adfc5217SJeff Kirsher 
3254adfc5217SJeff Kirsher #define BNX2_RPM_STAT_AC0				0x00001880
3255adfc5217SJeff Kirsher #define BNX2_RPM_STAT_AC1				0x00001884
3256adfc5217SJeff Kirsher #define BNX2_RPM_STAT_AC2				0x00001888
3257adfc5217SJeff Kirsher #define BNX2_RPM_STAT_AC3				0x0000188c
3258adfc5217SJeff Kirsher #define BNX2_RPM_STAT_AC4				0x00001890
3259adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16				0x000018e0
3260adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_OFFSET			 (0xffL<<0)
3261adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_CLASS			 (0x7L<<8)
3262adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_PRIORITY			 (1L<<11)
3263adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_P4				 (1L<<12)
3264adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE			 (0x7L<<13)
3265adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_START		 (0L<<13)
3266adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_IP			 (1L<<13)
3267adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP		 (2L<<13)
3268adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_UDP		 (3L<<13)
3269adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_DATA		 (4L<<13)
3270adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP_UDP		 (5L<<13)
3271adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_ICMPV6		 (6L<<13)
3272adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_COMP			 (0x3L<<16)
3273adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_COMP_EQUAL			 (0L<<16)
3274adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_COMP_NEQUAL			 (1L<<16)
3275adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_COMP_GREATER		 (2L<<16)
3276adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_COMP_LESS			 (3L<<16)
3277adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_MAP				 (1L<<18)
3278adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_SBIT			 (1L<<19)
3279adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_CMDSEL			 (0x1fL<<20)
3280adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_DISCARD			 (1L<<25)
3281adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_MASK			 (1L<<26)
3282adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_P1				 (1L<<27)
3283adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_P2				 (1L<<28)
3284adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_P3				 (1L<<29)
3285adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_16_NBIT			 (1L<<30)
3286adfc5217SJeff Kirsher 
3287adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_16			0x000018e4
3288adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_16_VALUE			 (0xffffL<<0)
3289adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_16_MASK			 (0xffffL<<16)
3290adfc5217SJeff Kirsher 
3291adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17				0x000018e8
3292adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_OFFSET			 (0xffL<<0)
3293adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_CLASS			 (0x7L<<8)
3294adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_PRIORITY			 (1L<<11)
3295adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_P4				 (1L<<12)
3296adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE			 (0x7L<<13)
3297adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_START		 (0L<<13)
3298adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_IP			 (1L<<13)
3299adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP		 (2L<<13)
3300adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_UDP		 (3L<<13)
3301adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_DATA		 (4L<<13)
3302adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP_UDP		 (5L<<13)
3303adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_ICMPV6		 (6L<<13)
3304adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_COMP			 (0x3L<<16)
3305adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_COMP_EQUAL			 (0L<<16)
3306adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_COMP_NEQUAL			 (1L<<16)
3307adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_COMP_GREATER		 (2L<<16)
3308adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_COMP_LESS			 (3L<<16)
3309adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_MAP				 (1L<<18)
3310adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_SBIT			 (1L<<19)
3311adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_CMDSEL			 (0x1fL<<20)
3312adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_DISCARD			 (1L<<25)
3313adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_MASK			 (1L<<26)
3314adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_P1				 (1L<<27)
3315adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_P2				 (1L<<28)
3316adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_P3				 (1L<<29)
3317adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_17_NBIT			 (1L<<30)
3318adfc5217SJeff Kirsher 
3319adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_17			0x000018ec
3320adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_17_VALUE			 (0xffffL<<0)
3321adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_17_MASK			 (0xffffL<<16)
3322adfc5217SJeff Kirsher 
3323adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18				0x000018f0
3324adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_OFFSET			 (0xffL<<0)
3325adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_CLASS			 (0x7L<<8)
3326adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_PRIORITY			 (1L<<11)
3327adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_P4				 (1L<<12)
3328adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE			 (0x7L<<13)
3329adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_START		 (0L<<13)
3330adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_IP			 (1L<<13)
3331adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP		 (2L<<13)
3332adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_UDP		 (3L<<13)
3333adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_DATA		 (4L<<13)
3334adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP_UDP		 (5L<<13)
3335adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_ICMPV6		 (6L<<13)
3336adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_COMP			 (0x3L<<16)
3337adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_COMP_EQUAL			 (0L<<16)
3338adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_COMP_NEQUAL			 (1L<<16)
3339adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_COMP_GREATER		 (2L<<16)
3340adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_COMP_LESS			 (3L<<16)
3341adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_MAP				 (1L<<18)
3342adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_SBIT			 (1L<<19)
3343adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_CMDSEL			 (0x1fL<<20)
3344adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_DISCARD			 (1L<<25)
3345adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_MASK			 (1L<<26)
3346adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_P1				 (1L<<27)
3347adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_P2				 (1L<<28)
3348adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_P3				 (1L<<29)
3349adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_18_NBIT			 (1L<<30)
3350adfc5217SJeff Kirsher 
3351adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_18			0x000018f4
3352adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_18_VALUE			 (0xffffL<<0)
3353adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_18_MASK			 (0xffffL<<16)
3354adfc5217SJeff Kirsher 
3355adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19				0x000018f8
3356adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_OFFSET			 (0xffL<<0)
3357adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_CLASS			 (0x7L<<8)
3358adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_PRIORITY			 (1L<<11)
3359adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_P4				 (1L<<12)
3360adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE			 (0x7L<<13)
3361adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_START		 (0L<<13)
3362adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_IP			 (1L<<13)
3363adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP		 (2L<<13)
3364adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_UDP		 (3L<<13)
3365adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_DATA		 (4L<<13)
3366adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP_UDP		 (5L<<13)
3367adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_ICMPV6		 (6L<<13)
3368adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_COMP			 (0x3L<<16)
3369adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_COMP_EQUAL			 (0L<<16)
3370adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_COMP_NEQUAL			 (1L<<16)
3371adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_COMP_GREATER		 (2L<<16)
3372adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_COMP_LESS			 (3L<<16)
3373adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_MAP				 (1L<<18)
3374adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_SBIT			 (1L<<19)
3375adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_CMDSEL			 (0x1fL<<20)
3376adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_DISCARD			 (1L<<25)
3377adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_MASK			 (1L<<26)
3378adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_P1				 (1L<<27)
3379adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_P2				 (1L<<28)
3380adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_P3				 (1L<<29)
3381adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_19_NBIT			 (1L<<30)
3382adfc5217SJeff Kirsher 
3383adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_19			0x000018fc
3384adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_19_VALUE			 (0xffffL<<0)
3385adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_19_MASK			 (0xffffL<<16)
3386adfc5217SJeff Kirsher 
3387adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0				0x00001900
3388adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_OFFSET			 (0xffL<<0)
3389adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_CLASS			 (0x7L<<8)
3390adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_PRIORITY			 (1L<<11)
3391adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_P4				 (1L<<12)
3392adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE			 (0x7L<<13)
3393adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_START		 (0L<<13)
3394adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_IP			 (1L<<13)
3395adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP			 (2L<<13)
3396adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_UDP			 (3L<<13)
3397adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_DATA		 (4L<<13)
3398adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP_UDP		 (5L<<13)
3399adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_ICMPV6		 (6L<<13)
3400adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_COMP				 (0x3L<<16)
3401adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_COMP_EQUAL			 (0L<<16)
3402adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_COMP_NEQUAL			 (1L<<16)
3403adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_COMP_GREATER			 (2L<<16)
3404adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_COMP_LESS			 (3L<<16)
3405adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_MAP_XI			 (1L<<18)
3406adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_SBIT				 (1L<<19)
3407adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_CMDSEL			 (0xfL<<20)
3408adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_MAP				 (1L<<24)
3409adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_CMDSEL_XI			 (0x1fL<<20)
3410adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_DISCARD			 (1L<<25)
3411adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_MASK				 (1L<<26)
3412adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_P1				 (1L<<27)
3413adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_P2				 (1L<<28)
3414adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_P3				 (1L<<29)
3415adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_0_NBIT				 (1L<<30)
3416adfc5217SJeff Kirsher 
3417adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_0			0x00001904
3418adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_0_VALUE			 (0xffffL<<0)
3419adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_0_MASK			 (0xffffL<<16)
3420adfc5217SJeff Kirsher 
3421adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1				0x00001908
3422adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_A				 (0x3ffffL<<0)
3423adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_B				 (0xfffL<<19)
3424adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_OFFSET_XI			 (0xffL<<0)
3425adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_CLASS_XI			 (0x7L<<8)
3426adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_PRIORITY_XI			 (1L<<11)
3427adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_P4_XI			 (1L<<12)
3428adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_XI			 (0x7L<<13)
3429adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_START_XI		 (0L<<13)
3430adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_IP_XI		 (1L<<13)
3431adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_XI		 (2L<<13)
3432adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_UDP_XI		 (3L<<13)
3433adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_DATA_XI		 (4L<<13)
3434adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3435adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3436adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_COMP_XI			 (0x3L<<16)
3437adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_COMP_EQUAL_XI		 (0L<<16)
3438adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_COMP_NEQUAL_XI		 (1L<<16)
3439adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_COMP_GREATER_XI		 (2L<<16)
3440adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_COMP_LESS_XI			 (3L<<16)
3441adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_MAP_XI			 (1L<<18)
3442adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_SBIT_XI			 (1L<<19)
3443adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_CMDSEL_XI			 (0x1fL<<20)
3444adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_DISCARD_XI			 (1L<<25)
3445adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_MASK_XI			 (1L<<26)
3446adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_P1_XI			 (1L<<27)
3447adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_P2_XI			 (1L<<28)
3448adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_P3_XI			 (1L<<29)
3449adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_1_NBIT_XI			 (1L<<30)
3450adfc5217SJeff Kirsher 
3451adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_1			0x0000190c
3452adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_1_VALUE			 (0xffffL<<0)
3453adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_1_MASK			 (0xffffL<<16)
3454adfc5217SJeff Kirsher 
3455adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2				0x00001910
3456adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_A				 (0x3ffffL<<0)
3457adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_B				 (0xfffL<<19)
3458adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_OFFSET_XI			 (0xffL<<0)
3459adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_CLASS_XI			 (0x7L<<8)
3460adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_PRIORITY_XI			 (1L<<11)
3461adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_P4_XI			 (1L<<12)
3462adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_XI			 (0x7L<<13)
3463adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_START_XI		 (0L<<13)
3464adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_IP_XI		 (1L<<13)
3465adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_XI		 (2L<<13)
3466adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_UDP_XI		 (3L<<13)
3467adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_DATA_XI		 (4L<<13)
3468adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3469adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3470adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_COMP_XI			 (0x3L<<16)
3471adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_COMP_EQUAL_XI		 (0L<<16)
3472adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_COMP_NEQUAL_XI		 (1L<<16)
3473adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_COMP_GREATER_XI		 (2L<<16)
3474adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_COMP_LESS_XI			 (3L<<16)
3475adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_MAP_XI			 (1L<<18)
3476adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_SBIT_XI			 (1L<<19)
3477adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_CMDSEL_XI			 (0x1fL<<20)
3478adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_DISCARD_XI			 (1L<<25)
3479adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_MASK_XI			 (1L<<26)
3480adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_P1_XI			 (1L<<27)
3481adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_P2_XI			 (1L<<28)
3482adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_P3_XI			 (1L<<29)
3483adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_2_NBIT_XI			 (1L<<30)
3484adfc5217SJeff Kirsher 
3485adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_2			0x00001914
3486adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_2_VALUE			 (0xffffL<<0)
3487adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_2_MASK			 (0xffffL<<16)
3488adfc5217SJeff Kirsher 
3489adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3				0x00001918
3490adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_A				 (0x3ffffL<<0)
3491adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_B				 (0xfffL<<19)
3492adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_OFFSET_XI			 (0xffL<<0)
3493adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_CLASS_XI			 (0x7L<<8)
3494adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_PRIORITY_XI			 (1L<<11)
3495adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_P4_XI			 (1L<<12)
3496adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_XI			 (0x7L<<13)
3497adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_START_XI		 (0L<<13)
3498adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_IP_XI		 (1L<<13)
3499adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_XI		 (2L<<13)
3500adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_UDP_XI		 (3L<<13)
3501adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_DATA_XI		 (4L<<13)
3502adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3503adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3504adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_COMP_XI			 (0x3L<<16)
3505adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_COMP_EQUAL_XI		 (0L<<16)
3506adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_COMP_NEQUAL_XI		 (1L<<16)
3507adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_COMP_GREATER_XI		 (2L<<16)
3508adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_COMP_LESS_XI			 (3L<<16)
3509adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_MAP_XI			 (1L<<18)
3510adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_SBIT_XI			 (1L<<19)
3511adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_CMDSEL_XI			 (0x1fL<<20)
3512adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_DISCARD_XI			 (1L<<25)
3513adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_MASK_XI			 (1L<<26)
3514adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_P1_XI			 (1L<<27)
3515adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_P2_XI			 (1L<<28)
3516adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_P3_XI			 (1L<<29)
3517adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_3_NBIT_XI			 (1L<<30)
3518adfc5217SJeff Kirsher 
3519adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_3			0x0000191c
3520adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_3_VALUE			 (0xffffL<<0)
3521adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_3_MASK			 (0xffffL<<16)
3522adfc5217SJeff Kirsher 
3523adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4				0x00001920
3524adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_A				 (0x3ffffL<<0)
3525adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_B				 (0xfffL<<19)
3526adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_OFFSET_XI			 (0xffL<<0)
3527adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_CLASS_XI			 (0x7L<<8)
3528adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_PRIORITY_XI			 (1L<<11)
3529adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_P4_XI			 (1L<<12)
3530adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_XI			 (0x7L<<13)
3531adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_START_XI		 (0L<<13)
3532adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_IP_XI		 (1L<<13)
3533adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_XI		 (2L<<13)
3534adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_UDP_XI		 (3L<<13)
3535adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_DATA_XI		 (4L<<13)
3536adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3537adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3538adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_COMP_XI			 (0x3L<<16)
3539adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_COMP_EQUAL_XI		 (0L<<16)
3540adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_COMP_NEQUAL_XI		 (1L<<16)
3541adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_COMP_GREATER_XI		 (2L<<16)
3542adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_COMP_LESS_XI			 (3L<<16)
3543adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_MAP_XI			 (1L<<18)
3544adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_SBIT_XI			 (1L<<19)
3545adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_CMDSEL_XI			 (0x1fL<<20)
3546adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_DISCARD_XI			 (1L<<25)
3547adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_MASK_XI			 (1L<<26)
3548adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_P1_XI			 (1L<<27)
3549adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_P2_XI			 (1L<<28)
3550adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_P3_XI			 (1L<<29)
3551adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_4_NBIT_XI			 (1L<<30)
3552adfc5217SJeff Kirsher 
3553adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_4			0x00001924
3554adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_4_VALUE			 (0xffffL<<0)
3555adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_4_MASK			 (0xffffL<<16)
3556adfc5217SJeff Kirsher 
3557adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5				0x00001928
3558adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_A				 (0x3ffffL<<0)
3559adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_B				 (0xfffL<<19)
3560adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_OFFSET_XI			 (0xffL<<0)
3561adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_CLASS_XI			 (0x7L<<8)
3562adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_PRIORITY_XI			 (1L<<11)
3563adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_P4_XI			 (1L<<12)
3564adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_XI			 (0x7L<<13)
3565adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_START_XI		 (0L<<13)
3566adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_IP_XI		 (1L<<13)
3567adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_XI		 (2L<<13)
3568adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_UDP_XI		 (3L<<13)
3569adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_DATA_XI		 (4L<<13)
3570adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3571adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3572adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_COMP_XI			 (0x3L<<16)
3573adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_COMP_EQUAL_XI		 (0L<<16)
3574adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_COMP_NEQUAL_XI		 (1L<<16)
3575adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_COMP_GREATER_XI		 (2L<<16)
3576adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_COMP_LESS_XI			 (3L<<16)
3577adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_MAP_XI			 (1L<<18)
3578adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_SBIT_XI			 (1L<<19)
3579adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_CMDSEL_XI			 (0x1fL<<20)
3580adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_DISCARD_XI			 (1L<<25)
3581adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_MASK_XI			 (1L<<26)
3582adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_P1_XI			 (1L<<27)
3583adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_P2_XI			 (1L<<28)
3584adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_P3_XI			 (1L<<29)
3585adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_5_NBIT_XI			 (1L<<30)
3586adfc5217SJeff Kirsher 
3587adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_5			0x0000192c
3588adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_5_VALUE			 (0xffffL<<0)
3589adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_5_MASK			 (0xffffL<<16)
3590adfc5217SJeff Kirsher 
3591adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6				0x00001930
3592adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_A				 (0x3ffffL<<0)
3593adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_B				 (0xfffL<<19)
3594adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_OFFSET_XI			 (0xffL<<0)
3595adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_CLASS_XI			 (0x7L<<8)
3596adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_PRIORITY_XI			 (1L<<11)
3597adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_P4_XI			 (1L<<12)
3598adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_XI			 (0x7L<<13)
3599adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_START_XI		 (0L<<13)
3600adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_IP_XI		 (1L<<13)
3601adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_XI		 (2L<<13)
3602adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_UDP_XI		 (3L<<13)
3603adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_DATA_XI		 (4L<<13)
3604adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3605adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3606adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_COMP_XI			 (0x3L<<16)
3607adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_COMP_EQUAL_XI		 (0L<<16)
3608adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_COMP_NEQUAL_XI		 (1L<<16)
3609adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_COMP_GREATER_XI		 (2L<<16)
3610adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_COMP_LESS_XI			 (3L<<16)
3611adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_MAP_XI			 (1L<<18)
3612adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_SBIT_XI			 (1L<<19)
3613adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_CMDSEL_XI			 (0x1fL<<20)
3614adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_DISCARD_XI			 (1L<<25)
3615adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_MASK_XI			 (1L<<26)
3616adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_P1_XI			 (1L<<27)
3617adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_P2_XI			 (1L<<28)
3618adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_P3_XI			 (1L<<29)
3619adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_6_NBIT_XI			 (1L<<30)
3620adfc5217SJeff Kirsher 
3621adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_6			0x00001934
3622adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_6_VALUE			 (0xffffL<<0)
3623adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_6_MASK			 (0xffffL<<16)
3624adfc5217SJeff Kirsher 
3625adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7				0x00001938
3626adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_A				 (0x3ffffL<<0)
3627adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_B				 (0xfffL<<19)
3628adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_OFFSET_XI			 (0xffL<<0)
3629adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_CLASS_XI			 (0x7L<<8)
3630adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_PRIORITY_XI			 (1L<<11)
3631adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_P4_XI			 (1L<<12)
3632adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_XI			 (0x7L<<13)
3633adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_START_XI		 (0L<<13)
3634adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_IP_XI		 (1L<<13)
3635adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_XI		 (2L<<13)
3636adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_UDP_XI		 (3L<<13)
3637adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_DATA_XI		 (4L<<13)
3638adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3639adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3640adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_COMP_XI			 (0x3L<<16)
3641adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_COMP_EQUAL_XI		 (0L<<16)
3642adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_COMP_NEQUAL_XI		 (1L<<16)
3643adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_COMP_GREATER_XI		 (2L<<16)
3644adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_COMP_LESS_XI			 (3L<<16)
3645adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_MAP_XI			 (1L<<18)
3646adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_SBIT_XI			 (1L<<19)
3647adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_CMDSEL_XI			 (0x1fL<<20)
3648adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_DISCARD_XI			 (1L<<25)
3649adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_MASK_XI			 (1L<<26)
3650adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_P1_XI			 (1L<<27)
3651adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_P2_XI			 (1L<<28)
3652adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_P3_XI			 (1L<<29)
3653adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_7_NBIT_XI			 (1L<<30)
3654adfc5217SJeff Kirsher 
3655adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_7			0x0000193c
3656adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_7_VALUE			 (0xffffL<<0)
3657adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_7_MASK			 (0xffffL<<16)
3658adfc5217SJeff Kirsher 
3659adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8				0x00001940
3660adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_A				 (0x3ffffL<<0)
3661adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_B				 (0xfffL<<19)
3662adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_OFFSET_XI			 (0xffL<<0)
3663adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_CLASS_XI			 (0x7L<<8)
3664adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_PRIORITY_XI			 (1L<<11)
3665adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_P4_XI			 (1L<<12)
3666adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_XI			 (0x7L<<13)
3667adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_START_XI		 (0L<<13)
3668adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_IP_XI		 (1L<<13)
3669adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_XI		 (2L<<13)
3670adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_UDP_XI		 (3L<<13)
3671adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_DATA_XI		 (4L<<13)
3672adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3673adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3674adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_COMP_XI			 (0x3L<<16)
3675adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_COMP_EQUAL_XI		 (0L<<16)
3676adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_COMP_NEQUAL_XI		 (1L<<16)
3677adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_COMP_GREATER_XI		 (2L<<16)
3678adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_COMP_LESS_XI			 (3L<<16)
3679adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_MAP_XI			 (1L<<18)
3680adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_SBIT_XI			 (1L<<19)
3681adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_CMDSEL_XI			 (0x1fL<<20)
3682adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_DISCARD_XI			 (1L<<25)
3683adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_MASK_XI			 (1L<<26)
3684adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_P1_XI			 (1L<<27)
3685adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_P2_XI			 (1L<<28)
3686adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_P3_XI			 (1L<<29)
3687adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_8_NBIT_XI			 (1L<<30)
3688adfc5217SJeff Kirsher 
3689adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_8			0x00001944
3690adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_8_VALUE			 (0xffffL<<0)
3691adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_8_MASK			 (0xffffL<<16)
3692adfc5217SJeff Kirsher 
3693adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9				0x00001948
3694adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_A				 (0x3ffffL<<0)
3695adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_B				 (0xfffL<<19)
3696adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_OFFSET_XI			 (0xffL<<0)
3697adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_CLASS_XI			 (0x7L<<8)
3698adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_PRIORITY_XI			 (1L<<11)
3699adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_P4_XI			 (1L<<12)
3700adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_XI			 (0x7L<<13)
3701adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_START_XI		 (0L<<13)
3702adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_IP_XI		 (1L<<13)
3703adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_XI		 (2L<<13)
3704adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_UDP_XI		 (3L<<13)
3705adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_DATA_XI		 (4L<<13)
3706adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3707adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3708adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_COMP_XI			 (0x3L<<16)
3709adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_COMP_EQUAL_XI		 (0L<<16)
3710adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_COMP_NEQUAL_XI		 (1L<<16)
3711adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_COMP_GREATER_XI		 (2L<<16)
3712adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_COMP_LESS_XI			 (3L<<16)
3713adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_MAP_XI			 (1L<<18)
3714adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_SBIT_XI			 (1L<<19)
3715adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_CMDSEL_XI			 (0x1fL<<20)
3716adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_DISCARD_XI			 (1L<<25)
3717adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_MASK_XI			 (1L<<26)
3718adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_P1_XI			 (1L<<27)
3719adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_P2_XI			 (1L<<28)
3720adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_P3_XI			 (1L<<29)
3721adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_9_NBIT_XI			 (1L<<30)
3722adfc5217SJeff Kirsher 
3723adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_9			0x0000194c
3724adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_9_VALUE			 (0xffffL<<0)
3725adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_9_MASK			 (0xffffL<<16)
3726adfc5217SJeff Kirsher 
3727adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10				0x00001950
3728adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_A				 (0x3ffffL<<0)
3729adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_B				 (0xfffL<<19)
3730adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_OFFSET_XI			 (0xffL<<0)
3731adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_CLASS_XI			 (0x7L<<8)
3732adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_PRIORITY_XI			 (1L<<11)
3733adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_P4_XI			 (1L<<12)
3734adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_XI			 (0x7L<<13)
3735adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_START_XI		 (0L<<13)
3736adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_IP_XI		 (1L<<13)
3737adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_XI		 (2L<<13)
3738adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_UDP_XI		 (3L<<13)
3739adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_DATA_XI		 (4L<<13)
3740adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3741adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3742adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_COMP_XI			 (0x3L<<16)
3743adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_COMP_EQUAL_XI		 (0L<<16)
3744adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_COMP_NEQUAL_XI		 (1L<<16)
3745adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_COMP_GREATER_XI		 (2L<<16)
3746adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_COMP_LESS_XI		 (3L<<16)
3747adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_MAP_XI			 (1L<<18)
3748adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_SBIT_XI			 (1L<<19)
3749adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_CMDSEL_XI			 (0x1fL<<20)
3750adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_DISCARD_XI			 (1L<<25)
3751adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_MASK_XI			 (1L<<26)
3752adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_P1_XI			 (1L<<27)
3753adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_P2_XI			 (1L<<28)
3754adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_P3_XI			 (1L<<29)
3755adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_10_NBIT_XI			 (1L<<30)
3756adfc5217SJeff Kirsher 
3757adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_10			0x00001954
3758adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_10_VALUE			 (0xffffL<<0)
3759adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_10_MASK			 (0xffffL<<16)
3760adfc5217SJeff Kirsher 
3761adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11				0x00001958
3762adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_A				 (0x3ffffL<<0)
3763adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_B				 (0xfffL<<19)
3764adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_OFFSET_XI			 (0xffL<<0)
3765adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_CLASS_XI			 (0x7L<<8)
3766adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_PRIORITY_XI			 (1L<<11)
3767adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_P4_XI			 (1L<<12)
3768adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_XI			 (0x7L<<13)
3769adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_START_XI		 (0L<<13)
3770adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_IP_XI		 (1L<<13)
3771adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_XI		 (2L<<13)
3772adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_UDP_XI		 (3L<<13)
3773adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_DATA_XI		 (4L<<13)
3774adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3775adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3776adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_COMP_XI			 (0x3L<<16)
3777adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_COMP_EQUAL_XI		 (0L<<16)
3778adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_COMP_NEQUAL_XI		 (1L<<16)
3779adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_COMP_GREATER_XI		 (2L<<16)
3780adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_COMP_LESS_XI		 (3L<<16)
3781adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_MAP_XI			 (1L<<18)
3782adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_SBIT_XI			 (1L<<19)
3783adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_CMDSEL_XI			 (0x1fL<<20)
3784adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_DISCARD_XI			 (1L<<25)
3785adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_MASK_XI			 (1L<<26)
3786adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_P1_XI			 (1L<<27)
3787adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_P2_XI			 (1L<<28)
3788adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_P3_XI			 (1L<<29)
3789adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_11_NBIT_XI			 (1L<<30)
3790adfc5217SJeff Kirsher 
3791adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_11			0x0000195c
3792adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_11_VALUE			 (0xffffL<<0)
3793adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_11_MASK			 (0xffffL<<16)
3794adfc5217SJeff Kirsher 
3795adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12				0x00001960
3796adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_A				 (0x3ffffL<<0)
3797adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_B				 (0xfffL<<19)
3798adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_OFFSET_XI			 (0xffL<<0)
3799adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_CLASS_XI			 (0x7L<<8)
3800adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_PRIORITY_XI			 (1L<<11)
3801adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_P4_XI			 (1L<<12)
3802adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_XI			 (0x7L<<13)
3803adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_START_XI		 (0L<<13)
3804adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_IP_XI		 (1L<<13)
3805adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_XI		 (2L<<13)
3806adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_UDP_XI		 (3L<<13)
3807adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_DATA_XI		 (4L<<13)
3808adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3809adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3810adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_COMP_XI			 (0x3L<<16)
3811adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_COMP_EQUAL_XI		 (0L<<16)
3812adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_COMP_NEQUAL_XI		 (1L<<16)
3813adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_COMP_GREATER_XI		 (2L<<16)
3814adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_COMP_LESS_XI		 (3L<<16)
3815adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_MAP_XI			 (1L<<18)
3816adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_SBIT_XI			 (1L<<19)
3817adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_CMDSEL_XI			 (0x1fL<<20)
3818adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_DISCARD_XI			 (1L<<25)
3819adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_MASK_XI			 (1L<<26)
3820adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_P1_XI			 (1L<<27)
3821adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_P2_XI			 (1L<<28)
3822adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_P3_XI			 (1L<<29)
3823adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_12_NBIT_XI			 (1L<<30)
3824adfc5217SJeff Kirsher 
3825adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_12			0x00001964
3826adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_12_VALUE			 (0xffffL<<0)
3827adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_12_MASK			 (0xffffL<<16)
3828adfc5217SJeff Kirsher 
3829adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13				0x00001968
3830adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_A				 (0x3ffffL<<0)
3831adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_B				 (0xfffL<<19)
3832adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_OFFSET_XI			 (0xffL<<0)
3833adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_CLASS_XI			 (0x7L<<8)
3834adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_PRIORITY_XI			 (1L<<11)
3835adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_P4_XI			 (1L<<12)
3836adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_XI			 (0x7L<<13)
3837adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_START_XI		 (0L<<13)
3838adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_IP_XI		 (1L<<13)
3839adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_XI		 (2L<<13)
3840adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_UDP_XI		 (3L<<13)
3841adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_DATA_XI		 (4L<<13)
3842adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3843adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3844adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_COMP_XI			 (0x3L<<16)
3845adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_COMP_EQUAL_XI		 (0L<<16)
3846adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_COMP_NEQUAL_XI		 (1L<<16)
3847adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_COMP_GREATER_XI		 (2L<<16)
3848adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_COMP_LESS_XI		 (3L<<16)
3849adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_MAP_XI			 (1L<<18)
3850adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_SBIT_XI			 (1L<<19)
3851adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_CMDSEL_XI			 (0x1fL<<20)
3852adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_DISCARD_XI			 (1L<<25)
3853adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_MASK_XI			 (1L<<26)
3854adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_P1_XI			 (1L<<27)
3855adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_P2_XI			 (1L<<28)
3856adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_P3_XI			 (1L<<29)
3857adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_13_NBIT_XI			 (1L<<30)
3858adfc5217SJeff Kirsher 
3859adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_13			0x0000196c
3860adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_13_VALUE			 (0xffffL<<0)
3861adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_13_MASK			 (0xffffL<<16)
3862adfc5217SJeff Kirsher 
3863adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14				0x00001970
3864adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_A				 (0x3ffffL<<0)
3865adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_B				 (0xfffL<<19)
3866adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_OFFSET_XI			 (0xffL<<0)
3867adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_CLASS_XI			 (0x7L<<8)
3868adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_PRIORITY_XI			 (1L<<11)
3869adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_P4_XI			 (1L<<12)
3870adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_XI			 (0x7L<<13)
3871adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_START_XI		 (0L<<13)
3872adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_IP_XI		 (1L<<13)
3873adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_XI		 (2L<<13)
3874adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_UDP_XI		 (3L<<13)
3875adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_DATA_XI		 (4L<<13)
3876adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3877adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3878adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_COMP_XI			 (0x3L<<16)
3879adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_COMP_EQUAL_XI		 (0L<<16)
3880adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_COMP_NEQUAL_XI		 (1L<<16)
3881adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_COMP_GREATER_XI		 (2L<<16)
3882adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_COMP_LESS_XI		 (3L<<16)
3883adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_MAP_XI			 (1L<<18)
3884adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_SBIT_XI			 (1L<<19)
3885adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_CMDSEL_XI			 (0x1fL<<20)
3886adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_DISCARD_XI			 (1L<<25)
3887adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_MASK_XI			 (1L<<26)
3888adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_P1_XI			 (1L<<27)
3889adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_P2_XI			 (1L<<28)
3890adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_P3_XI			 (1L<<29)
3891adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_14_NBIT_XI			 (1L<<30)
3892adfc5217SJeff Kirsher 
3893adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_14			0x00001974
3894adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_14_VALUE			 (0xffffL<<0)
3895adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_14_MASK			 (0xffffL<<16)
3896adfc5217SJeff Kirsher 
3897adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15				0x00001978
3898adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_A				 (0x3ffffL<<0)
3899adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_B				 (0xfffL<<19)
3900adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_OFFSET_XI			 (0xffL<<0)
3901adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_CLASS_XI			 (0x7L<<8)
3902adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_PRIORITY_XI			 (1L<<11)
3903adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_P4_XI			 (1L<<12)
3904adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_XI			 (0x7L<<13)
3905adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_START_XI		 (0L<<13)
3906adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_IP_XI		 (1L<<13)
3907adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_XI		 (2L<<13)
3908adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_UDP_XI		 (3L<<13)
3909adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_DATA_XI		 (4L<<13)
3910adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_UDP_XI		 (5L<<13)
3911adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_ICMPV6_XI		 (6L<<13)
3912adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_COMP_XI			 (0x3L<<16)
3913adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_COMP_EQUAL_XI		 (0L<<16)
3914adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_COMP_NEQUAL_XI		 (1L<<16)
3915adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_COMP_GREATER_XI		 (2L<<16)
3916adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_COMP_LESS_XI		 (3L<<16)
3917adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_MAP_XI			 (1L<<18)
3918adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_SBIT_XI			 (1L<<19)
3919adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_CMDSEL_XI			 (0x1fL<<20)
3920adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_DISCARD_XI			 (1L<<25)
3921adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_MASK_XI			 (1L<<26)
3922adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_P1_XI			 (1L<<27)
3923adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_P2_XI			 (1L<<28)
3924adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_P3_XI			 (1L<<29)
3925adfc5217SJeff Kirsher #define BNX2_RPM_RC_CNTL_15_NBIT_XI			 (1L<<30)
3926adfc5217SJeff Kirsher 
3927adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_15			0x0000197c
3928adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_15_VALUE			 (0xffffL<<0)
3929adfc5217SJeff Kirsher #define BNX2_RPM_RC_VALUE_MASK_15_MASK			 (0xffffL<<16)
3930adfc5217SJeff Kirsher 
3931adfc5217SJeff Kirsher #define BNX2_RPM_RC_CONFIG				0x00001980
3932adfc5217SJeff Kirsher #define BNX2_RPM_RC_CONFIG_RULE_ENABLE			 (0xffffL<<0)
3933adfc5217SJeff Kirsher #define BNX2_RPM_RC_CONFIG_RULE_ENABLE_XI		 (0xfffffL<<0)
3934adfc5217SJeff Kirsher #define BNX2_RPM_RC_CONFIG_DEF_CLASS			 (0x7L<<24)
3935adfc5217SJeff Kirsher #define BNX2_RPM_RC_CONFIG_KNUM_OVERWRITE		 (1L<<31)
3936adfc5217SJeff Kirsher 
3937adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0					0x00001984
3938adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_FM_BCNT				 (0xffffL<<0)
3939adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_T_DATA_OFST_VLD			 (1L<<16)
3940adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_T_UDP_OFST_VLD			 (1L<<17)
3941adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_T_TCP_OFST_VLD			 (1L<<18)
3942adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_T_IP_OFST_VLD			 (1L<<19)
3943adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_IP_MORE_FRGMT			 (1L<<20)
3944adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR		 (1L<<21)
3945adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_LLC_SNAP			 (1L<<22)
3946adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_FM_STARTED			 (1L<<23)
3947adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_DONE				 (1L<<24)
3948adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_WAIT_4_DONE			 (1L<<25)
3949adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_USE_TPBUF_CKSUM			 (1L<<26)
3950adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM		 (1L<<27)
3951adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_IGNORE_VLAN			 (1L<<28)
3952adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG0_RP_ENA_ACTIVE			 (1L<<31)
3953adfc5217SJeff Kirsher 
3954adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1					0x00001988
3955adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST			 (0xffffL<<0)
3956adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IDLE			 (0L<<0)
3957adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL		 (1L<<0)
3958adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC	 (2L<<0)
3959adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP		 (4L<<0)
3960adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP		 (8L<<0)
3961adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP_START		 (16L<<0)
3962adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP			 (32L<<0)
3963adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_TCP			 (64L<<0)
3964adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_UDP			 (128L<<0)
3965adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_AH			 (256L<<0)
3966adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP			 (512L<<0)
3967adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD		 (1024L<<0)
3968adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_DATA			 (2048L<<0)
3969adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY		 (0x2000L<<0)
3970adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT		 (0x4000L<<0)
3971adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT		 (0x8000L<<0)
3972adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_HDR_BCNT			 (0x7ffL<<16)
3973adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_UNKNOWN_ETYPE_D			 (1L<<28)
3974adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_VLAN_REMOVED_D2			 (1L<<29)
3975adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_VLAN_REMOVED_D1			 (1L<<30)
3976adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG1_EOF_0XTRA_WD			 (1L<<31)
3977adfc5217SJeff Kirsher 
3978adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2					0x0000198c
3979adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_CMD_HIT_VEC			 (0xffffL<<0)
3980adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_IP_BCNT				 (0xffL<<16)
3981adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_THIS_CMD_M4			 (1L<<24)
3982adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_THIS_CMD_M3			 (1L<<25)
3983adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_THIS_CMD_M2			 (1L<<26)
3984adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_THIS_CMD_M1			 (1L<<27)
3985adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_IPIPE_EMPTY			 (1L<<28)
3986adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_FM_DISCARD			 (1L<<29)
3987adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D2		 (1L<<30)
3988adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D1		 (1L<<31)
3989adfc5217SJeff Kirsher 
3990adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3					0x00001990
3991adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_AVAIL_MBUF_PTR			 (0x1ffL<<0)
3992adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT		 (1L<<9)
3993adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT		 (1L<<10)
3994adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT		 (1L<<11)
3995adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_RDE_RBUF_FREE_REQ		 (1L<<12)
3996adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ		 (1L<<13)
3997adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL		 (1L<<14)
3998adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_RBUF_RDE_SOF_DROP		 (1L<<15)
3999adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT		 (0xfL<<16)
4000adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL		 (1L<<21)
4001adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_DROP_NXT_VLD			 (1L<<22)
4002adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_DROP_NXT			 (1L<<23)
4003adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_FTQ_FSM				 (0x3L<<24)
4004adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_FTQ_FSM_IDLE			 (0x0L<<24)
4005adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_ACK		 (0x1L<<24)
4006adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_FREE		 (0x2L<<24)
4007adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM			 (0x3L<<26)
4008adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF		 (0x0L<<26)
4009adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF		 (0x1L<<26)
4010adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA		 (0x2L<<26)
4011adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA		 (0x3L<<26)
4012adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF		 (0x4L<<26)
4013adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK		 (0x5L<<26)
4014adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD	 (0x6L<<26)
4015adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBWRITE_FSM_DONE		 (0x7L<<26)
4016adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBFREE_FSM			 (1L<<29)
4017adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBFREE_FSM_IDLE			 (0L<<29)
4018adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK		 (1L<<29)
4019adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBALLOC_FSM			 (1L<<30)
4020adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF		 (0x0L<<30)
4021adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF		 (0x1L<<30)
4022adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG3_CCODE_EOF_ERROR			 (1L<<31)
4023adfc5217SJeff Kirsher 
4024adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG4					0x00001994
4025adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG4_DFSM_MBUF_CLUSTER		 (0x1ffffffL<<0)
4026adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG4_DFIFO_CUR_CCODE			 (0x7L<<25)
4027adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG4_MBWRITE_FSM			 (0x7L<<28)
4028adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG4_DFIFO_EMPTY			 (1L<<31)
4029adfc5217SJeff Kirsher 
4030adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5					0x00001998
4031adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_RDROP_WPTR			 (0x1fL<<0)
4032adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_RDROP_ACPI_RPTR			 (0x1fL<<5)
4033adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_RDROP_MC_RPTR			 (0x1fL<<10)
4034adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_RDROP_RC_RPTR			 (0x1fL<<15)
4035adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_RDROP_ACPI_EMPTY		 (1L<<20)
4036adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_RDROP_MC_EMPTY			 (1L<<21)
4037adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR	 (1L<<22)
4038adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_WOL_DROP_INT		 (1L<<23)
4039adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_DISCARD			 (1L<<24)
4040adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL		 (1L<<25)
4041adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_MC_EMPTY		 (1L<<26)
4042adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_RC_EMPTY		 (1L<<27)
4043adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_FC_EMPTY		 (1L<<28)
4044adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_ACPI_EMPTY		 (1L<<29)
4045adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_FULL_T			 (1L<<30)
4046adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG5_HOLDREG_RD			 (1L<<31)
4047adfc5217SJeff Kirsher 
4048adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG6					0x0000199c
4049adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG6_ACPI_VEC			 (0xffffL<<0)
4050adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG6_VEC				 (0xffffL<<16)
4051adfc5217SJeff Kirsher 
4052adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG7					0x000019a0
4053adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG7_RPM_DBG7_LAST_CRC		 (0xffffffffL<<0)
4054adfc5217SJeff Kirsher 
4055adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8					0x000019a4
4056adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM			 (0xfL<<0)
4057adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_IDLE		 (0L<<0)
4058adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR		 (1L<<0)
4059adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR		 (2L<<0)
4060adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR		 (3L<<0)
4061adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF	 (4L<<0)
4062adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA		 (5L<<0)
4063adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR		 (6L<<0)
4064adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR		 (7L<<0)
4065adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR		 (8L<<0)
4066adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR		 (9L<<0)
4067adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF		 (10L<<0)
4068adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_COMPARE_AT_W0			 (1L<<4)
4069adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_COMPARE_AT_W3_DATA		 (1L<<5)
4070adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_WAIT		 (1L<<6)
4071adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W3		 (1L<<7)
4072adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W2		 (1L<<8)
4073adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES		 (1L<<9)
4074adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES		 (1L<<10)
4075adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES		 (1L<<11)
4076adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_EOF_DET				 (1L<<12)
4077adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_SOF_DET				 (1L<<13)
4078adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_WAIT_4_SOF			 (1L<<14)
4079adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_ALL_DONE			 (1L<<15)
4080adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_THBUF_ADDR			 (0x7fL<<16)
4081adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG8_BYTE_CTR			 (0xffL<<24)
4082adfc5217SJeff Kirsher 
4083adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9					0x000019a8
4084adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_OUTFIFO_COUNT			 (0x7L<<0)
4085adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_RDE_ACPI_RDY			 (1L<<3)
4086adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_VLD_RD_ENTRY_CT			 (0x7L<<4)
4087adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED	 (1L<<28)
4088adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED		 (1L<<29)
4089adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_ACPI_MATCH_INT			 (1L<<30)
4090adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_ACPI_ENABLE_SYN			 (1L<<31)
4091adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_BEMEM_R_XI			 (0x1fL<<0)
4092adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_EO_XI				 (1L<<5)
4093adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_AEOF_DE_XI			 (1L<<6)
4094adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_SO_XI				 (1L<<7)
4095adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_WD64_CT_XI			 (0x1fL<<8)
4096adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_EOF_VLDBYTE_XI			 (0x7L<<13)
4097adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_ACPI_RDE_PAT_ID_XI		 (0xfL<<16)
4098adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_CALCRC_RESULT_XI		 (0x3ffL<<20)
4099adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_DATA_IN_VL_XI			 (1L<<30)
4100adfc5217SJeff Kirsher #define BNX2_RPM_DEBUG9_CALCRC_BUFFER_VLD_XI		 (1L<<31)
4101adfc5217SJeff Kirsher 
4102adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W00			0x000019c0
4103adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W01			0x000019c4
4104adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W02			0x000019c8
4105adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W03			0x000019cc
4106adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W10			0x000019d0
4107adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W11			0x000019d4
4108adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W12			0x000019d8
4109adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W13			0x000019dc
4110adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W20			0x000019e0
4111adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W21			0x000019e4
4112adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W22			0x000019e8
4113adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W23			0x000019ec
4114adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W30			0x000019f0
4115adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W31			0x000019f4
4116adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W32			0x000019f8
4117adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DBG_BUF_W33			0x000019fc
4118adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL			0x00001a00
4119adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_BYTE_ADDRESS	 (0xffffL<<0)
4120adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_DEBUGRD		 (1L<<28)
4121adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_MODE		 (1L<<29)
4122adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_INIT		 (1L<<30)
4123adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_WR		 (1L<<31)
4124adfc5217SJeff Kirsher 
4125adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CTRL			0x00001a04
4126adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CTRL_PATTERN_ID		 (0xfL<<0)
4127adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CTRL_CRC_SM_CLR		 (1L<<30)
4128adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CTRL_WR			 (1L<<31)
4129adfc5217SJeff Kirsher 
4130adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DATA				0x00001a08
4131adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_DATA_PATTERN_BE			 (0xffffffffL<<0)
4132adfc5217SJeff Kirsher 
4133adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN0			0x00001a0c
4134adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN3		 (0xffL<<0)
4135adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN2		 (0xffL<<8)
4136adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN1		 (0xffL<<16)
4137adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN0		 (0xffL<<24)
4138adfc5217SJeff Kirsher 
4139adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN1			0x00001a10
4140adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN7		 (0xffL<<0)
4141adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN6		 (0xffL<<8)
4142adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN5		 (0xffL<<16)
4143adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN4		 (0xffL<<24)
4144adfc5217SJeff Kirsher 
4145adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC0			0x00001a18
4146adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC0_PATTERN_CRC0		 (0xffffffffL<<0)
4147adfc5217SJeff Kirsher 
4148adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC1			0x00001a1c
4149adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC1_PATTERN_CRC1		 (0xffffffffL<<0)
4150adfc5217SJeff Kirsher 
4151adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC2			0x00001a20
4152adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC2_PATTERN_CRC2		 (0xffffffffL<<0)
4153adfc5217SJeff Kirsher 
4154adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC3			0x00001a24
4155adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC3_PATTERN_CRC3		 (0xffffffffL<<0)
4156adfc5217SJeff Kirsher 
4157adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC4			0x00001a28
4158adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC4_PATTERN_CRC4		 (0xffffffffL<<0)
4159adfc5217SJeff Kirsher 
4160adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC5			0x00001a2c
4161adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC5_PATTERN_CRC5		 (0xffffffffL<<0)
4162adfc5217SJeff Kirsher 
4163adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC6			0x00001a30
4164adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC6_PATTERN_CRC6		 (0xffffffffL<<0)
4165adfc5217SJeff Kirsher 
4166adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC7			0x00001a34
4167adfc5217SJeff Kirsher #define BNX2_RPM_ACPI_PATTERN_CRC7_PATTERN_CRC7		 (0xffffffffL<<0)
4168adfc5217SJeff Kirsher 
4169adfc5217SJeff Kirsher 
4170adfc5217SJeff Kirsher /*
4171adfc5217SJeff Kirsher  *  rlup_reg definition
4172adfc5217SJeff Kirsher  *  offset: 0x2000
4173adfc5217SJeff Kirsher  */
4174adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG				0x0000201c
4175adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_XI		 (0x3L<<0)
4176adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_OFF_XI	 (0L<<0)
4177adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI	 (1L<<0)
4178adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_IP_ONLY_XI	 (2L<<0)
4179adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_RES_XI	 (3L<<0)
4180adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_XI		 (0x3L<<2)
4181adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_OFF_XI	 (0L<<2)
4182adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI	 (1L<<2)
4183adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_IP_ONLY_XI	 (2L<<2)
4184adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_RES_XI	 (3L<<2)
4185adfc5217SJeff Kirsher 
4186adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_COMMAND				0x00002048
4187adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_COMMAND_RSS_IND_TABLE_ADDR	 (0xfUL<<0)
4188adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK		 (0xffUL<<4)
4189adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_COMMAND_WRITE			 (1UL<<12)
4190adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_COMMAND_READ			 (1UL<<13)
4191adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_COMMAND_HASH_MASK			 (0x7UL<<14)
4192adfc5217SJeff Kirsher 
4193adfc5217SJeff Kirsher #define BNX2_RLUP_RSS_DATA				0x0000204c
4194adfc5217SJeff Kirsher 
4195adfc5217SJeff Kirsher 
4196adfc5217SJeff Kirsher /*
4197adfc5217SJeff Kirsher  *  rbuf_reg definition
4198adfc5217SJeff Kirsher  *  offset: 0x200000
4199adfc5217SJeff Kirsher  */
4200adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND				0x00200000
4201adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_ENABLED			 (1L<<0)
4202adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_FREE_INIT			 (1L<<1)
4203adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_RAM_INIT			 (1L<<2)
4204adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_PKT_OFFSET_OVFL		 (1L<<3)
4205adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_OVER_FREE			 (1L<<4)
4206adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_ALLOC_REQ			 (1L<<5)
4207adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_EN_PRI_CHNGE_TE		 (1L<<6)
4208adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_CU_ISOLATE_XI			 (1L<<5)
4209adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_EN_PRI_CHANGE_XI		 (1L<<6)
4210adfc5217SJeff Kirsher #define BNX2_RBUF_COMMAND_GRC_ENDIAN_CONV_DIS_XI	 (1L<<7)
4211adfc5217SJeff Kirsher 
4212adfc5217SJeff Kirsher #define BNX2_RBUF_STATUS1				0x00200004
4213adfc5217SJeff Kirsher #define BNX2_RBUF_STATUS1_FREE_COUNT			 (0x3ffL<<0)
4214adfc5217SJeff Kirsher 
4215adfc5217SJeff Kirsher #define BNX2_RBUF_STATUS2				0x00200008
4216adfc5217SJeff Kirsher #define BNX2_RBUF_STATUS2_FREE_TAIL			 (0x1ffL<<0)
4217adfc5217SJeff Kirsher #define BNX2_RBUF_STATUS2_FREE_HEAD			 (0x1ffL<<16)
4218adfc5217SJeff Kirsher 
4219adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG				0x0020000c
4220adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG_XOFF_TRIP			 (0x3ffL<<0)
4221adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG_XOFF_TRIP_VAL(mtu)		 \
4222adfc5217SJeff Kirsher 	((((mtu) - 1500) * 31 / 1000) + 54)
4223adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG_XON_TRIP			 (0x3ffL<<16)
4224adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG_XON_TRIP_VAL(mtu)		 \
4225adfc5217SJeff Kirsher 	((((mtu) - 1500) * 39 / 1000) + 66)
4226adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG_VAL(mtu)			 \
4227adfc5217SJeff Kirsher 	(BNX2_RBUF_CONFIG_XOFF_TRIP_VAL(mtu) |		 \
4228adfc5217SJeff Kirsher 	(BNX2_RBUF_CONFIG_XON_TRIP_VAL(mtu) << 16))
4229adfc5217SJeff Kirsher 
4230adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_ALLOC				0x00200010
4231adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_ALLOC_VALUE			 (0x1ffL<<7)
4232adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_ALLOC_TYPE			 (1L<<16)
4233adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_ALLOC_ALLOC_REQ		 (1L<<31)
4234adfc5217SJeff Kirsher 
4235adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_FREE				0x00200014
4236adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_FREE_COUNT			 (0x7fL<<0)
4237adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_FREE_TAIL			 (0x1ffL<<7)
4238adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_FREE_HEAD			 (0x1ffL<<16)
4239adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_FREE_TYPE			 (1L<<25)
4240adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_FREE_FREE_REQ			 (1L<<31)
4241adfc5217SJeff Kirsher 
4242adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_SEL				0x00200018
4243adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_SEL_COUNT			 (0x7fL<<0)
4244adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_SEL_TAIL			 (0x1ffL<<7)
4245adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_SEL_HEAD			 (0x1ffL<<16)
4246adfc5217SJeff Kirsher #define BNX2_RBUF_FW_BUF_SEL_SEL_REQ			 (1L<<31)
4247adfc5217SJeff Kirsher 
4248adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG2				0x0020001c
4249adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP			 (0x3ffL<<0)
4250adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP_VAL(mtu)	 \
4251adfc5217SJeff Kirsher 	((((mtu) - 1500) * 4 / 1000) + 5)
4252adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP			 (0x3ffL<<16)
4253adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP_VAL(mtu)	 \
4254adfc5217SJeff Kirsher 	((((mtu) - 1500) * 2 / 100) + 30)
4255adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG2_VAL(mtu)			 \
4256adfc5217SJeff Kirsher 	(BNX2_RBUF_CONFIG2_MAC_DROP_TRIP_VAL(mtu) |	 \
4257adfc5217SJeff Kirsher 	(BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP_VAL(mtu) << 16))
4258adfc5217SJeff Kirsher 
4259adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG3				0x00200020
4260adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG3_CU_DROP_TRIP			 (0x3ffL<<0)
4261adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG3_CU_DROP_TRIP_VAL(mtu)		 \
4262adfc5217SJeff Kirsher 	((((mtu) - 1500) * 12 / 1000) + 18)
4263adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG3_CU_KEEP_TRIP			 (0x3ffL<<16)
4264adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG3_CU_KEEP_TRIP_VAL(mtu)		 \
4265adfc5217SJeff Kirsher 	((((mtu) - 1500) * 2 / 100) + 30)
4266adfc5217SJeff Kirsher #define BNX2_RBUF_CONFIG3_VAL(mtu)			 \
4267adfc5217SJeff Kirsher 	(BNX2_RBUF_CONFIG3_CU_DROP_TRIP_VAL(mtu) |	 \
4268adfc5217SJeff Kirsher 	(BNX2_RBUF_CONFIG3_CU_KEEP_TRIP_VAL(mtu) << 16))
4269adfc5217SJeff Kirsher 
4270adfc5217SJeff Kirsher #define BNX2_RBUF_PKT_DATA				0x00208000
4271adfc5217SJeff Kirsher #define BNX2_RBUF_CLIST_DATA				0x00210000
4272adfc5217SJeff Kirsher #define BNX2_RBUF_BUF_DATA				0x00220000
4273adfc5217SJeff Kirsher 
4274adfc5217SJeff Kirsher 
4275adfc5217SJeff Kirsher /*
4276adfc5217SJeff Kirsher  *  rv2p_reg definition
4277adfc5217SJeff Kirsher  *  offset: 0x2800
4278adfc5217SJeff Kirsher  */
4279adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND				0x00002800
4280adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_ENABLED			 (1L<<0)
4281adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_PROC1_INTRPT			 (1L<<1)
4282adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_PROC2_INTRPT			 (1L<<2)
4283adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_ABORT0			 (1L<<4)
4284adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_ABORT1			 (1L<<5)
4285adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_ABORT2			 (1L<<6)
4286adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_ABORT3			 (1L<<7)
4287adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_ABORT4			 (1L<<8)
4288adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_ABORT5			 (1L<<9)
4289adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_PROC1_RESET			 (1L<<16)
4290adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_PROC2_RESET			 (1L<<17)
4291adfc5217SJeff Kirsher #define BNX2_RV2P_COMMAND_CTXIF_RESET			 (1L<<18)
4292adfc5217SJeff Kirsher 
4293adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS				0x00002804
4294adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS_ALWAYS_0			 (1L<<0)
4295adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS_RV2P_GEN_STAT0_CNT		 (1L<<8)
4296adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS_RV2P_GEN_STAT1_CNT		 (1L<<9)
4297adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS_RV2P_GEN_STAT2_CNT		 (1L<<10)
4298adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS_RV2P_GEN_STAT3_CNT		 (1L<<11)
4299adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS_RV2P_GEN_STAT4_CNT		 (1L<<12)
4300adfc5217SJeff Kirsher #define BNX2_RV2P_STATUS_RV2P_GEN_STAT5_CNT		 (1L<<13)
4301adfc5217SJeff Kirsher 
4302adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG				0x00002808
4303adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_STALL_PROC1			 (1L<<0)
4304adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_STALL_PROC2			 (1L<<1)
4305adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT0		 (1L<<8)
4306adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT1		 (1L<<9)
4307adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT2		 (1L<<10)
4308adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT3		 (1L<<11)
4309adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT4		 (1L<<12)
4310adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT5		 (1L<<13)
4311adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT0		 (1L<<16)
4312adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT1		 (1L<<17)
4313adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT2		 (1L<<18)
4314adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT3		 (1L<<19)
4315adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT4		 (1L<<20)
4316adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT5		 (1L<<21)
4317adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE			 (0xfL<<24)
4318adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_256			 (0L<<24)
4319adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_512			 (1L<<24)
4320adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_1K			 (2L<<24)
4321adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_2K			 (3L<<24)
4322adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_4K			 (4L<<24)
4323adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_8K			 (5L<<24)
4324adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_16K			 (6L<<24)
4325adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_32K			 (7L<<24)
4326adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_64K			 (8L<<24)
4327adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_128K			 (9L<<24)
4328adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_256K			 (10L<<24)
4329adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_512K			 (11L<<24)
4330adfc5217SJeff Kirsher #define BNX2_RV2P_CONFIG_PAGE_SIZE_1M			 (12L<<24)
4331adfc5217SJeff Kirsher 
4332adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_0			0x00002810
4333adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_0_VALUE			 (0xffffL<<16)
4334adfc5217SJeff Kirsher 
4335adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_1			0x00002814
4336adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_1_VALUE			 (0xffffL<<16)
4337adfc5217SJeff Kirsher 
4338adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_2			0x00002818
4339adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_2_VALUE			 (0xffffL<<16)
4340adfc5217SJeff Kirsher 
4341adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_3			0x0000281c
4342adfc5217SJeff Kirsher #define BNX2_RV2P_GEN_BFR_ADDR_3_VALUE			 (0xffffL<<16)
4343adfc5217SJeff Kirsher 
4344adfc5217SJeff Kirsher #define BNX2_RV2P_INSTR_HIGH				0x00002830
4345adfc5217SJeff Kirsher #define BNX2_RV2P_INSTR_HIGH_HIGH			 (0x1fL<<0)
4346adfc5217SJeff Kirsher 
4347adfc5217SJeff Kirsher #define BNX2_RV2P_INSTR_LOW				0x00002834
4348adfc5217SJeff Kirsher #define BNX2_RV2P_INSTR_LOW_LOW				 (0xffffffffL<<0)
4349adfc5217SJeff Kirsher 
4350adfc5217SJeff Kirsher #define BNX2_RV2P_PROC1_ADDR_CMD			0x00002838
4351adfc5217SJeff Kirsher #define BNX2_RV2P_PROC1_ADDR_CMD_ADD			 (0x3ffL<<0)
4352adfc5217SJeff Kirsher #define BNX2_RV2P_PROC1_ADDR_CMD_RDWR			 (1L<<31)
4353adfc5217SJeff Kirsher 
4354adfc5217SJeff Kirsher #define BNX2_RV2P_PROC2_ADDR_CMD			0x0000283c
4355adfc5217SJeff Kirsher #define BNX2_RV2P_PROC2_ADDR_CMD_ADD			 (0x3ffL<<0)
4356adfc5217SJeff Kirsher #define BNX2_RV2P_PROC2_ADDR_CMD_RDWR			 (1L<<31)
4357adfc5217SJeff Kirsher 
4358adfc5217SJeff Kirsher #define BNX2_RV2P_PROC1_GRC_DEBUG			0x00002840
4359adfc5217SJeff Kirsher #define BNX2_RV2P_PROC2_GRC_DEBUG			0x00002844
4360adfc5217SJeff Kirsher #define BNX2_RV2P_GRC_PROC_DEBUG			0x00002848
4361adfc5217SJeff Kirsher #define BNX2_RV2P_DEBUG_VECT_PEEK			0x0000284c
4362adfc5217SJeff Kirsher #define BNX2_RV2P_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
4363adfc5217SJeff Kirsher #define BNX2_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
4364adfc5217SJeff Kirsher #define BNX2_RV2P_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
4365adfc5217SJeff Kirsher #define BNX2_RV2P_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
4366adfc5217SJeff Kirsher #define BNX2_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
4367adfc5217SJeff Kirsher #define BNX2_RV2P_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
4368adfc5217SJeff Kirsher 
4369adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL				0x00002afc
4370adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_INC_USAGE_CNT		 (1L<<0)
4371adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE			 (0xfL<<4)
4372adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_0		 (0L<<4)
4373adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_1		 (1L<<4)
4374adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_2		 (2L<<4)
4375adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_3		 (3L<<4)
4376adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_4		 (4L<<4)
4377adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_5		 (5L<<4)
4378adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_6		 (6L<<4)
4379adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_7		 (7L<<4)
4380adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_8		 (8L<<4)
4381adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_9		 (9L<<4)
4382adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_10		 (10L<<4)
4383adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_11		 (11L<<4)
4384adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_12		 (12L<<4)
4385adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_13		 (13L<<4)
4386adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_14		 (14L<<4)
4387adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_15		 (15L<<4)
4388adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_PFE_COUNT		 (0xfL<<12)
4389adfc5217SJeff Kirsher #define BNX2_RV2P_MPFE_PFE_CTL_OFFSET			 (0x1ffL<<16)
4390adfc5217SJeff Kirsher 
4391adfc5217SJeff Kirsher #define BNX2_RV2P_RV2PPQ				0x00002b40
4392adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD				0x00002b78
4393adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_OFFSET			 (0x3ffL<<0)
4394adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_WR_TOP			 (1L<<10)
4395adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_WR_TOP_0			 (0L<<10)
4396adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_WR_TOP_1			 (1L<<10)
4397adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_SFT_RESET			 (1L<<25)
4398adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_RD_DATA			 (1L<<26)
4399adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4400adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_ADD_DATA			 (1L<<28)
4401adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4402adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_POP				 (1L<<30)
4403adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CMD_BUSY				 (1L<<31)
4404adfc5217SJeff Kirsher 
4405adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CTL				0x00002b7c
4406adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CTL_INTERVENE			 (1L<<0)
4407adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CTL_OVERFLOW			 (1L<<1)
4408adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4409adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4410adfc5217SJeff Kirsher #define BNX2_RV2P_PFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4411adfc5217SJeff Kirsher 
4412adfc5217SJeff Kirsher #define BNX2_RV2P_RV2PTQ				0x00002b80
4413adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD				0x00002bb8
4414adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_OFFSET			 (0x3ffL<<0)
4415adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_WR_TOP			 (1L<<10)
4416adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_WR_TOP_0			 (0L<<10)
4417adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_WR_TOP_1			 (1L<<10)
4418adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_SFT_RESET			 (1L<<25)
4419adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_RD_DATA			 (1L<<26)
4420adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4421adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_ADD_DATA			 (1L<<28)
4422adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4423adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_POP				 (1L<<30)
4424adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CMD_BUSY				 (1L<<31)
4425adfc5217SJeff Kirsher 
4426adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CTL				0x00002bbc
4427adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CTL_INTERVENE			 (1L<<0)
4428adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CTL_OVERFLOW			 (1L<<1)
4429adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4430adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4431adfc5217SJeff Kirsher #define BNX2_RV2P_TFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4432adfc5217SJeff Kirsher 
4433adfc5217SJeff Kirsher #define BNX2_RV2P_RV2PMQ				0x00002bc0
4434adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD				0x00002bf8
4435adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_OFFSET			 (0x3ffL<<0)
4436adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_WR_TOP			 (1L<<10)
4437adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_WR_TOP_0			 (0L<<10)
4438adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_WR_TOP_1			 (1L<<10)
4439adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_SFT_RESET			 (1L<<25)
4440adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_RD_DATA			 (1L<<26)
4441adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4442adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_ADD_DATA			 (1L<<28)
4443adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4444adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_POP				 (1L<<30)
4445adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CMD_BUSY				 (1L<<31)
4446adfc5217SJeff Kirsher 
4447adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CTL				0x00002bfc
4448adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CTL_INTERVENE			 (1L<<0)
4449adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CTL_OVERFLOW			 (1L<<1)
4450adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4451adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4452adfc5217SJeff Kirsher #define BNX2_RV2P_MFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4453adfc5217SJeff Kirsher 
4454adfc5217SJeff Kirsher 
4455adfc5217SJeff Kirsher 
4456adfc5217SJeff Kirsher /*
4457adfc5217SJeff Kirsher  *  mq_reg definition
4458adfc5217SJeff Kirsher  *  offset: 0x3c00
4459adfc5217SJeff Kirsher  */
4460adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND					0x00003c00
4461adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_ENABLED				 (1L<<0)
4462adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_INIT				 (1L<<1)
4463adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_OVERFLOW			 (1L<<4)
4464adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_WR_ERROR			 (1L<<5)
4465adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_RD_ERROR			 (1L<<6)
4466adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_IDB_CFG_ERROR			 (1L<<7)
4467adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_IDB_OVERFLOW			 (1L<<10)
4468adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_NO_BIN_ERROR			 (1L<<11)
4469adfc5217SJeff Kirsher #define BNX2_MQ_COMMAND_NO_MAP_ERROR			 (1L<<12)
4470adfc5217SJeff Kirsher 
4471adfc5217SJeff Kirsher #define BNX2_MQ_STATUS					0x00003c04
4472adfc5217SJeff Kirsher #define BNX2_MQ_STATUS_CTX_ACCESS_STAT			 (1L<<16)
4473adfc5217SJeff Kirsher #define BNX2_MQ_STATUS_CTX_ACCESS64_STAT		 (1L<<17)
4474adfc5217SJeff Kirsher #define BNX2_MQ_STATUS_PCI_STALL_STAT			 (1L<<18)
4475adfc5217SJeff Kirsher #define BNX2_MQ_STATUS_IDB_OFLOW_STAT			 (1L<<19)
4476adfc5217SJeff Kirsher 
4477adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG					0x00003c08
4478adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_TX_HIGH_PRI			 (1L<<0)
4479adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_HALT_DIS				 (1L<<1)
4480adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_BIN_MQ_MODE			 (1L<<2)
4481adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_DIS_IDB_DROP			 (1L<<3)
4482adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE			 (0x7L<<4)
4483adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256		 (0L<<4)
4484adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_512		 (1L<<4)
4485adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K		 (2L<<4)
4486adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K		 (3L<<4)
4487adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K		 (4L<<4)
4488adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_MAX_DEPTH			 (0x7fL<<8)
4489adfc5217SJeff Kirsher #define BNX2_MQ_CONFIG_CUR_DEPTH			 (0x7fL<<20)
4490adfc5217SJeff Kirsher 
4491adfc5217SJeff Kirsher #define BNX2_MQ_ENQUEUE1				0x00003c0c
4492adfc5217SJeff Kirsher #define BNX2_MQ_ENQUEUE1_OFFSET				 (0x3fL<<2)
4493adfc5217SJeff Kirsher #define BNX2_MQ_ENQUEUE1_CID				 (0x3fffL<<8)
4494adfc5217SJeff Kirsher #define BNX2_MQ_ENQUEUE1_BYTE_MASK			 (0xfL<<24)
4495adfc5217SJeff Kirsher #define BNX2_MQ_ENQUEUE1_KNL_MODE			 (1L<<28)
4496adfc5217SJeff Kirsher 
4497adfc5217SJeff Kirsher #define BNX2_MQ_ENQUEUE2				0x00003c10
4498adfc5217SJeff Kirsher #define BNX2_MQ_BAD_WR_ADDR				0x00003c14
4499adfc5217SJeff Kirsher #define BNX2_MQ_BAD_RD_ADDR				0x00003c18
4500adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_WIND_START			0x00003c1c
4501adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_WIND_START_VALUE		 (0xfffffL<<12)
4502adfc5217SJeff Kirsher 
4503adfc5217SJeff Kirsher #define BNX2_MQ_KNL_WIND_END				0x00003c20
4504adfc5217SJeff Kirsher #define BNX2_MQ_KNL_WIND_END_VALUE			 (0xffffffL<<8)
4505adfc5217SJeff Kirsher 
4506adfc5217SJeff Kirsher #define BNX2_MQ_KNL_WRITE_MASK1				0x00003c24
4507adfc5217SJeff Kirsher #define BNX2_MQ_KNL_TX_MASK1				0x00003c28
4508adfc5217SJeff Kirsher #define BNX2_MQ_KNL_CMD_MASK1				0x00003c2c
4509adfc5217SJeff Kirsher #define BNX2_MQ_KNL_COND_ENQUEUE_MASK1			0x00003c30
4510adfc5217SJeff Kirsher #define BNX2_MQ_KNL_RX_V2P_MASK1			0x00003c34
4511adfc5217SJeff Kirsher #define BNX2_MQ_KNL_WRITE_MASK2				0x00003c38
4512adfc5217SJeff Kirsher #define BNX2_MQ_KNL_TX_MASK2				0x00003c3c
4513adfc5217SJeff Kirsher #define BNX2_MQ_KNL_CMD_MASK2				0x00003c40
4514adfc5217SJeff Kirsher #define BNX2_MQ_KNL_COND_ENQUEUE_MASK2			0x00003c44
4515adfc5217SJeff Kirsher #define BNX2_MQ_KNL_RX_V2P_MASK2			0x00003c48
4516adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_WRITE_MASK1			0x00003c4c
4517adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_TX_MASK1			0x00003c50
4518adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_CMD_MASK1			0x00003c54
4519adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK1		0x00003c58
4520adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_RX_V2P_MASK1			0x00003c5c
4521adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_WRITE_MASK2			0x00003c60
4522adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_TX_MASK2			0x00003c64
4523adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_CMD_MASK2			0x00003c68
4524adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK2		0x00003c6c
4525adfc5217SJeff Kirsher #define BNX2_MQ_KNL_BYP_RX_V2P_MASK2			0x00003c70
4526adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_ADDR				0x00003c74
4527adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_ADDR_VALUE			 (0x3fL<<0)
4528adfc5217SJeff Kirsher 
4529adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_DATA0				0x00003c78
4530adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_DATA0_VALUE			 (0xffffffffL<<0)
4531adfc5217SJeff Kirsher 
4532adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_DATA1				0x00003c7c
4533adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_DATA1_VALUE			 (0xffffffffL<<0)
4534adfc5217SJeff Kirsher 
4535adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_DATA2				0x00003c80
4536adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_DATA2_VALUE			 (0x3fffffffL<<0)
4537adfc5217SJeff Kirsher #define BNX2_MQ_MEM_WR_DATA2_VALUE_XI			 (0x7fffffffL<<0)
4538adfc5217SJeff Kirsher 
4539adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_ADDR				0x00003c84
4540adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_ADDR_VALUE			 (0x3fL<<0)
4541adfc5217SJeff Kirsher 
4542adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_DATA0				0x00003c88
4543adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_DATA0_VALUE			 (0xffffffffL<<0)
4544adfc5217SJeff Kirsher 
4545adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_DATA1				0x00003c8c
4546adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_DATA1_VALUE			 (0xffffffffL<<0)
4547adfc5217SJeff Kirsher 
4548adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_DATA2				0x00003c90
4549adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_DATA2_VALUE			 (0x3fffffffL<<0)
4550adfc5217SJeff Kirsher #define BNX2_MQ_MEM_RD_DATA2_VALUE_XI			 (0x7fffffffL<<0)
4551adfc5217SJeff Kirsher 
4552adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3				0x00003d2c
4553adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3_MQ_OFFSET			 (0xffL<<0)
4554adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3_SZ				 (0x3L<<8)
4555adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3_CTX_OFFSET			 (0x2ffL<<10)
4556adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3_BIN_OFFSET			 (0x7L<<23)
4557adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3_ARM				 (0x3L<<26)
4558adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3_ENA				 (0x1L<<31)
4559adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_3_DEFAULT			 0x82004646
4560adfc5217SJeff Kirsher 
4561adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_5				0x00003d34
4562adfc5217SJeff Kirsher #define BNX2_MQ_MAP_L2_5_ARM				 (0x3L<<26)
4563adfc5217SJeff Kirsher 
4564adfc5217SJeff Kirsher /*
4565adfc5217SJeff Kirsher  *  tsch_reg definition
4566adfc5217SJeff Kirsher  *  offset: 0x4c00
4567adfc5217SJeff Kirsher  */
4568adfc5217SJeff Kirsher #define BNX2_TSCH_TSS_CFG				0x00004c1c
4569adfc5217SJeff Kirsher #define BNX2_TSCH_TSS_CFG_TSS_START_CID			 (0x7ffL<<8)
4570adfc5217SJeff Kirsher #define BNX2_TSCH_TSS_CFG_NUM_OF_TSS_CON		 (0xfL<<24)
4571adfc5217SJeff Kirsher 
4572adfc5217SJeff Kirsher 
4573adfc5217SJeff Kirsher 
4574adfc5217SJeff Kirsher /*
4575adfc5217SJeff Kirsher  *  tbdr_reg definition
4576adfc5217SJeff Kirsher  *  offset: 0x5000
4577adfc5217SJeff Kirsher  */
4578adfc5217SJeff Kirsher #define BNX2_TBDR_COMMAND				0x00005000
4579adfc5217SJeff Kirsher #define BNX2_TBDR_COMMAND_ENABLE			 (1L<<0)
4580adfc5217SJeff Kirsher #define BNX2_TBDR_COMMAND_SOFT_RST			 (1L<<1)
4581adfc5217SJeff Kirsher #define BNX2_TBDR_COMMAND_MSTR_ABORT			 (1L<<4)
4582adfc5217SJeff Kirsher 
4583adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS				0x00005004
4584adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS_DMA_WAIT			 (1L<<0)
4585adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS_FTQ_WAIT			 (1L<<1)
4586adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS_FIFO_OVERFLOW			 (1L<<2)
4587adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS_FIFO_UNDERFLOW			 (1L<<3)
4588adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS_SEARCHMISS_ERROR		 (1L<<4)
4589adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS_FTQ_ENTRY_CNT			 (1L<<5)
4590adfc5217SJeff Kirsher #define BNX2_TBDR_STATUS_BURST_CNT			 (1L<<6)
4591adfc5217SJeff Kirsher 
4592adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG				0x00005008
4593adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_MAX_BDS			 (0xffL<<0)
4594adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_SWAP_MODE			 (1L<<8)
4595adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PRIORITY			 (1L<<9)
4596adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS		 (1L<<10)
4597adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE			 (0xfL<<24)
4598adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_256			 (0L<<24)
4599adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_512			 (1L<<24)
4600adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_1K			 (2L<<24)
4601adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_2K			 (3L<<24)
4602adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_4K			 (4L<<24)
4603adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_8K			 (5L<<24)
4604adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_16K			 (6L<<24)
4605adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_32K			 (7L<<24)
4606adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_64K			 (8L<<24)
4607adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_128K			 (9L<<24)
4608adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_256K			 (10L<<24)
4609adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_512K			 (11L<<24)
4610adfc5217SJeff Kirsher #define BNX2_TBDR_CONFIG_PAGE_SIZE_1M			 (12L<<24)
4611adfc5217SJeff Kirsher 
4612adfc5217SJeff Kirsher #define BNX2_TBDR_DEBUG_VECT_PEEK			0x0000500c
4613adfc5217SJeff Kirsher #define BNX2_TBDR_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
4614adfc5217SJeff Kirsher #define BNX2_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
4615adfc5217SJeff Kirsher #define BNX2_TBDR_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
4616adfc5217SJeff Kirsher #define BNX2_TBDR_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
4617adfc5217SJeff Kirsher #define BNX2_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
4618adfc5217SJeff Kirsher #define BNX2_TBDR_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
4619adfc5217SJeff Kirsher 
4620adfc5217SJeff Kirsher #define BNX2_TBDR_CKSUM_ERROR_STATUS			0x00005010
4621adfc5217SJeff Kirsher #define BNX2_TBDR_CKSUM_ERROR_STATUS_CALCULATED		 (0xffffL<<0)
4622adfc5217SJeff Kirsher #define BNX2_TBDR_CKSUM_ERROR_STATUS_EXPECTED		 (0xffffL<<16)
4623adfc5217SJeff Kirsher 
4624adfc5217SJeff Kirsher #define BNX2_TBDR_TBDRQ					0x000053c0
4625adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD				0x000053f8
4626adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_OFFSET			 (0x3ffL<<0)
4627adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_WR_TOP			 (1L<<10)
4628adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_WR_TOP_0			 (0L<<10)
4629adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_WR_TOP_1			 (1L<<10)
4630adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_SFT_RESET			 (1L<<25)
4631adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_RD_DATA			 (1L<<26)
4632adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
4633adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_ADD_DATA			 (1L<<28)
4634adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
4635adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_POP				 (1L<<30)
4636adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CMD_BUSY				 (1L<<31)
4637adfc5217SJeff Kirsher 
4638adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CTL				0x000053fc
4639adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CTL_INTERVENE			 (1L<<0)
4640adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CTL_OVERFLOW			 (1L<<1)
4641adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4642adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4643adfc5217SJeff Kirsher #define BNX2_TBDR_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4644adfc5217SJeff Kirsher 
4645adfc5217SJeff Kirsher 
4646555069daSMichael Chan /*
4647555069daSMichael Chan  *  tbdc definition
4648555069daSMichael Chan  *  offset: 0x5400
4649555069daSMichael Chan  */
4650555069daSMichael Chan #define BNX2_TBDC_COMMAND                               0x5400
4651555069daSMichael Chan #define BNX2_TBDC_COMMAND_CMD_ENABLED                    (1UL<<0)
4652555069daSMichael Chan #define BNX2_TBDC_COMMAND_CMD_FLUSH                      (1UL<<1)
4653555069daSMichael Chan #define BNX2_TBDC_COMMAND_CMD_SOFT_RST                   (1UL<<2)
4654555069daSMichael Chan #define BNX2_TBDC_COMMAND_CMD_REG_ARB                    (1UL<<3)
4655555069daSMichael Chan #define BNX2_TBDC_COMMAND_WRCHK_RANGE_ERROR              (1UL<<4)
4656555069daSMichael Chan #define BNX2_TBDC_COMMAND_WRCHK_ALL_ONES_ERROR           (1UL<<5)
4657555069daSMichael Chan #define BNX2_TBDC_COMMAND_WRCHK_ALL_ZEROS_ERROR          (1UL<<6)
4658555069daSMichael Chan #define BNX2_TBDC_COMMAND_WRCHK_ANY_ONES_ERROR           (1UL<<7)
4659555069daSMichael Chan #define BNX2_TBDC_COMMAND_WRCHK_ANY_ZEROS_ERROR          (1UL<<8)
4660555069daSMichael Chan 
4661555069daSMichael Chan #define BNX2_TBDC_STATUS				0x5404
4662555069daSMichael Chan #define BNX2_TBDC_STATUS_FREE_CNT                        (0x3fUL<<0)
4663555069daSMichael Chan 
4664555069daSMichael Chan #define BNX2_TBDC_BD_ADDR                               0x5424
4665555069daSMichael Chan 
4666555069daSMichael Chan #define BNX2_TBDC_BIDX                                  0x542c
4667555069daSMichael Chan #define BNX2_TBDC_BDIDX_BDIDX                            (0xffffUL<<0)
4668555069daSMichael Chan #define BNX2_TBDC_BDIDX_CMD                              (0xffUL<<24)
4669555069daSMichael Chan 
4670555069daSMichael Chan #define BNX2_TBDC_CID                                   0x5430
4671555069daSMichael Chan 
4672555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE                            0x5434
4673555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE                      (0x7UL<<0)
4674555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE_SEARCH               (0UL<<0)
4675555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE_CACHE_WRITE          (1UL<<0)
4676555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE_INVALIDATE           (2UL<<0)
4677555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_WRITE            (4UL<<0)
4678555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ             (5UL<<0)
4679555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE_RAM_WRITE            (6UL<<0)
4680555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_OPCODE_RAM_READ             (7UL<<0)
4681555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_SMASK_BDIDX                 (1UL<<4)
4682555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_SMASK_CID                   (1UL<<5)
4683555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_SMASK_CMD                   (1UL<<6)
4684555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_WMT_FAILED                  (1UL<<7)
4685555069daSMichael Chan #define BNX2_TBDC_CAM_OPCODE_CAM_VALIDS                  (0xffUL<<8)
4686555069daSMichael Chan 
4687adfc5217SJeff Kirsher 
4688adfc5217SJeff Kirsher /*
4689adfc5217SJeff Kirsher  *  tdma_reg definition
4690adfc5217SJeff Kirsher  *  offset: 0x5c00
4691adfc5217SJeff Kirsher  */
4692adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND				0x00005c00
4693adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_ENABLED			 (1L<<0)
4694adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_MASTER_ABORT			 (1L<<4)
4695adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_CS16_ERR			 (1L<<5)
4696adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_BAD_L2_LENGTH_ABORT		 (1L<<7)
4697adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_MASK_CS1			 (1L<<20)
4698adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_MASK_CS2			 (1L<<21)
4699adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_MASK_CS3			 (1L<<22)
4700adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_MASK_CS4			 (1L<<23)
4701adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_FORCE_ILOCK_CKERR		 (1L<<24)
4702adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_OFIFO_CLR			 (1L<<30)
4703adfc5217SJeff Kirsher #define BNX2_TDMA_COMMAND_IFIFO_CLR			 (1L<<31)
4704adfc5217SJeff Kirsher 
4705adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS				0x00005c04
4706adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_DMA_WAIT			 (1L<<0)
4707adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_PAYLOAD_WAIT			 (1L<<1)
4708adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_PATCH_FTQ_WAIT			 (1L<<2)
4709adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_LOCK_WAIT			 (1L<<3)
4710adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_FTQ_ENTRY_CNT			 (1L<<16)
4711adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_BURST_CNT			 (1L<<17)
4712adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_MAX_IFIFO_DEPTH		 (0x3fL<<20)
4713adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_OFIFO_OVERFLOW			 (1L<<30)
4714adfc5217SJeff Kirsher #define BNX2_TDMA_STATUS_IFIFO_OVERFLOW			 (1L<<31)
4715adfc5217SJeff Kirsher 
4716adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG				0x00005c08
4717adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_ONE_DMA			 (1L<<0)
4718adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_ONE_RECORD			 (1L<<1)
4719adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN			 (0x3L<<2)
4720adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_0			 (0L<<2)
4721adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_1			 (1L<<2)
4722adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_2			 (2L<<2)
4723adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_3			 (3L<<2)
4724adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LIMIT_SZ			 (0xfL<<4)
4725adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LIMIT_SZ_64			 (0L<<4)
4726adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LIMIT_SZ_128			 (0x4L<<4)
4727adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LIMIT_SZ_256			 (0x6L<<4)
4728adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LIMIT_SZ_512			 (0x8L<<4)
4729adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LINE_SZ			 (0xfL<<8)
4730adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LINE_SZ_64			 (0L<<8)
4731adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LINE_SZ_128			 (4L<<8)
4732adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LINE_SZ_256			 (6L<<8)
4733adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LINE_SZ_512			 (8L<<8)
4734adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_ALIGN_ENA			 (1L<<15)
4735adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_CHK_L2_BD			 (1L<<16)
4736adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_CMPL_ENTRY			 (1L<<17)
4737adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_OFIFO_CMP			 (1L<<19)
4738adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_OFIFO_CMP_3			 (0L<<19)
4739adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_OFIFO_CMP_2			 (1L<<19)
4740adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_FIFO_CMP			 (0xfL<<20)
4741adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_XI			 (0x7L<<20)
4742adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_0_XI		 (0L<<20)
4743adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_4_XI		 (1L<<20)
4744adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_8_XI		 (2L<<20)
4745adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_16_XI		 (3L<<20)
4746adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_32_XI		 (4L<<20)
4747adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_64_XI		 (5L<<20)
4748adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_FIFO_CMP_EN_XI			 (1L<<23)
4749adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_BYTES_OST_XI			 (0x7L<<24)
4750adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_BYTES_OST_512_XI		 (0L<<24)
4751adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_BYTES_OST_1024_XI		 (1L<<24)
4752adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_BYTES_OST_2048_XI		 (2L<<24)
4753adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_BYTES_OST_4096_XI		 (3L<<24)
4754adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_BYTES_OST_8192_XI		 (4L<<24)
4755adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_BYTES_OST_16384_XI		 (5L<<24)
4756adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_HC_BYPASS_XI			 (1L<<27)
4757adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_XI			 (0x7L<<28)
4758adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_128_XI		 (0L<<28)
4759adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_256_XI		 (1L<<28)
4760adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_512_XI		 (2L<<28)
4761adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_1024_XI		 (3L<<28)
4762adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_2048_XI		 (4L<<28)
4763adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_4096_XI		 (5L<<28)
4764adfc5217SJeff Kirsher #define BNX2_TDMA_CONFIG_LCL_MRRS_EN_XI			 (1L<<31)
4765adfc5217SJeff Kirsher 
4766adfc5217SJeff Kirsher #define BNX2_TDMA_PAYLOAD_PROD				0x00005c0c
4767adfc5217SJeff Kirsher #define BNX2_TDMA_PAYLOAD_PROD_VALUE			 (0x1fffL<<3)
4768adfc5217SJeff Kirsher 
4769adfc5217SJeff Kirsher #define BNX2_TDMA_DBG_WATCHDOG				0x00005c10
4770adfc5217SJeff Kirsher #define BNX2_TDMA_DBG_TRIGGER				0x00005c14
4771adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM				0x00005c80
4772adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM_BD_INVLD			 (1L<<0)
4773adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM_PUSH				 (0xfL<<4)
4774adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM_ARB_TBDC			 (0x3L<<8)
4775adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM_ARB_CTX			 (1L<<12)
4776adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM_DR_INTF			 (1L<<16)
4777adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM_DMAD				 (0x7L<<20)
4778adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_FSM_BD				 (0xfL<<24)
4779adfc5217SJeff Kirsher 
4780adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_STATUS				0x00005c84
4781adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY		 (0x3L<<0)
4782adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY		 (0x3L<<4)
4783adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY		 (0x3L<<8)
4784adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_STATUS_IFTQ_ENUM			 (0xfL<<12)
4785adfc5217SJeff Kirsher 
4786adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_FSM				0x00005c88
4787adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_FSM_L2_COMP			 (0x3L<<0)
4788adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_FSM_TPATQ			 (0x7L<<4)
4789adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_FSM_TPBUF			 (0x3L<<8)
4790adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_FSM_DR_BUF			 (0x7L<<12)
4791adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_FSM_DMAD			 (0x7L<<16)
4792adfc5217SJeff Kirsher 
4793adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_STATUS			0x00005c8c
4794adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_STATUS_HOLE_PHASE		 (0x7L<<0)
4795adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_STATUS_DATA_AVAIL		 (0x3L<<4)
4796adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_STATUS_SHIFT_ADDR		 (0x7L<<8)
4797adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_STATUS_NXT_PNTR		 (0xfL<<12)
4798adfc5217SJeff Kirsher #define BNX2_TDMA_DR_INTF_STATUS_BYTE_COUNT		 (0x7L<<16)
4799adfc5217SJeff Kirsher 
4800adfc5217SJeff Kirsher #define BNX2_TDMA_PUSH_FSM				0x00005c90
4801adfc5217SJeff Kirsher #define BNX2_TDMA_BD_IF_DEBUG				0x00005c94
4802adfc5217SJeff Kirsher #define BNX2_TDMA_DMAD_IF_DEBUG				0x00005c98
4803adfc5217SJeff Kirsher #define BNX2_TDMA_CTX_IF_DEBUG				0x00005c9c
4804adfc5217SJeff Kirsher #define BNX2_TDMA_TPBUF_IF_DEBUG			0x00005ca0
4805adfc5217SJeff Kirsher #define BNX2_TDMA_DR_IF_DEBUG				0x00005ca4
4806adfc5217SJeff Kirsher #define BNX2_TDMA_TPATQ_IF_DEBUG			0x00005ca8
4807adfc5217SJeff Kirsher #define BNX2_TDMA_TDMA_ILOCK_CKSUM			0x00005cac
4808adfc5217SJeff Kirsher #define BNX2_TDMA_TDMA_ILOCK_CKSUM_CALCULATED		 (0xffffL<<0)
4809adfc5217SJeff Kirsher #define BNX2_TDMA_TDMA_ILOCK_CKSUM_EXPECTED		 (0xffffL<<16)
4810adfc5217SJeff Kirsher 
4811adfc5217SJeff Kirsher #define BNX2_TDMA_TDMA_PCIE_CKSUM			0x00005cb0
4812adfc5217SJeff Kirsher #define BNX2_TDMA_TDMA_PCIE_CKSUM_CALCULATED		 (0xffffL<<0)
4813adfc5217SJeff Kirsher #define BNX2_TDMA_TDMA_PCIE_CKSUM_EXPECTED		 (0xffffL<<16)
4814adfc5217SJeff Kirsher 
4815adfc5217SJeff Kirsher #define BNX2_TDMA_TDMAQ					0x00005fc0
4816adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD				0x00005ff8
4817adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_OFFSET			 (0x3ffL<<0)
4818adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_WR_TOP			 (1L<<10)
4819adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_WR_TOP_0			 (0L<<10)
4820adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_WR_TOP_1			 (1L<<10)
4821adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_SFT_RESET			 (1L<<25)
4822adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_RD_DATA			 (1L<<26)
4823adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
4824adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_ADD_DATA			 (1L<<28)
4825adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
4826adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_POP				 (1L<<30)
4827adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CMD_BUSY				 (1L<<31)
4828adfc5217SJeff Kirsher 
4829adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CTL				0x00005ffc
4830adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CTL_INTERVENE			 (1L<<0)
4831adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CTL_OVERFLOW			 (1L<<1)
4832adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4833adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4834adfc5217SJeff Kirsher #define BNX2_TDMA_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4835adfc5217SJeff Kirsher 
4836adfc5217SJeff Kirsher 
4837adfc5217SJeff Kirsher 
4838adfc5217SJeff Kirsher /*
4839adfc5217SJeff Kirsher  *  hc_reg definition
4840adfc5217SJeff Kirsher  *  offset: 0x6800
4841adfc5217SJeff Kirsher  */
4842adfc5217SJeff Kirsher #define BNX2_HC_COMMAND					0x00006800
4843adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_ENABLE				 (1L<<0)
4844adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_SKIP_ABORT			 (1L<<4)
4845adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_COAL_NOW			 (1L<<16)
4846adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_COAL_NOW_WO_INT			 (1L<<17)
4847adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_STATS_NOW			 (1L<<18)
4848adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_FORCE_INT			 (0x3L<<19)
4849adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_FORCE_INT_NULL			 (0L<<19)
4850adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_FORCE_INT_HIGH			 (1L<<19)
4851adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_FORCE_INT_LOW			 (2L<<19)
4852adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_FORCE_INT_FREE			 (3L<<19)
4853adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_CLR_STAT_NOW			 (1L<<21)
4854adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_MAIN_PWR_INT			 (1L<<22)
4855adfc5217SJeff Kirsher #define BNX2_HC_COMMAND_COAL_ON_NEXT_EVENT		 (1L<<27)
4856adfc5217SJeff Kirsher 
4857adfc5217SJeff Kirsher #define BNX2_HC_STATUS					0x00006804
4858adfc5217SJeff Kirsher #define BNX2_HC_STATUS_MASTER_ABORT			 (1L<<0)
4859adfc5217SJeff Kirsher #define BNX2_HC_STATUS_PARITY_ERROR_STATE		 (1L<<1)
4860adfc5217SJeff Kirsher #define BNX2_HC_STATUS_PCI_CLK_CNT_STAT			 (1L<<16)
4861adfc5217SJeff Kirsher #define BNX2_HC_STATUS_CORE_CLK_CNT_STAT		 (1L<<17)
4862adfc5217SJeff Kirsher #define BNX2_HC_STATUS_NUM_STATUS_BLOCKS_STAT		 (1L<<18)
4863adfc5217SJeff Kirsher #define BNX2_HC_STATUS_NUM_INT_GEN_STAT			 (1L<<19)
4864adfc5217SJeff Kirsher #define BNX2_HC_STATUS_NUM_INT_MBOX_WR_STAT		 (1L<<20)
4865adfc5217SJeff Kirsher #define BNX2_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT	 (1L<<23)
4866adfc5217SJeff Kirsher #define BNX2_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT	 (1L<<24)
4867adfc5217SJeff Kirsher #define BNX2_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT	 (1L<<25)
4868adfc5217SJeff Kirsher 
4869adfc5217SJeff Kirsher #define BNX2_HC_CONFIG					0x00006808
4870adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_COLLECT_STATS			 (1L<<0)
4871adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_RX_TMR_MODE			 (1L<<1)
4872adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_TX_TMR_MODE			 (1L<<2)
4873adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_COM_TMR_MODE			 (1L<<3)
4874adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_CMD_TMR_MODE			 (1L<<4)
4875adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_STATISTIC_PRIORITY		 (1L<<5)
4876adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_STATUS_PRIORITY			 (1L<<6)
4877adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_STAT_MEM_ADDR			 (0xffL<<8)
4878adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_PER_MODE				 (1L<<16)
4879adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_ONE_SHOT				 (1L<<17)
4880adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_USE_INT_PARAM			 (1L<<18)
4881adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SET_MASK_AT_RD			 (1L<<19)
4882adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_PER_COLLECT_LIMIT		 (0xfL<<20)
4883adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC			 (0x7L<<24)
4884adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_64B			 (0L<<24)
4885adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_128B			 (1L<<24)
4886adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_256B			 (2L<<24)
4887adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_512B			 (3L<<24)
4888adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_1024B		 (4L<<24)
4889adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_2048B		 (5L<<24)
4890adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_4096B		 (6L<<24)
4891adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_SB_ADDR_INC_8192B		 (7L<<24)
4892adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_GEN_STAT_AVG_INTR		 (1L<<29)
4893adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_UNMASK_ALL			 (1L<<30)
4894adfc5217SJeff Kirsher #define BNX2_HC_CONFIG_TX_SEL				 (1L<<31)
4895adfc5217SJeff Kirsher 
4896adfc5217SJeff Kirsher #define BNX2_HC_ATTN_BITS_ENABLE			0x0000680c
4897adfc5217SJeff Kirsher #define BNX2_HC_STATUS_ADDR_L				0x00006810
4898adfc5217SJeff Kirsher #define BNX2_HC_STATUS_ADDR_H				0x00006814
4899adfc5217SJeff Kirsher #define BNX2_HC_STATISTICS_ADDR_L			0x00006818
4900adfc5217SJeff Kirsher #define BNX2_HC_STATISTICS_ADDR_H			0x0000681c
4901adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP			0x00006820
4902adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
4903adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
4904adfc5217SJeff Kirsher 
4905adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP				0x00006824
4906adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_VALUE			 (0xffL<<0)
4907adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_INT			 (0xffL<<16)
4908adfc5217SJeff Kirsher 
4909adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP			0x00006828
4910adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
4911adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
4912adfc5217SJeff Kirsher 
4913adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS				0x0000682c
4914adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_VALUE				 (0x3ffL<<0)
4915adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_INT				 (0x3ffL<<16)
4916adfc5217SJeff Kirsher 
4917adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS				0x00006830
4918adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_VALUE				 (0x3ffL<<0)
4919adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_INT				 (0x3ffL<<16)
4920adfc5217SJeff Kirsher 
4921adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS				0x00006834
4922adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_VALUE				 (0x3ffL<<0)
4923adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_INT				 (0x3ffL<<16)
4924adfc5217SJeff Kirsher 
4925adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS				0x00006838
4926adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_VALUE				 (0x3ffL<<0)
4927adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_INT				 (0x3ffL<<16)
4928adfc5217SJeff Kirsher 
4929adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS				0x0000683c
4930adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS	 (0xffffL<<0)
4931adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
4932adfc5217SJeff Kirsher 
4933adfc5217SJeff Kirsher #define BNX2_HC_STAT_COLLECT_TICKS			0x00006840
4934adfc5217SJeff Kirsher #define BNX2_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS	 (0xffL<<4)
4935adfc5217SJeff Kirsher 
4936adfc5217SJeff Kirsher #define BNX2_HC_STATS_TICKS				0x00006844
4937adfc5217SJeff Kirsher #define BNX2_HC_STATS_TICKS_HC_STAT_TICKS		 (0xffffL<<8)
4938adfc5217SJeff Kirsher 
4939adfc5217SJeff Kirsher #define BNX2_HC_STATS_INTERRUPT_STATUS			0x00006848
4940adfc5217SJeff Kirsher #define BNX2_HC_STATS_INTERRUPT_STATUS_SB_STATUS	 (0x1ffL<<0)
4941adfc5217SJeff Kirsher #define BNX2_HC_STATS_INTERRUPT_STATUS_INT_STATUS	 (0x1ffL<<16)
4942adfc5217SJeff Kirsher 
4943adfc5217SJeff Kirsher #define BNX2_HC_STAT_MEM_DATA				0x0000684c
4944adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0				0x00006850
4945adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0		 (0x7fL<<0)
4946adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0	 (0L<<0)
4947adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1	 (1L<<0)
4948adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2	 (2L<<0)
4949adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3	 (3L<<0)
4950adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4	 (4L<<0)
4951adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5	 (5L<<0)
4952adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6	 (6L<<0)
4953adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7	 (7L<<0)
4954adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8	 (8L<<0)
4955adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9	 (9L<<0)
4956adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10	 (10L<<0)
4957adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11	 (11L<<0)
4958adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0	 (12L<<0)
4959adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1	 (13L<<0)
4960adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2	 (14L<<0)
4961adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3	 (15L<<0)
4962adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4	 (16L<<0)
4963adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5	 (17L<<0)
4964adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6	 (18L<<0)
4965adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7	 (19L<<0)
4966adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0	 (20L<<0)
4967adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1	 (21L<<0)
4968adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2	 (22L<<0)
4969adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3	 (23L<<0)
4970adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4	 (24L<<0)
4971adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5	 (25L<<0)
4972adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6	 (26L<<0)
4973adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7	 (27L<<0)
4974adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8	 (28L<<0)
4975adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9	 (29L<<0)
4976adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10	 (30L<<0)
4977adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11	 (31L<<0)
4978adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0	 (32L<<0)
4979adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1	 (33L<<0)
4980adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2	 (34L<<0)
4981adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3	 (35L<<0)
4982adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0	 (36L<<0)
4983adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1	 (37L<<0)
4984adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2	 (38L<<0)
4985adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3	 (39L<<0)
4986adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4	 (40L<<0)
4987adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5	 (41L<<0)
4988adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6	 (42L<<0)
4989adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7	 (43L<<0)
4990adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0	 (44L<<0)
4991adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1	 (45L<<0)
4992adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2	 (46L<<0)
4993adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3	 (47L<<0)
4994adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4	 (48L<<0)
4995adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5	 (49L<<0)
4996adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6	 (50L<<0)
4997adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7	 (51L<<0)
4998adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT	 (52L<<0)
4999adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT	 (53L<<0)
5000adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS	 (54L<<0)
5001adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN	 (55L<<0)
5002adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR	 (56L<<0)
5003adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK	 (59L<<0)
5004adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK	 (60L<<0)
5005adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK	 (61L<<0)
5006adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT	 (62L<<0)
5007adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT	 (63L<<0)
5008adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT	 (64L<<0)
5009adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT	 (65L<<0)
5010adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT	 (66L<<0)
5011adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT	 (67L<<0)
5012adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT	 (68L<<0)
5013adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT	 (69L<<0)
5014adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT	 (70L<<0)
5015adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT	 (71L<<0)
5016adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT	 (72L<<0)
5017adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT	 (73L<<0)
5018adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT	 (74L<<0)
5019adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT	 (75L<<0)
5020adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT	 (76L<<0)
5021adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT	 (77L<<0)
5022adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT	 (78L<<0)
5023adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT	 (79L<<0)
5024adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT	 (80L<<0)
5025adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT	 (81L<<0)
5026adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT	 (82L<<0)
5027adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT	 (83L<<0)
5028adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT	 (84L<<0)
5029adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT	 (85L<<0)
5030adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT	 (86L<<0)
5031adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT	 (87L<<0)
5032adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT	 (88L<<0)
5033adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT	 (89L<<0)
5034adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT	 (90L<<0)
5035adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT	 (91L<<0)
5036adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT	 (92L<<0)
5037adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT	 (93L<<0)
5038adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT	 (94L<<0)
5039adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64	 (95L<<0)
5040adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64	 (96L<<0)
5041adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS	 (97L<<0)
5042adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS	 (98L<<0)
5043adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT	 (99L<<0)
5044adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT	 (100L<<0)
5045adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT	 (101L<<0)
5046adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT	 (102L<<0)
5047adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT	 (103L<<0)
5048adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT	 (104L<<0)
5049adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT	 (105L<<0)
5050adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT	 (106L<<0)
5051adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT	 (107L<<0)
5052adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT	 (108L<<0)
5053adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT	 (109L<<0)
5054adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT	 (110L<<0)
5055adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT	 (111L<<0)
5056adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT	 (112L<<0)
5057adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT	 (113L<<0)
5058adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT	 (114L<<0)
5059adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0	 (115L<<0)
5060adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1	 (116L<<0)
5061adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2	 (117L<<0)
5062adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3	 (118L<<0)
5063adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4	 (119L<<0)
5064adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5	 (120L<<0)
5065adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS	 (121L<<0)
5066adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS	 (122L<<0)
5067adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT	 (127L<<0)
5068adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1		 (0x7fL<<8)
5069adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2		 (0x7fL<<16)
5070adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3		 (0x7fL<<24)
5071adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_XI		 (0xffL<<0)
5072adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UMP_RX_FRAME_DROP_XI	 (52L<<0)
5073adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S0_XI	 (57L<<0)
5074adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S1_XI	 (58L<<0)
5075adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S2_XI	 (85L<<0)
5076adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S3_XI	 (86L<<0)
5077adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S4_XI	 (87L<<0)
5078adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S5_XI	 (88L<<0)
5079adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S6_XI	 (89L<<0)
5080adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S7_XI	 (90L<<0)
5081adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S8_XI	 (91L<<0)
5082adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S9_XI	 (92L<<0)
5083adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S10_XI	 (93L<<0)
5084adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MQ_IDB_OFLOW_XI	 (94L<<0)
5085adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_RD_CNT_XI	 (123L<<0)
5086adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_WR_CNT_XI	 (124L<<0)
5087adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_HITS_XI	 (125L<<0)
5088adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_MISSES_XI	 (126L<<0)
5089adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC1_XI	 (128L<<0)
5090adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC1_XI	 (129L<<0)
5091adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC1_XI	 (130L<<0)
5092adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC1_XI	 (131L<<0)
5093adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC1_XI	 (132L<<0)
5094adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC1_XI	 (133L<<0)
5095adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC2_XI	 (134L<<0)
5096adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC2_XI	 (135L<<0)
5097adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC2_XI	 (136L<<0)
5098adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC2_XI	 (137L<<0)
5099adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC2_XI	 (138L<<0)
5100adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC2_XI	 (139L<<0)
5101adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC3_XI	 (140L<<0)
5102adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC3_XI	 (141L<<0)
5103adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC3_XI	 (142L<<0)
5104adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC3_XI	 (143L<<0)
5105adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC3_XI	 (144L<<0)
5106adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC3_XI	 (145L<<0)
5107adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC4_XI	 (146L<<0)
5108adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC4_XI	 (147L<<0)
5109adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC4_XI	 (148L<<0)
5110adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC4_XI	 (149L<<0)
5111adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC4_XI	 (150L<<0)
5112adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC4_XI	 (151L<<0)
5113adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC5_XI	 (152L<<0)
5114adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC5_XI	 (153L<<0)
5115adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC5_XI	 (154L<<0)
5116adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC5_XI	 (155L<<0)
5117adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC5_XI	 (156L<<0)
5118adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC5_XI	 (157L<<0)
5119adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC6_XI	 (158L<<0)
5120adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC6_XI	 (159L<<0)
5121adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC6_XI	 (160L<<0)
5122adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC6_XI	 (161L<<0)
5123adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC6_XI	 (162L<<0)
5124adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC6_XI	 (163L<<0)
5125adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC7_XI	 (164L<<0)
5126adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC7_XI	 (165L<<0)
5127adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC7_XI	 (166L<<0)
5128adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC7_XI	 (167L<<0)
5129adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC7_XI	 (168L<<0)
5130adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC7_XI	 (169L<<0)
5131adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC8_XI	 (170L<<0)
5132adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC8_XI	 (171L<<0)
5133adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC8_XI	 (172L<<0)
5134adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC8_XI	 (173L<<0)
5135adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC8_XI	 (174L<<0)
5136adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC8_XI	 (175L<<0)
5137adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_CMD_CNT_XI	 (176L<<0)
5138adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_SLOT_CNT_XI	 (177L<<0)
5139adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCSQ_VALID_CNT_XI	 (178L<<0)
5140adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1_XI		 (0xffL<<8)
5141adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2_XI		 (0xffL<<16)
5142adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3_XI		 (0xffL<<24)
5143adfc5217SJeff Kirsher 
5144adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1				0x00006854
5145adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4		 (0x7fL<<0)
5146adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5		 (0x7fL<<8)
5147adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6		 (0x7fL<<16)
5148adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7		 (0x7fL<<24)
5149adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4_XI		 (0xffL<<0)
5150adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5_XI		 (0xffL<<8)
5151adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6_XI		 (0xffL<<16)
5152adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7_XI		 (0xffL<<24)
5153adfc5217SJeff Kirsher 
5154adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2				0x00006858
5155adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8		 (0x7fL<<0)
5156adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9		 (0x7fL<<8)
5157adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10		 (0x7fL<<16)
5158adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11		 (0x7fL<<24)
5159adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8_XI		 (0xffL<<0)
5160adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9_XI		 (0xffL<<8)
5161adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10_XI		 (0xffL<<16)
5162adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11_XI		 (0xffL<<24)
5163adfc5217SJeff Kirsher 
5164adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3				0x0000685c
5165adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12		 (0x7fL<<0)
5166adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13		 (0x7fL<<8)
5167adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14		 (0x7fL<<16)
5168adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15		 (0x7fL<<24)
5169adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12_XI		 (0xffL<<0)
5170adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13_XI		 (0xffL<<8)
5171adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14_XI		 (0xffL<<16)
5172adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15_XI		 (0xffL<<24)
5173adfc5217SJeff Kirsher 
5174adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT0				0x00006888
5175adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT1				0x0000688c
5176adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT2				0x00006890
5177adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT3				0x00006894
5178adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT4				0x00006898
5179adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT5				0x0000689c
5180adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT6				0x000068a0
5181adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT7				0x000068a4
5182adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT8				0x000068a8
5183adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT9				0x000068ac
5184adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT10				0x000068b0
5185adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT11				0x000068b4
5186adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT12				0x000068b8
5187adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT13				0x000068bc
5188adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT14				0x000068c0
5189adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT15				0x000068c4
5190adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC0			0x000068c8
5191adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC1			0x000068cc
5192adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC2			0x000068d0
5193adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC3			0x000068d4
5194adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC4			0x000068d8
5195adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC5			0x000068dc
5196adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC6			0x000068e0
5197adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC7			0x000068e4
5198adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC8			0x000068e8
5199adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC9			0x000068ec
5200adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC10			0x000068f0
5201adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC11			0x000068f4
5202adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC12			0x000068f8
5203adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC13			0x000068fc
5204adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC14			0x00006900
5205adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC15			0x00006904
5206adfc5217SJeff Kirsher #define BNX2_HC_STAT_GEN_STAT_AC			0x000068c8
5207adfc5217SJeff Kirsher #define BNX2_HC_VIS					0x00006908
5208adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE			 (0xfL<<0)
5209adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_IDLE		 (0L<<0)
5210adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_START		 (1L<<0)
5211adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_REQUEST		 (2L<<0)
5212adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE64		 (3L<<0)
5213adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE32		 (4L<<0)
5214adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE	 (5L<<0)
5215adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_DMA		 (6L<<0)
5216adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL	 (7L<<0)
5217adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_LOW		 (8L<<0)
5218adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_HIGH		 (9L<<0)
5219adfc5217SJeff Kirsher #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_DATA		 (10L<<0)
5220adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE			 (0xfL<<8)
5221adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_IDLE			 (0L<<8)
5222adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_PARAM		 (1L<<8)
5223adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_DMA		 (2L<<8)
5224adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP		 (3L<<8)
5225adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_COMP			 (4L<<8)
5226adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM	 (5L<<8)
5227adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA	 (6L<<8)
5228adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1		 (7L<<8)
5229adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2		 (8L<<8)
5230adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_WAIT			 (9L<<8)
5231adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_STAT_STATE_ABORT		 (15L<<8)
5232adfc5217SJeff Kirsher #define BNX2_HC_VIS_DMA_MSI_STATE			 (0x7L<<12)
5233adfc5217SJeff Kirsher #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE		 (0x3L<<15)
5234adfc5217SJeff Kirsher #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE		 (0L<<15)
5235adfc5217SJeff Kirsher #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT	 (1L<<15)
5236adfc5217SJeff Kirsher #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_START	 (2L<<15)
5237adfc5217SJeff Kirsher 
5238adfc5217SJeff Kirsher #define BNX2_HC_VIS_1					0x0000690c
5239adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_HW_INTACK_STATE			 (1L<<4)
5240adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_HW_INTACK_STATE_IDLE		 (0L<<4)
5241adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_HW_INTACK_STATE_COUNT		 (1L<<4)
5242adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_SW_INTACK_STATE			 (1L<<5)
5243adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_SW_INTACK_STATE_IDLE		 (0L<<5)
5244adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_SW_INTACK_STATE_COUNT		 (1L<<5)
5245adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE		 (1L<<6)
5246adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE	 (0L<<6)
5247adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT	 (1L<<6)
5248adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE		 (1L<<7)
5249adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE		 (0L<<7)
5250adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT		 (1L<<7)
5251adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE			 (0xfL<<17)
5252adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_IDLE		 (0L<<17)
5253adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_DMA		 (1L<<17)
5254adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE		 (2L<<17)
5255adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN		 (3L<<17)
5256adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_WAIT		 (4L<<17)
5257adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE	 (5L<<17)
5258adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN	 (6L<<17)
5259adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT		 (7L<<17)
5260adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE			 (0x3L<<21)
5261adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL		 (0L<<21)
5262adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR		 (1L<<21)
5263adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_INT_GEN_STATE			 (1L<<23)
5264adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_INT_GEN_STATE_DLE			 (0L<<23)
5265adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_INT_GEN_STATE_NTERRUPT		 (1L<<23)
5266adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_STAT_CHAN_ID			 (0x7L<<24)
5267adfc5217SJeff Kirsher #define BNX2_HC_VIS_1_INT_B				 (1L<<27)
5268adfc5217SJeff Kirsher 
5269adfc5217SJeff Kirsher #define BNX2_HC_DEBUG_VECT_PEEK				0x00006910
5270adfc5217SJeff Kirsher #define BNX2_HC_DEBUG_VECT_PEEK_1_VALUE			 (0x7ffL<<0)
5271adfc5217SJeff Kirsher #define BNX2_HC_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
5272adfc5217SJeff Kirsher #define BNX2_HC_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
5273adfc5217SJeff Kirsher #define BNX2_HC_DEBUG_VECT_PEEK_2_VALUE			 (0x7ffL<<16)
5274adfc5217SJeff Kirsher #define BNX2_HC_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
5275adfc5217SJeff Kirsher #define BNX2_HC_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
5276adfc5217SJeff Kirsher 
5277adfc5217SJeff Kirsher #define BNX2_HC_COALESCE_NOW				0x00006914
5278adfc5217SJeff Kirsher #define BNX2_HC_COALESCE_NOW_COAL_NOW			 (0x1ffL<<1)
5279adfc5217SJeff Kirsher #define BNX2_HC_COALESCE_NOW_COAL_NOW_WO_INT		 (0x1ffL<<11)
5280adfc5217SJeff Kirsher #define BNX2_HC_COALESCE_NOW_COAL_ON_NXT_EVENT		 (0x1ffL<<21)
5281adfc5217SJeff Kirsher 
5282adfc5217SJeff Kirsher #define BNX2_HC_MSIX_BIT_VECTOR				0x00006918
5283adfc5217SJeff Kirsher #define BNX2_HC_MSIX_BIT_VECTOR_VAL			 (0x1ffL<<0)
5284adfc5217SJeff Kirsher 
5285adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1				0x00006a00
5286adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_RX_TMR_MODE			 (1L<<1)
5287adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_TX_TMR_MODE			 (1L<<2)
5288adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_COM_TMR_MODE		 (1L<<3)
5289adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_CMD_TMR_MODE		 (1L<<4)
5290adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_PER_MODE			 (1L<<16)
5291adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_ONE_SHOT			 (1L<<17)
5292adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_USE_INT_PARAM		 (1L<<18)
5293adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_1_PER_COLLECT_LIMIT		 (0xfL<<20)
5294adfc5217SJeff Kirsher 
5295adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_1			0x00006a04
5296adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_1_VALUE		 (0xffL<<0)
5297adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_1_INT		 (0xffL<<16)
5298adfc5217SJeff Kirsher 
5299adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_1			0x00006a08
5300adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_1_VALUE			 (0xffL<<0)
5301adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_1_INT			 (0xffL<<16)
5302adfc5217SJeff Kirsher 
5303adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_1			0x00006a0c
5304adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_1_VALUE		 (0xffL<<0)
5305adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_1_INT		 (0xffL<<16)
5306adfc5217SJeff Kirsher 
5307adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_1				0x00006a10
5308adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_1_VALUE			 (0x3ffL<<0)
5309adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_1_INT				 (0x3ffL<<16)
5310adfc5217SJeff Kirsher 
5311adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_1				0x00006a14
5312adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_1_VALUE			 (0x3ffL<<0)
5313adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_1_INT				 (0x3ffL<<16)
5314adfc5217SJeff Kirsher 
5315adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_1				0x00006a18
5316adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_1_VALUE			 (0x3ffL<<0)
5317adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_1_INT				 (0x3ffL<<16)
5318adfc5217SJeff Kirsher 
5319adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_1				0x00006a1c
5320adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_1_VALUE			 (0x3ffL<<0)
5321adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_1_INT				 (0x3ffL<<16)
5322adfc5217SJeff Kirsher 
5323adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_1			0x00006a20
5324adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_1_HC_PERIODIC_TICKS	 (0xffffL<<0)
5325adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_1_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5326adfc5217SJeff Kirsher 
5327adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2				0x00006a24
5328adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_RX_TMR_MODE			 (1L<<1)
5329adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_TX_TMR_MODE			 (1L<<2)
5330adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_COM_TMR_MODE		 (1L<<3)
5331adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_CMD_TMR_MODE		 (1L<<4)
5332adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_PER_MODE			 (1L<<16)
5333adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_ONE_SHOT			 (1L<<17)
5334adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_USE_INT_PARAM		 (1L<<18)
5335adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_2_PER_COLLECT_LIMIT		 (0xfL<<20)
5336adfc5217SJeff Kirsher 
5337adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_2			0x00006a28
5338adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_2_VALUE		 (0xffL<<0)
5339adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_2_INT		 (0xffL<<16)
5340adfc5217SJeff Kirsher 
5341adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_2			0x00006a2c
5342adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_2_VALUE			 (0xffL<<0)
5343adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_2_INT			 (0xffL<<16)
5344adfc5217SJeff Kirsher 
5345adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_2			0x00006a30
5346adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_2_VALUE		 (0xffL<<0)
5347adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_2_INT		 (0xffL<<16)
5348adfc5217SJeff Kirsher 
5349adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_2				0x00006a34
5350adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_2_VALUE			 (0x3ffL<<0)
5351adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_2_INT				 (0x3ffL<<16)
5352adfc5217SJeff Kirsher 
5353adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_2				0x00006a38
5354adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_2_VALUE			 (0x3ffL<<0)
5355adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_2_INT				 (0x3ffL<<16)
5356adfc5217SJeff Kirsher 
5357adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_2				0x00006a3c
5358adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_2_VALUE			 (0x3ffL<<0)
5359adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_2_INT				 (0x3ffL<<16)
5360adfc5217SJeff Kirsher 
5361adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_2				0x00006a40
5362adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_2_VALUE			 (0x3ffL<<0)
5363adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_2_INT				 (0x3ffL<<16)
5364adfc5217SJeff Kirsher 
5365adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_2			0x00006a44
5366adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_2_HC_PERIODIC_TICKS	 (0xffffL<<0)
5367adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_2_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5368adfc5217SJeff Kirsher 
5369adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3				0x00006a48
5370adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_RX_TMR_MODE			 (1L<<1)
5371adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_TX_TMR_MODE			 (1L<<2)
5372adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_COM_TMR_MODE		 (1L<<3)
5373adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_CMD_TMR_MODE		 (1L<<4)
5374adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_PER_MODE			 (1L<<16)
5375adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_ONE_SHOT			 (1L<<17)
5376adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_USE_INT_PARAM		 (1L<<18)
5377adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_3_PER_COLLECT_LIMIT		 (0xfL<<20)
5378adfc5217SJeff Kirsher 
5379adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_3			0x00006a4c
5380adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_3_VALUE		 (0xffL<<0)
5381adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_3_INT		 (0xffL<<16)
5382adfc5217SJeff Kirsher 
5383adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_3			0x00006a50
5384adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_3_VALUE			 (0xffL<<0)
5385adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_3_INT			 (0xffL<<16)
5386adfc5217SJeff Kirsher 
5387adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_3			0x00006a54
5388adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_3_VALUE		 (0xffL<<0)
5389adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_3_INT		 (0xffL<<16)
5390adfc5217SJeff Kirsher 
5391adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_3				0x00006a58
5392adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_3_VALUE			 (0x3ffL<<0)
5393adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_3_INT				 (0x3ffL<<16)
5394adfc5217SJeff Kirsher 
5395adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_3				0x00006a5c
5396adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_3_VALUE			 (0x3ffL<<0)
5397adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_3_INT				 (0x3ffL<<16)
5398adfc5217SJeff Kirsher 
5399adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_3				0x00006a60
5400adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_3_VALUE			 (0x3ffL<<0)
5401adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_3_INT				 (0x3ffL<<16)
5402adfc5217SJeff Kirsher 
5403adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_3				0x00006a64
5404adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_3_VALUE			 (0x3ffL<<0)
5405adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_3_INT				 (0x3ffL<<16)
5406adfc5217SJeff Kirsher 
5407adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_3			0x00006a68
5408adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_3_HC_PERIODIC_TICKS	 (0xffffL<<0)
5409adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_3_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5410adfc5217SJeff Kirsher 
5411adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4				0x00006a6c
5412adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_RX_TMR_MODE			 (1L<<1)
5413adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_TX_TMR_MODE			 (1L<<2)
5414adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_COM_TMR_MODE		 (1L<<3)
5415adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_CMD_TMR_MODE		 (1L<<4)
5416adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_PER_MODE			 (1L<<16)
5417adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_ONE_SHOT			 (1L<<17)
5418adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_USE_INT_PARAM		 (1L<<18)
5419adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_4_PER_COLLECT_LIMIT		 (0xfL<<20)
5420adfc5217SJeff Kirsher 
5421adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_4			0x00006a70
5422adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_4_VALUE		 (0xffL<<0)
5423adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_4_INT		 (0xffL<<16)
5424adfc5217SJeff Kirsher 
5425adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_4			0x00006a74
5426adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_4_VALUE			 (0xffL<<0)
5427adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_4_INT			 (0xffL<<16)
5428adfc5217SJeff Kirsher 
5429adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_4			0x00006a78
5430adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_4_VALUE		 (0xffL<<0)
5431adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_4_INT		 (0xffL<<16)
5432adfc5217SJeff Kirsher 
5433adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_4				0x00006a7c
5434adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_4_VALUE			 (0x3ffL<<0)
5435adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_4_INT				 (0x3ffL<<16)
5436adfc5217SJeff Kirsher 
5437adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_4				0x00006a80
5438adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_4_VALUE			 (0x3ffL<<0)
5439adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_4_INT				 (0x3ffL<<16)
5440adfc5217SJeff Kirsher 
5441adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_4				0x00006a84
5442adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_4_VALUE			 (0x3ffL<<0)
5443adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_4_INT				 (0x3ffL<<16)
5444adfc5217SJeff Kirsher 
5445adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_4				0x00006a88
5446adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_4_VALUE			 (0x3ffL<<0)
5447adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_4_INT				 (0x3ffL<<16)
5448adfc5217SJeff Kirsher 
5449adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_4			0x00006a8c
5450adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_4_HC_PERIODIC_TICKS	 (0xffffL<<0)
5451adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_4_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5452adfc5217SJeff Kirsher 
5453adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5				0x00006a90
5454adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_RX_TMR_MODE			 (1L<<1)
5455adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_TX_TMR_MODE			 (1L<<2)
5456adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_COM_TMR_MODE		 (1L<<3)
5457adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_CMD_TMR_MODE		 (1L<<4)
5458adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_PER_MODE			 (1L<<16)
5459adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_ONE_SHOT			 (1L<<17)
5460adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_USE_INT_PARAM		 (1L<<18)
5461adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_5_PER_COLLECT_LIMIT		 (0xfL<<20)
5462adfc5217SJeff Kirsher 
5463adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_5			0x00006a94
5464adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_5_VALUE		 (0xffL<<0)
5465adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_5_INT		 (0xffL<<16)
5466adfc5217SJeff Kirsher 
5467adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_5			0x00006a98
5468adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_5_VALUE			 (0xffL<<0)
5469adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_5_INT			 (0xffL<<16)
5470adfc5217SJeff Kirsher 
5471adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_5			0x00006a9c
5472adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_5_VALUE		 (0xffL<<0)
5473adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_5_INT		 (0xffL<<16)
5474adfc5217SJeff Kirsher 
5475adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_5				0x00006aa0
5476adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_5_VALUE			 (0x3ffL<<0)
5477adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_5_INT				 (0x3ffL<<16)
5478adfc5217SJeff Kirsher 
5479adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_5				0x00006aa4
5480adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_5_VALUE			 (0x3ffL<<0)
5481adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_5_INT				 (0x3ffL<<16)
5482adfc5217SJeff Kirsher 
5483adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_5				0x00006aa8
5484adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_5_VALUE			 (0x3ffL<<0)
5485adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_5_INT				 (0x3ffL<<16)
5486adfc5217SJeff Kirsher 
5487adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_5				0x00006aac
5488adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_5_VALUE			 (0x3ffL<<0)
5489adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_5_INT				 (0x3ffL<<16)
5490adfc5217SJeff Kirsher 
5491adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_5			0x00006ab0
5492adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_5_HC_PERIODIC_TICKS	 (0xffffL<<0)
5493adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_5_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5494adfc5217SJeff Kirsher 
5495adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6				0x00006ab4
5496adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_RX_TMR_MODE			 (1L<<1)
5497adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_TX_TMR_MODE			 (1L<<2)
5498adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_COM_TMR_MODE		 (1L<<3)
5499adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_CMD_TMR_MODE		 (1L<<4)
5500adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_PER_MODE			 (1L<<16)
5501adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_ONE_SHOT			 (1L<<17)
5502adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_USE_INT_PARAM		 (1L<<18)
5503adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_6_PER_COLLECT_LIMIT		 (0xfL<<20)
5504adfc5217SJeff Kirsher 
5505adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_6			0x00006ab8
5506adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_6_VALUE		 (0xffL<<0)
5507adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_6_INT		 (0xffL<<16)
5508adfc5217SJeff Kirsher 
5509adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_6			0x00006abc
5510adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_6_VALUE			 (0xffL<<0)
5511adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_6_INT			 (0xffL<<16)
5512adfc5217SJeff Kirsher 
5513adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_6			0x00006ac0
5514adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_6_VALUE		 (0xffL<<0)
5515adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_6_INT		 (0xffL<<16)
5516adfc5217SJeff Kirsher 
5517adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_6				0x00006ac4
5518adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_6_VALUE			 (0x3ffL<<0)
5519adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_6_INT				 (0x3ffL<<16)
5520adfc5217SJeff Kirsher 
5521adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_6				0x00006ac8
5522adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_6_VALUE			 (0x3ffL<<0)
5523adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_6_INT				 (0x3ffL<<16)
5524adfc5217SJeff Kirsher 
5525adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_6				0x00006acc
5526adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_6_VALUE			 (0x3ffL<<0)
5527adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_6_INT				 (0x3ffL<<16)
5528adfc5217SJeff Kirsher 
5529adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_6				0x00006ad0
5530adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_6_VALUE			 (0x3ffL<<0)
5531adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_6_INT				 (0x3ffL<<16)
5532adfc5217SJeff Kirsher 
5533adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_6			0x00006ad4
5534adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_6_HC_PERIODIC_TICKS	 (0xffffL<<0)
5535adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_6_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5536adfc5217SJeff Kirsher 
5537adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7				0x00006ad8
5538adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_RX_TMR_MODE			 (1L<<1)
5539adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_TX_TMR_MODE			 (1L<<2)
5540adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_COM_TMR_MODE		 (1L<<3)
5541adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_CMD_TMR_MODE		 (1L<<4)
5542adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_PER_MODE			 (1L<<16)
5543adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_ONE_SHOT			 (1L<<17)
5544adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_USE_INT_PARAM		 (1L<<18)
5545adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_7_PER_COLLECT_LIMIT		 (0xfL<<20)
5546adfc5217SJeff Kirsher 
5547adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_7			0x00006adc
5548adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_7_VALUE		 (0xffL<<0)
5549adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_7_INT		 (0xffL<<16)
5550adfc5217SJeff Kirsher 
5551adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_7			0x00006ae0
5552adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_7_VALUE			 (0xffL<<0)
5553adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_7_INT			 (0xffL<<16)
5554adfc5217SJeff Kirsher 
5555adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_7			0x00006ae4
5556adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_7_VALUE		 (0xffL<<0)
5557adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_7_INT		 (0xffL<<16)
5558adfc5217SJeff Kirsher 
5559adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_7				0x00006ae8
5560adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_7_VALUE			 (0x3ffL<<0)
5561adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_7_INT				 (0x3ffL<<16)
5562adfc5217SJeff Kirsher 
5563adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_7				0x00006aec
5564adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_7_VALUE			 (0x3ffL<<0)
5565adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_7_INT				 (0x3ffL<<16)
5566adfc5217SJeff Kirsher 
5567adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_7				0x00006af0
5568adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_7_VALUE			 (0x3ffL<<0)
5569adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_7_INT				 (0x3ffL<<16)
5570adfc5217SJeff Kirsher 
5571adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_7				0x00006af4
5572adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_7_VALUE			 (0x3ffL<<0)
5573adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_7_INT				 (0x3ffL<<16)
5574adfc5217SJeff Kirsher 
5575adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_7			0x00006af8
5576adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_7_HC_PERIODIC_TICKS	 (0xffffL<<0)
5577adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_7_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5578adfc5217SJeff Kirsher 
5579adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8				0x00006afc
5580adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_RX_TMR_MODE			 (1L<<1)
5581adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_TX_TMR_MODE			 (1L<<2)
5582adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_COM_TMR_MODE		 (1L<<3)
5583adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_CMD_TMR_MODE		 (1L<<4)
5584adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_PER_MODE			 (1L<<16)
5585adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_ONE_SHOT			 (1L<<17)
5586adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_USE_INT_PARAM		 (1L<<18)
5587adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_8_PER_COLLECT_LIMIT		 (0xfL<<20)
5588adfc5217SJeff Kirsher 
5589adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_8			0x00006b00
5590adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_8_VALUE		 (0xffL<<0)
5591adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_8_INT		 (0xffL<<16)
5592adfc5217SJeff Kirsher 
5593adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_8			0x00006b04
5594adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_8_VALUE			 (0xffL<<0)
5595adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_8_INT			 (0xffL<<16)
5596adfc5217SJeff Kirsher 
5597adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_8			0x00006b08
5598adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_8_VALUE		 (0xffL<<0)
5599adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_8_INT		 (0xffL<<16)
5600adfc5217SJeff Kirsher 
5601adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_8				0x00006b0c
5602adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_8_VALUE			 (0x3ffL<<0)
5603adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_8_INT				 (0x3ffL<<16)
5604adfc5217SJeff Kirsher 
5605adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_8				0x00006b10
5606adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_8_VALUE			 (0x3ffL<<0)
5607adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_8_INT				 (0x3ffL<<16)
5608adfc5217SJeff Kirsher 
5609adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_8				0x00006b14
5610adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_8_VALUE			 (0x3ffL<<0)
5611adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_8_INT				 (0x3ffL<<16)
5612adfc5217SJeff Kirsher 
5613adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_8				0x00006b18
5614adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_8_VALUE			 (0x3ffL<<0)
5615adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_8_INT				 (0x3ffL<<16)
5616adfc5217SJeff Kirsher 
5617adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_8			0x00006b1c
5618adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_8_HC_PERIODIC_TICKS	 (0xffffL<<0)
5619adfc5217SJeff Kirsher #define BNX2_HC_PERIODIC_TICKS_8_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5620adfc5217SJeff Kirsher 
5621adfc5217SJeff Kirsher #define BNX2_HC_SB_CONFIG_SIZE	(BNX2_HC_SB_CONFIG_2 - BNX2_HC_SB_CONFIG_1)
5622adfc5217SJeff Kirsher #define BNX2_HC_COMP_PROD_TRIP_OFF	(BNX2_HC_COMP_PROD_TRIP_1 -	\
5623adfc5217SJeff Kirsher 					 BNX2_HC_SB_CONFIG_1)
5624adfc5217SJeff Kirsher #define BNX2_HC_COM_TICKS_OFF	(BNX2_HC_COM_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5625adfc5217SJeff Kirsher #define BNX2_HC_CMD_TICKS_OFF	(BNX2_HC_CMD_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5626adfc5217SJeff Kirsher #define BNX2_HC_TX_QUICK_CONS_TRIP_OFF	(BNX2_HC_TX_QUICK_CONS_TRIP_1 -	\
5627adfc5217SJeff Kirsher 					 BNX2_HC_SB_CONFIG_1)
5628adfc5217SJeff Kirsher #define BNX2_HC_TX_TICKS_OFF	(BNX2_HC_TX_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5629adfc5217SJeff Kirsher #define BNX2_HC_RX_QUICK_CONS_TRIP_OFF	(BNX2_HC_RX_QUICK_CONS_TRIP_1 - \
5630adfc5217SJeff Kirsher 					 BNX2_HC_SB_CONFIG_1)
5631adfc5217SJeff Kirsher #define BNX2_HC_RX_TICKS_OFF	(BNX2_HC_RX_TICKS_1 - BNX2_HC_SB_CONFIG_1)
5632adfc5217SJeff Kirsher 
5633adfc5217SJeff Kirsher 
5634adfc5217SJeff Kirsher /*
5635adfc5217SJeff Kirsher  *  txp_reg definition
5636adfc5217SJeff Kirsher  *  offset: 0x40000
5637adfc5217SJeff Kirsher  */
5638adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE				0x00045000
5639adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_LOCAL_RST			 (1L<<0)
5640adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_STEP_ENA			 (1L<<1)
5641adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5642adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5643adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_MSG_BIT1			 (1L<<6)
5644adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5645adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_SOFT_HALT			 (1L<<10)
5646adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5647adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5648adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5649adfc5217SJeff Kirsher #define BNX2_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5650adfc5217SJeff Kirsher 
5651adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE				0x00045004
5652adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_BREAKPOINT			 (1L<<0)
5653adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5654adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5655adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5656adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5657adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_BAD_PC_HALTED		 (1L<<6)
5658adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5659adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5660adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5661adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
56628a9ea323SLinus Torvalds #define BNX2_TXP_CPU_STATE_INTERRUPT			 (1L<<12)
5663adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5664adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5665adfc5217SJeff Kirsher #define BNX2_TXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5666adfc5217SJeff Kirsher 
5667adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK				0x00045008
5668adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5669adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5670adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5671adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5672adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5673adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5674adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5675adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5676adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5677adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5678adfc5217SJeff Kirsher #define BNX2_TXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5679adfc5217SJeff Kirsher 
5680adfc5217SJeff Kirsher #define BNX2_TXP_CPU_PROGRAM_COUNTER			0x0004501c
5681adfc5217SJeff Kirsher #define BNX2_TXP_CPU_INSTRUCTION			0x00045020
5682adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DATA_ACCESS			0x00045024
5683adfc5217SJeff Kirsher #define BNX2_TXP_CPU_INTERRUPT_ENABLE			0x00045028
5684adfc5217SJeff Kirsher #define BNX2_TXP_CPU_INTERRUPT_VECTOR			0x0004502c
5685adfc5217SJeff Kirsher #define BNX2_TXP_CPU_INTERRUPT_SAVED_PC			0x00045030
5686adfc5217SJeff Kirsher #define BNX2_TXP_CPU_HW_BREAKPOINT			0x00045034
5687adfc5217SJeff Kirsher #define BNX2_TXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5688adfc5217SJeff Kirsher #define BNX2_TXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5689adfc5217SJeff Kirsher 
5690adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DEBUG_VECT_PEEK			0x00045038
5691adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
5692adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
5693adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
5694adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
5695adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
5696adfc5217SJeff Kirsher #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
5697adfc5217SJeff Kirsher 
5698adfc5217SJeff Kirsher #define BNX2_TXP_CPU_LAST_BRANCH_ADDR			0x00045048
5699adfc5217SJeff Kirsher #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
5700adfc5217SJeff Kirsher #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
5701adfc5217SJeff Kirsher #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
5702adfc5217SJeff Kirsher #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
5703adfc5217SJeff Kirsher 
5704adfc5217SJeff Kirsher #define BNX2_TXP_CPU_REG_FILE				0x00045200
5705adfc5217SJeff Kirsher #define BNX2_TXP_TXPQ					0x000453c0
5706adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD				0x000453f8
5707adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
5708adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_WR_TOP				 (1L<<10)
5709adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
5710adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
5711adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_SFT_RESET			 (1L<<25)
5712adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_RD_DATA			 (1L<<26)
5713adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5714adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_ADD_DATA			 (1L<<28)
5715adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5716adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_POP				 (1L<<30)
5717adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CMD_BUSY				 (1L<<31)
5718adfc5217SJeff Kirsher 
5719adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CTL				0x000453fc
5720adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CTL_INTERVENE			 (1L<<0)
5721adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CTL_OVERFLOW			 (1L<<1)
5722adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5723adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5724adfc5217SJeff Kirsher #define BNX2_TXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5725adfc5217SJeff Kirsher 
5726adfc5217SJeff Kirsher #define BNX2_TXP_SCRATCH				0x00060000
5727adfc5217SJeff Kirsher 
5728adfc5217SJeff Kirsher 
5729adfc5217SJeff Kirsher /*
5730adfc5217SJeff Kirsher  *  tpat_reg definition
5731adfc5217SJeff Kirsher  *  offset: 0x80000
5732adfc5217SJeff Kirsher  */
5733adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE				0x00085000
5734adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_LOCAL_RST			 (1L<<0)
5735adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_STEP_ENA			 (1L<<1)
5736adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5737adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5738adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_MSG_BIT1			 (1L<<6)
5739adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_INTERRUPT_ENA		 (1L<<7)
5740adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_SOFT_HALT			 (1L<<10)
5741adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5742adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5743adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5744adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5745adfc5217SJeff Kirsher 
5746adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE				0x00085004
5747adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_BREAKPOINT			 (1L<<0)
5748adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5749adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5750adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5751adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED	 (1L<<5)
5752adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_BAD_PC_HALTED		 (1L<<6)
5753adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_ALIGN_HALTED		 (1L<<7)
5754adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5755adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_SOFT_HALTED			 (1L<<10)
5756adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
57578a9ea323SLinus Torvalds #define BNX2_TPAT_CPU_STATE_INTERRUPT			 (1L<<12)
5758adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5759adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5760adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_STATE_BLOCKED_READ		 (1L<<31)
5761adfc5217SJeff Kirsher 
5762adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK			0x00085008
5763adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK	 (1L<<0)
5764adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5765adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5766adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5767adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5768adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5769adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5770adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5771adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5772adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5773adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5774adfc5217SJeff Kirsher 
5775adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_PROGRAM_COUNTER			0x0008501c
5776adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_INSTRUCTION			0x00085020
5777adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DATA_ACCESS			0x00085024
5778adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_INTERRUPT_ENABLE			0x00085028
5779adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_INTERRUPT_VECTOR			0x0008502c
5780adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_INTERRUPT_SAVED_PC		0x00085030
5781adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_HW_BREAKPOINT			0x00085034
5782adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5783adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5784adfc5217SJeff Kirsher 
5785adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK			0x00085038
5786adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
5787adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
5788adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
5789adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
5790adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
5791adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
5792adfc5217SJeff Kirsher 
5793adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR			0x00085048
5794adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
5795adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_JUMP	 (0L<<1)
5796adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
5797adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
5798adfc5217SJeff Kirsher 
5799adfc5217SJeff Kirsher #define BNX2_TPAT_CPU_REG_FILE				0x00085200
5800adfc5217SJeff Kirsher #define BNX2_TPAT_TPATQ					0x000853c0
5801adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD				0x000853f8
5802adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5803adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_WR_TOP			 (1L<<10)
5804adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_WR_TOP_0			 (0L<<10)
5805adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_WR_TOP_1			 (1L<<10)
5806adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_SFT_RESET			 (1L<<25)
5807adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_RD_DATA			 (1L<<26)
5808adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5809adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_ADD_DATA			 (1L<<28)
5810adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5811adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_POP				 (1L<<30)
5812adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CMD_BUSY				 (1L<<31)
5813adfc5217SJeff Kirsher 
5814adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CTL				0x000853fc
5815adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CTL_INTERVENE			 (1L<<0)
5816adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CTL_OVERFLOW			 (1L<<1)
5817adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5818adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5819adfc5217SJeff Kirsher #define BNX2_TPAT_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5820adfc5217SJeff Kirsher 
5821adfc5217SJeff Kirsher #define BNX2_TPAT_SCRATCH				0x000a0000
5822adfc5217SJeff Kirsher 
5823adfc5217SJeff Kirsher 
5824adfc5217SJeff Kirsher /*
5825adfc5217SJeff Kirsher  *  rxp_reg definition
5826adfc5217SJeff Kirsher  *  offset: 0xc0000
5827adfc5217SJeff Kirsher  */
5828adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE				0x000c5000
5829adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_LOCAL_RST			 (1L<<0)
5830adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_STEP_ENA			 (1L<<1)
5831adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5832adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5833adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_MSG_BIT1			 (1L<<6)
5834adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5835adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_SOFT_HALT			 (1L<<10)
5836adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5837adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5838adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5839adfc5217SJeff Kirsher #define BNX2_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5840adfc5217SJeff Kirsher 
5841adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE				0x000c5004
5842adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_BREAKPOINT			 (1L<<0)
5843adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5844adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5845adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5846adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5847adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_BAD_PC_HALTED		 (1L<<6)
5848adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5849adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5850adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5851adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
58528a9ea323SLinus Torvalds #define BNX2_RXP_CPU_STATE_INTERRUPT			 (1L<<12)
5853adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5854adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5855adfc5217SJeff Kirsher #define BNX2_RXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5856adfc5217SJeff Kirsher 
5857adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK				0x000c5008
5858adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5859adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5860adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5861adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5862adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5863adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5864adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5865adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5866adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5867adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5868adfc5217SJeff Kirsher #define BNX2_RXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5869adfc5217SJeff Kirsher 
5870adfc5217SJeff Kirsher #define BNX2_RXP_CPU_PROGRAM_COUNTER			0x000c501c
5871adfc5217SJeff Kirsher #define BNX2_RXP_CPU_INSTRUCTION			0x000c5020
5872adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DATA_ACCESS			0x000c5024
5873adfc5217SJeff Kirsher #define BNX2_RXP_CPU_INTERRUPT_ENABLE			0x000c5028
5874adfc5217SJeff Kirsher #define BNX2_RXP_CPU_INTERRUPT_VECTOR			0x000c502c
5875adfc5217SJeff Kirsher #define BNX2_RXP_CPU_INTERRUPT_SAVED_PC			0x000c5030
5876adfc5217SJeff Kirsher #define BNX2_RXP_CPU_HW_BREAKPOINT			0x000c5034
5877adfc5217SJeff Kirsher #define BNX2_RXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5878adfc5217SJeff Kirsher #define BNX2_RXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5879adfc5217SJeff Kirsher 
5880adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DEBUG_VECT_PEEK			0x000c5038
5881adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
5882adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
5883adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
5884adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
5885adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
5886adfc5217SJeff Kirsher #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
5887adfc5217SJeff Kirsher 
5888adfc5217SJeff Kirsher #define BNX2_RXP_CPU_LAST_BRANCH_ADDR			0x000c5048
5889adfc5217SJeff Kirsher #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
5890adfc5217SJeff Kirsher #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
5891adfc5217SJeff Kirsher #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
5892adfc5217SJeff Kirsher #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
5893adfc5217SJeff Kirsher 
5894adfc5217SJeff Kirsher #define BNX2_RXP_CPU_REG_FILE				0x000c5200
5895adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL				0x000c537c
5896adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_INC_USAGE_CNT		 (1L<<0)
5897adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE			 (0xfL<<4)
5898adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_0			 (0L<<4)
5899adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_1			 (1L<<4)
5900adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_2			 (2L<<4)
5901adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_3			 (3L<<4)
5902adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_4			 (4L<<4)
5903adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_5			 (5L<<4)
5904adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_6			 (6L<<4)
5905adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_7			 (7L<<4)
5906adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_8			 (8L<<4)
5907adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_9			 (9L<<4)
5908adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_10		 (10L<<4)
5909adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_11		 (11L<<4)
5910adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_12		 (12L<<4)
5911adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_13		 (13L<<4)
5912adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_14		 (14L<<4)
5913adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_15		 (15L<<4)
5914adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_PFE_COUNT			 (0xfL<<12)
5915adfc5217SJeff Kirsher #define BNX2_RXP_PFE_PFE_CTL_OFFSET			 (0x1ffL<<16)
5916adfc5217SJeff Kirsher 
5917adfc5217SJeff Kirsher #define BNX2_RXP_RXPCQ					0x000c5380
5918adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD				0x000c53b8
5919adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_OFFSET			 (0x3ffL<<0)
5920adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_WR_TOP			 (1L<<10)
5921adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_WR_TOP_0			 (0L<<10)
5922adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_WR_TOP_1			 (1L<<10)
5923adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_SFT_RESET			 (1L<<25)
5924adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_RD_DATA			 (1L<<26)
5925adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_ADD_INTERVEN			 (1L<<27)
5926adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_ADD_DATA			 (1L<<28)
5927adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_INTERVENE_CLR			 (1L<<29)
5928adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_POP				 (1L<<30)
5929adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CMD_BUSY				 (1L<<31)
5930adfc5217SJeff Kirsher 
5931adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CTL				0x000c53bc
5932adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CTL_INTERVENE			 (1L<<0)
5933adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CTL_OVERFLOW			 (1L<<1)
5934adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5935adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5936adfc5217SJeff Kirsher #define BNX2_RXP_CFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5937adfc5217SJeff Kirsher 
5938adfc5217SJeff Kirsher #define BNX2_RXP_RXPQ					0x000c53c0
5939adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD				0x000c53f8
5940adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
5941adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_WR_TOP				 (1L<<10)
5942adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
5943adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
5944adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_SFT_RESET			 (1L<<25)
5945adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_RD_DATA			 (1L<<26)
5946adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5947adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_ADD_DATA			 (1L<<28)
5948adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5949adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_POP				 (1L<<30)
5950adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CMD_BUSY				 (1L<<31)
5951adfc5217SJeff Kirsher 
5952adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CTL				0x000c53fc
5953adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CTL_INTERVENE			 (1L<<0)
5954adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CTL_OVERFLOW			 (1L<<1)
5955adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5956adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5957adfc5217SJeff Kirsher #define BNX2_RXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5958adfc5217SJeff Kirsher 
5959adfc5217SJeff Kirsher #define BNX2_RXP_SCRATCH				0x000e0000
5960adfc5217SJeff Kirsher #define BNX2_RXP_SCRATCH_RXP_FLOOD			 0x000e0024
5961adfc5217SJeff Kirsher #define BNX2_RXP_SCRATCH_RSS_TBL_SZ			 0x000e0038
5962adfc5217SJeff Kirsher #define BNX2_RXP_SCRATCH_RSS_TBL			 0x000e003c
5963adfc5217SJeff Kirsher #define BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES		 128
5964adfc5217SJeff Kirsher 
5965adfc5217SJeff Kirsher 
5966adfc5217SJeff Kirsher /*
5967adfc5217SJeff Kirsher  *  com_reg definition
5968adfc5217SJeff Kirsher  *  offset: 0x100000
5969adfc5217SJeff Kirsher  */
5970adfc5217SJeff Kirsher #define BNX2_COM_CKSUM_ERROR_STATUS			0x00100000
5971adfc5217SJeff Kirsher #define BNX2_COM_CKSUM_ERROR_STATUS_CALCULATED		 (0xffffL<<0)
5972adfc5217SJeff Kirsher #define BNX2_COM_CKSUM_ERROR_STATUS_EXPECTED		 (0xffffL<<16)
5973adfc5217SJeff Kirsher 
5974adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE				0x00105000
5975adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_LOCAL_RST			 (1L<<0)
5976adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_STEP_ENA			 (1L<<1)
5977adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5978adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5979adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_MSG_BIT1			 (1L<<6)
5980adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5981adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_SOFT_HALT			 (1L<<10)
5982adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5983adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5984adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5985adfc5217SJeff Kirsher #define BNX2_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5986adfc5217SJeff Kirsher 
5987adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE				0x00105004
5988adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_BREAKPOINT			 (1L<<0)
5989adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5990adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5991adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5992adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5993adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_BAD_PC_HALTED		 (1L<<6)
5994adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5995adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5996adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_SOFT_HALTED			 (1L<<10)
5997adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
59988a9ea323SLinus Torvalds #define BNX2_COM_CPU_STATE_INTERRUPT			 (1L<<12)
5999adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
6000adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
6001adfc5217SJeff Kirsher #define BNX2_COM_CPU_STATE_BLOCKED_READ			 (1L<<31)
6002adfc5217SJeff Kirsher 
6003adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK				0x00105008
6004adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
6005adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
6006adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
6007adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
6008adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
6009adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
6010adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
6011adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
6012adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
6013adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
6014adfc5217SJeff Kirsher #define BNX2_COM_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
6015adfc5217SJeff Kirsher 
6016adfc5217SJeff Kirsher #define BNX2_COM_CPU_PROGRAM_COUNTER			0x0010501c
6017adfc5217SJeff Kirsher #define BNX2_COM_CPU_INSTRUCTION			0x00105020
6018adfc5217SJeff Kirsher #define BNX2_COM_CPU_DATA_ACCESS			0x00105024
6019adfc5217SJeff Kirsher #define BNX2_COM_CPU_INTERRUPT_ENABLE			0x00105028
6020adfc5217SJeff Kirsher #define BNX2_COM_CPU_INTERRUPT_VECTOR			0x0010502c
6021adfc5217SJeff Kirsher #define BNX2_COM_CPU_INTERRUPT_SAVED_PC			0x00105030
6022adfc5217SJeff Kirsher #define BNX2_COM_CPU_HW_BREAKPOINT			0x00105034
6023adfc5217SJeff Kirsher #define BNX2_COM_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
6024adfc5217SJeff Kirsher #define BNX2_COM_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
6025adfc5217SJeff Kirsher 
6026adfc5217SJeff Kirsher #define BNX2_COM_CPU_DEBUG_VECT_PEEK			0x00105038
6027adfc5217SJeff Kirsher #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
6028adfc5217SJeff Kirsher #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
6029adfc5217SJeff Kirsher #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
6030adfc5217SJeff Kirsher #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
6031adfc5217SJeff Kirsher #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
6032adfc5217SJeff Kirsher #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
6033adfc5217SJeff Kirsher 
6034adfc5217SJeff Kirsher #define BNX2_COM_CPU_LAST_BRANCH_ADDR			0x00105048
6035adfc5217SJeff Kirsher #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
6036adfc5217SJeff Kirsher #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
6037adfc5217SJeff Kirsher #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
6038adfc5217SJeff Kirsher #define BNX2_COM_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
6039adfc5217SJeff Kirsher 
6040adfc5217SJeff Kirsher #define BNX2_COM_CPU_REG_FILE				0x00105200
6041adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL			0x001052bc
6042adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_INC_USAGE_CNT	 (1L<<0)
6043adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE		 (0xfL<<4)
6044adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_0		 (0L<<4)
6045adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_1		 (1L<<4)
6046adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_2		 (2L<<4)
6047adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_3		 (3L<<4)
6048adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_4		 (4L<<4)
6049adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_5		 (5L<<4)
6050adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_6		 (6L<<4)
6051adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_7		 (7L<<4)
6052adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_8		 (8L<<4)
6053adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_9		 (9L<<4)
6054adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_10		 (10L<<4)
6055adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_11		 (11L<<4)
6056adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_12		 (12L<<4)
6057adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_13		 (13L<<4)
6058adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_14		 (14L<<4)
6059adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_15		 (15L<<4)
6060adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_COUNT		 (0xfL<<12)
6061adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_PFE_PFE_CTL_OFFSET		 (0x1ffL<<16)
6062adfc5217SJeff Kirsher 
6063adfc5217SJeff Kirsher #define BNX2_COM_COMXQ					0x00105340
6064adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD				0x00105378
6065adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
6066adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP			 (1L<<10)
6067adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
6068adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
6069adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_SFT_RESET		 (1L<<25)
6070adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_RD_DATA			 (1L<<26)
6071adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
6072adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_ADD_DATA			 (1L<<28)
6073adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
6074adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_POP			 (1L<<30)
6075adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CMD_BUSY			 (1L<<31)
6076adfc5217SJeff Kirsher 
6077adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CTL				0x0010537c
6078adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CTL_INTERVENE		 (1L<<0)
6079adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CTL_OVERFLOW			 (1L<<1)
6080adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
6081adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
6082adfc5217SJeff Kirsher #define BNX2_COM_COMXQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
6083adfc5217SJeff Kirsher 
6084adfc5217SJeff Kirsher #define BNX2_COM_COMTQ					0x00105380
6085adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD				0x001053b8
6086adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
6087adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP			 (1L<<10)
6088adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
6089adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
6090adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_SFT_RESET		 (1L<<25)
6091adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_RD_DATA			 (1L<<26)
6092adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
6093adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_ADD_DATA			 (1L<<28)
6094adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
6095adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_POP			 (1L<<30)
6096adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CMD_BUSY			 (1L<<31)
6097adfc5217SJeff Kirsher 
6098adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CTL				0x001053bc
6099adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CTL_INTERVENE		 (1L<<0)
6100adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CTL_OVERFLOW			 (1L<<1)
6101adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
6102adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
6103adfc5217SJeff Kirsher #define BNX2_COM_COMTQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
6104adfc5217SJeff Kirsher 
6105adfc5217SJeff Kirsher #define BNX2_COM_COMQ					0x001053c0
6106adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD				0x001053f8
6107adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
6108adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP			 (1L<<10)
6109adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
6110adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
6111adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_SFT_RESET			 (1L<<25)
6112adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_RD_DATA			 (1L<<26)
6113adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
6114adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_ADD_DATA			 (1L<<28)
6115adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
6116adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_POP			 (1L<<30)
6117adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CMD_BUSY			 (1L<<31)
6118adfc5217SJeff Kirsher 
6119adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CTL				0x001053fc
6120adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CTL_INTERVENE			 (1L<<0)
6121adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CTL_OVERFLOW			 (1L<<1)
6122adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
6123adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
6124adfc5217SJeff Kirsher #define BNX2_COM_COMQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
6125adfc5217SJeff Kirsher 
6126adfc5217SJeff Kirsher #define BNX2_COM_SCRATCH				0x00120000
6127adfc5217SJeff Kirsher 
6128adfc5217SJeff Kirsher #define BNX2_FW_RX_LOW_LATENCY				 0x00120058
6129adfc5217SJeff Kirsher #define BNX2_FW_RX_DROP_COUNT				 0x00120084
6130adfc5217SJeff Kirsher 
6131adfc5217SJeff Kirsher 
6132adfc5217SJeff Kirsher /*
6133adfc5217SJeff Kirsher  *  cp_reg definition
6134adfc5217SJeff Kirsher  *  offset: 0x180000
6135adfc5217SJeff Kirsher  */
6136adfc5217SJeff Kirsher #define BNX2_CP_CKSUM_ERROR_STATUS			0x00180000
6137adfc5217SJeff Kirsher #define BNX2_CP_CKSUM_ERROR_STATUS_CALCULATED		 (0xffffL<<0)
6138adfc5217SJeff Kirsher #define BNX2_CP_CKSUM_ERROR_STATUS_EXPECTED		 (0xffffL<<16)
6139adfc5217SJeff Kirsher 
6140adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE				0x00185000
6141adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_LOCAL_RST			 (1L<<0)
6142adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_STEP_ENA			 (1L<<1)
6143adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
6144adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
6145adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_MSG_BIT1			 (1L<<6)
6146adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
6147adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_SOFT_HALT			 (1L<<10)
6148adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
6149adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
6150adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
6151adfc5217SJeff Kirsher #define BNX2_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
6152adfc5217SJeff Kirsher 
6153adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE				0x00185004
6154adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_BREAKPOINT			 (1L<<0)
6155adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
6156adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
6157adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
6158adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
6159adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_BAD_PC_HALTED			 (1L<<6)
6160adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
6161adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
6162adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_SOFT_HALTED			 (1L<<10)
6163adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
61648a9ea323SLinus Torvalds #define BNX2_CP_CPU_STATE_INTERRUPT			 (1L<<12)
6165adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
6166adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
6167adfc5217SJeff Kirsher #define BNX2_CP_CPU_STATE_BLOCKED_READ			 (1L<<31)
6168adfc5217SJeff Kirsher 
6169adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK				0x00185008
6170adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
6171adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
6172adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
6173adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
6174adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
6175adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
6176adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
6177adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
6178adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK		 (1L<<10)
6179adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
6180adfc5217SJeff Kirsher #define BNX2_CP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
6181adfc5217SJeff Kirsher 
6182adfc5217SJeff Kirsher #define BNX2_CP_CPU_PROGRAM_COUNTER			0x0018501c
6183adfc5217SJeff Kirsher #define BNX2_CP_CPU_INSTRUCTION				0x00185020
6184adfc5217SJeff Kirsher #define BNX2_CP_CPU_DATA_ACCESS				0x00185024
6185adfc5217SJeff Kirsher #define BNX2_CP_CPU_INTERRUPT_ENABLE			0x00185028
6186adfc5217SJeff Kirsher #define BNX2_CP_CPU_INTERRUPT_VECTOR			0x0018502c
6187adfc5217SJeff Kirsher #define BNX2_CP_CPU_INTERRUPT_SAVED_PC			0x00185030
6188adfc5217SJeff Kirsher #define BNX2_CP_CPU_HW_BREAKPOINT			0x00185034
6189adfc5217SJeff Kirsher #define BNX2_CP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
6190adfc5217SJeff Kirsher #define BNX2_CP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
6191adfc5217SJeff Kirsher 
6192adfc5217SJeff Kirsher #define BNX2_CP_CPU_DEBUG_VECT_PEEK			0x00185038
6193adfc5217SJeff Kirsher #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
6194adfc5217SJeff Kirsher #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
6195adfc5217SJeff Kirsher #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
6196adfc5217SJeff Kirsher #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
6197adfc5217SJeff Kirsher #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
6198adfc5217SJeff Kirsher #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
6199adfc5217SJeff Kirsher 
6200adfc5217SJeff Kirsher #define BNX2_CP_CPU_LAST_BRANCH_ADDR			0x00185048
6201adfc5217SJeff Kirsher #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
6202adfc5217SJeff Kirsher #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
6203adfc5217SJeff Kirsher #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
6204adfc5217SJeff Kirsher #define BNX2_CP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
6205adfc5217SJeff Kirsher 
6206adfc5217SJeff Kirsher #define BNX2_CP_CPU_REG_FILE				0x00185200
6207adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL				0x001853bc
6208adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_INC_USAGE_CNT		 (1L<<0)
6209adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE		 (0xfL<<4)
6210adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_0		 (0L<<4)
6211adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_1		 (1L<<4)
6212adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_2		 (2L<<4)
6213adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_3		 (3L<<4)
6214adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_4		 (4L<<4)
6215adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_5		 (5L<<4)
6216adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_6		 (6L<<4)
6217adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_7		 (7L<<4)
6218adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_8		 (8L<<4)
6219adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_9		 (9L<<4)
6220adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_10		 (10L<<4)
6221adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_11		 (11L<<4)
6222adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_12		 (12L<<4)
6223adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_13		 (13L<<4)
6224adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_14		 (14L<<4)
6225adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_15		 (15L<<4)
6226adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_COUNT		 (0xfL<<12)
6227adfc5217SJeff Kirsher #define BNX2_CP_CPQ_PFE_PFE_CTL_OFFSET			 (0x1ffL<<16)
6228adfc5217SJeff Kirsher 
6229adfc5217SJeff Kirsher #define BNX2_CP_CPQ					0x001853c0
6230adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD				0x001853f8
6231adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
6232adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP			 (1L<<10)
6233adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
6234adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
6235adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
6236adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_RD_DATA			 (1L<<26)
6237adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
6238adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
6239adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
6240adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_POP				 (1L<<30)
6241adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CMD_BUSY			 (1L<<31)
6242adfc5217SJeff Kirsher 
6243adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CTL				0x001853fc
6244adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CTL_INTERVENE			 (1L<<0)
6245adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
6246adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
6247adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
6248adfc5217SJeff Kirsher #define BNX2_CP_CPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
6249adfc5217SJeff Kirsher 
6250adfc5217SJeff Kirsher #define BNX2_CP_SCRATCH					0x001a0000
6251adfc5217SJeff Kirsher 
6252adfc5217SJeff Kirsher #define BNX2_FW_MAX_ISCSI_CONN				 0x001a0080
6253adfc5217SJeff Kirsher 
6254adfc5217SJeff Kirsher 
6255adfc5217SJeff Kirsher /*
6256adfc5217SJeff Kirsher  *  mcp_reg definition
6257adfc5217SJeff Kirsher  *  offset: 0x140000
6258adfc5217SJeff Kirsher  */
6259adfc5217SJeff Kirsher #define BNX2_MCP_MCP_CONTROL				0x00140080
6260adfc5217SJeff Kirsher #define BNX2_MCP_MCP_CONTROL_SMBUS_SEL			 (1L<<30)
6261adfc5217SJeff Kirsher #define BNX2_MCP_MCP_CONTROL_MCP_ISOLATE		 (1L<<31)
6262adfc5217SJeff Kirsher 
6263adfc5217SJeff Kirsher #define BNX2_MCP_MCP_ATTENTION_STATUS			0x00140084
6264adfc5217SJeff Kirsher #define BNX2_MCP_MCP_ATTENTION_STATUS_DRV_DOORBELL	 (1L<<29)
6265adfc5217SJeff Kirsher #define BNX2_MCP_MCP_ATTENTION_STATUS_WATCHDOG_TIMEOUT	 (1L<<30)
6266adfc5217SJeff Kirsher #define BNX2_MCP_MCP_ATTENTION_STATUS_CPU_EVENT		 (1L<<31)
6267adfc5217SJeff Kirsher 
6268adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_CONTROL			0x00140088
6269adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_CONTROL_MCP_HEARTBEAT_ENABLE	 (1L<<31)
6270adfc5217SJeff Kirsher 
6271adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_STATUS			0x0014008c
6272adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_STATUS_MCP_HEARTBEAT_PERIOD	 (0x7ffL<<0)
6273adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_STATUS_VALID		 (1L<<31)
6274adfc5217SJeff Kirsher 
6275adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT				0x00140090
6276adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_COUNT	 (0x3fffffffL<<0)
6277adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_INC	 (1L<<30)
6278adfc5217SJeff Kirsher #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_RESET	 (1L<<31)
6279adfc5217SJeff Kirsher 
6280adfc5217SJeff Kirsher #define BNX2_MCP_WATCHDOG_RESET				0x00140094
6281adfc5217SJeff Kirsher #define BNX2_MCP_WATCHDOG_RESET_WATCHDOG_RESET		 (1L<<31)
6282adfc5217SJeff Kirsher 
6283adfc5217SJeff Kirsher #define BNX2_MCP_WATCHDOG_CONTROL			0x00140098
6284adfc5217SJeff Kirsher #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_TIMEOUT	 (0xfffffffL<<0)
6285adfc5217SJeff Kirsher #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ATTN		 (1L<<29)
6286adfc5217SJeff Kirsher #define BNX2_MCP_WATCHDOG_CONTROL_MCP_RST_ENABLE	 (1L<<30)
6287adfc5217SJeff Kirsher #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ENABLE	 (1L<<31)
6288adfc5217SJeff Kirsher 
6289adfc5217SJeff Kirsher #define BNX2_MCP_ACCESS_LOCK				0x0014009c
6290adfc5217SJeff Kirsher #define BNX2_MCP_ACCESS_LOCK_LOCK			 (1L<<31)
6291adfc5217SJeff Kirsher 
6292adfc5217SJeff Kirsher #define BNX2_MCP_TOE_ID					0x001400a0
6293adfc5217SJeff Kirsher #define BNX2_MCP_TOE_ID_FUNCTION_ID			 (1L<<31)
6294adfc5217SJeff Kirsher 
6295adfc5217SJeff Kirsher #define BNX2_MCP_MAILBOX_CFG				0x001400a4
6296adfc5217SJeff Kirsher #define BNX2_MCP_MAILBOX_CFG_MAILBOX_OFFSET		 (0x3fffL<<0)
6297adfc5217SJeff Kirsher #define BNX2_MCP_MAILBOX_CFG_MAILBOX_SIZE		 (0xfffL<<20)
6298adfc5217SJeff Kirsher 
6299adfc5217SJeff Kirsher #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC			0x001400a8
6300adfc5217SJeff Kirsher #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_OFFSET	 (0x3fffL<<0)
6301adfc5217SJeff Kirsher #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_SIZE	 (0xfffL<<20)
6302adfc5217SJeff Kirsher 
6303adfc5217SJeff Kirsher #define BNX2_MCP_MCP_DOORBELL				0x001400ac
6304adfc5217SJeff Kirsher #define BNX2_MCP_MCP_DOORBELL_MCP_DOORBELL		 (1L<<31)
6305adfc5217SJeff Kirsher 
6306adfc5217SJeff Kirsher #define BNX2_MCP_DRIVER_DOORBELL			0x001400b0
6307adfc5217SJeff Kirsher #define BNX2_MCP_DRIVER_DOORBELL_DRIVER_DOORBELL	 (1L<<31)
6308adfc5217SJeff Kirsher 
6309adfc5217SJeff Kirsher #define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC		0x001400b4
6310adfc5217SJeff Kirsher #define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC_DRIVER_DOORBELL	 (1L<<31)
6311adfc5217SJeff Kirsher 
6312adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE				0x00145000
6313adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_LOCAL_RST			 (1L<<0)
6314adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_STEP_ENA			 (1L<<1)
6315adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
6316adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
6317adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_MSG_BIT1			 (1L<<6)
6318adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
6319adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_SOFT_HALT			 (1L<<10)
6320adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
6321adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
6322adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
6323adfc5217SJeff Kirsher #define BNX2_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
6324adfc5217SJeff Kirsher 
6325adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE				0x00145004
6326adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_BREAKPOINT			 (1L<<0)
6327adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
6328adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
6329adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
6330adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
6331adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_BAD_PC_HALTED		 (1L<<6)
6332adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
6333adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
6334adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_SOFT_HALTED			 (1L<<10)
6335adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
63368a9ea323SLinus Torvalds #define BNX2_MCP_CPU_STATE_INTERRUPT			 (1L<<12)
6337adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
6338adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
6339adfc5217SJeff Kirsher #define BNX2_MCP_CPU_STATE_BLOCKED_READ			 (1L<<31)
6340adfc5217SJeff Kirsher 
6341adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK				0x00145008
6342adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
6343adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
6344adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
6345adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
6346adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
6347adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
6348adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
6349adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
6350adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
6351adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
6352adfc5217SJeff Kirsher #define BNX2_MCP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
6353adfc5217SJeff Kirsher 
6354adfc5217SJeff Kirsher #define BNX2_MCP_CPU_PROGRAM_COUNTER			0x0014501c
6355adfc5217SJeff Kirsher #define BNX2_MCP_CPU_INSTRUCTION			0x00145020
6356adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DATA_ACCESS			0x00145024
6357adfc5217SJeff Kirsher #define BNX2_MCP_CPU_INTERRUPT_ENABLE			0x00145028
6358adfc5217SJeff Kirsher #define BNX2_MCP_CPU_INTERRUPT_VECTOR			0x0014502c
6359adfc5217SJeff Kirsher #define BNX2_MCP_CPU_INTERRUPT_SAVED_PC			0x00145030
6360adfc5217SJeff Kirsher #define BNX2_MCP_CPU_HW_BREAKPOINT			0x00145034
6361adfc5217SJeff Kirsher #define BNX2_MCP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
6362adfc5217SJeff Kirsher #define BNX2_MCP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
6363adfc5217SJeff Kirsher 
6364adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DEBUG_VECT_PEEK			0x00145038
6365adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
6366adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
6367adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_SEL		 (0xfL<<12)
6368adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
6369adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
6370adfc5217SJeff Kirsher #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_SEL		 (0xfL<<28)
6371adfc5217SJeff Kirsher 
6372adfc5217SJeff Kirsher #define BNX2_MCP_CPU_LAST_BRANCH_ADDR			0x00145048
6373adfc5217SJeff Kirsher #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE		 (1L<<1)
6374adfc5217SJeff Kirsher #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP		 (0L<<1)
6375adfc5217SJeff Kirsher #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH	 (1L<<1)
6376adfc5217SJeff Kirsher #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_LBA		 (0x3fffffffL<<2)
6377adfc5217SJeff Kirsher 
6378adfc5217SJeff Kirsher #define BNX2_MCP_CPU_REG_FILE				0x00145200
6379adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ					0x001453c0
6380adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD				0x001453f8
6381adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
6382adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP			 (1L<<10)
6383adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
6384adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
6385adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
6386adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_RD_DATA			 (1L<<26)
6387adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
6388adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
6389adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
6390adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_POP			 (1L<<30)
6391adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CMD_BUSY			 (1L<<31)
6392adfc5217SJeff Kirsher 
6393adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CTL				0x001453fc
6394adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CTL_INTERVENE			 (1L<<0)
6395adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
6396adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
6397adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
6398adfc5217SJeff Kirsher #define BNX2_MCP_MCPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
6399adfc5217SJeff Kirsher 
6400adfc5217SJeff Kirsher #define BNX2_MCP_ROM					0x00150000
6401adfc5217SJeff Kirsher #define BNX2_MCP_SCRATCH				0x00160000
6402adfc5217SJeff Kirsher #define BNX2_MCP_STATE_P1				 0x0016f9c8
6403adfc5217SJeff Kirsher #define BNX2_MCP_STATE_P0				 0x0016fdc8
6404adfc5217SJeff Kirsher #define BNX2_MCP_STATE_P1_5708				 0x001699c8
6405adfc5217SJeff Kirsher #define BNX2_MCP_STATE_P0_5708				 0x00169dc8
6406adfc5217SJeff Kirsher 
6407adfc5217SJeff Kirsher #define BNX2_SHM_HDR_SIGNATURE				BNX2_MCP_SCRATCH
6408adfc5217SJeff Kirsher #define BNX2_SHM_HDR_SIGNATURE_SIG_MASK			 0xffff0000
6409adfc5217SJeff Kirsher #define BNX2_SHM_HDR_SIGNATURE_SIG			 0x53530000
6410adfc5217SJeff Kirsher #define BNX2_SHM_HDR_SIGNATURE_VER_MASK			 0x000000ff
6411adfc5217SJeff Kirsher #define BNX2_SHM_HDR_SIGNATURE_VER_ONE			 0x00000001
6412adfc5217SJeff Kirsher 
6413adfc5217SJeff Kirsher #define BNX2_SHM_HDR_ADDR_0				BNX2_MCP_SCRATCH + 4
6414adfc5217SJeff Kirsher #define BNX2_SHM_HDR_ADDR_1				BNX2_MCP_SCRATCH + 8
6415adfc5217SJeff Kirsher 
6416adfc5217SJeff Kirsher 
6417adfc5217SJeff Kirsher #define NUM_MC_HASH_REGISTERS   8
6418adfc5217SJeff Kirsher 
6419adfc5217SJeff Kirsher 
6420adfc5217SJeff Kirsher /* PHY_ID1: bits 31-16; PHY_ID2: bits 15-0.  */
6421adfc5217SJeff Kirsher #define PHY_BCM5706_PHY_ID                          0x00206160
6422adfc5217SJeff Kirsher 
6423adfc5217SJeff Kirsher #define PHY_ID(id)                                  ((id) & 0xfffffff0)
6424adfc5217SJeff Kirsher #define PHY_REV_ID(id)                              ((id) & 0xf)
6425adfc5217SJeff Kirsher 
6426adfc5217SJeff Kirsher /* 5708 Serdes PHY registers */
6427adfc5217SJeff Kirsher 
6428adfc5217SJeff Kirsher #define BCM5708S_BMCR_FORCE_2500		0x20
6429adfc5217SJeff Kirsher 
6430adfc5217SJeff Kirsher #define BCM5708S_UP1				0xb
6431adfc5217SJeff Kirsher 
6432adfc5217SJeff Kirsher #define BCM5708S_UP1_2G5			0x1
6433adfc5217SJeff Kirsher 
6434adfc5217SJeff Kirsher #define BCM5708S_BLK_ADDR			0x1f
6435adfc5217SJeff Kirsher 
6436adfc5217SJeff Kirsher #define BCM5708S_BLK_ADDR_DIG			0x0000
6437adfc5217SJeff Kirsher #define BCM5708S_BLK_ADDR_DIG3			0x0002
6438adfc5217SJeff Kirsher #define BCM5708S_BLK_ADDR_TX_MISC		0x0005
6439adfc5217SJeff Kirsher 
6440adfc5217SJeff Kirsher /* Digital Block */
6441adfc5217SJeff Kirsher #define BCM5708S_1000X_CTL1			0x10
6442adfc5217SJeff Kirsher 
6443adfc5217SJeff Kirsher #define BCM5708S_1000X_CTL1_FIBER_MODE		0x0001
6444adfc5217SJeff Kirsher #define BCM5708S_1000X_CTL1_AUTODET_EN		0x0010
6445adfc5217SJeff Kirsher 
6446adfc5217SJeff Kirsher #define BCM5708S_1000X_CTL2			0x11
6447adfc5217SJeff Kirsher 
6448adfc5217SJeff Kirsher #define BCM5708S_1000X_CTL2_PLLEL_DET_EN	0x0001
6449adfc5217SJeff Kirsher 
6450adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1			0x14
6451adfc5217SJeff Kirsher 
6452adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_SGMII		0x0001
6453adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_LINK		0x0002
6454adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_FD			0x0004
6455adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_SPEED_MASK		0x0018
6456adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_SPEED_10		0x0000
6457adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_SPEED_100		0x0008
6458adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_SPEED_1G		0x0010
6459adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_SPEED_2G5		0x0018
6460adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_TX_PAUSE		0x0020
6461adfc5217SJeff Kirsher #define BCM5708S_1000X_STAT1_RX_PAUSE		0x0040
6462adfc5217SJeff Kirsher 
6463adfc5217SJeff Kirsher /* Digital3 Block */
6464adfc5217SJeff Kirsher #define BCM5708S_DIG_3_0			0x10
6465adfc5217SJeff Kirsher 
6466adfc5217SJeff Kirsher #define BCM5708S_DIG_3_0_USE_IEEE		0x0001
6467adfc5217SJeff Kirsher 
6468adfc5217SJeff Kirsher /* Tx/Misc Block */
6469adfc5217SJeff Kirsher #define BCM5708S_TX_ACTL1			0x15
6470adfc5217SJeff Kirsher 
6471adfc5217SJeff Kirsher #define BCM5708S_TX_ACTL1_DRIVER_VCM		0x30
6472adfc5217SJeff Kirsher 
6473adfc5217SJeff Kirsher #define BCM5708S_TX_ACTL3			0x17
6474adfc5217SJeff Kirsher 
64754016baddSMichael Chan #define MII_BNX2_EXT_STATUS			0x11
64764016baddSMichael Chan #define EXT_STATUS_MDIX				 (1 << 13)
64774016baddSMichael Chan 
647841033b65SMichael Chan #define MII_BNX2_AUX_CTL			0x18
647941033b65SMichael Chan #define AUX_CTL_MISC_CTL			 0x7007
648041033b65SMichael Chan #define AUX_CTL_MISC_CTL_WIRESPEED		  (1 << 4)
648141033b65SMichael Chan #define AUX_CTL_MISC_CTL_AUTOMDIX		  (1 << 9)
648241033b65SMichael Chan #define AUX_CTL_MISC_CTL_WR			  (1 << 15)
648341033b65SMichael Chan 
6484adfc5217SJeff Kirsher #define MII_BNX2_DSP_RW_PORT			0x15
6485adfc5217SJeff Kirsher #define MII_BNX2_DSP_ADDRESS			0x17
6486adfc5217SJeff Kirsher #define MII_BNX2_DSP_EXPAND_REG			 0x0f00
6487adfc5217SJeff Kirsher #define MII_EXPAND_REG1				  (MII_BNX2_DSP_EXPAND_REG | 1)
6488adfc5217SJeff Kirsher #define MII_EXPAND_REG1_RUDI_C			   0x20
6489adfc5217SJeff Kirsher #define MII_EXPAND_SERDES_CTL			  (MII_BNX2_DSP_EXPAND_REG | 3)
6490adfc5217SJeff Kirsher 
6491adfc5217SJeff Kirsher #define MII_BNX2_MISC_SHADOW			0x1c
6492adfc5217SJeff Kirsher #define MISC_SHDW_AN_DBG			 0x6800
6493adfc5217SJeff Kirsher #define MISC_SHDW_AN_DBG_NOSYNC			  0x0002
6494adfc5217SJeff Kirsher #define MISC_SHDW_AN_DBG_RUDI_INVALID		  0x0100
6495adfc5217SJeff Kirsher #define MISC_SHDW_MODE_CTL			 0x7c00
6496adfc5217SJeff Kirsher #define MISC_SHDW_MODE_CTL_SIG_DET		  0x0010
6497adfc5217SJeff Kirsher 
6498adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR			0x1f
6499adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_IEEE0			 0x0000
6500adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_GP_STATUS		 0x8120
6501adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_STATUS1		  0x1b
6502adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_SPEED_MSK		   0x3f00
6503adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_SPEED_10		   0x0000
6504adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_SPEED_100		   0x0100
6505adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_SPEED_1G		   0x0200
6506adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_SPEED_2_5G		   0x0300
6507adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_SPEED_1GKV		   0x0d00
6508adfc5217SJeff Kirsher #define MII_BNX2_GP_TOP_AN_FD			   0x8
6509adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_SERDES_DIG		 0x8300
6510adfc5217SJeff Kirsher #define MII_BNX2_SERDES_DIG_1000XCTL1		  0x10
6511adfc5217SJeff Kirsher #define MII_BNX2_SD_1000XCTL1_FIBER		   0x01
6512adfc5217SJeff Kirsher #define MII_BNX2_SD_1000XCTL1_AUTODET		   0x10
6513adfc5217SJeff Kirsher #define MII_BNX2_SERDES_DIG_MISC1		  0x18
6514adfc5217SJeff Kirsher #define MII_BNX2_SD_MISC1_FORCE_MSK		   0xf
6515adfc5217SJeff Kirsher #define MII_BNX2_SD_MISC1_FORCE_2_5G		   0x0
6516adfc5217SJeff Kirsher #define MII_BNX2_SD_MISC1_FORCE			   0x10
6517adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_OVER1G		 0x8320
6518adfc5217SJeff Kirsher #define MII_BNX2_OVER1G_UP1			  0x19
6519adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_BAM_NXTPG		 0x8350
6520adfc5217SJeff Kirsher #define MII_BNX2_BAM_NXTPG_CTL			  0x10
6521adfc5217SJeff Kirsher #define MII_BNX2_NXTPG_CTL_BAM			   0x1
6522adfc5217SJeff Kirsher #define MII_BNX2_NXTPG_CTL_T2			   0x2
6523adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_CL73_USERB0		 0x8370
6524adfc5217SJeff Kirsher #define MII_BNX2_CL73_BAM_CTL1			  0x12
6525adfc5217SJeff Kirsher #define MII_BNX2_CL73_BAM_EN			   0x8000
6526adfc5217SJeff Kirsher #define MII_BNX2_CL73_BAM_STA_MGR_EN		   0x4000
6527adfc5217SJeff Kirsher #define MII_BNX2_CL73_BAM_NP_AFT_BP_EN		   0x2000
6528adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_AER			 0xffd0
6529adfc5217SJeff Kirsher #define MII_BNX2_AER_AER			  0x1e
6530adfc5217SJeff Kirsher #define MII_BNX2_AER_AER_AN_MMD			   0x3800
6531adfc5217SJeff Kirsher #define MII_BNX2_BLK_ADDR_COMBO_IEEEB0		 0xffe0
6532adfc5217SJeff Kirsher 
6533*e1c6dccaSJarod Wilson #define MIN_ETHERNET_PACKET_SIZE	(ETH_ZLEN - ETH_HLEN)
6534*e1c6dccaSJarod Wilson #define MAX_ETHERNET_PACKET_SIZE	ETH_DATA_LEN
6535*e1c6dccaSJarod Wilson #define MAX_ETHERNET_JUMBO_PACKET_SIZE	9000
6536adfc5217SJeff Kirsher 
6537adfc5217SJeff Kirsher #define BNX2_RX_COPY_THRESH		128
6538adfc5217SJeff Kirsher 
6539adfc5217SJeff Kirsher #define BNX2_MISC_ENABLE_DEFAULT	0x17ffffff
6540adfc5217SJeff Kirsher 
6541adfc5217SJeff Kirsher #define BNX2_START_UNICAST_ADDRESS_INDEX	4
6542adfc5217SJeff Kirsher #define BNX2_END_UNICAST_ADDRESS_INDEX		7
6543adfc5217SJeff Kirsher #define BNX2_MAX_UNICAST_ADDRESSES     	(BNX2_END_UNICAST_ADDRESS_INDEX - \
6544adfc5217SJeff Kirsher 					 BNX2_START_UNICAST_ADDRESS_INDEX + 1)
6545adfc5217SJeff Kirsher 
6546adfc5217SJeff Kirsher #define DMA_READ_CHANS	5
6547adfc5217SJeff Kirsher #define DMA_WRITE_CHANS	3
6548adfc5217SJeff Kirsher 
6549adfc5217SJeff Kirsher /* Use CPU native page size up to 16K for the ring sizes.  */
6550adfc5217SJeff Kirsher #if (PAGE_SHIFT > 14)
65512bc4078eSMichael Chan #define BNX2_PAGE_BITS	14
6552adfc5217SJeff Kirsher #else
65532bc4078eSMichael Chan #define BNX2_PAGE_BITS	PAGE_SHIFT
6554adfc5217SJeff Kirsher #endif
65552bc4078eSMichael Chan #define BNX2_PAGE_SIZE	(1 << BNX2_PAGE_BITS)
6556adfc5217SJeff Kirsher 
65572bc4078eSMichael Chan #define BNX2_TX_DESC_CNT  (BNX2_PAGE_SIZE / sizeof(struct bnx2_tx_bd))
65582bc4078eSMichael Chan #define BNX2_MAX_TX_DESC_CNT (BNX2_TX_DESC_CNT - 1)
6559adfc5217SJeff Kirsher 
65602bc4078eSMichael Chan #define BNX2_MAX_RX_RINGS	8
65612bc4078eSMichael Chan #define BNX2_MAX_RX_PG_RINGS	32
65622bc4078eSMichael Chan #define BNX2_RX_DESC_CNT  (BNX2_PAGE_SIZE / sizeof(struct bnx2_rx_bd))
65632bc4078eSMichael Chan #define BNX2_MAX_RX_DESC_CNT (BNX2_RX_DESC_CNT - 1)
65642bc4078eSMichael Chan #define BNX2_MAX_TOTAL_RX_DESC_CNT (BNX2_MAX_RX_DESC_CNT * BNX2_MAX_RX_RINGS)
65652bc4078eSMichael Chan #define BNX2_MAX_TOTAL_RX_PG_DESC_CNT	\
65662bc4078eSMichael Chan 	(BNX2_MAX_RX_DESC_CNT * BNX2_MAX_RX_PG_RINGS)
6567adfc5217SJeff Kirsher 
65682bc4078eSMichael Chan #define BNX2_NEXT_TX_BD(x) (((x) & (BNX2_MAX_TX_DESC_CNT - 1)) ==	\
65692bc4078eSMichael Chan 		(BNX2_MAX_TX_DESC_CNT - 1)) ?				\
6570adfc5217SJeff Kirsher 	(x) + 2 : (x) + 1
6571adfc5217SJeff Kirsher 
65722bc4078eSMichael Chan #define BNX2_TX_RING_IDX(x) ((x) & BNX2_MAX_TX_DESC_CNT)
6573adfc5217SJeff Kirsher 
65742bc4078eSMichael Chan #define BNX2_NEXT_RX_BD(x) (((x) & (BNX2_MAX_RX_DESC_CNT - 1)) ==	\
65752bc4078eSMichael Chan 		(BNX2_MAX_RX_DESC_CNT - 1)) ?				\
6576adfc5217SJeff Kirsher 	(x) + 2 : (x) + 1
6577adfc5217SJeff Kirsher 
65782bc4078eSMichael Chan #define BNX2_RX_RING_IDX(x) ((x) & bp->rx_max_ring_idx)
65792bc4078eSMichael Chan #define BNX2_RX_PG_RING_IDX(x) ((x) & bp->rx_max_pg_ring_idx)
6580adfc5217SJeff Kirsher 
65812bc4078eSMichael Chan #define BNX2_RX_RING(x) (((x) & ~BNX2_MAX_RX_DESC_CNT) >> (BNX2_PAGE_BITS - 4))
65822bc4078eSMichael Chan #define BNX2_RX_IDX(x) ((x) & BNX2_MAX_RX_DESC_CNT)
6583adfc5217SJeff Kirsher 
6584adfc5217SJeff Kirsher /* Context size. */
6585adfc5217SJeff Kirsher #define CTX_SHIFT                   7
6586adfc5217SJeff Kirsher #define CTX_SIZE                    (1 << CTX_SHIFT)
6587adfc5217SJeff Kirsher #define CTX_MASK                    (CTX_SIZE - 1)
6588adfc5217SJeff Kirsher #define GET_CID_ADDR(_cid)          ((_cid) << CTX_SHIFT)
6589adfc5217SJeff Kirsher #define GET_CID(_cid_addr)          ((_cid_addr) >> CTX_SHIFT)
6590adfc5217SJeff Kirsher 
6591adfc5217SJeff Kirsher #define PHY_CTX_SHIFT               6
6592adfc5217SJeff Kirsher #define PHY_CTX_SIZE                (1 << PHY_CTX_SHIFT)
6593adfc5217SJeff Kirsher #define PHY_CTX_MASK                (PHY_CTX_SIZE - 1)
6594adfc5217SJeff Kirsher #define GET_PCID_ADDR(_pcid)        ((_pcid) << PHY_CTX_SHIFT)
6595adfc5217SJeff Kirsher #define GET_PCID(_pcid_addr)        ((_pcid_addr) >> PHY_CTX_SHIFT)
6596adfc5217SJeff Kirsher 
6597adfc5217SJeff Kirsher #define MB_KERNEL_CTX_SHIFT         8
6598adfc5217SJeff Kirsher #define MB_KERNEL_CTX_SIZE          (1 << MB_KERNEL_CTX_SHIFT)
6599adfc5217SJeff Kirsher #define MB_KERNEL_CTX_MASK          (MB_KERNEL_CTX_SIZE - 1)
6600adfc5217SJeff Kirsher #define MB_GET_CID_ADDR(_cid)       (0x10000 + ((_cid) << MB_KERNEL_CTX_SHIFT))
6601adfc5217SJeff Kirsher 
6602adfc5217SJeff Kirsher #define MAX_CID_CNT                 0x4000
6603adfc5217SJeff Kirsher #define MAX_CID_ADDR                (GET_CID_ADDR(MAX_CID_CNT))
6604adfc5217SJeff Kirsher #define INVALID_CID_ADDR            0xffffffff
6605adfc5217SJeff Kirsher 
6606adfc5217SJeff Kirsher #define TX_CID		16
6607adfc5217SJeff Kirsher #define TX_TSS_CID	32
6608adfc5217SJeff Kirsher #define RX_CID		0
6609adfc5217SJeff Kirsher #define RX_RSS_CID	4
6610adfc5217SJeff Kirsher #define RX_MAX_RSS_RINGS	7
6611adfc5217SJeff Kirsher #define RX_MAX_RINGS		(RX_MAX_RSS_RINGS + 1)
6612adfc5217SJeff Kirsher #define TX_MAX_TSS_RINGS	7
6613adfc5217SJeff Kirsher #define TX_MAX_RINGS		(TX_MAX_TSS_RINGS + 1)
6614adfc5217SJeff Kirsher 
6615adfc5217SJeff Kirsher #define MB_TX_CID_ADDR	MB_GET_CID_ADDR(TX_CID)
6616adfc5217SJeff Kirsher #define MB_RX_CID_ADDR	MB_GET_CID_ADDR(RX_CID)
6617adfc5217SJeff Kirsher 
6618dd2bc8e9SEric Dumazet /*
6619dd2bc8e9SEric Dumazet  * This driver uses new build_skb() API :
6620dd2bc8e9SEric Dumazet  * RX ring buffer contains pointer to kmalloc() data only,
6621dd2bc8e9SEric Dumazet  * skb are built only after Hardware filled the frame.
6622dd2bc8e9SEric Dumazet  */
66232bc4078eSMichael Chan struct bnx2_sw_bd {
6624dd2bc8e9SEric Dumazet 	u8			*data;
6625adfc5217SJeff Kirsher 	DEFINE_DMA_UNMAP_ADDR(mapping);
6626adfc5217SJeff Kirsher };
6627adfc5217SJeff Kirsher 
6628dd2bc8e9SEric Dumazet /* Its faster to compute this from data than storing it in sw_bd
6629dd2bc8e9SEric Dumazet  * (less cache misses)
6630dd2bc8e9SEric Dumazet  */
get_l2_fhdr(u8 * data)6631dd2bc8e9SEric Dumazet static inline struct l2_fhdr *get_l2_fhdr(u8 *data)
6632dd2bc8e9SEric Dumazet {
6633dd2bc8e9SEric Dumazet 	return (struct l2_fhdr *)(PTR_ALIGN(data, BNX2_RX_ALIGN) + NET_SKB_PAD);
6634dd2bc8e9SEric Dumazet }
6635dd2bc8e9SEric Dumazet 
6636dd2bc8e9SEric Dumazet 
66372bc4078eSMichael Chan struct bnx2_sw_pg {
6638adfc5217SJeff Kirsher 	struct page		*page;
6639adfc5217SJeff Kirsher 	DEFINE_DMA_UNMAP_ADDR(mapping);
6640adfc5217SJeff Kirsher };
6641adfc5217SJeff Kirsher 
66422bc4078eSMichael Chan struct bnx2_sw_tx_bd {
6643adfc5217SJeff Kirsher 	struct sk_buff		*skb;
6644adfc5217SJeff Kirsher 	DEFINE_DMA_UNMAP_ADDR(mapping);
6645adfc5217SJeff Kirsher 	unsigned short		is_gso;
6646adfc5217SJeff Kirsher 	unsigned short		nr_frags;
6647adfc5217SJeff Kirsher };
6648adfc5217SJeff Kirsher 
66492bc4078eSMichael Chan #define SW_RXBD_RING_SIZE (sizeof(struct bnx2_sw_bd) * BNX2_RX_DESC_CNT)
66502bc4078eSMichael Chan #define SW_RXPG_RING_SIZE (sizeof(struct bnx2_sw_pg) * BNX2_RX_DESC_CNT)
66512bc4078eSMichael Chan #define RXBD_RING_SIZE (sizeof(struct bnx2_rx_bd) * BNX2_RX_DESC_CNT)
66522bc4078eSMichael Chan #define SW_TXBD_RING_SIZE (sizeof(struct bnx2_sw_tx_bd) * BNX2_TX_DESC_CNT)
66532bc4078eSMichael Chan #define TXBD_RING_SIZE (sizeof(struct bnx2_tx_bd) * BNX2_TX_DESC_CNT)
6654adfc5217SJeff Kirsher 
6655adfc5217SJeff Kirsher /* Buffered flash (Atmel: AT45DB011B) specific information */
6656adfc5217SJeff Kirsher #define SEEPROM_PAGE_BITS			2
6657adfc5217SJeff Kirsher #define SEEPROM_PHY_PAGE_SIZE			(1 << SEEPROM_PAGE_BITS)
6658adfc5217SJeff Kirsher #define SEEPROM_BYTE_ADDR_MASK			(SEEPROM_PHY_PAGE_SIZE-1)
6659adfc5217SJeff Kirsher #define SEEPROM_PAGE_SIZE			4
6660adfc5217SJeff Kirsher #define SEEPROM_TOTAL_SIZE			65536
6661adfc5217SJeff Kirsher 
6662adfc5217SJeff Kirsher #define BUFFERED_FLASH_PAGE_BITS		9
6663adfc5217SJeff Kirsher #define BUFFERED_FLASH_PHY_PAGE_SIZE		(1 << BUFFERED_FLASH_PAGE_BITS)
6664adfc5217SJeff Kirsher #define BUFFERED_FLASH_BYTE_ADDR_MASK		(BUFFERED_FLASH_PHY_PAGE_SIZE-1)
6665adfc5217SJeff Kirsher #define BUFFERED_FLASH_PAGE_SIZE		264
6666adfc5217SJeff Kirsher #define BUFFERED_FLASH_TOTAL_SIZE		0x21000
6667adfc5217SJeff Kirsher 
6668adfc5217SJeff Kirsher #define SAIFUN_FLASH_PAGE_BITS			8
6669adfc5217SJeff Kirsher #define SAIFUN_FLASH_PHY_PAGE_SIZE		(1 << SAIFUN_FLASH_PAGE_BITS)
6670adfc5217SJeff Kirsher #define SAIFUN_FLASH_BYTE_ADDR_MASK		(SAIFUN_FLASH_PHY_PAGE_SIZE-1)
6671adfc5217SJeff Kirsher #define SAIFUN_FLASH_PAGE_SIZE			256
6672adfc5217SJeff Kirsher #define SAIFUN_FLASH_BASE_TOTAL_SIZE		65536
6673adfc5217SJeff Kirsher 
6674adfc5217SJeff Kirsher #define ST_MICRO_FLASH_PAGE_BITS		8
6675adfc5217SJeff Kirsher #define ST_MICRO_FLASH_PHY_PAGE_SIZE		(1 << ST_MICRO_FLASH_PAGE_BITS)
6676adfc5217SJeff Kirsher #define ST_MICRO_FLASH_BYTE_ADDR_MASK		(ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
6677adfc5217SJeff Kirsher #define ST_MICRO_FLASH_PAGE_SIZE		256
6678adfc5217SJeff Kirsher #define ST_MICRO_FLASH_BASE_TOTAL_SIZE		65536
6679adfc5217SJeff Kirsher 
6680adfc5217SJeff Kirsher #define BCM5709_FLASH_PAGE_BITS			8
6681adfc5217SJeff Kirsher #define BCM5709_FLASH_PHY_PAGE_SIZE		(1 << BCM5709_FLASH_PAGE_BITS)
6682adfc5217SJeff Kirsher #define BCM5709_FLASH_BYTE_ADDR_MASK		(BCM5709_FLASH_PHY_PAGE_SIZE-1)
6683adfc5217SJeff Kirsher #define BCM5709_FLASH_PAGE_SIZE			256
6684adfc5217SJeff Kirsher 
6685adfc5217SJeff Kirsher #define NVRAM_TIMEOUT_COUNT			30000
6686adfc5217SJeff Kirsher 
6687adfc5217SJeff Kirsher 
6688adfc5217SJeff Kirsher #define FLASH_STRAP_MASK			(BNX2_NVM_CFG1_FLASH_MODE   | \
6689adfc5217SJeff Kirsher 						 BNX2_NVM_CFG1_BUFFER_MODE  | \
6690adfc5217SJeff Kirsher 						 BNX2_NVM_CFG1_PROTECT_MODE | \
6691adfc5217SJeff Kirsher 						 BNX2_NVM_CFG1_FLASH_SIZE)
6692adfc5217SJeff Kirsher 
6693adfc5217SJeff Kirsher #define FLASH_BACKUP_STRAP_MASK			(0xf << 26)
6694adfc5217SJeff Kirsher 
6695adfc5217SJeff Kirsher struct flash_spec {
6696adfc5217SJeff Kirsher 	u32 strapping;
6697adfc5217SJeff Kirsher 	u32 config1;
6698adfc5217SJeff Kirsher 	u32 config2;
6699adfc5217SJeff Kirsher 	u32 config3;
6700adfc5217SJeff Kirsher 	u32 write1;
6701adfc5217SJeff Kirsher 	u32 flags;
6702adfc5217SJeff Kirsher #define BNX2_NV_BUFFERED	0x00000001
6703adfc5217SJeff Kirsher #define BNX2_NV_TRANSLATE	0x00000002
6704adfc5217SJeff Kirsher #define BNX2_NV_WREN		0x00000004
6705adfc5217SJeff Kirsher 	u32 page_bits;
6706adfc5217SJeff Kirsher 	u32 page_size;
6707adfc5217SJeff Kirsher 	u32 addr_mask;
6708adfc5217SJeff Kirsher 	u32 total_size;
6709adfc5217SJeff Kirsher 	u8  *name;
6710adfc5217SJeff Kirsher };
6711adfc5217SJeff Kirsher 
6712adfc5217SJeff Kirsher #define BNX2_MAX_MSIX_HW_VEC	9
6713adfc5217SJeff Kirsher #define BNX2_MAX_MSIX_VEC	9
6714adfc5217SJeff Kirsher #ifdef BCM_CNIC
6715adfc5217SJeff Kirsher #define BNX2_MIN_MSIX_VEC	2
6716adfc5217SJeff Kirsher #else
6717adfc5217SJeff Kirsher #define BNX2_MIN_MSIX_VEC	1
6718adfc5217SJeff Kirsher #endif
6719adfc5217SJeff Kirsher 
6720adfc5217SJeff Kirsher 
6721adfc5217SJeff Kirsher struct bnx2_irq {
6722adfc5217SJeff Kirsher 	irq_handler_t	handler;
6723adfc5217SJeff Kirsher 	unsigned int	vector;
6724adfc5217SJeff Kirsher 	u8		requested;
6725adfc5217SJeff Kirsher 	char		name[IFNAMSIZ + 2];
6726adfc5217SJeff Kirsher };
6727adfc5217SJeff Kirsher 
6728adfc5217SJeff Kirsher struct bnx2_tx_ring_info {
6729adfc5217SJeff Kirsher 	u32			tx_prod_bseq;
6730adfc5217SJeff Kirsher 	u16			tx_prod;
6731adfc5217SJeff Kirsher 	u32			tx_bidx_addr;
6732adfc5217SJeff Kirsher 	u32			tx_bseq_addr;
6733adfc5217SJeff Kirsher 
67342bc4078eSMichael Chan 	struct bnx2_tx_bd	*tx_desc_ring;
67352bc4078eSMichael Chan 	struct bnx2_sw_tx_bd	*tx_buf_ring;
6736adfc5217SJeff Kirsher 
6737adfc5217SJeff Kirsher 	u16			tx_cons;
6738adfc5217SJeff Kirsher 	u16			hw_tx_cons;
6739adfc5217SJeff Kirsher 
6740adfc5217SJeff Kirsher 	dma_addr_t		tx_desc_mapping;
6741adfc5217SJeff Kirsher };
6742adfc5217SJeff Kirsher 
6743adfc5217SJeff Kirsher struct bnx2_rx_ring_info {
6744adfc5217SJeff Kirsher 	u32			rx_prod_bseq;
6745adfc5217SJeff Kirsher 	u16			rx_prod;
6746adfc5217SJeff Kirsher 	u16			rx_cons;
6747adfc5217SJeff Kirsher 
6748adfc5217SJeff Kirsher 	u32			rx_bidx_addr;
6749adfc5217SJeff Kirsher 	u32			rx_bseq_addr;
6750adfc5217SJeff Kirsher 	u32			rx_pg_bidx_addr;
6751adfc5217SJeff Kirsher 
6752adfc5217SJeff Kirsher 	u16			rx_pg_prod;
6753adfc5217SJeff Kirsher 	u16			rx_pg_cons;
6754adfc5217SJeff Kirsher 
67552bc4078eSMichael Chan 	struct bnx2_sw_bd	*rx_buf_ring;
67562bc4078eSMichael Chan 	struct bnx2_rx_bd	*rx_desc_ring[BNX2_MAX_RX_RINGS];
67572bc4078eSMichael Chan 	struct bnx2_sw_pg	*rx_pg_ring;
67582bc4078eSMichael Chan 	struct bnx2_rx_bd	*rx_pg_desc_ring[BNX2_MAX_RX_PG_RINGS];
6759adfc5217SJeff Kirsher 
67602bc4078eSMichael Chan 	dma_addr_t		rx_desc_mapping[BNX2_MAX_RX_RINGS];
67612bc4078eSMichael Chan 	dma_addr_t		rx_pg_desc_mapping[BNX2_MAX_RX_PG_RINGS];
6762adfc5217SJeff Kirsher };
6763adfc5217SJeff Kirsher 
6764adfc5217SJeff Kirsher struct bnx2_napi {
6765adfc5217SJeff Kirsher 	struct napi_struct	napi		____cacheline_aligned;
6766adfc5217SJeff Kirsher 	struct bnx2		*bp;
6767adfc5217SJeff Kirsher 	union {
6768adfc5217SJeff Kirsher 		struct status_block		*msi;
6769adfc5217SJeff Kirsher 		struct status_block_msix	*msix;
6770adfc5217SJeff Kirsher 	} status_blk;
6771adfc5217SJeff Kirsher 	u16			*hw_tx_cons_ptr;
6772adfc5217SJeff Kirsher 	u16			*hw_rx_cons_ptr;
6773adfc5217SJeff Kirsher 	u32 			last_status_idx;
6774adfc5217SJeff Kirsher 	u32			int_num;
6775adfc5217SJeff Kirsher 
6776adfc5217SJeff Kirsher #ifdef BCM_CNIC
6777adfc5217SJeff Kirsher 	u32			cnic_tag;
6778adfc5217SJeff Kirsher 	int			cnic_present;
6779adfc5217SJeff Kirsher #endif
6780adfc5217SJeff Kirsher 
6781adfc5217SJeff Kirsher 	struct bnx2_rx_ring_info	rx_ring;
6782adfc5217SJeff Kirsher 	struct bnx2_tx_ring_info	tx_ring;
6783adfc5217SJeff Kirsher };
6784adfc5217SJeff Kirsher 
6785adfc5217SJeff Kirsher struct bnx2 {
6786adfc5217SJeff Kirsher 	/* Fields used in the tx and intr/napi performance paths are grouped */
6787adfc5217SJeff Kirsher 	/* together in the beginning of the structure. */
6788adfc5217SJeff Kirsher 	void __iomem		*regview;
6789adfc5217SJeff Kirsher 
6790adfc5217SJeff Kirsher 	struct net_device	*dev;
6791adfc5217SJeff Kirsher 	struct pci_dev		*pdev;
6792adfc5217SJeff Kirsher 
6793adfc5217SJeff Kirsher 	atomic_t		intr_sem;
6794adfc5217SJeff Kirsher 
6795adfc5217SJeff Kirsher 	u32			flags;
6796adfc5217SJeff Kirsher #define BNX2_FLAG_PCIX			0x00000001
6797adfc5217SJeff Kirsher #define BNX2_FLAG_PCI_32BIT		0x00000002
6798adfc5217SJeff Kirsher #define BNX2_FLAG_MSIX_CAP		0x00000004
6799adfc5217SJeff Kirsher #define BNX2_FLAG_NO_WOL		0x00000008
6800adfc5217SJeff Kirsher #define BNX2_FLAG_USING_MSI		0x00000020
6801adfc5217SJeff Kirsher #define BNX2_FLAG_ASF_ENABLE		0x00000040
6802adfc5217SJeff Kirsher #define BNX2_FLAG_MSI_CAP		0x00000080
6803adfc5217SJeff Kirsher #define BNX2_FLAG_ONE_SHOT_MSI		0x00000100
6804adfc5217SJeff Kirsher #define BNX2_FLAG_PCIE			0x00000200
6805adfc5217SJeff Kirsher #define BNX2_FLAG_USING_MSIX		0x00000400
6806adfc5217SJeff Kirsher #define BNX2_FLAG_USING_MSI_OR_MSIX	(BNX2_FLAG_USING_MSI | \
6807adfc5217SJeff Kirsher 					 BNX2_FLAG_USING_MSIX)
6808adfc5217SJeff Kirsher #define BNX2_FLAG_JUMBO_BROKEN		0x00000800
6809adfc5217SJeff Kirsher #define BNX2_FLAG_CAN_KEEP_VLAN		0x00001000
6810adfc5217SJeff Kirsher #define BNX2_FLAG_BROKEN_STATS		0x00002000
6811adfc5217SJeff Kirsher 
6812adfc5217SJeff Kirsher 	struct bnx2_napi	bnx2_napi[BNX2_MAX_MSIX_VEC];
6813adfc5217SJeff Kirsher 
6814adfc5217SJeff Kirsher 	u32			rx_buf_use_size;	/* useable size */
6815adfc5217SJeff Kirsher 	u32			rx_buf_size;		/* with alignment */
6816adfc5217SJeff Kirsher 	u32			rx_copy_thresh;
6817adfc5217SJeff Kirsher 	u32			rx_jumbo_thresh;
6818adfc5217SJeff Kirsher 	u32			rx_max_ring_idx;
6819adfc5217SJeff Kirsher 	u32			rx_max_pg_ring_idx;
6820adfc5217SJeff Kirsher 
6821adfc5217SJeff Kirsher 	/* TX constants */
6822adfc5217SJeff Kirsher 	int		tx_ring_size;
6823adfc5217SJeff Kirsher 	u32		tx_wake_thresh;
6824adfc5217SJeff Kirsher 
6825adfc5217SJeff Kirsher #ifdef BCM_CNIC
6826adfc5217SJeff Kirsher 	struct cnic_ops	__rcu	*cnic_ops;
6827adfc5217SJeff Kirsher 	void			*cnic_data;
6828adfc5217SJeff Kirsher #endif
6829adfc5217SJeff Kirsher 
6830adfc5217SJeff Kirsher 	/* End of fields used in the performance code paths. */
6831adfc5217SJeff Kirsher 
6832adfc5217SJeff Kirsher 	unsigned int		current_interval;
6833adfc5217SJeff Kirsher #define BNX2_TIMER_INTERVAL		HZ
6834adfc5217SJeff Kirsher #define BNX2_SERDES_AN_TIMEOUT		(HZ / 3)
6835adfc5217SJeff Kirsher #define BNX2_SERDES_FORCED_TIMEOUT	(HZ / 10)
6836adfc5217SJeff Kirsher 
6837adfc5217SJeff Kirsher 	struct			timer_list timer;
6838adfc5217SJeff Kirsher 	struct work_struct	reset_task;
6839adfc5217SJeff Kirsher 
6840adfc5217SJeff Kirsher 	/* Used to synchronize phy accesses. */
6841adfc5217SJeff Kirsher 	spinlock_t		phy_lock;
6842adfc5217SJeff Kirsher 	spinlock_t		indirect_lock;
6843adfc5217SJeff Kirsher 
6844adfc5217SJeff Kirsher 	u32			phy_flags;
6845adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_SERDES			0x00000001
6846adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_CRC_FIX			0x00000002
6847adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_PARALLEL_DETECT		0x00000004
6848adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_2_5G_CAPABLE		0x00000008
6849adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_INT_MODE_MASK		0x00000300
6850adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING	0x00000100
6851adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_INT_MODE_LINK_READY	0x00000200
6852adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_DIS_EARLY_DAC		0x00000400
6853adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_REMOTE_PHY_CAP		0x00000800
6854adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_FORCED_DOWN		0x00001000
6855adfc5217SJeff Kirsher #define BNX2_PHY_FLAG_NO_PARALLEL		0x00002000
68564016baddSMichael Chan #define BNX2_PHY_FLAG_MDIX			0x00004000
6857adfc5217SJeff Kirsher 
6858adfc5217SJeff Kirsher 	u32			mii_bmcr;
6859adfc5217SJeff Kirsher 	u32			mii_bmsr;
6860adfc5217SJeff Kirsher 	u32			mii_bmsr1;
6861adfc5217SJeff Kirsher 	u32			mii_adv;
6862adfc5217SJeff Kirsher 	u32			mii_lpa;
6863adfc5217SJeff Kirsher 	u32			mii_up1;
6864adfc5217SJeff Kirsher 
6865adfc5217SJeff Kirsher 	u32			chip_id;
6866adfc5217SJeff Kirsher 	/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
68674ce45e02SMichael Chan #define BNX2_CHIP(bp)			(((bp)->chip_id) & 0xffff0000)
68684ce45e02SMichael Chan #define BNX2_CHIP_5706			0x57060000
68694ce45e02SMichael Chan #define BNX2_CHIP_5708			0x57080000
68704ce45e02SMichael Chan #define BNX2_CHIP_5709			0x57090000
6871adfc5217SJeff Kirsher 
68724ce45e02SMichael Chan #define BNX2_CHIP_REV(bp)		(((bp)->chip_id) & 0x0000f000)
68734ce45e02SMichael Chan #define BNX2_CHIP_REV_Ax		0x00000000
68744ce45e02SMichael Chan #define BNX2_CHIP_REV_Bx		0x00001000
68754ce45e02SMichael Chan #define BNX2_CHIP_REV_Cx		0x00002000
6876adfc5217SJeff Kirsher 
68774ce45e02SMichael Chan #define BNX2_CHIP_METAL(bp)		(((bp)->chip_id) & 0x00000ff0)
68784ce45e02SMichael Chan #define BNX2_CHIP_BOND(bp)		(((bp)->chip_id) & 0x0000000f)
6879adfc5217SJeff Kirsher 
68804ce45e02SMichael Chan #define BNX2_CHIP_ID(bp)		(((bp)->chip_id) & 0xfffffff0)
68814ce45e02SMichael Chan #define BNX2_CHIP_ID_5706_A0		0x57060000
68824ce45e02SMichael Chan #define BNX2_CHIP_ID_5706_A1			0x57060010
68834ce45e02SMichael Chan #define BNX2_CHIP_ID_5706_A2			0x57060020
68844ce45e02SMichael Chan #define BNX2_CHIP_ID_5708_A0			0x57080000
68854ce45e02SMichael Chan #define BNX2_CHIP_ID_5708_B0			0x57081000
68864ce45e02SMichael Chan #define BNX2_CHIP_ID_5708_B1			0x57081010
68874ce45e02SMichael Chan #define BNX2_CHIP_ID_5709_A0			0x57090000
68884ce45e02SMichael Chan #define BNX2_CHIP_ID_5709_A1			0x57090010
6889adfc5217SJeff Kirsher 
6890adfc5217SJeff Kirsher /* A serdes chip will have the first bit of the bond id set. */
68914ce45e02SMichael Chan #define BNX2_CHIP_BOND_SERDES_BIT		0x01
6892adfc5217SJeff Kirsher 
6893adfc5217SJeff Kirsher 	u32			phy_addr;
6894adfc5217SJeff Kirsher 	u32			phy_id;
6895adfc5217SJeff Kirsher 
6896adfc5217SJeff Kirsher 	u16			bus_speed_mhz;
6897adfc5217SJeff Kirsher 	u8			wol;
6898adfc5217SJeff Kirsher 
6899adfc5217SJeff Kirsher 	u8			pad;
6900adfc5217SJeff Kirsher 
6901adfc5217SJeff Kirsher 	u16			fw_wr_seq;
6902adfc5217SJeff Kirsher 	u16			fw_drv_pulse_wr_seq;
6903a8d9bc2eSMichael Chan 	u32			fw_last_msg;
6904adfc5217SJeff Kirsher 
6905adfc5217SJeff Kirsher 	int			rx_max_ring;
6906adfc5217SJeff Kirsher 	int			rx_ring_size;
6907adfc5217SJeff Kirsher 
6908adfc5217SJeff Kirsher 	int			rx_max_pg_ring;
6909adfc5217SJeff Kirsher 	int			rx_pg_ring_size;
6910adfc5217SJeff Kirsher 
6911adfc5217SJeff Kirsher 	u16			tx_quick_cons_trip;
6912adfc5217SJeff Kirsher 	u16			tx_quick_cons_trip_int;
6913adfc5217SJeff Kirsher 	u16			rx_quick_cons_trip;
6914adfc5217SJeff Kirsher 	u16			rx_quick_cons_trip_int;
6915adfc5217SJeff Kirsher 	u16			comp_prod_trip;
6916adfc5217SJeff Kirsher 	u16			comp_prod_trip_int;
6917adfc5217SJeff Kirsher 	u16			tx_ticks;
6918adfc5217SJeff Kirsher 	u16			tx_ticks_int;
6919adfc5217SJeff Kirsher 	u16			com_ticks;
6920adfc5217SJeff Kirsher 	u16			com_ticks_int;
6921adfc5217SJeff Kirsher 	u16			cmd_ticks;
6922adfc5217SJeff Kirsher 	u16			cmd_ticks_int;
6923adfc5217SJeff Kirsher 	u16			rx_ticks;
6924adfc5217SJeff Kirsher 	u16			rx_ticks_int;
6925adfc5217SJeff Kirsher 
6926adfc5217SJeff Kirsher 	u32			stats_ticks;
6927adfc5217SJeff Kirsher 
6928adfc5217SJeff Kirsher 	dma_addr_t		status_blk_mapping;
6929adfc5217SJeff Kirsher 
69308fae307cSwangweidong 	void *status_blk;
6931adfc5217SJeff Kirsher 	struct statistics_block	*stats_blk;
6932adfc5217SJeff Kirsher 	struct statistics_block	*temp_stats_blk;
6933adfc5217SJeff Kirsher 	dma_addr_t		stats_blk_mapping;
6934adfc5217SJeff Kirsher 
6935adfc5217SJeff Kirsher 	int			ctx_pages;
6936adfc5217SJeff Kirsher 	void			*ctx_blk[4];
6937adfc5217SJeff Kirsher 	dma_addr_t		ctx_blk_mapping[4];
6938adfc5217SJeff Kirsher 
6939adfc5217SJeff Kirsher 	u32			hc_cmd;
6940adfc5217SJeff Kirsher 	u32			rx_mode;
6941adfc5217SJeff Kirsher 
6942adfc5217SJeff Kirsher 	u16			req_line_speed;
6943adfc5217SJeff Kirsher 	u8			req_duplex;
6944adfc5217SJeff Kirsher 
6945adfc5217SJeff Kirsher 	u8			phy_port;
6946adfc5217SJeff Kirsher 	u8			link_up;
6947adfc5217SJeff Kirsher 
6948adfc5217SJeff Kirsher 	u16			line_speed;
6949adfc5217SJeff Kirsher 	u8			duplex;
6950adfc5217SJeff Kirsher 	u8			flow_ctrl;	/* actual flow ctrl settings */
6951adfc5217SJeff Kirsher 						/* may be different from     */
6952adfc5217SJeff Kirsher 						/* req_flow_ctrl if autoneg  */
6953adfc5217SJeff Kirsher 	u32			advertising;
6954adfc5217SJeff Kirsher 
6955adfc5217SJeff Kirsher 	u8			req_flow_ctrl;	/* flow ctrl advertisement */
6956adfc5217SJeff Kirsher 						/* settings or forced      */
6957adfc5217SJeff Kirsher 						/* settings                */
6958adfc5217SJeff Kirsher 	u8			autoneg;
6959adfc5217SJeff Kirsher #define AUTONEG_SPEED		1
6960adfc5217SJeff Kirsher #define AUTONEG_FLOW_CTRL	2
6961adfc5217SJeff Kirsher 
6962adfc5217SJeff Kirsher 	u8			loopback;
6963adfc5217SJeff Kirsher #define MAC_LOOPBACK		1
6964adfc5217SJeff Kirsher #define PHY_LOOPBACK		2
6965adfc5217SJeff Kirsher 
6966adfc5217SJeff Kirsher 	u8			serdes_an_pending;
6967adfc5217SJeff Kirsher 
6968adfc5217SJeff Kirsher 	u8			mac_addr[8];
6969adfc5217SJeff Kirsher 
6970adfc5217SJeff Kirsher 	u32			shmem_base;
6971adfc5217SJeff Kirsher 
6972adfc5217SJeff Kirsher 	char			fw_version[32];
6973adfc5217SJeff Kirsher 
6974adfc5217SJeff Kirsher 	int			pm_cap;
6975adfc5217SJeff Kirsher 	int			pcix_cap;
6976adfc5217SJeff Kirsher 
6977adfc5217SJeff Kirsher 	const struct flash_spec	*flash_info;
6978adfc5217SJeff Kirsher 	u32			flash_size;
6979adfc5217SJeff Kirsher 
6980adfc5217SJeff Kirsher 	int			status_stats_size;
6981adfc5217SJeff Kirsher 
6982adfc5217SJeff Kirsher 	struct bnx2_irq		irq_tbl[BNX2_MAX_MSIX_VEC];
6983adfc5217SJeff Kirsher 	int			irq_nvecs;
6984adfc5217SJeff Kirsher 
6985aefd90e4SMichael Chan 	u8			func;
6986aefd90e4SMichael Chan 
6987adfc5217SJeff Kirsher 	u8			num_tx_rings;
6988adfc5217SJeff Kirsher 	u8			num_rx_rings;
6989adfc5217SJeff Kirsher 
6990b033281fSMichael Chan 	int			num_req_tx_rings;
6991b033281fSMichael Chan 	int			num_req_rx_rings;
6992b033281fSMichael Chan 
6993adfc5217SJeff Kirsher 	u32 			leds_save;
6994adfc5217SJeff Kirsher 	u32			idle_chk_status_idx;
6995adfc5217SJeff Kirsher 
6996adfc5217SJeff Kirsher #ifdef BCM_CNIC
6997adfc5217SJeff Kirsher 	struct mutex		cnic_lock;
6998adfc5217SJeff Kirsher 	struct cnic_eth_dev	cnic_eth_dev;
69994bd9b0ffSMichael Chan 	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
7000adfc5217SJeff Kirsher #endif
7001adfc5217SJeff Kirsher 
7002adfc5217SJeff Kirsher 	const struct firmware	*mips_firmware;
7003adfc5217SJeff Kirsher 	const struct firmware	*rv2p_firmware;
7004adfc5217SJeff Kirsher };
7005adfc5217SJeff Kirsher 
7006e503e066SMichael Chan #define BNX2_RD(bp, offset)					\
7007adfc5217SJeff Kirsher 	readl(bp->regview + offset)
7008adfc5217SJeff Kirsher 
7009e503e066SMichael Chan #define BNX2_WR(bp, offset, val)					\
7010adfc5217SJeff Kirsher 	writel(val, bp->regview + offset)
7011adfc5217SJeff Kirsher 
7012e503e066SMichael Chan #define BNX2_WR16(bp, offset, val)				\
7013adfc5217SJeff Kirsher 	writew(val, bp->regview + offset)
7014adfc5217SJeff Kirsher 
7015adfc5217SJeff Kirsher struct cpu_reg {
7016adfc5217SJeff Kirsher 	u32 mode;
7017adfc5217SJeff Kirsher 	u32 mode_value_halt;
7018adfc5217SJeff Kirsher 	u32 mode_value_sstep;
7019adfc5217SJeff Kirsher 
7020adfc5217SJeff Kirsher 	u32 state;
7021adfc5217SJeff Kirsher 	u32 state_value_clear;
7022adfc5217SJeff Kirsher 
7023adfc5217SJeff Kirsher 	u32 gpr0;
7024adfc5217SJeff Kirsher 	u32 evmask;
7025adfc5217SJeff Kirsher 	u32 pc;
7026adfc5217SJeff Kirsher 	u32 inst;
7027adfc5217SJeff Kirsher 	u32 bp;
7028adfc5217SJeff Kirsher 
7029adfc5217SJeff Kirsher 	u32 spad_base;
7030adfc5217SJeff Kirsher 
7031adfc5217SJeff Kirsher 	u32 mips_view_base;
7032adfc5217SJeff Kirsher };
7033adfc5217SJeff Kirsher 
7034adfc5217SJeff Kirsher struct bnx2_fw_file_section {
7035adfc5217SJeff Kirsher 	__be32 addr;
7036adfc5217SJeff Kirsher 	__be32 len;
7037adfc5217SJeff Kirsher 	__be32 offset;
7038adfc5217SJeff Kirsher };
7039adfc5217SJeff Kirsher 
7040adfc5217SJeff Kirsher struct bnx2_mips_fw_file_entry {
7041adfc5217SJeff Kirsher 	__be32 start_addr;
7042adfc5217SJeff Kirsher 	struct bnx2_fw_file_section text;
7043adfc5217SJeff Kirsher 	struct bnx2_fw_file_section data;
7044adfc5217SJeff Kirsher 	struct bnx2_fw_file_section rodata;
7045adfc5217SJeff Kirsher };
7046adfc5217SJeff Kirsher 
7047adfc5217SJeff Kirsher struct bnx2_rv2p_fw_file_entry {
7048adfc5217SJeff Kirsher 	struct bnx2_fw_file_section rv2p;
7049adfc5217SJeff Kirsher 	__be32 fixup[8];
7050adfc5217SJeff Kirsher };
7051adfc5217SJeff Kirsher 
7052adfc5217SJeff Kirsher struct bnx2_mips_fw_file {
7053adfc5217SJeff Kirsher 	struct bnx2_mips_fw_file_entry com;
7054adfc5217SJeff Kirsher 	struct bnx2_mips_fw_file_entry cp;
7055adfc5217SJeff Kirsher 	struct bnx2_mips_fw_file_entry rxp;
7056adfc5217SJeff Kirsher 	struct bnx2_mips_fw_file_entry tpat;
7057adfc5217SJeff Kirsher 	struct bnx2_mips_fw_file_entry txp;
7058adfc5217SJeff Kirsher };
7059adfc5217SJeff Kirsher 
7060adfc5217SJeff Kirsher struct bnx2_rv2p_fw_file {
7061adfc5217SJeff Kirsher 	struct bnx2_rv2p_fw_file_entry proc1;
7062adfc5217SJeff Kirsher 	struct bnx2_rv2p_fw_file_entry proc2;
7063adfc5217SJeff Kirsher };
7064adfc5217SJeff Kirsher 
7065adfc5217SJeff Kirsher #define RV2P_P1_FIXUP_PAGE_SIZE_IDX		0
7066adfc5217SJeff Kirsher #define RV2P_BD_PAGE_SIZE_MSK			0xffff
70672bc4078eSMichael Chan #define RV2P_BD_PAGE_SIZE			((BNX2_PAGE_SIZE / 16) - 1)
7068adfc5217SJeff Kirsher 
7069adfc5217SJeff Kirsher #define RV2P_PROC1                              0
7070adfc5217SJeff Kirsher #define RV2P_PROC2                              1
7071adfc5217SJeff Kirsher 
7072adfc5217SJeff Kirsher 
7073adfc5217SJeff Kirsher /* This value (in milliseconds) determines the frequency of the driver
7074adfc5217SJeff Kirsher  * issuing the PULSE message code.  The firmware monitors this periodic
7075adfc5217SJeff Kirsher  * pulse to determine when to switch to an OS-absent mode. */
7076adfc5217SJeff Kirsher #define BNX2_DRV_PULSE_PERIOD_MS                 250
7077adfc5217SJeff Kirsher 
7078adfc5217SJeff Kirsher /* This value (in milliseconds) determines how long the driver should
7079adfc5217SJeff Kirsher  * wait for an acknowledgement from the firmware before timing out.  Once
7080adfc5217SJeff Kirsher  * the firmware has timed out, the driver will assume there is no firmware
7081adfc5217SJeff Kirsher  * running and there won't be any firmware-driver synchronization during a
7082adfc5217SJeff Kirsher  * driver reset. */
7083adfc5217SJeff Kirsher #define BNX2_FW_ACK_TIME_OUT_MS                  1000
7084adfc5217SJeff Kirsher 
7085adfc5217SJeff Kirsher 
7086adfc5217SJeff Kirsher #define BNX2_DRV_RESET_SIGNATURE		0x00000000
7087adfc5217SJeff Kirsher #define BNX2_DRV_RESET_SIGNATURE_MAGIC		 0x4841564b /* HAVK */
7088adfc5217SJeff Kirsher //#define DRV_RESET_SIGNATURE_MAGIC		 0x47495352 /* RSIG */
7089adfc5217SJeff Kirsher 
7090adfc5217SJeff Kirsher #define BNX2_DRV_MB				0x00000004
7091adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE			 0xff000000
7092adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_RESET			 0x01000000
7093adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_UNLOAD		 0x02000000
7094adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_SHUTDOWN		 0x03000000
7095adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_SUSPEND_WOL		 0x04000000
7096adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_FW_TIMEOUT		 0x05000000
7097adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_PULSE			 0x06000000
7098adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_DIAG			 0x07000000
7099adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL	 0x09000000
7100adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN		 0x0b000000
7101adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE	 0x0d000000
7102adfc5217SJeff Kirsher #define BNX2_DRV_MSG_CODE_CMD_SET_LINK		 0x10000000
7103adfc5217SJeff Kirsher 
7104adfc5217SJeff Kirsher #define BNX2_DRV_MSG_DATA			 0x00ff0000
7105adfc5217SJeff Kirsher #define BNX2_DRV_MSG_DATA_WAIT0			 0x00010000
7106adfc5217SJeff Kirsher #define BNX2_DRV_MSG_DATA_WAIT1			 0x00020000
7107adfc5217SJeff Kirsher #define BNX2_DRV_MSG_DATA_WAIT2			 0x00030000
7108adfc5217SJeff Kirsher #define BNX2_DRV_MSG_DATA_WAIT3			 0x00040000
7109adfc5217SJeff Kirsher 
7110adfc5217SJeff Kirsher #define BNX2_DRV_MSG_SEQ			 0x0000ffff
7111adfc5217SJeff Kirsher 
7112adfc5217SJeff Kirsher #define BNX2_FW_MB				0x00000008
7113adfc5217SJeff Kirsher #define BNX2_FW_MSG_ACK				 0x0000ffff
7114adfc5217SJeff Kirsher #define BNX2_FW_MSG_STATUS_MASK			 0x00ff0000
7115adfc5217SJeff Kirsher #define BNX2_FW_MSG_STATUS_OK			 0x00000000
7116adfc5217SJeff Kirsher #define BNX2_FW_MSG_STATUS_FAILURE		 0x00ff0000
7117adfc5217SJeff Kirsher 
7118adfc5217SJeff Kirsher #define BNX2_LINK_STATUS			0x0000000c
7119adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_INIT_VALUE		 0xffffffff
7120adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_LINK_UP		 0x1
7121adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_LINK_DOWN		 0x0
7122adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_SPEED_MASK		 0x1e
7123adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_AN_INCOMPLETE		 (0<<1)
7124adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_10HALF			 (1<<1)
7125adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_10FULL			 (2<<1)
7126adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_100HALF		 (3<<1)
7127adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_100BASE_T4		 (4<<1)
7128adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_100FULL		 (5<<1)
7129adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_1000HALF		 (6<<1)
7130adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_1000FULL		 (7<<1)
7131adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_2500HALF		 (8<<1)
7132adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_2500FULL		 (9<<1)
7133adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_AN_ENABLED		 (1<<5)
7134adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_AN_COMPLETE		 (1<<6)
7135adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARALLEL_DET		 (1<<7)
7136adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_RESERVED		 (1<<8)
7137adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_1000FULL	 (1<<9)
7138adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_1000HALF	 (1<<10)
7139adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_100BT4	 (1<<11)
7140adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_100FULL	 (1<<12)
7141adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_100HALF	 (1<<13)
7142adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_10FULL	 (1<<14)
7143adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_10HALF	 (1<<15)
7144adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_TX_FC_ENABLED		 (1<<16)
7145adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_RX_FC_ENABLED		 (1<<17)
7146adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_SYM_PAUSE_CAP	 (1<<18)
7147adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP	 (1<<19)
7148adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_SERDES_LINK		 (1<<20)
7149adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_2500FULL	 (1<<21)
7150adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_PARTNER_AD_2500HALF	 (1<<22)
7151adfc5217SJeff Kirsher #define BNX2_LINK_STATUS_HEART_BEAT_EXPIRED	 (1<<31)
7152adfc5217SJeff Kirsher 
7153adfc5217SJeff Kirsher #define BNX2_DRV_PULSE_MB			0x00000010
7154adfc5217SJeff Kirsher #define BNX2_DRV_PULSE_SEQ_MASK			 0x00007fff
7155adfc5217SJeff Kirsher 
7156adfc5217SJeff Kirsher /* Indicate to the firmware not to go into the
7157adfc5217SJeff Kirsher  * OS absent when it is not getting driver pulse.
7158adfc5217SJeff Kirsher  * This is used for debugging. */
7159adfc5217SJeff Kirsher #define BNX2_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE	 0x00080000
7160adfc5217SJeff Kirsher 
7161adfc5217SJeff Kirsher #define BNX2_DRV_MB_ARG0			0x00000014
7162adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_10HALF	 (1<<0)
7163adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_10FULL	 (1<<1)
7164adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_10		 \
7165adfc5217SJeff Kirsher 	(BNX2_NETLINK_SET_LINK_SPEED_10HALF |	 \
7166adfc5217SJeff Kirsher 	 BNX2_NETLINK_SET_LINK_SPEED_10FULL)
7167adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_100HALF	 (1<<2)
7168adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_100FULL	 (1<<3)
7169adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_100		 \
7170adfc5217SJeff Kirsher 	(BNX2_NETLINK_SET_LINK_SPEED_100HALF |	 \
7171adfc5217SJeff Kirsher 	 BNX2_NETLINK_SET_LINK_SPEED_100FULL)
7172adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_1GHALF	 (1<<4)
7173adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_1GFULL	 (1<<5)
7174adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_2G5HALF	 (1<<6)
7175adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_2G5FULL	 (1<<7)
7176adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_10GHALF	 (1<<8)
7177adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_SPEED_10GFULL	 (1<<9)
7178adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG	 (1<<10)
7179adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE	 (1<<11)
7180adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE	 (1<<12)
7181adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE	 (1<<13)
7182adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED	 (1<<14)
7183adfc5217SJeff Kirsher #define BNX2_NETLINK_SET_LINK_PHY_RESET		 (1<<15)
7184adfc5217SJeff Kirsher 
7185adfc5217SJeff Kirsher #define BNX2_DEV_INFO_SIGNATURE			0x00000020
7186adfc5217SJeff Kirsher #define BNX2_DEV_INFO_SIGNATURE_MAGIC		 0x44564900
7187adfc5217SJeff Kirsher #define BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK	 0xffffff00
7188adfc5217SJeff Kirsher #define BNX2_DEV_INFO_FEATURE_CFG_VALID		 0x01
7189adfc5217SJeff Kirsher #define BNX2_DEV_INFO_SECONDARY_PORT		 0x80
7190adfc5217SJeff Kirsher #define BNX2_DEV_INFO_DRV_ALWAYS_ALIVE		 0x40
7191adfc5217SJeff Kirsher 
7192adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_PART_NUM		0x00000024
7193adfc5217SJeff Kirsher 
7194adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_POWER_DISSIPATED	0x00000034
7195adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_POWER_STATE_D3_MASK	 0xff000000
7196adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_POWER_STATE_D2_MASK	 0xff0000
7197adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_POWER_STATE_D1_MASK	 0xff00
7198adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_POWER_STATE_D0_MASK	 0xff
7199adfc5217SJeff Kirsher 
7200adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG POWER_CONSUMED	0x00000038
7201adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_CONFIG		0x0000003c
7202adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_DESIGN_NIC		 0
7203adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_DESIGN_LOM		 0x1
7204adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_PHY_COPPER		 0
7205adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_PHY_FIBER		 0x2
7206adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_PHY_2_5G		 0x20
7207adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_PHY_BACKPLANE	 0x40
7208adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_LED_MODE_SHIFT_BITS	 8
7209adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_LED_MODE_MASK	 0x300
7210adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_LED_MODE_MAC		 0
7211adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_LED_MODE_GPHY1	 0x100
7212adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_LED_MODE_GPHY2	 0x200
7213adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX	 0x8000
7214adfc5217SJeff Kirsher 
7215adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG_CONFIG2		0x00000040
7216adfc5217SJeff Kirsher #define BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK	 0x00fff000
7217adfc5217SJeff Kirsher 
7218adfc5217SJeff Kirsher #define BNX2_DEV_INFO_BC_REV			0x0000004c
7219adfc5217SJeff Kirsher 
7220adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_MAC_UPPER		0x00000050
7221adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_UPPERMAC_MASK		 0xffff
7222adfc5217SJeff Kirsher 
7223adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_MAC_LOWER		0x00000054
7224adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_CONFIG			0x00000058
7225adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK	 0x0000ffff
7226adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK	 0x001f0000
7227adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_AN	 0x00000000
7228adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G	 0x00030000
7229adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_2_5G	 0x00040000
7230adfc5217SJeff Kirsher 
7231adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_IMD_MAC_A_UPPER	0x00000068
7232adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_IMD_MAC_A_LOWER	0x0000006c
7233adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_IMD_MAC_B_UPPER	0x00000070
7234adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_IMD_MAC_B_LOWER	0x00000074
7235adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_ISCSI_MAC_UPPER	0x00000078
7236adfc5217SJeff Kirsher #define BNX2_PORT_HW_CFG_ISCSI_MAC_LOWER	0x0000007c
7237adfc5217SJeff Kirsher 
7238adfc5217SJeff Kirsher #define BNX2_DEV_INFO_PER_PORT_HW_CONFIG2	0x000000b4
7239adfc5217SJeff Kirsher 
7240adfc5217SJeff Kirsher #define BNX2_DEV_INFO_FORMAT_REV		0x000000c4
7241adfc5217SJeff Kirsher #define BNX2_DEV_INFO_FORMAT_REV_MASK		 0xff000000
7242adfc5217SJeff Kirsher #define BNX2_DEV_INFO_FORMAT_REV_ID		 ('A' << 24)
7243adfc5217SJeff Kirsher 
7244adfc5217SJeff Kirsher #define BNX2_SHARED_FEATURE			0x000000c8
7245adfc5217SJeff Kirsher #define BNX2_SHARED_FEATURE_MASK		 0xffffffff
7246adfc5217SJeff Kirsher 
7247adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE			0x000000d8
7248adfc5217SJeff Kirsher #define BNX2_PORT2_FEATURE			0x00000014c
7249adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_ENABLED		 0x01000000
7250adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_ENABLED		 0x02000000
7251adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_ASF_ENABLED		 0x04000000
7252adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_IMD_ENABLED		 0x08000000
7253adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_MASK	 0xf
7254adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_DISABLED	 0x0
7255adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_64K		 0x1
7256adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_128K	 0x2
7257adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_256K	 0x3
7258adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_512K	 0x4
7259adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_1M		 0x5
7260adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_2M		 0x6
7261adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_4M		 0x7
7262adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_8M		 0x8
7263adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_16M		 0x9
7264adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_32M		 0xa
7265adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_64M		 0xb
7266adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_128M	 0xc
7267adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_256M	 0xd
7268adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_512M	 0xe
7269adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_BAR1_SIZE_1G		 0xf
7270adfc5217SJeff Kirsher 
7271adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL			0xdc
7272adfc5217SJeff Kirsher #define BNX2_PORT2_FEATURE_WOL			0x150
7273adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS	 4
7274adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_DEFAULT_MASK	 0x30
7275adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_DEFAULT_DISABLE	 0
7276adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC	 0x10
7277adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_DEFAULT_ACPI	 0x20
7278adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI	 0x30
7279adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_MASK	 0xf
7280adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG	 0
7281adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10HALF	 1
7282adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10FULL	 2
7283adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100HALF 3
7284adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100FULL 4
7285adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000HALF	 5
7286adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000FULL	 6
7287adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000	 0x40
7288adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP 0x400
7289adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP	 0x800
7290adfc5217SJeff Kirsher 
7291adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA			0xe0
7292adfc5217SJeff Kirsher #define BNX2_PORT2_FEATURE_MBA			0x154
7293adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS	 0
7294adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK	 0x3
7295adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE	 0
7296adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL	 1
7297adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP	 2
7298adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS	 2
7299adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_MASK	 0x3c
7300adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG	 0
7301adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10HALF	 0x4
7302adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10FULL	 0x8
7303adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100HALF	 0xc
7304adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100FULL	 0x10
7305adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000HALF	 0x14
7306adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000FULL	 0x18
7307adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE	 0x40
7308adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_S	 0
7309adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_B	 0x80
7310adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS	 8
7311adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK	 0xff00
7312adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED	 0
7313adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K	 0x100
7314adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K	 0x200
7315adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K	 0x300
7316adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K	 0x400
7317adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K	 0x500
7318adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K	 0x600
7319adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K	 0x700
7320adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K	 0x800
7321adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K	 0x900
7322adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K	 0xa00
7323adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M	 0xb00
7324adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M	 0xc00
7325adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M	 0xd00
7326adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M	 0xe00
7327adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M	 0xf00
7328adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS	 16
7329adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK	 0xf0000
7330adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS	 20
7331adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK	 0x300000
7332adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO	 0
7333adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS	 0x100000
7334adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H	 0x200000
7335adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H	 0x300000
7336adfc5217SJeff Kirsher 
7337adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_IMD			0xe4
7338adfc5217SJeff Kirsher #define BNX2_PORT2_FEATURE_IMD			0x158
7339adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT	 0
7340adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE	 1
7341adfc5217SJeff Kirsher 
7342adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_VLAN			0xe8
7343adfc5217SJeff Kirsher #define BNX2_PORT2_FEATURE_VLAN			0x15c
7344adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_VLAN_TAG_MASK	 0xffff
7345adfc5217SJeff Kirsher #define BNX2_PORT_FEATURE_MBA_VLAN_ENABLE	 0x10000
7346adfc5217SJeff Kirsher 
7347adfc5217SJeff Kirsher #define BNX2_MFW_VER_PTR			0x00000014c
7348adfc5217SJeff Kirsher 
7349adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE		0x000001c0
7350adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_SIG		 0x00005254
7351adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_SIG_MASK	 0x0000ffff
7352adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_NONE	 (BNX2_BC_STATE_RESET_TYPE_SIG | \
7353adfc5217SJeff Kirsher 					  0x00010000)
7354adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_PCI	 (BNX2_BC_STATE_RESET_TYPE_SIG | \
7355adfc5217SJeff Kirsher 					  0x00020000)
7356adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_VAUX	 (BNX2_BC_STATE_RESET_TYPE_SIG | \
7357adfc5217SJeff Kirsher 					  0x00030000)
7358adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_DRV_MASK	 DRV_MSG_CODE
7359adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_DRV_RESET (BNX2_BC_STATE_RESET_TYPE_SIG | \
7360adfc5217SJeff Kirsher 					    DRV_MSG_CODE_RESET)
7361adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_DRV_UNLOAD (BNX2_BC_STATE_RESET_TYPE_SIG | \
7362adfc5217SJeff Kirsher 					     DRV_MSG_CODE_UNLOAD)
7363adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_DRV_SHUTDOWN (BNX2_BC_STATE_RESET_TYPE_SIG | \
7364adfc5217SJeff Kirsher 					       DRV_MSG_CODE_SHUTDOWN)
7365adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_DRV_WOL (BNX2_BC_STATE_RESET_TYPE_SIG | \
7366adfc5217SJeff Kirsher 					  DRV_MSG_CODE_WOL)
7367adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_DRV_DIAG (BNX2_BC_STATE_RESET_TYPE_SIG | \
7368adfc5217SJeff Kirsher 					   DRV_MSG_CODE_DIAG)
7369adfc5217SJeff Kirsher #define BNX2_BC_STATE_RESET_TYPE_VALUE(msg) (BNX2_BC_STATE_RESET_TYPE_SIG | \
7370adfc5217SJeff Kirsher 					     (msg))
7371adfc5217SJeff Kirsher 
737213e63517SMichael Chan #define BNX2_BC_RESET_TYPE			0x000001c0
737313e63517SMichael Chan 
7374adfc5217SJeff Kirsher #define BNX2_BC_STATE				0x000001c4
7375adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_MASK			 0x0000ff00
7376adfc5217SJeff Kirsher #define BNX2_BC_STATE_SIGN			 0x42530000
7377adfc5217SJeff Kirsher #define BNX2_BC_STATE_SIGN_MASK			 0xffff0000
7378adfc5217SJeff Kirsher #define BNX2_BC_STATE_BC1_START			 (BNX2_BC_STATE_SIGN | 0x1)
7379adfc5217SJeff Kirsher #define BNX2_BC_STATE_GET_NVM_CFG1		 (BNX2_BC_STATE_SIGN | 0x2)
7380adfc5217SJeff Kirsher #define BNX2_BC_STATE_PROG_BAR			 (BNX2_BC_STATE_SIGN | 0x3)
7381adfc5217SJeff Kirsher #define BNX2_BC_STATE_INIT_VID			 (BNX2_BC_STATE_SIGN | 0x4)
7382adfc5217SJeff Kirsher #define BNX2_BC_STATE_GET_NVM_CFG2		 (BNX2_BC_STATE_SIGN | 0x5)
7383adfc5217SJeff Kirsher #define BNX2_BC_STATE_APPLY_WKARND		 (BNX2_BC_STATE_SIGN | 0x6)
7384adfc5217SJeff Kirsher #define BNX2_BC_STATE_LOAD_BC2			 (BNX2_BC_STATE_SIGN | 0x7)
7385adfc5217SJeff Kirsher #define BNX2_BC_STATE_GOING_BC2			 (BNX2_BC_STATE_SIGN | 0x8)
7386adfc5217SJeff Kirsher #define BNX2_BC_STATE_GOING_DIAG		 (BNX2_BC_STATE_SIGN | 0x9)
7387adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_FINAL_INIT		 (BNX2_BC_STATE_SIGN | 0x81)
7388adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_WKARND			 (BNX2_BC_STATE_SIGN | 0x82)
7389adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_DRV_PULSE		 (BNX2_BC_STATE_SIGN | 0x83)
7390adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_FIOEVTS		 (BNX2_BC_STATE_SIGN | 0x84)
7391adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_DRV_CMD		 (BNX2_BC_STATE_SIGN | 0x85)
7392adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_LOW_POWER		 (BNX2_BC_STATE_SIGN | 0x86)
7393adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_SET_WOL		 (BNX2_BC_STATE_SIGN | 0x87)
7394adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_OTHER_FW		 (BNX2_BC_STATE_SIGN | 0x88)
7395adfc5217SJeff Kirsher #define BNX2_BC_STATE_RT_GOING_D3		 (BNX2_BC_STATE_SIGN | 0x89)
7396adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_BAD_VERSION		 (BNX2_BC_STATE_SIGN | 0x0100)
7397adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_BAD_BC2_CRC		 (BNX2_BC_STATE_SIGN | 0x0200)
7398adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_BC1_LOOP		 (BNX2_BC_STATE_SIGN | 0x0300)
7399adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_UNKNOWN_CMD		 (BNX2_BC_STATE_SIGN | 0x0400)
7400adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_DRV_DEAD		 (BNX2_BC_STATE_SIGN | 0x0500)
7401adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_NO_RXP		 (BNX2_BC_STATE_SIGN | 0x0600)
7402adfc5217SJeff Kirsher #define BNX2_BC_STATE_ERR_TOO_MANY_RBUF		 (BNX2_BC_STATE_SIGN | 0x0700)
7403adfc5217SJeff Kirsher 
7404adfc5217SJeff Kirsher #define BNX2_BC_STATE_CONDITION			0x000001c8
7405adfc5217SJeff Kirsher #define BNX2_CONDITION_MFW_RUN_UNKNOWN		 0x00000000
7406adfc5217SJeff Kirsher #define BNX2_CONDITION_MFW_RUN_IPMI		 0x00002000
7407adfc5217SJeff Kirsher #define BNX2_CONDITION_MFW_RUN_UMP		 0x00004000
7408adfc5217SJeff Kirsher #define BNX2_CONDITION_MFW_RUN_NCSI		 0x00006000
7409adfc5217SJeff Kirsher #define BNX2_CONDITION_MFW_RUN_NONE		 0x0000e000
7410adfc5217SJeff Kirsher #define BNX2_CONDITION_MFW_RUN_MASK		 0x0000e000
7411a8d9bc2eSMichael Chan #define BNX2_CONDITION_PM_STATE_MASK		 0x00030000
7412a8d9bc2eSMichael Chan #define BNX2_CONDITION_PM_STATE_FULL		 0x00030000
7413a8d9bc2eSMichael Chan #define BNX2_CONDITION_PM_STATE_PREP		 0x00020000
7414a8d9bc2eSMichael Chan #define BNX2_CONDITION_PM_STATE_UNPREP		 0x00010000
7415adfc5217SJeff Kirsher 
7416adfc5217SJeff Kirsher #define BNX2_BC_STATE_DEBUG_CMD			0x1dc
7417adfc5217SJeff Kirsher #define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE	 0x42440000
7418adfc5217SJeff Kirsher #define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK	 0xffff0000
7419adfc5217SJeff Kirsher #define BNX2_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK	 0xffff
7420adfc5217SJeff Kirsher #define BNX2_BC_STATE_BC_DBG_CMD_LOOP_INFINITE	 0xffff
7421adfc5217SJeff Kirsher 
7422adfc5217SJeff Kirsher #define BNX2_FW_EVT_CODE_MB			0x354
7423adfc5217SJeff Kirsher #define BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT 0x00000000
7424adfc5217SJeff Kirsher #define BNX2_FW_EVT_CODE_LINK_EVENT		 0x00000001
7425adfc5217SJeff Kirsher 
7426adfc5217SJeff Kirsher #define BNX2_DRV_ACK_CAP_MB			0x364
7427adfc5217SJeff Kirsher #define BNX2_DRV_ACK_CAP_SIGNATURE		 0x35450000
7428adfc5217SJeff Kirsher #define BNX2_CAPABILITY_SIGNATURE_MASK		 0xFFFF0000
7429adfc5217SJeff Kirsher 
7430adfc5217SJeff Kirsher #define BNX2_FW_CAP_MB				0x368
7431adfc5217SJeff Kirsher #define BNX2_FW_CAP_SIGNATURE			 0xaa550000
7432adfc5217SJeff Kirsher #define BNX2_FW_ACK_DRV_SIGNATURE		 0x52500000
7433adfc5217SJeff Kirsher #define BNX2_FW_CAP_SIGNATURE_MASK		 0xffff0000
7434adfc5217SJeff Kirsher #define BNX2_FW_CAP_REMOTE_PHY_CAPABLE		 0x00000001
7435adfc5217SJeff Kirsher #define BNX2_FW_CAP_REMOTE_PHY_PRESENT		 0x00000002
7436adfc5217SJeff Kirsher #define BNX2_FW_CAP_MFW_CAN_KEEP_VLAN		 0x00000008
7437adfc5217SJeff Kirsher #define BNX2_FW_CAP_BC_CAN_KEEP_VLAN		 0x00000010
7438adfc5217SJeff Kirsher #define BNX2_FW_CAP_CAN_KEEP_VLAN	(BNX2_FW_CAP_BC_CAN_KEEP_VLAN | \
7439adfc5217SJeff Kirsher 					 BNX2_FW_CAP_MFW_CAN_KEEP_VLAN)
7440adfc5217SJeff Kirsher 
7441adfc5217SJeff Kirsher #define BNX2_RPHY_SIGNATURE			0x36c
7442adfc5217SJeff Kirsher #define BNX2_RPHY_LOAD_SIGNATURE		 0x5a5a5a5a
7443adfc5217SJeff Kirsher 
7444adfc5217SJeff Kirsher #define BNX2_RPHY_FLAGS				0x370
7445adfc5217SJeff Kirsher #define BNX2_RPHY_SERDES_LINK			0x374
7446adfc5217SJeff Kirsher #define BNX2_RPHY_COPPER_LINK			0x378
7447adfc5217SJeff Kirsher 
7448adfc5217SJeff Kirsher #define BNX2_ISCSI_INITIATOR			0x3dc
7449adfc5217SJeff Kirsher #define BNX2_ISCSI_INITIATOR_EN			 0x00080000
7450adfc5217SJeff Kirsher 
7451adfc5217SJeff Kirsher #define BNX2_ISCSI_MAX_CONN			0x3e4
7452adfc5217SJeff Kirsher #define BNX2_ISCSI_MAX_CONN_MASK		 0xffff0000
7453adfc5217SJeff Kirsher #define BNX2_ISCSI_MAX_CONN_SHIFT		 16
7454adfc5217SJeff Kirsher 
7455adfc5217SJeff Kirsher #define HOST_VIEW_SHMEM_BASE			0x167c00
7456adfc5217SJeff Kirsher 
7457adfc5217SJeff Kirsher #define DP_SHMEM_LINE(bp, offset)					\
7458adfc5217SJeff Kirsher 	netdev_err(bp->dev, "DEBUG: %08x: %08x %08x %08x %08x\n",	\
7459adfc5217SJeff Kirsher 		   offset,						\
7460adfc5217SJeff Kirsher 		   bnx2_shmem_rd(bp, offset),				\
7461adfc5217SJeff Kirsher 		   bnx2_shmem_rd(bp, offset + 4),			\
7462adfc5217SJeff Kirsher 		   bnx2_shmem_rd(bp, offset + 8),			\
7463adfc5217SJeff Kirsher 		   bnx2_shmem_rd(bp, offset + 12))
7464adfc5217SJeff Kirsher 
7465adfc5217SJeff Kirsher #endif
7466