xref: /linux/drivers/iommu/mtk_iommu.c (revision e8d7ccaa3fb7575fda703ee6e05640c1c830fa06)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20df4fabeSYong Wu /*
30df4fabeSYong Wu  * Copyright (c) 2015-2016 MediaTek Inc.
40df4fabeSYong Wu  * Author: Yong Wu <yong.wu@mediatek.com>
50df4fabeSYong Wu  */
6ef0f0986SYong Wu #include <linux/bitfield.h>
70df4fabeSYong Wu #include <linux/bug.h>
80df4fabeSYong Wu #include <linux/clk.h>
90df4fabeSYong Wu #include <linux/component.h>
100df4fabeSYong Wu #include <linux/device.h>
11803cf9e5SYong Wu #include <linux/dma-direct.h>
120df4fabeSYong Wu #include <linux/err.h>
130df4fabeSYong Wu #include <linux/interrupt.h>
140df4fabeSYong Wu #include <linux/io.h>
150df4fabeSYong Wu #include <linux/iommu.h>
160df4fabeSYong Wu #include <linux/iopoll.h>
176a513de3SYong Wu #include <linux/io-pgtable.h>
180df4fabeSYong Wu #include <linux/list.h>
19c2c59456SMiles Chen #include <linux/mfd/syscon.h>
2018d8c74eSYong Wu #include <linux/module.h>
210df4fabeSYong Wu #include <linux/of_address.h>
220df4fabeSYong Wu #include <linux/of_irq.h>
230df4fabeSYong Wu #include <linux/of_platform.h>
24e7629070SYong Wu #include <linux/pci.h>
250df4fabeSYong Wu #include <linux/platform_device.h>
26baf94e6eSYong Wu #include <linux/pm_runtime.h>
27c2c59456SMiles Chen #include <linux/regmap.h>
280df4fabeSYong Wu #include <linux/slab.h>
290df4fabeSYong Wu #include <linux/spinlock.h>
30c2c59456SMiles Chen #include <linux/soc/mediatek/infracfg.h>
310df4fabeSYong Wu #include <asm/barrier.h>
320df4fabeSYong Wu #include <soc/mediatek/smi.h>
330df4fabeSYong Wu 
346a513de3SYong Wu #include <dt-bindings/memory/mtk-memory-port.h>
350df4fabeSYong Wu 
360df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR			0x000
37907ba6a1SYong Wu #define MMU_PT_ADDR_MASK			GENMASK(31, 7)
380df4fabeSYong Wu 
390df4fabeSYong Wu #define REG_MMU_INVALIDATE			0x020
400df4fabeSYong Wu #define F_ALL_INVLD				0x2
410df4fabeSYong Wu #define F_MMU_INV_RANGE				0x1
420df4fabeSYong Wu 
430df4fabeSYong Wu #define REG_MMU_INVLD_START_A			0x024
440df4fabeSYong Wu #define REG_MMU_INVLD_END_A			0x028
450df4fabeSYong Wu 
46068c86e9SChao Hao #define REG_MMU_INV_SEL_GEN2			0x02c
47b053bc71SChao Hao #define REG_MMU_INV_SEL_GEN1			0x038
480df4fabeSYong Wu #define F_INVLD_EN0				BIT(0)
490df4fabeSYong Wu #define F_INVLD_EN1				BIT(1)
500df4fabeSYong Wu 
5175eed350SChao Hao #define REG_MMU_MISC_CTRL			0x048
524bb2bf4cSChao Hao #define F_MMU_IN_ORDER_WR_EN_MASK		(BIT(1) | BIT(17))
534bb2bf4cSChao Hao #define F_MMU_STANDARD_AXI_MODE_MASK		(BIT(3) | BIT(19))
544bb2bf4cSChao Hao 
550df4fabeSYong Wu #define REG_MMU_DCM_DIS				0x050
569a87005eSYong Wu #define F_MMU_DCM				BIT(8)
579a87005eSYong Wu 
5835c1b48dSChao Hao #define REG_MMU_WR_LEN_CTRL			0x054
5935c1b48dSChao Hao #define F_MMU_WR_THROT_DIS_MASK			(BIT(5) | BIT(21))
600df4fabeSYong Wu 
610df4fabeSYong Wu #define REG_MMU_CTRL_REG			0x110
62acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR		(2 << 4)
630df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD		BIT(4)
64acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173	(2 << 5)
650df4fabeSYong Wu 
660df4fabeSYong Wu #define REG_MMU_IVRP_PADDR			0x114
6770ca608bSYong Wu 
6830e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG			0x118
6930e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA)		(((EA) << 8) | (SA))
700df4fabeSYong Wu 
710df4fabeSYong Wu #define REG_MMU_INT_CONTROL0			0x120
720df4fabeSYong Wu #define F_L2_MULIT_HIT_EN			BIT(0)
730df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN		BIT(1)
740df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN		BIT(2)
750df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN		BIT(3)
760df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN		BIT(5)
770df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN			BIT(6)
780df4fabeSYong Wu #define F_INT_CLR_BIT				BIT(12)
790df4fabeSYong Wu 
800df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL		0x124
8115a01f4cSYong Wu 						/* mmu0 | mmu1 */
8215a01f4cSYong Wu #define F_INT_TRANSLATION_FAULT			(BIT(0) | BIT(7))
8315a01f4cSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT		(BIT(1) | BIT(8))
8415a01f4cSYong Wu #define F_INT_INVALID_PA_FAULT			(BIT(2) | BIT(9))
8515a01f4cSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT		(BIT(3) | BIT(10))
8615a01f4cSYong Wu #define F_INT_TLB_MISS_FAULT			(BIT(4) | BIT(11))
8715a01f4cSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT	(BIT(5) | BIT(12))
8815a01f4cSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT	(BIT(6) | BIT(13))
890df4fabeSYong Wu 
900df4fabeSYong Wu #define REG_MMU_CPE_DONE			0x12C
910df4fabeSYong Wu 
920df4fabeSYong Wu #define REG_MMU_FAULT_ST1			0x134
9315a01f4cSYong Wu #define F_REG_MMU0_FAULT_MASK			GENMASK(6, 0)
9415a01f4cSYong Wu #define F_REG_MMU1_FAULT_MASK			GENMASK(13, 7)
950df4fabeSYong Wu 
9615a01f4cSYong Wu #define REG_MMU0_FAULT_VA			0x13c
97ef0f0986SYong Wu #define F_MMU_INVAL_VA_31_12_MASK		GENMASK(31, 12)
98ef0f0986SYong Wu #define F_MMU_INVAL_VA_34_32_MASK		GENMASK(11, 9)
99ef0f0986SYong Wu #define F_MMU_INVAL_PA_34_32_MASK		GENMASK(8, 6)
1000df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT		BIT(1)
1010df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT		BIT(0)
1020df4fabeSYong Wu 
10315a01f4cSYong Wu #define REG_MMU0_INVLD_PA			0x140
10415a01f4cSYong Wu #define REG_MMU1_FAULT_VA			0x144
10515a01f4cSYong Wu #define REG_MMU1_INVLD_PA			0x148
10615a01f4cSYong Wu #define REG_MMU0_INT_ID				0x150
10715a01f4cSYong Wu #define REG_MMU1_INT_ID				0x154
10837276e00SChao Hao #define F_MMU_INT_ID_COMM_ID(a)			(((a) >> 9) & 0x7)
10937276e00SChao Hao #define F_MMU_INT_ID_SUB_COMM_ID(a)		(((a) >> 7) & 0x3)
1109ec30c09SYong Wu #define F_MMU_INT_ID_COMM_ID_EXT(a)		(((a) >> 10) & 0x7)
1119ec30c09SYong Wu #define F_MMU_INT_ID_SUB_COMM_ID_EXT(a)		(((a) >> 7) & 0x7)
11215a01f4cSYong Wu #define F_MMU_INT_ID_LARB_ID(a)			(((a) >> 7) & 0x7)
11315a01f4cSYong Wu #define F_MMU_INT_ID_PORT_ID(a)			(((a) >> 2) & 0x1f)
1140df4fabeSYong Wu 
115829316b3SChao Hao #define MTK_PROTECT_PA_ALIGN			256
11642d57fc5SYong Wu #define MTK_IOMMU_BANK_SZ			0x1000
1170df4fabeSYong Wu 
118f9b8c9b2SYong Wu #define PERICFG_IOMMU_1				0x714
119f9b8c9b2SYong Wu 
1206b717796SChao Hao #define HAS_4GB_MODE			BIT(0)
1216b717796SChao Hao /* HW will use the EMI clock if there isn't the "bclk". */
1226b717796SChao Hao #define HAS_BCLK			BIT(1)
1236b717796SChao Hao #define HAS_VLD_PA_RNG			BIT(2)
1246b717796SChao Hao #define RESET_AXI			BIT(3)
1254bb2bf4cSChao Hao #define OUT_ORDER_WR_EN			BIT(4)
1269ec30c09SYong Wu #define HAS_SUB_COMM_2BITS		BIT(5)
1279ec30c09SYong Wu #define HAS_SUB_COMM_3BITS		BIT(6)
1289ec30c09SYong Wu #define WR_THROT_EN			BIT(7)
1299ec30c09SYong Wu #define HAS_LEGACY_IVRP_PADDR		BIT(8)
1309ec30c09SYong Wu #define IOVA_34_EN			BIT(9)
1319ec30c09SYong Wu #define SHARE_PGTABLE			BIT(10) /* 2 HW share pgtable */
1329ec30c09SYong Wu #define DCM_DISABLE			BIT(11)
1339ec30c09SYong Wu #define STD_AXI_MODE			BIT(12) /* For non MM iommu */
1348cd1e619SYong Wu /* 2 bits: iommu type */
1358cd1e619SYong Wu #define MTK_IOMMU_TYPE_MM		(0x0 << 13)
1368cd1e619SYong Wu #define MTK_IOMMU_TYPE_INFRA		(0x1 << 13)
1378cd1e619SYong Wu #define MTK_IOMMU_TYPE_MASK		(0x3 << 13)
1386077c7e5SYong Wu /* PM and clock always on. e.g. infra iommu */
1396077c7e5SYong Wu #define PM_CLK_AO			BIT(15)
140e7629070SYong Wu #define IFA_IOMMU_PCIE_SUPPORT		BIT(16)
1416b717796SChao Hao 
1428cd1e619SYong Wu #define MTK_IOMMU_HAS_FLAG_MASK(pdata, _x, mask)	\
1438cd1e619SYong Wu 				((((pdata)->flags) & (mask)) == (_x))
1448cd1e619SYong Wu 
1458cd1e619SYong Wu #define MTK_IOMMU_HAS_FLAG(pdata, _x)	MTK_IOMMU_HAS_FLAG_MASK(pdata, _x, _x)
1468cd1e619SYong Wu #define MTK_IOMMU_IS_TYPE(pdata, _x)	MTK_IOMMU_HAS_FLAG_MASK(pdata, _x,\
1478cd1e619SYong Wu 							MTK_IOMMU_TYPE_MASK)
1486b717796SChao Hao 
149d2e9a110SYong Wu #define MTK_INVALID_LARBID		MTK_LARB_NR_MAX
150d2e9a110SYong Wu 
1519485a04aSYong Wu #define MTK_LARB_COM_MAX	8
1529485a04aSYong Wu #define MTK_LARB_SUBCOM_MAX	8
1539485a04aSYong Wu 
1549485a04aSYong Wu #define MTK_IOMMU_GROUP_MAX	8
15599ca0228SYong Wu #define MTK_IOMMU_BANK_MAX	5
1569485a04aSYong Wu 
1579485a04aSYong Wu enum mtk_iommu_plat {
1589485a04aSYong Wu 	M4U_MT2712,
1599485a04aSYong Wu 	M4U_MT6779,
1609485a04aSYong Wu 	M4U_MT8167,
1619485a04aSYong Wu 	M4U_MT8173,
1629485a04aSYong Wu 	M4U_MT8183,
163*e8d7ccaaSYong Wu 	M4U_MT8186,
1649485a04aSYong Wu 	M4U_MT8192,
1659485a04aSYong Wu 	M4U_MT8195,
1669485a04aSYong Wu };
1679485a04aSYong Wu 
1689485a04aSYong Wu struct mtk_iommu_iova_region {
1699485a04aSYong Wu 	dma_addr_t		iova_base;
1709485a04aSYong Wu 	unsigned long long	size;
1719485a04aSYong Wu };
1729485a04aSYong Wu 
1736a513de3SYong Wu struct mtk_iommu_suspend_reg {
1746a513de3SYong Wu 	u32			misc_ctrl;
1756a513de3SYong Wu 	u32			dcm_dis;
1766a513de3SYong Wu 	u32			ctrl_reg;
1776a513de3SYong Wu 	u32			vld_pa_rng;
1786a513de3SYong Wu 	u32			wr_len_ctrl;
179d7127de1SYong Wu 
180d7127de1SYong Wu 	u32			int_control[MTK_IOMMU_BANK_MAX];
181d7127de1SYong Wu 	u32			int_main_control[MTK_IOMMU_BANK_MAX];
182d7127de1SYong Wu 	u32			ivrp_paddr[MTK_IOMMU_BANK_MAX];
1836a513de3SYong Wu };
1846a513de3SYong Wu 
1859485a04aSYong Wu struct mtk_iommu_plat_data {
1869485a04aSYong Wu 	enum mtk_iommu_plat	m4u_plat;
1879485a04aSYong Wu 	u32			flags;
1889485a04aSYong Wu 	u32			inv_sel_reg;
1899485a04aSYong Wu 
1909485a04aSYong Wu 	char			*pericfg_comp_str;
1919485a04aSYong Wu 	struct list_head	*hw_list;
1929485a04aSYong Wu 	unsigned int		iova_region_nr;
1939485a04aSYong Wu 	const struct mtk_iommu_iova_region	*iova_region;
19499ca0228SYong Wu 
19599ca0228SYong Wu 	u8                  banks_num;
19699ca0228SYong Wu 	bool                banks_enable[MTK_IOMMU_BANK_MAX];
19757fb481fSYong Wu 	unsigned int        banks_portmsk[MTK_IOMMU_BANK_MAX];
1989485a04aSYong Wu 	unsigned char       larbid_remap[MTK_LARB_COM_MAX][MTK_LARB_SUBCOM_MAX];
1999485a04aSYong Wu };
2009485a04aSYong Wu 
20199ca0228SYong Wu struct mtk_iommu_bank_data {
2029485a04aSYong Wu 	void __iomem			*base;
2039485a04aSYong Wu 	int				irq;
20499ca0228SYong Wu 	u8				id;
20599ca0228SYong Wu 	struct device			*parent_dev;
20699ca0228SYong Wu 	struct mtk_iommu_data		*parent_data;
20799ca0228SYong Wu 	spinlock_t			tlb_lock; /* lock for tlb range flush */
20899ca0228SYong Wu 	struct mtk_iommu_domain		*m4u_dom; /* Each bank has a domain */
20999ca0228SYong Wu };
21099ca0228SYong Wu 
21199ca0228SYong Wu struct mtk_iommu_data {
2129485a04aSYong Wu 	struct device			*dev;
2139485a04aSYong Wu 	struct clk			*bclk;
2149485a04aSYong Wu 	phys_addr_t			protect_base; /* protect memory base */
2159485a04aSYong Wu 	struct mtk_iommu_suspend_reg	reg;
2169485a04aSYong Wu 	struct iommu_group		*m4u_group[MTK_IOMMU_GROUP_MAX];
2179485a04aSYong Wu 	bool                            enable_4GB;
2189485a04aSYong Wu 
2199485a04aSYong Wu 	struct iommu_device		iommu;
2209485a04aSYong Wu 	const struct mtk_iommu_plat_data *plat_data;
2219485a04aSYong Wu 	struct device			*smicomm_dev;
2229485a04aSYong Wu 
22399ca0228SYong Wu 	struct mtk_iommu_bank_data	*bank;
22499ca0228SYong Wu 
2259485a04aSYong Wu 	struct dma_iommu_mapping	*mapping; /* For mtk_iommu_v1.c */
2269485a04aSYong Wu 	struct regmap			*pericfg;
2279485a04aSYong Wu 
2289485a04aSYong Wu 	struct mutex			mutex; /* Protect m4u_group/m4u_dom above */
2299485a04aSYong Wu 
2309485a04aSYong Wu 	/*
2319485a04aSYong Wu 	 * In the sharing pgtable case, list data->list to the global list like m4ulist.
2329485a04aSYong Wu 	 * In the non-sharing pgtable case, list data->list to the itself hw_list_head.
2339485a04aSYong Wu 	 */
2349485a04aSYong Wu 	struct list_head		*hw_list;
2359485a04aSYong Wu 	struct list_head		hw_list_head;
2369485a04aSYong Wu 	struct list_head		list;
2379485a04aSYong Wu 	struct mtk_smi_larb_iommu	larb_imu[MTK_LARB_NR_MAX];
2389485a04aSYong Wu };
2399485a04aSYong Wu 
2400df4fabeSYong Wu struct mtk_iommu_domain {
2410df4fabeSYong Wu 	struct io_pgtable_cfg		cfg;
2420df4fabeSYong Wu 	struct io_pgtable_ops		*iop;
2430df4fabeSYong Wu 
24499ca0228SYong Wu 	struct mtk_iommu_bank_data	*bank;
2450df4fabeSYong Wu 	struct iommu_domain		domain;
246ddf67a87SYong Wu 
247ddf67a87SYong Wu 	struct mutex			mutex; /* Protect "data" in this structure */
2480df4fabeSYong Wu };
2490df4fabeSYong Wu 
2509485a04aSYong Wu static int mtk_iommu_bind(struct device *dev)
2519485a04aSYong Wu {
2529485a04aSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
2539485a04aSYong Wu 
2549485a04aSYong Wu 	return component_bind_all(dev, &data->larb_imu);
2559485a04aSYong Wu }
2569485a04aSYong Wu 
2579485a04aSYong Wu static void mtk_iommu_unbind(struct device *dev)
2589485a04aSYong Wu {
2599485a04aSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
2609485a04aSYong Wu 
2619485a04aSYong Wu 	component_unbind_all(dev, &data->larb_imu);
2629485a04aSYong Wu }
2639485a04aSYong Wu 
264b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops;
2650df4fabeSYong Wu 
266e24453e1SYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data, unsigned int bankid);
2677f37a91dSYong Wu 
268bfed8731SYong Wu #define MTK_IOMMU_TLB_ADDR(iova) ({					\
269bfed8731SYong Wu 	dma_addr_t _addr = iova;					\
270bfed8731SYong Wu 	((lower_32_bits(_addr) & GENMASK(31, 12)) | upper_32_bits(_addr));\
271bfed8731SYong Wu })
272bfed8731SYong Wu 
27376ce6546SYong Wu /*
27476ce6546SYong Wu  * In M4U 4GB mode, the physical address is remapped as below:
27576ce6546SYong Wu  *
27676ce6546SYong Wu  * CPU Physical address:
27776ce6546SYong Wu  * ====================
27876ce6546SYong Wu  *
27976ce6546SYong Wu  * 0      1G       2G     3G       4G     5G
28076ce6546SYong Wu  * |---A---|---B---|---C---|---D---|---E---|
28176ce6546SYong Wu  * +--I/O--+------------Memory-------------+
28276ce6546SYong Wu  *
28376ce6546SYong Wu  * IOMMU output physical address:
28476ce6546SYong Wu  *  =============================
28576ce6546SYong Wu  *
28676ce6546SYong Wu  *                                 4G      5G     6G      7G      8G
28776ce6546SYong Wu  *                                 |---E---|---B---|---C---|---D---|
28876ce6546SYong Wu  *                                 +------------Memory-------------+
28976ce6546SYong Wu  *
29076ce6546SYong Wu  * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the
29176ce6546SYong Wu  * bit32 of the CPU physical address always is needed to set, and for Region
29276ce6546SYong Wu  * 'E', the CPU physical address keep as is.
29376ce6546SYong Wu  * Additionally, The iommu consumers always use the CPU phyiscal address.
29476ce6546SYong Wu  */
295b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE	 0x140000000UL
29676ce6546SYong Wu 
2977c3a2ec0SYong Wu static LIST_HEAD(m4ulist);	/* List all the M4U HWs */
2987c3a2ec0SYong Wu 
2999e3a2a64SYong Wu #define for_each_m4u(data, head)  list_for_each_entry(data, head, list)
3007c3a2ec0SYong Wu 
301585e58f4SYong Wu static const struct mtk_iommu_iova_region single_domain[] = {
302585e58f4SYong Wu 	{.iova_base = 0,		.size = SZ_4G},
303585e58f4SYong Wu };
304585e58f4SYong Wu 
3059e3489e0SYong Wu static const struct mtk_iommu_iova_region mt8192_multi_dom[] = {
306129a3b88SYong Wu 	{ .iova_base = 0x0,		.size = SZ_4G},		/* 0 ~ 4G */
3079e3489e0SYong Wu 	#if IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT)
308129a3b88SYong Wu 	{ .iova_base = SZ_4G,		.size = SZ_4G},		/* 4G ~ 8G */
309129a3b88SYong Wu 	{ .iova_base = SZ_4G * 2,	.size = SZ_4G},		/* 8G ~ 12G */
310129a3b88SYong Wu 	{ .iova_base = SZ_4G * 3,	.size = SZ_4G},		/* 12G ~ 16G */
311129a3b88SYong Wu 
3129e3489e0SYong Wu 	{ .iova_base = 0x240000000ULL,	.size = 0x4000000},	/* CCU0 */
3139e3489e0SYong Wu 	{ .iova_base = 0x244000000ULL,	.size = 0x4000000},	/* CCU1 */
3149e3489e0SYong Wu 	#endif
3159e3489e0SYong Wu };
3169e3489e0SYong Wu 
3179e3a2a64SYong Wu /* If 2 M4U share a domain(use the same hwlist), Put the corresponding info in first data.*/
3189e3a2a64SYong Wu static struct mtk_iommu_data *mtk_iommu_get_frst_data(struct list_head *hwlist)
3197c3a2ec0SYong Wu {
3209e3a2a64SYong Wu 	return list_first_entry(hwlist, struct mtk_iommu_data, list);
3217c3a2ec0SYong Wu }
3227c3a2ec0SYong Wu 
3230df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
3240df4fabeSYong Wu {
3250df4fabeSYong Wu 	return container_of(dom, struct mtk_iommu_domain, domain);
3260df4fabeSYong Wu }
3270df4fabeSYong Wu 
3280954d61aSYong Wu static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data)
3290df4fabeSYong Wu {
33099ca0228SYong Wu 	/* Tlb flush all always is in bank0. */
33199ca0228SYong Wu 	struct mtk_iommu_bank_data *bank = &data->bank[0];
33299ca0228SYong Wu 	void __iomem *base = bank->base;
33315672b6dSYong Wu 	unsigned long flags;
334c0b57581SYong Wu 
33599ca0228SYong Wu 	spin_lock_irqsave(&bank->tlb_lock, flags);
336887cf6a7SYong Wu 	writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, base + data->plat_data->inv_sel_reg);
337887cf6a7SYong Wu 	writel_relaxed(F_ALL_INVLD, base + REG_MMU_INVALIDATE);
3380df4fabeSYong Wu 	wmb(); /* Make sure the tlb flush all done */
33999ca0228SYong Wu 	spin_unlock_irqrestore(&bank->tlb_lock, flags);
3407c3a2ec0SYong Wu }
3410df4fabeSYong Wu 
3421f4fd624SYong Wu static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
34399ca0228SYong Wu 					   struct mtk_iommu_bank_data *bank)
3440df4fabeSYong Wu {
34599ca0228SYong Wu 	struct list_head *head = bank->parent_data->hw_list;
34699ca0228SYong Wu 	struct mtk_iommu_bank_data *curbank;
34799ca0228SYong Wu 	struct mtk_iommu_data *data;
3486077c7e5SYong Wu 	bool check_pm_status;
3491f4fd624SYong Wu 	unsigned long flags;
350887cf6a7SYong Wu 	void __iomem *base;
3511f4fd624SYong Wu 	int ret;
3521f4fd624SYong Wu 	u32 tmp;
3530df4fabeSYong Wu 
3549e3a2a64SYong Wu 	for_each_m4u(data, head) {
3556077c7e5SYong Wu 		/*
3566077c7e5SYong Wu 		 * To avoid resume the iommu device frequently when the iommu device
3576077c7e5SYong Wu 		 * is not active, it doesn't always call pm_runtime_get here, then tlb
3586077c7e5SYong Wu 		 * flush depends on the tlb flush all in the runtime resume.
3596077c7e5SYong Wu 		 *
3606077c7e5SYong Wu 		 * There are 2 special cases:
3616077c7e5SYong Wu 		 *
3626077c7e5SYong Wu 		 * Case1: The iommu dev doesn't have power domain but has bclk. This case
3636077c7e5SYong Wu 		 * should also avoid the tlb flush while the dev is not active to mute
3646077c7e5SYong Wu 		 * the tlb timeout log. like mt8173.
3656077c7e5SYong Wu 		 *
3666077c7e5SYong Wu 		 * Case2: The power/clock of infra iommu is always on, and it doesn't
3676077c7e5SYong Wu 		 * have the device link with the master devices. This case should avoid
3686077c7e5SYong Wu 		 * the PM status check.
3696077c7e5SYong Wu 		 */
3706077c7e5SYong Wu 		check_pm_status = !MTK_IOMMU_HAS_FLAG(data->plat_data, PM_CLK_AO);
3716077c7e5SYong Wu 
3726077c7e5SYong Wu 		if (check_pm_status) {
373c0b57581SYong Wu 			if (pm_runtime_get_if_in_use(data->dev) <= 0)
374c0b57581SYong Wu 				continue;
3756077c7e5SYong Wu 		}
376c0b57581SYong Wu 
37799ca0228SYong Wu 		curbank = &data->bank[bank->id];
37899ca0228SYong Wu 		base = curbank->base;
379887cf6a7SYong Wu 
38099ca0228SYong Wu 		spin_lock_irqsave(&curbank->tlb_lock, flags);
3817c3a2ec0SYong Wu 		writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
382887cf6a7SYong Wu 			       base + data->plat_data->inv_sel_reg);
3830df4fabeSYong Wu 
384887cf6a7SYong Wu 		writel_relaxed(MTK_IOMMU_TLB_ADDR(iova), base + REG_MMU_INVLD_START_A);
385bfed8731SYong Wu 		writel_relaxed(MTK_IOMMU_TLB_ADDR(iova + size - 1),
386887cf6a7SYong Wu 			       base + REG_MMU_INVLD_END_A);
387887cf6a7SYong Wu 		writel_relaxed(F_MMU_INV_RANGE, base + REG_MMU_INVALIDATE);
3880df4fabeSYong Wu 
3891f4fd624SYong Wu 		/* tlb sync */
390887cf6a7SYong Wu 		ret = readl_poll_timeout_atomic(base + REG_MMU_CPE_DONE,
391c90ae4a6SYong Wu 						tmp, tmp != 0, 10, 1000);
39215672b6dSYong Wu 
39315672b6dSYong Wu 		/* Clear the CPE status */
394887cf6a7SYong Wu 		writel_relaxed(0, base + REG_MMU_CPE_DONE);
39599ca0228SYong Wu 		spin_unlock_irqrestore(&curbank->tlb_lock, flags);
39615672b6dSYong Wu 
3970df4fabeSYong Wu 		if (ret) {
3980df4fabeSYong Wu 			dev_warn(data->dev,
3990df4fabeSYong Wu 				 "Partial TLB flush timed out, falling back to full flush\n");
4000954d61aSYong Wu 			mtk_iommu_tlb_flush_all(data);
4010df4fabeSYong Wu 		}
402c0b57581SYong Wu 
4036077c7e5SYong Wu 		if (check_pm_status)
404c0b57581SYong Wu 			pm_runtime_put(data->dev);
4050df4fabeSYong Wu 	}
4067c3a2ec0SYong Wu }
4070df4fabeSYong Wu 
4080df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
4090df4fabeSYong Wu {
41099ca0228SYong Wu 	struct mtk_iommu_bank_data *bank = dev_id;
41199ca0228SYong Wu 	struct mtk_iommu_data *data = bank->parent_data;
41299ca0228SYong Wu 	struct mtk_iommu_domain *dom = bank->m4u_dom;
413d2e9a110SYong Wu 	unsigned int fault_larb = MTK_INVALID_LARBID, fault_port = 0, sub_comm = 0;
414ef0f0986SYong Wu 	u32 int_state, regval, va34_32, pa34_32;
415887cf6a7SYong Wu 	const struct mtk_iommu_plat_data *plat_data = data->plat_data;
41699ca0228SYong Wu 	void __iomem *base = bank->base;
417ef0f0986SYong Wu 	u64 fault_iova, fault_pa;
4180df4fabeSYong Wu 	bool layer, write;
4190df4fabeSYong Wu 
4200df4fabeSYong Wu 	/* Read error info from registers */
421887cf6a7SYong Wu 	int_state = readl_relaxed(base + REG_MMU_FAULT_ST1);
42215a01f4cSYong Wu 	if (int_state & F_REG_MMU0_FAULT_MASK) {
423887cf6a7SYong Wu 		regval = readl_relaxed(base + REG_MMU0_INT_ID);
424887cf6a7SYong Wu 		fault_iova = readl_relaxed(base + REG_MMU0_FAULT_VA);
425887cf6a7SYong Wu 		fault_pa = readl_relaxed(base + REG_MMU0_INVLD_PA);
42615a01f4cSYong Wu 	} else {
427887cf6a7SYong Wu 		regval = readl_relaxed(base + REG_MMU1_INT_ID);
428887cf6a7SYong Wu 		fault_iova = readl_relaxed(base + REG_MMU1_FAULT_VA);
429887cf6a7SYong Wu 		fault_pa = readl_relaxed(base + REG_MMU1_INVLD_PA);
43015a01f4cSYong Wu 	}
4310df4fabeSYong Wu 	layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
4320df4fabeSYong Wu 	write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
433887cf6a7SYong Wu 	if (MTK_IOMMU_HAS_FLAG(plat_data, IOVA_34_EN)) {
434ef0f0986SYong Wu 		va34_32 = FIELD_GET(F_MMU_INVAL_VA_34_32_MASK, fault_iova);
435ef0f0986SYong Wu 		fault_iova = fault_iova & F_MMU_INVAL_VA_31_12_MASK;
436ef0f0986SYong Wu 		fault_iova |= (u64)va34_32 << 32;
437ef0f0986SYong Wu 	}
43882e51771SYong Wu 	pa34_32 = FIELD_GET(F_MMU_INVAL_PA_34_32_MASK, fault_iova);
43982e51771SYong Wu 	fault_pa |= (u64)pa34_32 << 32;
440ef0f0986SYong Wu 
441887cf6a7SYong Wu 	if (MTK_IOMMU_IS_TYPE(plat_data, MTK_IOMMU_TYPE_MM)) {
44215a01f4cSYong Wu 		fault_port = F_MMU_INT_ID_PORT_ID(regval);
443887cf6a7SYong Wu 		if (MTK_IOMMU_HAS_FLAG(plat_data, HAS_SUB_COMM_2BITS)) {
44437276e00SChao Hao 			fault_larb = F_MMU_INT_ID_COMM_ID(regval);
44537276e00SChao Hao 			sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval);
446887cf6a7SYong Wu 		} else if (MTK_IOMMU_HAS_FLAG(plat_data, HAS_SUB_COMM_3BITS)) {
4479ec30c09SYong Wu 			fault_larb = F_MMU_INT_ID_COMM_ID_EXT(regval);
4489ec30c09SYong Wu 			sub_comm = F_MMU_INT_ID_SUB_COMM_ID_EXT(regval);
44937276e00SChao Hao 		} else {
45037276e00SChao Hao 			fault_larb = F_MMU_INT_ID_LARB_ID(regval);
45137276e00SChao Hao 		}
45237276e00SChao Hao 		fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm];
453d2e9a110SYong Wu 	}
454b3e5eee7SYong Wu 
45599ca0228SYong Wu 	if (report_iommu_fault(&dom->domain, bank->parent_dev, fault_iova,
4560df4fabeSYong Wu 			       write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
4570df4fabeSYong Wu 		dev_err_ratelimited(
45899ca0228SYong Wu 			bank->parent_dev,
459f9b8c9b2SYong Wu 			"fault type=0x%x iova=0x%llx pa=0x%llx master=0x%x(larb=%d port=%d) layer=%d %s\n",
460f9b8c9b2SYong Wu 			int_state, fault_iova, fault_pa, regval, fault_larb, fault_port,
4610df4fabeSYong Wu 			layer, write ? "write" : "read");
4620df4fabeSYong Wu 	}
4630df4fabeSYong Wu 
4640df4fabeSYong Wu 	/* Interrupt clear */
465887cf6a7SYong Wu 	regval = readl_relaxed(base + REG_MMU_INT_CONTROL0);
4660df4fabeSYong Wu 	regval |= F_INT_CLR_BIT;
467887cf6a7SYong Wu 	writel_relaxed(regval, base + REG_MMU_INT_CONTROL0);
4680df4fabeSYong Wu 
4690df4fabeSYong Wu 	mtk_iommu_tlb_flush_all(data);
4700df4fabeSYong Wu 
4710df4fabeSYong Wu 	return IRQ_HANDLED;
4720df4fabeSYong Wu }
4730df4fabeSYong Wu 
47457fb481fSYong Wu static unsigned int mtk_iommu_get_bank_id(struct device *dev,
47557fb481fSYong Wu 					  const struct mtk_iommu_plat_data *plat_data)
47657fb481fSYong Wu {
47757fb481fSYong Wu 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
47857fb481fSYong Wu 	unsigned int i, portmsk = 0, bankid = 0;
47957fb481fSYong Wu 
48057fb481fSYong Wu 	if (plat_data->banks_num == 1)
48157fb481fSYong Wu 		return bankid;
48257fb481fSYong Wu 
48357fb481fSYong Wu 	for (i = 0; i < fwspec->num_ids; i++)
48457fb481fSYong Wu 		portmsk |= BIT(MTK_M4U_TO_PORT(fwspec->ids[i]));
48557fb481fSYong Wu 
48657fb481fSYong Wu 	for (i = 0; i < plat_data->banks_num && i < MTK_IOMMU_BANK_MAX; i++) {
48757fb481fSYong Wu 		if (!plat_data->banks_enable[i])
48857fb481fSYong Wu 			continue;
48957fb481fSYong Wu 
49057fb481fSYong Wu 		if (portmsk & plat_data->banks_portmsk[i]) {
49157fb481fSYong Wu 			bankid = i;
49257fb481fSYong Wu 			break;
49357fb481fSYong Wu 		}
49457fb481fSYong Wu 	}
49557fb481fSYong Wu 	return bankid; /* default is 0 */
49657fb481fSYong Wu }
49757fb481fSYong Wu 
498d72e0ff5SYong Wu static int mtk_iommu_get_iova_region_id(struct device *dev,
499803cf9e5SYong Wu 					const struct mtk_iommu_plat_data *plat_data)
500803cf9e5SYong Wu {
501803cf9e5SYong Wu 	const struct mtk_iommu_iova_region *rgn = plat_data->iova_region;
502803cf9e5SYong Wu 	const struct bus_dma_region *dma_rgn = dev->dma_range_map;
503803cf9e5SYong Wu 	int i, candidate = -1;
504803cf9e5SYong Wu 	dma_addr_t dma_end;
505803cf9e5SYong Wu 
506803cf9e5SYong Wu 	if (!dma_rgn || plat_data->iova_region_nr == 1)
507803cf9e5SYong Wu 		return 0;
508803cf9e5SYong Wu 
509803cf9e5SYong Wu 	dma_end = dma_rgn->dma_start + dma_rgn->size - 1;
510803cf9e5SYong Wu 	for (i = 0; i < plat_data->iova_region_nr; i++, rgn++) {
511803cf9e5SYong Wu 		/* Best fit. */
512803cf9e5SYong Wu 		if (dma_rgn->dma_start == rgn->iova_base &&
513803cf9e5SYong Wu 		    dma_end == rgn->iova_base + rgn->size - 1)
514803cf9e5SYong Wu 			return i;
515803cf9e5SYong Wu 		/* ok if it is inside this region. */
516803cf9e5SYong Wu 		if (dma_rgn->dma_start >= rgn->iova_base &&
517803cf9e5SYong Wu 		    dma_end < rgn->iova_base + rgn->size)
518803cf9e5SYong Wu 			candidate = i;
519803cf9e5SYong Wu 	}
520803cf9e5SYong Wu 
521803cf9e5SYong Wu 	if (candidate >= 0)
522803cf9e5SYong Wu 		return candidate;
523803cf9e5SYong Wu 	dev_err(dev, "Can NOT find the iommu domain id(%pad 0x%llx).\n",
524803cf9e5SYong Wu 		&dma_rgn->dma_start, dma_rgn->size);
525803cf9e5SYong Wu 	return -EINVAL;
526803cf9e5SYong Wu }
527803cf9e5SYong Wu 
528f9b8c9b2SYong Wu static int mtk_iommu_config(struct mtk_iommu_data *data, struct device *dev,
529d72e0ff5SYong Wu 			    bool enable, unsigned int regionid)
5300df4fabeSYong Wu {
5310df4fabeSYong Wu 	struct mtk_smi_larb_iommu    *larb_mmu;
5320df4fabeSYong Wu 	unsigned int                 larbid, portid;
533a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
5348d2c749eSYong Wu 	const struct mtk_iommu_iova_region *region;
535f9b8c9b2SYong Wu 	u32 peri_mmuen, peri_mmuen_msk;
536f9b8c9b2SYong Wu 	int i, ret = 0;
5370df4fabeSYong Wu 
53858f0d1d5SRobin Murphy 	for (i = 0; i < fwspec->num_ids; ++i) {
53958f0d1d5SRobin Murphy 		larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
54058f0d1d5SRobin Murphy 		portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
5418d2c749eSYong Wu 
542d2e9a110SYong Wu 		if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
5431ee9feb2SYong Wu 			larb_mmu = &data->larb_imu[larbid];
5440df4fabeSYong Wu 
545d72e0ff5SYong Wu 			region = data->plat_data->iova_region + regionid;
5468d2c749eSYong Wu 			larb_mmu->bank[portid] = upper_32_bits(region->iova_base);
5478d2c749eSYong Wu 
548d72e0ff5SYong Wu 			dev_dbg(dev, "%s iommu for larb(%s) port %d region %d rgn-bank %d.\n",
5498d2c749eSYong Wu 				enable ? "enable" : "disable", dev_name(larb_mmu->dev),
550d72e0ff5SYong Wu 				portid, regionid, larb_mmu->bank[portid]);
5510df4fabeSYong Wu 
5520df4fabeSYong Wu 			if (enable)
5530df4fabeSYong Wu 				larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
5540df4fabeSYong Wu 			else
5550df4fabeSYong Wu 				larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
556f9b8c9b2SYong Wu 		} else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA)) {
557f9b8c9b2SYong Wu 			peri_mmuen_msk = BIT(portid);
558e7629070SYong Wu 			/* PCI dev has only one output id, enable the next writing bit for PCIe */
559e7629070SYong Wu 			if (dev_is_pci(dev))
560e7629070SYong Wu 				peri_mmuen_msk |= BIT(portid + 1);
561f9b8c9b2SYong Wu 
562e7629070SYong Wu 			peri_mmuen = enable ? peri_mmuen_msk : 0;
563f9b8c9b2SYong Wu 			ret = regmap_update_bits(data->pericfg, PERICFG_IOMMU_1,
564f9b8c9b2SYong Wu 						 peri_mmuen_msk, peri_mmuen);
565f9b8c9b2SYong Wu 			if (ret)
566f9b8c9b2SYong Wu 				dev_err(dev, "%s iommu(%s) inframaster 0x%x fail(%d).\n",
567f9b8c9b2SYong Wu 					enable ? "enable" : "disable",
568f9b8c9b2SYong Wu 					dev_name(data->dev), peri_mmuen_msk, ret);
5690df4fabeSYong Wu 		}
5700df4fabeSYong Wu 	}
571f9b8c9b2SYong Wu 	return ret;
572d2e9a110SYong Wu }
5730df4fabeSYong Wu 
5744f956c97SYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom,
575c3045f39SYong Wu 				     struct mtk_iommu_data *data,
576d72e0ff5SYong Wu 				     unsigned int region_id)
5770df4fabeSYong Wu {
578c3045f39SYong Wu 	const struct mtk_iommu_iova_region *region;
57999ca0228SYong Wu 	struct mtk_iommu_domain	*m4u_dom;
580c3045f39SYong Wu 
58199ca0228SYong Wu 	/* Always use bank0 in sharing pgtable case */
58299ca0228SYong Wu 	m4u_dom = data->bank[0].m4u_dom;
58399ca0228SYong Wu 	if (m4u_dom) {
58499ca0228SYong Wu 		dom->iop = m4u_dom->iop;
58599ca0228SYong Wu 		dom->cfg = m4u_dom->cfg;
58699ca0228SYong Wu 		dom->domain.pgsize_bitmap = m4u_dom->cfg.pgsize_bitmap;
587c3045f39SYong Wu 		goto update_iova_region;
588c3045f39SYong Wu 	}
589c3045f39SYong Wu 
5900df4fabeSYong Wu 	dom->cfg = (struct io_pgtable_cfg) {
5910df4fabeSYong Wu 		.quirks = IO_PGTABLE_QUIRK_ARM_NS |
5920df4fabeSYong Wu 			IO_PGTABLE_QUIRK_NO_PERMS |
593b4dad40eSYong Wu 			IO_PGTABLE_QUIRK_ARM_MTK_EXT,
5940df4fabeSYong Wu 		.pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
5952f317da4SYong Wu 		.ias = MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN) ? 34 : 32,
5960df4fabeSYong Wu 		.iommu_dev = data->dev,
5970df4fabeSYong Wu 	};
5980df4fabeSYong Wu 
5999bdfe4c1SYong Wu 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE))
6009bdfe4c1SYong Wu 		dom->cfg.oas = data->enable_4GB ? 33 : 32;
6019bdfe4c1SYong Wu 	else
6029bdfe4c1SYong Wu 		dom->cfg.oas = 35;
6039bdfe4c1SYong Wu 
6040df4fabeSYong Wu 	dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
6050df4fabeSYong Wu 	if (!dom->iop) {
6060df4fabeSYong Wu 		dev_err(data->dev, "Failed to alloc io pgtable\n");
6070df4fabeSYong Wu 		return -EINVAL;
6080df4fabeSYong Wu 	}
6090df4fabeSYong Wu 
6100df4fabeSYong Wu 	/* Update our support page sizes bitmap */
611d16e0faaSRobin Murphy 	dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
612b7875eb9SYong Wu 
613c3045f39SYong Wu update_iova_region:
614c3045f39SYong Wu 	/* Update the iova region for this domain */
615d72e0ff5SYong Wu 	region = data->plat_data->iova_region + region_id;
616c3045f39SYong Wu 	dom->domain.geometry.aperture_start = region->iova_base;
617c3045f39SYong Wu 	dom->domain.geometry.aperture_end = region->iova_base + region->size - 1;
618b7875eb9SYong Wu 	dom->domain.geometry.force_aperture = true;
6190df4fabeSYong Wu 	return 0;
6200df4fabeSYong Wu }
6210df4fabeSYong Wu 
6220df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
6230df4fabeSYong Wu {
6240df4fabeSYong Wu 	struct mtk_iommu_domain *dom;
6250df4fabeSYong Wu 
62632e1cccfSYong Wu 	if (type != IOMMU_DOMAIN_DMA && type != IOMMU_DOMAIN_UNMANAGED)
6270df4fabeSYong Wu 		return NULL;
6280df4fabeSYong Wu 
6290df4fabeSYong Wu 	dom = kzalloc(sizeof(*dom), GFP_KERNEL);
6300df4fabeSYong Wu 	if (!dom)
6310df4fabeSYong Wu 		return NULL;
632ddf67a87SYong Wu 	mutex_init(&dom->mutex);
6330df4fabeSYong Wu 
6344f956c97SYong Wu 	return &dom->domain;
6354f956c97SYong Wu }
6364f956c97SYong Wu 
6370df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain)
6380df4fabeSYong Wu {
6390df4fabeSYong Wu 	kfree(to_mtk_domain(domain));
6400df4fabeSYong Wu }
6410df4fabeSYong Wu 
6420df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain,
6430df4fabeSYong Wu 				   struct device *dev)
6440df4fabeSYong Wu {
645645b87c1SYong Wu 	struct mtk_iommu_data *data = dev_iommu_priv_get(dev), *frstdata;
6460df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
6479e3a2a64SYong Wu 	struct list_head *hw_list = data->hw_list;
648c0b57581SYong Wu 	struct device *m4udev = data->dev;
64999ca0228SYong Wu 	struct mtk_iommu_bank_data *bank;
65057fb481fSYong Wu 	unsigned int bankid;
651d72e0ff5SYong Wu 	int ret, region_id;
6520df4fabeSYong Wu 
653d72e0ff5SYong Wu 	region_id = mtk_iommu_get_iova_region_id(dev, data->plat_data);
654d72e0ff5SYong Wu 	if (region_id < 0)
655d72e0ff5SYong Wu 		return region_id;
656803cf9e5SYong Wu 
65757fb481fSYong Wu 	bankid = mtk_iommu_get_bank_id(dev, data->plat_data);
658ddf67a87SYong Wu 	mutex_lock(&dom->mutex);
65999ca0228SYong Wu 	if (!dom->bank) {
660645b87c1SYong Wu 		/* Data is in the frstdata in sharing pgtable case. */
6619e3a2a64SYong Wu 		frstdata = mtk_iommu_get_frst_data(hw_list);
662645b87c1SYong Wu 
663d72e0ff5SYong Wu 		ret = mtk_iommu_domain_finalise(dom, frstdata, region_id);
664ddf67a87SYong Wu 		if (ret) {
665ddf67a87SYong Wu 			mutex_unlock(&dom->mutex);
6664f956c97SYong Wu 			return -ENODEV;
667ddf67a87SYong Wu 		}
66899ca0228SYong Wu 		dom->bank = &data->bank[bankid];
6694f956c97SYong Wu 	}
670ddf67a87SYong Wu 	mutex_unlock(&dom->mutex);
6714f956c97SYong Wu 
6720e5a3f2eSYong Wu 	mutex_lock(&data->mutex);
67399ca0228SYong Wu 	bank = &data->bank[bankid];
674e24453e1SYong Wu 	if (!bank->m4u_dom) { /* Initialize the M4U HW for each a BANK */
675c0b57581SYong Wu 		ret = pm_runtime_resume_and_get(m4udev);
676e24453e1SYong Wu 		if (ret < 0) {
677e24453e1SYong Wu 			dev_err(m4udev, "pm get fail(%d) in attach.\n", ret);
6780e5a3f2eSYong Wu 			goto err_unlock;
679e24453e1SYong Wu 		}
680c0b57581SYong Wu 
681e24453e1SYong Wu 		ret = mtk_iommu_hw_init(data, bankid);
682c0b57581SYong Wu 		if (ret) {
683c0b57581SYong Wu 			pm_runtime_put(m4udev);
6840e5a3f2eSYong Wu 			goto err_unlock;
685c0b57581SYong Wu 		}
68699ca0228SYong Wu 		bank->m4u_dom = dom;
687d1e5f26fSRobin Murphy 		writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
68899ca0228SYong Wu 		       bank->base + REG_MMU_PT_BASE_ADDR);
689c0b57581SYong Wu 
690c0b57581SYong Wu 		pm_runtime_put(m4udev);
6910df4fabeSYong Wu 	}
6920e5a3f2eSYong Wu 	mutex_unlock(&data->mutex);
6930df4fabeSYong Wu 
694d72e0ff5SYong Wu 	return mtk_iommu_config(data, dev, true, region_id);
6950e5a3f2eSYong Wu 
6960e5a3f2eSYong Wu err_unlock:
6970e5a3f2eSYong Wu 	mutex_unlock(&data->mutex);
6980e5a3f2eSYong Wu 	return ret;
6990df4fabeSYong Wu }
7000df4fabeSYong Wu 
7010df4fabeSYong Wu static void mtk_iommu_detach_device(struct iommu_domain *domain,
7020df4fabeSYong Wu 				    struct device *dev)
7030df4fabeSYong Wu {
7043524b559SJoerg Roedel 	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
7050df4fabeSYong Wu 
7068d2c749eSYong Wu 	mtk_iommu_config(data, dev, false, 0);
7070df4fabeSYong Wu }
7080df4fabeSYong Wu 
7090df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
710781ca2deSTom Murphy 			 phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
7110df4fabeSYong Wu {
7120df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
7130df4fabeSYong Wu 
714b4dad40eSYong Wu 	/* The "4GB mode" M4U physically can not use the lower remap of Dram. */
71599ca0228SYong Wu 	if (dom->bank->parent_data->enable_4GB)
716b4dad40eSYong Wu 		paddr |= BIT_ULL(32);
717b4dad40eSYong Wu 
71860829b4dSYong Wu 	/* Synchronize with the tlb_lock */
719f34ce7a7SBaolin Wang 	return dom->iop->map(dom->iop, iova, paddr, size, prot, gfp);
7200df4fabeSYong Wu }
7210df4fabeSYong Wu 
7220df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain,
72356f8af5eSWill Deacon 			      unsigned long iova, size_t size,
72456f8af5eSWill Deacon 			      struct iommu_iotlb_gather *gather)
7250df4fabeSYong Wu {
7260df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
7270df4fabeSYong Wu 
7283136895cSRobin Murphy 	iommu_iotlb_gather_add_range(gather, iova, size);
72960829b4dSYong Wu 	return dom->iop->unmap(dom->iop, iova, size, gather);
7300df4fabeSYong Wu }
7310df4fabeSYong Wu 
73256f8af5eSWill Deacon static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain)
73356f8af5eSWill Deacon {
73408500c43SYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
73508500c43SYong Wu 
73699ca0228SYong Wu 	mtk_iommu_tlb_flush_all(dom->bank->parent_data);
73756f8af5eSWill Deacon }
73856f8af5eSWill Deacon 
73956f8af5eSWill Deacon static void mtk_iommu_iotlb_sync(struct iommu_domain *domain,
74056f8af5eSWill Deacon 				 struct iommu_iotlb_gather *gather)
7414d689b61SRobin Murphy {
74208500c43SYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
743862c3715SYong Wu 	size_t length = gather->end - gather->start + 1;
744da3cc91bSYong Wu 
74599ca0228SYong Wu 	mtk_iommu_tlb_flush_range_sync(gather->start, length, dom->bank);
7464d689b61SRobin Murphy }
7474d689b61SRobin Murphy 
74820143451SYong Wu static void mtk_iommu_sync_map(struct iommu_domain *domain, unsigned long iova,
74920143451SYong Wu 			       size_t size)
75020143451SYong Wu {
75108500c43SYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
75220143451SYong Wu 
75399ca0228SYong Wu 	mtk_iommu_tlb_flush_range_sync(iova, size, dom->bank);
75420143451SYong Wu }
75520143451SYong Wu 
7560df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
7570df4fabeSYong Wu 					  dma_addr_t iova)
7580df4fabeSYong Wu {
7590df4fabeSYong Wu 	struct mtk_iommu_domain *dom = to_mtk_domain(domain);
7600df4fabeSYong Wu 	phys_addr_t pa;
7610df4fabeSYong Wu 
7620df4fabeSYong Wu 	pa = dom->iop->iova_to_phys(dom->iop, iova);
763f13efafcSArnd Bergmann 	if (IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT) &&
76499ca0228SYong Wu 	    dom->bank->parent_data->enable_4GB &&
765f13efafcSArnd Bergmann 	    pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE)
766b4dad40eSYong Wu 		pa &= ~BIT_ULL(32);
76730e2fccfSYong Wu 
7680df4fabeSYong Wu 	return pa;
7690df4fabeSYong Wu }
7700df4fabeSYong Wu 
77180e4592aSJoerg Roedel static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
7720df4fabeSYong Wu {
773a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
774b16c0170SJoerg Roedel 	struct mtk_iommu_data *data;
775635319a4SYong Wu 	struct device_link *link;
776635319a4SYong Wu 	struct device *larbdev;
777635319a4SYong Wu 	unsigned int larbid, larbidx, i;
7780df4fabeSYong Wu 
779a9bf2eecSJoerg Roedel 	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
78080e4592aSJoerg Roedel 		return ERR_PTR(-ENODEV); /* Not a iommu client device */
7810df4fabeSYong Wu 
7823524b559SJoerg Roedel 	data = dev_iommu_priv_get(dev);
783b16c0170SJoerg Roedel 
784d2e9a110SYong Wu 	if (!MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM))
785d2e9a110SYong Wu 		return &data->iommu;
786d2e9a110SYong Wu 
787635319a4SYong Wu 	/*
788635319a4SYong Wu 	 * Link the consumer device with the smi-larb device(supplier).
789635319a4SYong Wu 	 * The device that connects with each a larb is a independent HW.
790635319a4SYong Wu 	 * All the ports in each a device should be in the same larbs.
791635319a4SYong Wu 	 */
792635319a4SYong Wu 	larbid = MTK_M4U_TO_LARB(fwspec->ids[0]);
793635319a4SYong Wu 	for (i = 1; i < fwspec->num_ids; i++) {
794635319a4SYong Wu 		larbidx = MTK_M4U_TO_LARB(fwspec->ids[i]);
795635319a4SYong Wu 		if (larbid != larbidx) {
796635319a4SYong Wu 			dev_err(dev, "Can only use one larb. Fail@larb%d-%d.\n",
797635319a4SYong Wu 				larbid, larbidx);
798635319a4SYong Wu 			return ERR_PTR(-EINVAL);
799635319a4SYong Wu 		}
800635319a4SYong Wu 	}
801635319a4SYong Wu 	larbdev = data->larb_imu[larbid].dev;
802635319a4SYong Wu 	link = device_link_add(dev, larbdev,
803635319a4SYong Wu 			       DL_FLAG_PM_RUNTIME | DL_FLAG_STATELESS);
804635319a4SYong Wu 	if (!link)
805635319a4SYong Wu 		dev_err(dev, "Unable to link %s\n", dev_name(larbdev));
80680e4592aSJoerg Roedel 	return &data->iommu;
8070df4fabeSYong Wu }
8080df4fabeSYong Wu 
80980e4592aSJoerg Roedel static void mtk_iommu_release_device(struct device *dev)
8100df4fabeSYong Wu {
811a9bf2eecSJoerg Roedel 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
812635319a4SYong Wu 	struct mtk_iommu_data *data;
813635319a4SYong Wu 	struct device *larbdev;
814635319a4SYong Wu 	unsigned int larbid;
815b16c0170SJoerg Roedel 
816a9bf2eecSJoerg Roedel 	if (!fwspec || fwspec->ops != &mtk_iommu_ops)
8170df4fabeSYong Wu 		return;
8180df4fabeSYong Wu 
819635319a4SYong Wu 	data = dev_iommu_priv_get(dev);
820d2e9a110SYong Wu 	if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
821635319a4SYong Wu 		larbid = MTK_M4U_TO_LARB(fwspec->ids[0]);
822635319a4SYong Wu 		larbdev = data->larb_imu[larbid].dev;
823635319a4SYong Wu 		device_link_remove(dev, larbdev);
824d2e9a110SYong Wu 	}
825635319a4SYong Wu 
82658f0d1d5SRobin Murphy 	iommu_fwspec_free(dev);
8270df4fabeSYong Wu }
8280df4fabeSYong Wu 
82957fb481fSYong Wu static int mtk_iommu_get_group_id(struct device *dev, const struct mtk_iommu_plat_data *plat_data)
83057fb481fSYong Wu {
83157fb481fSYong Wu 	unsigned int bankid;
83257fb481fSYong Wu 
83357fb481fSYong Wu 	/*
83457fb481fSYong Wu 	 * If the bank function is enabled, each bank is a iommu group/domain.
83557fb481fSYong Wu 	 * Otherwise, each iova region is a iommu group/domain.
83657fb481fSYong Wu 	 */
83757fb481fSYong Wu 	bankid = mtk_iommu_get_bank_id(dev, plat_data);
83857fb481fSYong Wu 	if (bankid)
83957fb481fSYong Wu 		return bankid;
84057fb481fSYong Wu 
84157fb481fSYong Wu 	return mtk_iommu_get_iova_region_id(dev, plat_data);
84257fb481fSYong Wu }
84357fb481fSYong Wu 
8440df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev)
8450df4fabeSYong Wu {
8469e3a2a64SYong Wu 	struct mtk_iommu_data *c_data = dev_iommu_priv_get(dev), *data;
8479e3a2a64SYong Wu 	struct list_head *hw_list = c_data->hw_list;
848c3045f39SYong Wu 	struct iommu_group *group;
84957fb481fSYong Wu 	int groupid;
8500df4fabeSYong Wu 
8519e3a2a64SYong Wu 	data = mtk_iommu_get_frst_data(hw_list);
85258f0d1d5SRobin Murphy 	if (!data)
8530df4fabeSYong Wu 		return ERR_PTR(-ENODEV);
8540df4fabeSYong Wu 
85557fb481fSYong Wu 	groupid = mtk_iommu_get_group_id(dev, data->plat_data);
85657fb481fSYong Wu 	if (groupid < 0)
85757fb481fSYong Wu 		return ERR_PTR(groupid);
858803cf9e5SYong Wu 
8590e5a3f2eSYong Wu 	mutex_lock(&data->mutex);
86057fb481fSYong Wu 	group = data->m4u_group[groupid];
861c3045f39SYong Wu 	if (!group) {
862c3045f39SYong Wu 		group = iommu_group_alloc();
863c3045f39SYong Wu 		if (!IS_ERR(group))
86457fb481fSYong Wu 			data->m4u_group[groupid] = group;
8653a8d40b6SRobin Murphy 	} else {
866c3045f39SYong Wu 		iommu_group_ref_get(group);
8670df4fabeSYong Wu 	}
8680e5a3f2eSYong Wu 	mutex_unlock(&data->mutex);
869c3045f39SYong Wu 	return group;
8700df4fabeSYong Wu }
8710df4fabeSYong Wu 
8720df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
8730df4fabeSYong Wu {
8740df4fabeSYong Wu 	struct platform_device *m4updev;
8750df4fabeSYong Wu 
8760df4fabeSYong Wu 	if (args->args_count != 1) {
8770df4fabeSYong Wu 		dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
8780df4fabeSYong Wu 			args->args_count);
8790df4fabeSYong Wu 		return -EINVAL;
8800df4fabeSYong Wu 	}
8810df4fabeSYong Wu 
8823524b559SJoerg Roedel 	if (!dev_iommu_priv_get(dev)) {
8830df4fabeSYong Wu 		/* Get the m4u device */
8840df4fabeSYong Wu 		m4updev = of_find_device_by_node(args->np);
8850df4fabeSYong Wu 		if (WARN_ON(!m4updev))
8860df4fabeSYong Wu 			return -EINVAL;
8870df4fabeSYong Wu 
8883524b559SJoerg Roedel 		dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
8890df4fabeSYong Wu 	}
8900df4fabeSYong Wu 
89158f0d1d5SRobin Murphy 	return iommu_fwspec_add_ids(dev, args->args, 1);
8920df4fabeSYong Wu }
8930df4fabeSYong Wu 
894ab1d5281SYong Wu static void mtk_iommu_get_resv_regions(struct device *dev,
895ab1d5281SYong Wu 				       struct list_head *head)
896ab1d5281SYong Wu {
897ab1d5281SYong Wu 	struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
898d72e0ff5SYong Wu 	unsigned int regionid = mtk_iommu_get_iova_region_id(dev, data->plat_data), i;
899ab1d5281SYong Wu 	const struct mtk_iommu_iova_region *resv, *curdom;
900ab1d5281SYong Wu 	struct iommu_resv_region *region;
901ab1d5281SYong Wu 	int prot = IOMMU_WRITE | IOMMU_READ;
902ab1d5281SYong Wu 
903d72e0ff5SYong Wu 	if ((int)regionid < 0)
904ab1d5281SYong Wu 		return;
905d72e0ff5SYong Wu 	curdom = data->plat_data->iova_region + regionid;
906ab1d5281SYong Wu 	for (i = 0; i < data->plat_data->iova_region_nr; i++) {
907ab1d5281SYong Wu 		resv = data->plat_data->iova_region + i;
908ab1d5281SYong Wu 
909ab1d5281SYong Wu 		/* Only reserve when the region is inside the current domain */
910ab1d5281SYong Wu 		if (resv->iova_base <= curdom->iova_base ||
911ab1d5281SYong Wu 		    resv->iova_base + resv->size >= curdom->iova_base + curdom->size)
912ab1d5281SYong Wu 			continue;
913ab1d5281SYong Wu 
914ab1d5281SYong Wu 		region = iommu_alloc_resv_region(resv->iova_base, resv->size,
915ab1d5281SYong Wu 						 prot, IOMMU_RESV_RESERVED);
916ab1d5281SYong Wu 		if (!region)
917ab1d5281SYong Wu 			return;
918ab1d5281SYong Wu 
919ab1d5281SYong Wu 		list_add_tail(&region->list, head);
920ab1d5281SYong Wu 	}
921ab1d5281SYong Wu }
922ab1d5281SYong Wu 
923b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = {
9240df4fabeSYong Wu 	.domain_alloc	= mtk_iommu_domain_alloc,
92580e4592aSJoerg Roedel 	.probe_device	= mtk_iommu_probe_device,
92680e4592aSJoerg Roedel 	.release_device	= mtk_iommu_release_device,
9270df4fabeSYong Wu 	.device_group	= mtk_iommu_device_group,
9280df4fabeSYong Wu 	.of_xlate	= mtk_iommu_of_xlate,
929ab1d5281SYong Wu 	.get_resv_regions = mtk_iommu_get_resv_regions,
930ab1d5281SYong Wu 	.put_resv_regions = generic_iommu_put_resv_regions,
9310df4fabeSYong Wu 	.pgsize_bitmap	= SZ_4K | SZ_64K | SZ_1M | SZ_16M,
93218d8c74eSYong Wu 	.owner		= THIS_MODULE,
9339a630a4bSLu Baolu 	.default_domain_ops = &(const struct iommu_domain_ops) {
9349a630a4bSLu Baolu 		.attach_dev	= mtk_iommu_attach_device,
9359a630a4bSLu Baolu 		.detach_dev	= mtk_iommu_detach_device,
9369a630a4bSLu Baolu 		.map		= mtk_iommu_map,
9379a630a4bSLu Baolu 		.unmap		= mtk_iommu_unmap,
9389a630a4bSLu Baolu 		.flush_iotlb_all = mtk_iommu_flush_iotlb_all,
9399a630a4bSLu Baolu 		.iotlb_sync	= mtk_iommu_iotlb_sync,
9409a630a4bSLu Baolu 		.iotlb_sync_map	= mtk_iommu_sync_map,
9419a630a4bSLu Baolu 		.iova_to_phys	= mtk_iommu_iova_to_phys,
9429a630a4bSLu Baolu 		.free		= mtk_iommu_domain_free,
9439a630a4bSLu Baolu 	}
9440df4fabeSYong Wu };
9450df4fabeSYong Wu 
946e24453e1SYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data, unsigned int bankid)
9470df4fabeSYong Wu {
948e24453e1SYong Wu 	const struct mtk_iommu_bank_data *bankx = &data->bank[bankid];
94999ca0228SYong Wu 	const struct mtk_iommu_bank_data *bank0 = &data->bank[0];
9500df4fabeSYong Wu 	u32 regval;
9510df4fabeSYong Wu 
952e24453e1SYong Wu 	/*
953e24453e1SYong Wu 	 * Global control settings are in bank0. May re-init these global registers
954e24453e1SYong Wu 	 * since no sure if there is bank0 consumers.
955e24453e1SYong Wu 	 */
95686444413SChao Hao 	if (data->plat_data->m4u_plat == M4U_MT8173) {
957acb3c92aSYong Wu 		regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
958acb3c92aSYong Wu 			 F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173;
95986444413SChao Hao 	} else {
96099ca0228SYong Wu 		regval = readl_relaxed(bank0->base + REG_MMU_CTRL_REG);
96186444413SChao Hao 		regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR;
96286444413SChao Hao 	}
96399ca0228SYong Wu 	writel_relaxed(regval, bank0->base + REG_MMU_CTRL_REG);
9640df4fabeSYong Wu 
9656b717796SChao Hao 	if (data->enable_4GB &&
9666b717796SChao Hao 	    MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) {
96730e2fccfSYong Wu 		/*
96830e2fccfSYong Wu 		 * If 4GB mode is enabled, the validate PA range is from
96930e2fccfSYong Wu 		 * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30].
97030e2fccfSYong Wu 		 */
97130e2fccfSYong Wu 		regval = F_MMU_VLD_PA_RNG(7, 4);
97299ca0228SYong Wu 		writel_relaxed(regval, bank0->base + REG_MMU_VLD_PA_RNG);
97330e2fccfSYong Wu 	}
9749a87005eSYong Wu 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, DCM_DISABLE))
97599ca0228SYong Wu 		writel_relaxed(F_MMU_DCM, bank0->base + REG_MMU_DCM_DIS);
9769a87005eSYong Wu 	else
97799ca0228SYong Wu 		writel_relaxed(0, bank0->base + REG_MMU_DCM_DIS);
9789a87005eSYong Wu 
97935c1b48dSChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) {
98035c1b48dSChao Hao 		/* write command throttling mode */
98199ca0228SYong Wu 		regval = readl_relaxed(bank0->base + REG_MMU_WR_LEN_CTRL);
98235c1b48dSChao Hao 		regval &= ~F_MMU_WR_THROT_DIS_MASK;
98399ca0228SYong Wu 		writel_relaxed(regval, bank0->base + REG_MMU_WR_LEN_CTRL);
98435c1b48dSChao Hao 	}
985e6dec923SYong Wu 
9866b717796SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) {
98775eed350SChao Hao 		/* The register is called STANDARD_AXI_MODE in this case */
9884bb2bf4cSChao Hao 		regval = 0;
9894bb2bf4cSChao Hao 	} else {
99099ca0228SYong Wu 		regval = readl_relaxed(bank0->base + REG_MMU_MISC_CTRL);
991d265a4adSYong Wu 		if (!MTK_IOMMU_HAS_FLAG(data->plat_data, STD_AXI_MODE))
9924bb2bf4cSChao Hao 			regval &= ~F_MMU_STANDARD_AXI_MODE_MASK;
9934bb2bf4cSChao Hao 		if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN))
9944bb2bf4cSChao Hao 			regval &= ~F_MMU_IN_ORDER_WR_EN_MASK;
99575eed350SChao Hao 	}
99699ca0228SYong Wu 	writel_relaxed(regval, bank0->base + REG_MMU_MISC_CTRL);
9970df4fabeSYong Wu 
998e24453e1SYong Wu 	/* Independent settings for each bank */
999634f57dfSYong Wu 	regval = F_L2_MULIT_HIT_EN |
1000634f57dfSYong Wu 		F_TABLE_WALK_FAULT_INT_EN |
1001634f57dfSYong Wu 		F_PREETCH_FIFO_OVERFLOW_INT_EN |
1002634f57dfSYong Wu 		F_MISS_FIFO_OVERFLOW_INT_EN |
1003634f57dfSYong Wu 		F_PREFETCH_FIFO_ERR_INT_EN |
1004634f57dfSYong Wu 		F_MISS_FIFO_ERR_INT_EN;
1005e24453e1SYong Wu 	writel_relaxed(regval, bankx->base + REG_MMU_INT_CONTROL0);
1006634f57dfSYong Wu 
1007634f57dfSYong Wu 	regval = F_INT_TRANSLATION_FAULT |
1008634f57dfSYong Wu 		F_INT_MAIN_MULTI_HIT_FAULT |
1009634f57dfSYong Wu 		F_INT_INVALID_PA_FAULT |
1010634f57dfSYong Wu 		F_INT_ENTRY_REPLACEMENT_FAULT |
1011634f57dfSYong Wu 		F_INT_TLB_MISS_FAULT |
1012634f57dfSYong Wu 		F_INT_MISS_TRANSACTION_FIFO_FAULT |
1013634f57dfSYong Wu 		F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
1014e24453e1SYong Wu 	writel_relaxed(regval, bankx->base + REG_MMU_INT_MAIN_CONTROL);
1015634f57dfSYong Wu 
1016634f57dfSYong Wu 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
1017634f57dfSYong Wu 		regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
1018634f57dfSYong Wu 	else
1019634f57dfSYong Wu 		regval = lower_32_bits(data->protect_base) |
1020634f57dfSYong Wu 			 upper_32_bits(data->protect_base);
1021e24453e1SYong Wu 	writel_relaxed(regval, bankx->base + REG_MMU_IVRP_PADDR);
1022634f57dfSYong Wu 
1023e24453e1SYong Wu 	if (devm_request_irq(bankx->parent_dev, bankx->irq, mtk_iommu_isr, 0,
1024e24453e1SYong Wu 			     dev_name(bankx->parent_dev), (void *)bankx)) {
1025e24453e1SYong Wu 		writel_relaxed(0, bankx->base + REG_MMU_PT_BASE_ADDR);
1026e24453e1SYong Wu 		dev_err(bankx->parent_dev, "Failed @ IRQ-%d Request\n", bankx->irq);
10270df4fabeSYong Wu 		return -ENODEV;
10280df4fabeSYong Wu 	}
10290df4fabeSYong Wu 
10300df4fabeSYong Wu 	return 0;
10310df4fabeSYong Wu }
10320df4fabeSYong Wu 
10330df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = {
10340df4fabeSYong Wu 	.bind		= mtk_iommu_bind,
10350df4fabeSYong Wu 	.unbind		= mtk_iommu_unbind,
10360df4fabeSYong Wu };
10370df4fabeSYong Wu 
1038d2e9a110SYong Wu static int mtk_iommu_mm_dts_parse(struct device *dev, struct component_match **match,
1039d2e9a110SYong Wu 				  struct mtk_iommu_data *data)
1040d2e9a110SYong Wu {
1041f7b71d0dSYong Wu 	struct device_node *larbnode, *smicomm_node, *smi_subcomm_node;
1042d2e9a110SYong Wu 	struct platform_device *plarbdev;
1043d2e9a110SYong Wu 	struct device_link *link;
1044d2e9a110SYong Wu 	int i, larb_nr, ret;
1045d2e9a110SYong Wu 
1046d2e9a110SYong Wu 	larb_nr = of_count_phandle_with_args(dev->of_node, "mediatek,larbs", NULL);
1047d2e9a110SYong Wu 	if (larb_nr < 0)
1048d2e9a110SYong Wu 		return larb_nr;
1049d2e9a110SYong Wu 
1050d2e9a110SYong Wu 	for (i = 0; i < larb_nr; i++) {
1051d2e9a110SYong Wu 		u32 id;
1052d2e9a110SYong Wu 
1053d2e9a110SYong Wu 		larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
1054d2e9a110SYong Wu 		if (!larbnode)
1055d2e9a110SYong Wu 			return -EINVAL;
1056d2e9a110SYong Wu 
1057d2e9a110SYong Wu 		if (!of_device_is_available(larbnode)) {
1058d2e9a110SYong Wu 			of_node_put(larbnode);
1059d2e9a110SYong Wu 			continue;
1060d2e9a110SYong Wu 		}
1061d2e9a110SYong Wu 
1062d2e9a110SYong Wu 		ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
1063d2e9a110SYong Wu 		if (ret)/* The id is consecutive if there is no this property */
1064d2e9a110SYong Wu 			id = i;
1065d2e9a110SYong Wu 
1066d2e9a110SYong Wu 		plarbdev = of_find_device_by_node(larbnode);
1067d2e9a110SYong Wu 		if (!plarbdev) {
1068d2e9a110SYong Wu 			of_node_put(larbnode);
1069d2e9a110SYong Wu 			return -ENODEV;
1070d2e9a110SYong Wu 		}
1071d2e9a110SYong Wu 		if (!plarbdev->dev.driver) {
1072d2e9a110SYong Wu 			of_node_put(larbnode);
1073d2e9a110SYong Wu 			return -EPROBE_DEFER;
1074d2e9a110SYong Wu 		}
1075d2e9a110SYong Wu 		data->larb_imu[id].dev = &plarbdev->dev;
1076d2e9a110SYong Wu 
1077d2e9a110SYong Wu 		component_match_add_release(dev, match, component_release_of,
1078d2e9a110SYong Wu 					    component_compare_of, larbnode);
1079d2e9a110SYong Wu 	}
1080d2e9a110SYong Wu 
1081f7b71d0dSYong Wu 	/* Get smi-(sub)-common dev from the last larb. */
1082f7b71d0dSYong Wu 	smi_subcomm_node = of_parse_phandle(larbnode, "mediatek,smi", 0);
1083f7b71d0dSYong Wu 	if (!smi_subcomm_node)
1084d2e9a110SYong Wu 		return -EINVAL;
1085d2e9a110SYong Wu 
1086f7b71d0dSYong Wu 	/*
1087f7b71d0dSYong Wu 	 * It may have two level smi-common. the node is smi-sub-common if it
1088f7b71d0dSYong Wu 	 * has a new mediatek,smi property. otherwise it is smi-commmon.
1089f7b71d0dSYong Wu 	 */
1090f7b71d0dSYong Wu 	smicomm_node = of_parse_phandle(smi_subcomm_node, "mediatek,smi", 0);
1091f7b71d0dSYong Wu 	if (smicomm_node)
1092f7b71d0dSYong Wu 		of_node_put(smi_subcomm_node);
1093f7b71d0dSYong Wu 	else
1094f7b71d0dSYong Wu 		smicomm_node = smi_subcomm_node;
1095f7b71d0dSYong Wu 
1096d2e9a110SYong Wu 	plarbdev = of_find_device_by_node(smicomm_node);
1097d2e9a110SYong Wu 	of_node_put(smicomm_node);
1098d2e9a110SYong Wu 	data->smicomm_dev = &plarbdev->dev;
1099d2e9a110SYong Wu 
1100d2e9a110SYong Wu 	link = device_link_add(data->smicomm_dev, dev,
1101d2e9a110SYong Wu 			       DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME);
1102d2e9a110SYong Wu 	if (!link) {
1103d2e9a110SYong Wu 		dev_err(dev, "Unable to link %s.\n", dev_name(data->smicomm_dev));
1104d2e9a110SYong Wu 		return -EINVAL;
1105d2e9a110SYong Wu 	}
1106d2e9a110SYong Wu 	return 0;
1107d2e9a110SYong Wu }
1108d2e9a110SYong Wu 
11090df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev)
11100df4fabeSYong Wu {
11110df4fabeSYong Wu 	struct mtk_iommu_data   *data;
11120df4fabeSYong Wu 	struct device           *dev = &pdev->dev;
11130df4fabeSYong Wu 	struct resource         *res;
1114b16c0170SJoerg Roedel 	resource_size_t		ioaddr;
11150df4fabeSYong Wu 	struct component_match  *match = NULL;
1116c2c59456SMiles Chen 	struct regmap		*infracfg;
11170df4fabeSYong Wu 	void                    *protect;
111842d57fc5SYong Wu 	int                     ret, banks_num, i = 0;
1119c2c59456SMiles Chen 	u32			val;
1120c2c59456SMiles Chen 	char                    *p;
112199ca0228SYong Wu 	struct mtk_iommu_bank_data *bank;
112299ca0228SYong Wu 	void __iomem		*base;
11230df4fabeSYong Wu 
11240df4fabeSYong Wu 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
11250df4fabeSYong Wu 	if (!data)
11260df4fabeSYong Wu 		return -ENOMEM;
11270df4fabeSYong Wu 	data->dev = dev;
1128cecdce9dSYong Wu 	data->plat_data = of_device_get_match_data(dev);
11290df4fabeSYong Wu 
11300df4fabeSYong Wu 	/* Protect memory. HW will access here while translation fault.*/
11310df4fabeSYong Wu 	protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
11320df4fabeSYong Wu 	if (!protect)
11330df4fabeSYong Wu 		return -ENOMEM;
11340df4fabeSYong Wu 	data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
11350df4fabeSYong Wu 
1136c2c59456SMiles Chen 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) {
1137c2c59456SMiles Chen 		switch (data->plat_data->m4u_plat) {
1138c2c59456SMiles Chen 		case M4U_MT2712:
1139c2c59456SMiles Chen 			p = "mediatek,mt2712-infracfg";
1140c2c59456SMiles Chen 			break;
1141c2c59456SMiles Chen 		case M4U_MT8173:
1142c2c59456SMiles Chen 			p = "mediatek,mt8173-infracfg";
1143c2c59456SMiles Chen 			break;
1144c2c59456SMiles Chen 		default:
1145c2c59456SMiles Chen 			p = NULL;
1146c2c59456SMiles Chen 		}
1147c2c59456SMiles Chen 
1148c2c59456SMiles Chen 		infracfg = syscon_regmap_lookup_by_compatible(p);
1149c2c59456SMiles Chen 
1150c2c59456SMiles Chen 		if (IS_ERR(infracfg))
1151c2c59456SMiles Chen 			return PTR_ERR(infracfg);
1152c2c59456SMiles Chen 
1153c2c59456SMiles Chen 		ret = regmap_read(infracfg, REG_INFRA_MISC, &val);
1154c2c59456SMiles Chen 		if (ret)
1155c2c59456SMiles Chen 			return ret;
1156c2c59456SMiles Chen 		data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN);
1157c2c59456SMiles Chen 	}
115801e23c93SYong Wu 
115942d57fc5SYong Wu 	banks_num = data->plat_data->banks_num;
11600df4fabeSYong Wu 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
116142d57fc5SYong Wu 	if (resource_size(res) < banks_num * MTK_IOMMU_BANK_SZ) {
116242d57fc5SYong Wu 		dev_err(dev, "banknr %d. res %pR is not enough.\n", banks_num, res);
116342d57fc5SYong Wu 		return -EINVAL;
116442d57fc5SYong Wu 	}
116599ca0228SYong Wu 	base = devm_ioremap_resource(dev, res);
116699ca0228SYong Wu 	if (IS_ERR(base))
116799ca0228SYong Wu 		return PTR_ERR(base);
1168b16c0170SJoerg Roedel 	ioaddr = res->start;
11690df4fabeSYong Wu 
117099ca0228SYong Wu 	data->bank = devm_kmalloc(dev, banks_num * sizeof(*data->bank), GFP_KERNEL);
117199ca0228SYong Wu 	if (!data->bank)
117299ca0228SYong Wu 		return -ENOMEM;
117399ca0228SYong Wu 
117442d57fc5SYong Wu 	do {
117542d57fc5SYong Wu 		if (!data->plat_data->banks_enable[i])
117642d57fc5SYong Wu 			continue;
117742d57fc5SYong Wu 		bank = &data->bank[i];
117842d57fc5SYong Wu 		bank->id = i;
117942d57fc5SYong Wu 		bank->base = base + i * MTK_IOMMU_BANK_SZ;
118099ca0228SYong Wu 		bank->m4u_dom = NULL;
118142d57fc5SYong Wu 
118242d57fc5SYong Wu 		bank->irq = platform_get_irq(pdev, i);
118399ca0228SYong Wu 		if (bank->irq < 0)
118499ca0228SYong Wu 			return bank->irq;
118599ca0228SYong Wu 		bank->parent_dev = dev;
118699ca0228SYong Wu 		bank->parent_data = data;
118799ca0228SYong Wu 		spin_lock_init(&bank->tlb_lock);
118842d57fc5SYong Wu 	} while (++i < banks_num);
11890df4fabeSYong Wu 
11906b717796SChao Hao 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) {
11910df4fabeSYong Wu 		data->bclk = devm_clk_get(dev, "bclk");
11920df4fabeSYong Wu 		if (IS_ERR(data->bclk))
11930df4fabeSYong Wu 			return PTR_ERR(data->bclk);
11942aa4c259SYong Wu 	}
11950df4fabeSYong Wu 
1196c0b57581SYong Wu 	pm_runtime_enable(dev);
1197c0b57581SYong Wu 
1198d2e9a110SYong Wu 	if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
1199d2e9a110SYong Wu 		ret = mtk_iommu_mm_dts_parse(dev, &match, data);
1200d2e9a110SYong Wu 		if (ret) {
1201d2e9a110SYong Wu 			dev_err(dev, "mm dts parse fail(%d).", ret);
1202c0b57581SYong Wu 			goto out_runtime_disable;
1203baf94e6eSYong Wu 		}
1204f9b8c9b2SYong Wu 	} else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA) &&
1205f9b8c9b2SYong Wu 		   data->plat_data->pericfg_comp_str) {
1206f9b8c9b2SYong Wu 		infracfg = syscon_regmap_lookup_by_compatible(data->plat_data->pericfg_comp_str);
1207f9b8c9b2SYong Wu 		if (IS_ERR(infracfg)) {
1208f9b8c9b2SYong Wu 			ret = PTR_ERR(infracfg);
1209f9b8c9b2SYong Wu 			goto out_runtime_disable;
1210f9b8c9b2SYong Wu 		}
1211f9b8c9b2SYong Wu 
1212f9b8c9b2SYong Wu 		data->pericfg = infracfg;
1213d2e9a110SYong Wu 	}
1214baf94e6eSYong Wu 
12150df4fabeSYong Wu 	platform_set_drvdata(pdev, data);
12160e5a3f2eSYong Wu 	mutex_init(&data->mutex);
12170df4fabeSYong Wu 
1218b16c0170SJoerg Roedel 	ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
1219b16c0170SJoerg Roedel 				     "mtk-iommu.%pa", &ioaddr);
1220b16c0170SJoerg Roedel 	if (ret)
1221baf94e6eSYong Wu 		goto out_link_remove;
1222b16c0170SJoerg Roedel 
12232d471b20SRobin Murphy 	ret = iommu_device_register(&data->iommu, &mtk_iommu_ops, dev);
1224b16c0170SJoerg Roedel 	if (ret)
1225986d9ec5SYong Wu 		goto out_sysfs_remove;
1226b16c0170SJoerg Roedel 
12279e3a2a64SYong Wu 	if (MTK_IOMMU_HAS_FLAG(data->plat_data, SHARE_PGTABLE)) {
12289e3a2a64SYong Wu 		list_add_tail(&data->list, data->plat_data->hw_list);
12299e3a2a64SYong Wu 		data->hw_list = data->plat_data->hw_list;
12309e3a2a64SYong Wu 	} else {
12319e3a2a64SYong Wu 		INIT_LIST_HEAD(&data->hw_list_head);
12329e3a2a64SYong Wu 		list_add_tail(&data->list, &data->hw_list_head);
12339e3a2a64SYong Wu 		data->hw_list = &data->hw_list_head;
12349e3a2a64SYong Wu 	}
12357c3a2ec0SYong Wu 
1236986d9ec5SYong Wu 	if (!iommu_present(&platform_bus_type)) {
1237986d9ec5SYong Wu 		ret = bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
1238986d9ec5SYong Wu 		if (ret)
1239986d9ec5SYong Wu 			goto out_list_del;
1240986d9ec5SYong Wu 	}
12410df4fabeSYong Wu 
1242d2e9a110SYong Wu 	if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
1243986d9ec5SYong Wu 		ret = component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
1244986d9ec5SYong Wu 		if (ret)
1245986d9ec5SYong Wu 			goto out_bus_set_null;
1246e7629070SYong Wu 	} else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA) &&
1247e7629070SYong Wu 		   MTK_IOMMU_HAS_FLAG(data->plat_data, IFA_IOMMU_PCIE_SUPPORT)) {
1248e7629070SYong Wu #ifdef CONFIG_PCI
1249e7629070SYong Wu 		if (!iommu_present(&pci_bus_type)) {
1250e7629070SYong Wu 			ret = bus_set_iommu(&pci_bus_type, &mtk_iommu_ops);
1251e7629070SYong Wu 			if (ret) /* PCIe fail don't affect platform_bus. */
1252e7629070SYong Wu 				goto out_list_del;
1253e7629070SYong Wu 		}
1254e7629070SYong Wu #endif
1255d2e9a110SYong Wu 	}
1256986d9ec5SYong Wu 	return ret;
1257986d9ec5SYong Wu 
1258986d9ec5SYong Wu out_bus_set_null:
1259986d9ec5SYong Wu 	bus_set_iommu(&platform_bus_type, NULL);
1260986d9ec5SYong Wu out_list_del:
1261986d9ec5SYong Wu 	list_del(&data->list);
1262986d9ec5SYong Wu 	iommu_device_unregister(&data->iommu);
1263986d9ec5SYong Wu out_sysfs_remove:
1264986d9ec5SYong Wu 	iommu_device_sysfs_remove(&data->iommu);
1265baf94e6eSYong Wu out_link_remove:
1266d2e9a110SYong Wu 	if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM))
1267baf94e6eSYong Wu 		device_link_remove(data->smicomm_dev, dev);
1268c0b57581SYong Wu out_runtime_disable:
1269c0b57581SYong Wu 	pm_runtime_disable(dev);
1270986d9ec5SYong Wu 	return ret;
12710df4fabeSYong Wu }
12720df4fabeSYong Wu 
12730df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev)
12740df4fabeSYong Wu {
12750df4fabeSYong Wu 	struct mtk_iommu_data *data = platform_get_drvdata(pdev);
127642d57fc5SYong Wu 	struct mtk_iommu_bank_data *bank;
127742d57fc5SYong Wu 	int i;
12780df4fabeSYong Wu 
1279b16c0170SJoerg Roedel 	iommu_device_sysfs_remove(&data->iommu);
1280b16c0170SJoerg Roedel 	iommu_device_unregister(&data->iommu);
1281b16c0170SJoerg Roedel 
1282ee55f75eSYong Wu 	list_del(&data->list);
12830df4fabeSYong Wu 
1284d2e9a110SYong Wu 	if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) {
1285baf94e6eSYong Wu 		device_link_remove(data->smicomm_dev, &pdev->dev);
1286d2e9a110SYong Wu 		component_master_del(&pdev->dev, &mtk_iommu_com_ops);
1287e7629070SYong Wu 	} else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA) &&
1288e7629070SYong Wu 		   MTK_IOMMU_HAS_FLAG(data->plat_data, IFA_IOMMU_PCIE_SUPPORT)) {
1289e7629070SYong Wu #ifdef CONFIG_PCI
1290e7629070SYong Wu 		bus_set_iommu(&pci_bus_type, NULL);
1291e7629070SYong Wu #endif
1292d2e9a110SYong Wu 	}
1293c0b57581SYong Wu 	pm_runtime_disable(&pdev->dev);
129442d57fc5SYong Wu 	for (i = 0; i < data->plat_data->banks_num; i++) {
129542d57fc5SYong Wu 		bank = &data->bank[i];
129642d57fc5SYong Wu 		if (!bank->m4u_dom)
129742d57fc5SYong Wu 			continue;
129899ca0228SYong Wu 		devm_free_irq(&pdev->dev, bank->irq, bank);
129942d57fc5SYong Wu 	}
13000df4fabeSYong Wu 	return 0;
13010df4fabeSYong Wu }
13020df4fabeSYong Wu 
130334665c79SYong Wu static int __maybe_unused mtk_iommu_runtime_suspend(struct device *dev)
13040df4fabeSYong Wu {
13050df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
13060df4fabeSYong Wu 	struct mtk_iommu_suspend_reg *reg = &data->reg;
1307d7127de1SYong Wu 	void __iomem *base;
1308d7127de1SYong Wu 	int i = 0;
13090df4fabeSYong Wu 
1310d7127de1SYong Wu 	base = data->bank[i].base;
131135c1b48dSChao Hao 	reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL);
131275eed350SChao Hao 	reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL);
13130df4fabeSYong Wu 	reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
13140df4fabeSYong Wu 	reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
1315b9475b34SYong Wu 	reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG);
1316d7127de1SYong Wu 	do {
1317d7127de1SYong Wu 		if (!data->plat_data->banks_enable[i])
1318d7127de1SYong Wu 			continue;
1319d7127de1SYong Wu 		base = data->bank[i].base;
1320d7127de1SYong Wu 		reg->int_control[i] = readl_relaxed(base + REG_MMU_INT_CONTROL0);
1321d7127de1SYong Wu 		reg->int_main_control[i] = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
1322d7127de1SYong Wu 		reg->ivrp_paddr[i] = readl_relaxed(base + REG_MMU_IVRP_PADDR);
1323d7127de1SYong Wu 	} while (++i < data->plat_data->banks_num);
13246254b64fSYong Wu 	clk_disable_unprepare(data->bclk);
13250df4fabeSYong Wu 	return 0;
13260df4fabeSYong Wu }
13270df4fabeSYong Wu 
132834665c79SYong Wu static int __maybe_unused mtk_iommu_runtime_resume(struct device *dev)
13290df4fabeSYong Wu {
13300df4fabeSYong Wu 	struct mtk_iommu_data *data = dev_get_drvdata(dev);
13310df4fabeSYong Wu 	struct mtk_iommu_suspend_reg *reg = &data->reg;
1332d7127de1SYong Wu 	struct mtk_iommu_domain *m4u_dom;
1333d7127de1SYong Wu 	void __iomem *base;
1334d7127de1SYong Wu 	int ret, i = 0;
13350df4fabeSYong Wu 
13366254b64fSYong Wu 	ret = clk_prepare_enable(data->bclk);
13376254b64fSYong Wu 	if (ret) {
13386254b64fSYong Wu 		dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret);
13396254b64fSYong Wu 		return ret;
13406254b64fSYong Wu 	}
1341b34ea31fSDafna Hirschfeld 
1342b34ea31fSDafna Hirschfeld 	/*
1343b34ea31fSDafna Hirschfeld 	 * Uppon first resume, only enable the clk and return, since the values of the
1344b34ea31fSDafna Hirschfeld 	 * registers are not yet set.
1345b34ea31fSDafna Hirschfeld 	 */
1346d7127de1SYong Wu 	if (!reg->wr_len_ctrl)
1347b34ea31fSDafna Hirschfeld 		return 0;
1348b34ea31fSDafna Hirschfeld 
1349d7127de1SYong Wu 	base = data->bank[i].base;
135035c1b48dSChao Hao 	writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL);
135175eed350SChao Hao 	writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL);
13520df4fabeSYong Wu 	writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
13530df4fabeSYong Wu 	writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
1354b9475b34SYong Wu 	writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG);
1355d7127de1SYong Wu 	do {
1356d7127de1SYong Wu 		m4u_dom = data->bank[i].m4u_dom;
1357d7127de1SYong Wu 		if (!data->plat_data->banks_enable[i] || !m4u_dom)
1358d7127de1SYong Wu 			continue;
1359d7127de1SYong Wu 		base = data->bank[i].base;
1360d7127de1SYong Wu 		writel_relaxed(reg->int_control[i], base + REG_MMU_INT_CONTROL0);
1361d7127de1SYong Wu 		writel_relaxed(reg->int_main_control[i], base + REG_MMU_INT_MAIN_CONTROL);
1362d7127de1SYong Wu 		writel_relaxed(reg->ivrp_paddr[i], base + REG_MMU_IVRP_PADDR);
1363d7127de1SYong Wu 		writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
1364d7127de1SYong Wu 		       base + REG_MMU_PT_BASE_ADDR);
1365d7127de1SYong Wu 	} while (++i < data->plat_data->banks_num);
13664f23f6d4SYong Wu 
13674f23f6d4SYong Wu 	/*
13684f23f6d4SYong Wu 	 * Users may allocate dma buffer before they call pm_runtime_get,
13694f23f6d4SYong Wu 	 * in which case it will lack the necessary tlb flush.
13704f23f6d4SYong Wu 	 * Thus, make sure to update the tlb after each PM resume.
13714f23f6d4SYong Wu 	 */
13724f23f6d4SYong Wu 	mtk_iommu_tlb_flush_all(data);
13730df4fabeSYong Wu 	return 0;
13740df4fabeSYong Wu }
13750df4fabeSYong Wu 
1376e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = {
137734665c79SYong Wu 	SET_RUNTIME_PM_OPS(mtk_iommu_runtime_suspend, mtk_iommu_runtime_resume, NULL)
137834665c79SYong Wu 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
137934665c79SYong Wu 				     pm_runtime_force_resume)
13800df4fabeSYong Wu };
13810df4fabeSYong Wu 
1382cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = {
1383cecdce9dSYong Wu 	.m4u_plat     = M4U_MT2712,
1384d2e9a110SYong Wu 	.flags        = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG | SHARE_PGTABLE |
1385d2e9a110SYong Wu 			MTK_IOMMU_TYPE_MM,
13869e3a2a64SYong Wu 	.hw_list      = &m4ulist,
1387b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
1388585e58f4SYong Wu 	.iova_region  = single_domain,
138999ca0228SYong Wu 	.banks_num    = 1,
139099ca0228SYong Wu 	.banks_enable = {true},
1391585e58f4SYong Wu 	.iova_region_nr = ARRAY_SIZE(single_domain),
139237276e00SChao Hao 	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}},
1393cecdce9dSYong Wu };
1394cecdce9dSYong Wu 
1395068c86e9SChao Hao static const struct mtk_iommu_plat_data mt6779_data = {
1396068c86e9SChao Hao 	.m4u_plat      = M4U_MT6779,
1397d2e9a110SYong Wu 	.flags         = HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN | WR_THROT_EN |
1398d2e9a110SYong Wu 			 MTK_IOMMU_TYPE_MM,
1399068c86e9SChao Hao 	.inv_sel_reg   = REG_MMU_INV_SEL_GEN2,
140099ca0228SYong Wu 	.banks_num    = 1,
140199ca0228SYong Wu 	.banks_enable = {true},
1402585e58f4SYong Wu 	.iova_region   = single_domain,
1403585e58f4SYong Wu 	.iova_region_nr = ARRAY_SIZE(single_domain),
1404068c86e9SChao Hao 	.larbid_remap  = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}},
1405cecdce9dSYong Wu };
1406cecdce9dSYong Wu 
14073c213562SFabien Parent static const struct mtk_iommu_plat_data mt8167_data = {
14083c213562SFabien Parent 	.m4u_plat     = M4U_MT8167,
1409d2e9a110SYong Wu 	.flags        = RESET_AXI | HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM,
14103c213562SFabien Parent 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
141199ca0228SYong Wu 	.banks_num    = 1,
141299ca0228SYong Wu 	.banks_enable = {true},
1413585e58f4SYong Wu 	.iova_region  = single_domain,
1414585e58f4SYong Wu 	.iova_region_nr = ARRAY_SIZE(single_domain),
14153c213562SFabien Parent 	.larbid_remap = {{0}, {1}, {2}}, /* Linear mapping. */
14163c213562SFabien Parent };
14173c213562SFabien Parent 
1418cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = {
1419cecdce9dSYong Wu 	.m4u_plat     = M4U_MT8173,
1420d1b5ef00SFabien Parent 	.flags	      = HAS_4GB_MODE | HAS_BCLK | RESET_AXI |
1421d2e9a110SYong Wu 			HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM,
1422b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
142399ca0228SYong Wu 	.banks_num    = 1,
142499ca0228SYong Wu 	.banks_enable = {true},
1425585e58f4SYong Wu 	.iova_region  = single_domain,
1426585e58f4SYong Wu 	.iova_region_nr = ARRAY_SIZE(single_domain),
142737276e00SChao Hao 	.larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */
1428cecdce9dSYong Wu };
1429cecdce9dSYong Wu 
1430907ba6a1SYong Wu static const struct mtk_iommu_plat_data mt8183_data = {
1431907ba6a1SYong Wu 	.m4u_plat     = M4U_MT8183,
1432d2e9a110SYong Wu 	.flags        = RESET_AXI | MTK_IOMMU_TYPE_MM,
1433b053bc71SChao Hao 	.inv_sel_reg  = REG_MMU_INV_SEL_GEN1,
143499ca0228SYong Wu 	.banks_num    = 1,
143599ca0228SYong Wu 	.banks_enable = {true},
1436585e58f4SYong Wu 	.iova_region  = single_domain,
1437585e58f4SYong Wu 	.iova_region_nr = ARRAY_SIZE(single_domain),
143837276e00SChao Hao 	.larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}},
1439907ba6a1SYong Wu };
1440907ba6a1SYong Wu 
1441*e8d7ccaaSYong Wu static const struct mtk_iommu_plat_data mt8186_data_mm = {
1442*e8d7ccaaSYong Wu 	.m4u_plat       = M4U_MT8186,
1443*e8d7ccaaSYong Wu 	.flags          = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN |
1444*e8d7ccaaSYong Wu 			  WR_THROT_EN | IOVA_34_EN | MTK_IOMMU_TYPE_MM,
1445*e8d7ccaaSYong Wu 	.larbid_remap   = {{0}, {1, MTK_INVALID_LARBID, 8}, {4}, {7}, {2}, {9, 11, 19, 20},
1446*e8d7ccaaSYong Wu 			   {MTK_INVALID_LARBID, 14, 16},
1447*e8d7ccaaSYong Wu 			   {MTK_INVALID_LARBID, 13, MTK_INVALID_LARBID, 17}},
1448*e8d7ccaaSYong Wu 	.inv_sel_reg    = REG_MMU_INV_SEL_GEN2,
1449*e8d7ccaaSYong Wu 	.banks_num      = 1,
1450*e8d7ccaaSYong Wu 	.banks_enable   = {true},
1451*e8d7ccaaSYong Wu 	.iova_region    = mt8192_multi_dom,
1452*e8d7ccaaSYong Wu 	.iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
1453*e8d7ccaaSYong Wu };
1454*e8d7ccaaSYong Wu 
14559e3489e0SYong Wu static const struct mtk_iommu_plat_data mt8192_data = {
14569e3489e0SYong Wu 	.m4u_plat       = M4U_MT8192,
14579ec30c09SYong Wu 	.flags          = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN |
1458d2e9a110SYong Wu 			  WR_THROT_EN | IOVA_34_EN | MTK_IOMMU_TYPE_MM,
14599e3489e0SYong Wu 	.inv_sel_reg    = REG_MMU_INV_SEL_GEN2,
146099ca0228SYong Wu 	.banks_num      = 1,
146199ca0228SYong Wu 	.banks_enable   = {true},
14629e3489e0SYong Wu 	.iova_region    = mt8192_multi_dom,
14639e3489e0SYong Wu 	.iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
14649e3489e0SYong Wu 	.larbid_remap   = {{0}, {1}, {4, 5}, {7}, {2}, {9, 11, 19, 20},
14659e3489e0SYong Wu 			   {0, 14, 16}, {0, 13, 18, 17}},
14669e3489e0SYong Wu };
14679e3489e0SYong Wu 
1468ef68a193SYong Wu static const struct mtk_iommu_plat_data mt8195_data_infra = {
1469ef68a193SYong Wu 	.m4u_plat	  = M4U_MT8195,
1470ef68a193SYong Wu 	.flags            = WR_THROT_EN | DCM_DISABLE | STD_AXI_MODE | PM_CLK_AO |
1471ef68a193SYong Wu 			    MTK_IOMMU_TYPE_INFRA | IFA_IOMMU_PCIE_SUPPORT,
1472ef68a193SYong Wu 	.pericfg_comp_str = "mediatek,mt8195-pericfg_ao",
1473ef68a193SYong Wu 	.inv_sel_reg      = REG_MMU_INV_SEL_GEN2,
14747597e3c5SYong Wu 	.banks_num	  = 5,
14757597e3c5SYong Wu 	.banks_enable     = {true, false, false, false, true},
14767597e3c5SYong Wu 	.banks_portmsk    = {[0] = GENMASK(19, 16),     /* PCIe */
14777597e3c5SYong Wu 			     [4] = GENMASK(31, 20),     /* USB */
14787597e3c5SYong Wu 			    },
1479ef68a193SYong Wu 	.iova_region      = single_domain,
1480ef68a193SYong Wu 	.iova_region_nr   = ARRAY_SIZE(single_domain),
1481ef68a193SYong Wu };
1482ef68a193SYong Wu 
1483ef68a193SYong Wu static const struct mtk_iommu_plat_data mt8195_data_vdo = {
1484ef68a193SYong Wu 	.m4u_plat	= M4U_MT8195,
1485ef68a193SYong Wu 	.flags          = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN |
1486ef68a193SYong Wu 			  WR_THROT_EN | IOVA_34_EN | SHARE_PGTABLE | MTK_IOMMU_TYPE_MM,
1487ef68a193SYong Wu 	.hw_list        = &m4ulist,
1488ef68a193SYong Wu 	.inv_sel_reg    = REG_MMU_INV_SEL_GEN2,
148999ca0228SYong Wu 	.banks_num      = 1,
149099ca0228SYong Wu 	.banks_enable   = {true},
1491ef68a193SYong Wu 	.iova_region	= mt8192_multi_dom,
1492ef68a193SYong Wu 	.iova_region_nr	= ARRAY_SIZE(mt8192_multi_dom),
1493ef68a193SYong Wu 	.larbid_remap   = {{2, 0}, {21}, {24}, {7}, {19}, {9, 10, 11},
1494ef68a193SYong Wu 			   {13, 17, 15/* 17b */, 25}, {5}},
1495ef68a193SYong Wu };
1496ef68a193SYong Wu 
1497ef68a193SYong Wu static const struct mtk_iommu_plat_data mt8195_data_vpp = {
1498ef68a193SYong Wu 	.m4u_plat	= M4U_MT8195,
1499ef68a193SYong Wu 	.flags          = HAS_BCLK | HAS_SUB_COMM_3BITS | OUT_ORDER_WR_EN |
1500ef68a193SYong Wu 			  WR_THROT_EN | IOVA_34_EN | SHARE_PGTABLE | MTK_IOMMU_TYPE_MM,
1501ef68a193SYong Wu 	.hw_list        = &m4ulist,
1502ef68a193SYong Wu 	.inv_sel_reg    = REG_MMU_INV_SEL_GEN2,
150399ca0228SYong Wu 	.banks_num      = 1,
150499ca0228SYong Wu 	.banks_enable   = {true},
1505ef68a193SYong Wu 	.iova_region	= mt8192_multi_dom,
1506ef68a193SYong Wu 	.iova_region_nr	= ARRAY_SIZE(mt8192_multi_dom),
1507ef68a193SYong Wu 	.larbid_remap   = {{1}, {3},
1508ef68a193SYong Wu 			   {22, MTK_INVALID_LARBID, MTK_INVALID_LARBID, MTK_INVALID_LARBID, 23},
1509ef68a193SYong Wu 			   {8}, {20}, {12},
1510ef68a193SYong Wu 			   /* 16: 16a; 29: 16b; 30: CCUtop0; 31: CCUtop1 */
1511ef68a193SYong Wu 			   {14, 16, 29, 26, 30, 31, 18},
1512ef68a193SYong Wu 			   {4, MTK_INVALID_LARBID, MTK_INVALID_LARBID, MTK_INVALID_LARBID, 6}},
1513ef68a193SYong Wu };
1514ef68a193SYong Wu 
15150df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = {
1516cecdce9dSYong Wu 	{ .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data},
1517068c86e9SChao Hao 	{ .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data},
15183c213562SFabien Parent 	{ .compatible = "mediatek,mt8167-m4u", .data = &mt8167_data},
1519cecdce9dSYong Wu 	{ .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data},
1520907ba6a1SYong Wu 	{ .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data},
1521*e8d7ccaaSYong Wu 	{ .compatible = "mediatek,mt8186-iommu-mm",    .data = &mt8186_data_mm}, /* mm: m4u */
15229e3489e0SYong Wu 	{ .compatible = "mediatek,mt8192-m4u", .data = &mt8192_data},
1523ef68a193SYong Wu 	{ .compatible = "mediatek,mt8195-iommu-infra", .data = &mt8195_data_infra},
1524ef68a193SYong Wu 	{ .compatible = "mediatek,mt8195-iommu-vdo",   .data = &mt8195_data_vdo},
1525ef68a193SYong Wu 	{ .compatible = "mediatek,mt8195-iommu-vpp",   .data = &mt8195_data_vpp},
15260df4fabeSYong Wu 	{}
15270df4fabeSYong Wu };
15280df4fabeSYong Wu 
15290df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = {
15300df4fabeSYong Wu 	.probe	= mtk_iommu_probe,
15310df4fabeSYong Wu 	.remove	= mtk_iommu_remove,
15320df4fabeSYong Wu 	.driver	= {
15330df4fabeSYong Wu 		.name = "mtk-iommu",
1534f53dd978SKrzysztof Kozlowski 		.of_match_table = mtk_iommu_of_ids,
15350df4fabeSYong Wu 		.pm = &mtk_iommu_pm_ops,
15360df4fabeSYong Wu 	}
15370df4fabeSYong Wu };
153818d8c74eSYong Wu module_platform_driver(mtk_iommu_driver);
15390df4fabeSYong Wu 
154018d8c74eSYong Wu MODULE_DESCRIPTION("IOMMU API for MediaTek M4U implementations");
154118d8c74eSYong Wu MODULE_LICENSE("GPL v2");
1542