11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 20df4fabeSYong Wu /* 30df4fabeSYong Wu * Copyright (c) 2015-2016 MediaTek Inc. 40df4fabeSYong Wu * Author: Yong Wu <yong.wu@mediatek.com> 50df4fabeSYong Wu */ 6ef0f0986SYong Wu #include <linux/bitfield.h> 70df4fabeSYong Wu #include <linux/bug.h> 80df4fabeSYong Wu #include <linux/clk.h> 90df4fabeSYong Wu #include <linux/component.h> 100df4fabeSYong Wu #include <linux/device.h> 110df4fabeSYong Wu #include <linux/err.h> 120df4fabeSYong Wu #include <linux/interrupt.h> 130df4fabeSYong Wu #include <linux/io.h> 140df4fabeSYong Wu #include <linux/iommu.h> 150df4fabeSYong Wu #include <linux/iopoll.h> 166a513de3SYong Wu #include <linux/io-pgtable.h> 170df4fabeSYong Wu #include <linux/list.h> 18c2c59456SMiles Chen #include <linux/mfd/syscon.h> 1918d8c74eSYong Wu #include <linux/module.h> 200df4fabeSYong Wu #include <linux/of_address.h> 210df4fabeSYong Wu #include <linux/of_irq.h> 220df4fabeSYong Wu #include <linux/of_platform.h> 23e7629070SYong Wu #include <linux/pci.h> 240df4fabeSYong Wu #include <linux/platform_device.h> 25baf94e6eSYong Wu #include <linux/pm_runtime.h> 26c2c59456SMiles Chen #include <linux/regmap.h> 270df4fabeSYong Wu #include <linux/slab.h> 280df4fabeSYong Wu #include <linux/spinlock.h> 29c2c59456SMiles Chen #include <linux/soc/mediatek/infracfg.h> 300df4fabeSYong Wu #include <asm/barrier.h> 310df4fabeSYong Wu #include <soc/mediatek/smi.h> 320df4fabeSYong Wu 336a513de3SYong Wu #include <dt-bindings/memory/mtk-memory-port.h> 340df4fabeSYong Wu 350df4fabeSYong Wu #define REG_MMU_PT_BASE_ADDR 0x000 360df4fabeSYong Wu 370df4fabeSYong Wu #define REG_MMU_INVALIDATE 0x020 380df4fabeSYong Wu #define F_ALL_INVLD 0x2 390df4fabeSYong Wu #define F_MMU_INV_RANGE 0x1 400df4fabeSYong Wu 410df4fabeSYong Wu #define REG_MMU_INVLD_START_A 0x024 420df4fabeSYong Wu #define REG_MMU_INVLD_END_A 0x028 430df4fabeSYong Wu 44068c86e9SChao Hao #define REG_MMU_INV_SEL_GEN2 0x02c 45b053bc71SChao Hao #define REG_MMU_INV_SEL_GEN1 0x038 460df4fabeSYong Wu #define F_INVLD_EN0 BIT(0) 470df4fabeSYong Wu #define F_INVLD_EN1 BIT(1) 480df4fabeSYong Wu 4975eed350SChao Hao #define REG_MMU_MISC_CTRL 0x048 504bb2bf4cSChao Hao #define F_MMU_IN_ORDER_WR_EN_MASK (BIT(1) | BIT(17)) 514bb2bf4cSChao Hao #define F_MMU_STANDARD_AXI_MODE_MASK (BIT(3) | BIT(19)) 524bb2bf4cSChao Hao 530df4fabeSYong Wu #define REG_MMU_DCM_DIS 0x050 549a87005eSYong Wu #define F_MMU_DCM BIT(8) 559a87005eSYong Wu 5635c1b48dSChao Hao #define REG_MMU_WR_LEN_CTRL 0x054 5735c1b48dSChao Hao #define F_MMU_WR_THROT_DIS_MASK (BIT(5) | BIT(21)) 580df4fabeSYong Wu 590df4fabeSYong Wu #define REG_MMU_CTRL_REG 0x110 60acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR (2 << 4) 610df4fabeSYong Wu #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4) 62acb3c92aSYong Wu #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173 (2 << 5) 630df4fabeSYong Wu 640df4fabeSYong Wu #define REG_MMU_IVRP_PADDR 0x114 6570ca608bSYong Wu 6630e2fccfSYong Wu #define REG_MMU_VLD_PA_RNG 0x118 6730e2fccfSYong Wu #define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA)) 680df4fabeSYong Wu 690df4fabeSYong Wu #define REG_MMU_INT_CONTROL0 0x120 700df4fabeSYong Wu #define F_L2_MULIT_HIT_EN BIT(0) 710df4fabeSYong Wu #define F_TABLE_WALK_FAULT_INT_EN BIT(1) 720df4fabeSYong Wu #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2) 730df4fabeSYong Wu #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3) 740df4fabeSYong Wu #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5) 750df4fabeSYong Wu #define F_MISS_FIFO_ERR_INT_EN BIT(6) 760df4fabeSYong Wu #define F_INT_CLR_BIT BIT(12) 770df4fabeSYong Wu 780df4fabeSYong Wu #define REG_MMU_INT_MAIN_CONTROL 0x124 7915a01f4cSYong Wu /* mmu0 | mmu1 */ 8015a01f4cSYong Wu #define F_INT_TRANSLATION_FAULT (BIT(0) | BIT(7)) 8115a01f4cSYong Wu #define F_INT_MAIN_MULTI_HIT_FAULT (BIT(1) | BIT(8)) 8215a01f4cSYong Wu #define F_INT_INVALID_PA_FAULT (BIT(2) | BIT(9)) 8315a01f4cSYong Wu #define F_INT_ENTRY_REPLACEMENT_FAULT (BIT(3) | BIT(10)) 8415a01f4cSYong Wu #define F_INT_TLB_MISS_FAULT (BIT(4) | BIT(11)) 8515a01f4cSYong Wu #define F_INT_MISS_TRANSACTION_FIFO_FAULT (BIT(5) | BIT(12)) 8615a01f4cSYong Wu #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT (BIT(6) | BIT(13)) 870df4fabeSYong Wu 880df4fabeSYong Wu #define REG_MMU_CPE_DONE 0x12C 890df4fabeSYong Wu 900df4fabeSYong Wu #define REG_MMU_FAULT_ST1 0x134 9115a01f4cSYong Wu #define F_REG_MMU0_FAULT_MASK GENMASK(6, 0) 9215a01f4cSYong Wu #define F_REG_MMU1_FAULT_MASK GENMASK(13, 7) 930df4fabeSYong Wu 9415a01f4cSYong Wu #define REG_MMU0_FAULT_VA 0x13c 95ef0f0986SYong Wu #define F_MMU_INVAL_VA_31_12_MASK GENMASK(31, 12) 96ef0f0986SYong Wu #define F_MMU_INVAL_VA_34_32_MASK GENMASK(11, 9) 97ef0f0986SYong Wu #define F_MMU_INVAL_PA_34_32_MASK GENMASK(8, 6) 980df4fabeSYong Wu #define F_MMU_FAULT_VA_WRITE_BIT BIT(1) 990df4fabeSYong Wu #define F_MMU_FAULT_VA_LAYER_BIT BIT(0) 1000df4fabeSYong Wu 10115a01f4cSYong Wu #define REG_MMU0_INVLD_PA 0x140 10215a01f4cSYong Wu #define REG_MMU1_FAULT_VA 0x144 10315a01f4cSYong Wu #define REG_MMU1_INVLD_PA 0x148 10415a01f4cSYong Wu #define REG_MMU0_INT_ID 0x150 10515a01f4cSYong Wu #define REG_MMU1_INT_ID 0x154 10637276e00SChao Hao #define F_MMU_INT_ID_COMM_ID(a) (((a) >> 9) & 0x7) 10737276e00SChao Hao #define F_MMU_INT_ID_SUB_COMM_ID(a) (((a) >> 7) & 0x3) 1089ec30c09SYong Wu #define F_MMU_INT_ID_COMM_ID_EXT(a) (((a) >> 10) & 0x7) 1099ec30c09SYong Wu #define F_MMU_INT_ID_SUB_COMM_ID_EXT(a) (((a) >> 7) & 0x7) 11065df7d82SFabien Parent /* Macro for 5 bits length port ID field (default) */ 11115a01f4cSYong Wu #define F_MMU_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7) 11215a01f4cSYong Wu #define F_MMU_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f) 11365df7d82SFabien Parent /* Macro for 6 bits length port ID field */ 11465df7d82SFabien Parent #define F_MMU_INT_ID_LARB_ID_WID_6(a) (((a) >> 8) & 0x7) 11565df7d82SFabien Parent #define F_MMU_INT_ID_PORT_ID_WID_6(a) (((a) >> 2) & 0x3f) 1160df4fabeSYong Wu 117829316b3SChao Hao #define MTK_PROTECT_PA_ALIGN 256 11842d57fc5SYong Wu #define MTK_IOMMU_BANK_SZ 0x1000 1190df4fabeSYong Wu 120f9b8c9b2SYong Wu #define PERICFG_IOMMU_1 0x714 121f9b8c9b2SYong Wu 1226b717796SChao Hao #define HAS_4GB_MODE BIT(0) 1236b717796SChao Hao /* HW will use the EMI clock if there isn't the "bclk". */ 1246b717796SChao Hao #define HAS_BCLK BIT(1) 1256b717796SChao Hao #define HAS_VLD_PA_RNG BIT(2) 1266b717796SChao Hao #define RESET_AXI BIT(3) 1274bb2bf4cSChao Hao #define OUT_ORDER_WR_EN BIT(4) 1289ec30c09SYong Wu #define HAS_SUB_COMM_2BITS BIT(5) 1299ec30c09SYong Wu #define HAS_SUB_COMM_3BITS BIT(6) 1309ec30c09SYong Wu #define WR_THROT_EN BIT(7) 1319ec30c09SYong Wu #define HAS_LEGACY_IVRP_PADDR BIT(8) 1329ec30c09SYong Wu #define IOVA_34_EN BIT(9) 1339ec30c09SYong Wu #define SHARE_PGTABLE BIT(10) /* 2 HW share pgtable */ 1349ec30c09SYong Wu #define DCM_DISABLE BIT(11) 1359ec30c09SYong Wu #define STD_AXI_MODE BIT(12) /* For non MM iommu */ 1368cd1e619SYong Wu /* 2 bits: iommu type */ 1378cd1e619SYong Wu #define MTK_IOMMU_TYPE_MM (0x0 << 13) 1388cd1e619SYong Wu #define MTK_IOMMU_TYPE_INFRA (0x1 << 13) 1398cd1e619SYong Wu #define MTK_IOMMU_TYPE_MASK (0x3 << 13) 1406077c7e5SYong Wu /* PM and clock always on. e.g. infra iommu */ 1416077c7e5SYong Wu #define PM_CLK_AO BIT(15) 142e7629070SYong Wu #define IFA_IOMMU_PCIE_SUPPORT BIT(16) 143301c3ca1SYunfei Wang #define PGTABLE_PA_35_EN BIT(17) 14486580ec9SAngeloGioacchino Del Regno #define TF_PORT_TO_ADDR_MT8173 BIT(18) 14565df7d82SFabien Parent #define INT_ID_PORT_WIDTH_6 BIT(19) 1466b717796SChao Hao 1478cd1e619SYong Wu #define MTK_IOMMU_HAS_FLAG_MASK(pdata, _x, mask) \ 1488cd1e619SYong Wu ((((pdata)->flags) & (mask)) == (_x)) 1498cd1e619SYong Wu 1508cd1e619SYong Wu #define MTK_IOMMU_HAS_FLAG(pdata, _x) MTK_IOMMU_HAS_FLAG_MASK(pdata, _x, _x) 1518cd1e619SYong Wu #define MTK_IOMMU_IS_TYPE(pdata, _x) MTK_IOMMU_HAS_FLAG_MASK(pdata, _x,\ 1528cd1e619SYong Wu MTK_IOMMU_TYPE_MASK) 1536b717796SChao Hao 154d2e9a110SYong Wu #define MTK_INVALID_LARBID MTK_LARB_NR_MAX 155d2e9a110SYong Wu 1569485a04aSYong Wu #define MTK_LARB_COM_MAX 8 1579485a04aSYong Wu #define MTK_LARB_SUBCOM_MAX 8 1589485a04aSYong Wu 1599485a04aSYong Wu #define MTK_IOMMU_GROUP_MAX 8 16099ca0228SYong Wu #define MTK_IOMMU_BANK_MAX 5 1619485a04aSYong Wu 1629485a04aSYong Wu enum mtk_iommu_plat { 1639485a04aSYong Wu M4U_MT2712, 1649485a04aSYong Wu M4U_MT6779, 165717ec15eSAngeloGioacchino Del Regno M4U_MT6795, 1669485a04aSYong Wu M4U_MT8167, 1679485a04aSYong Wu M4U_MT8173, 1689485a04aSYong Wu M4U_MT8183, 169e8d7ccaaSYong Wu M4U_MT8186, 1709485a04aSYong Wu M4U_MT8192, 1719485a04aSYong Wu M4U_MT8195, 1723cd0e4a3SFabien Parent M4U_MT8365, 1739485a04aSYong Wu }; 1749485a04aSYong Wu 1759485a04aSYong Wu struct mtk_iommu_iova_region { 1769485a04aSYong Wu dma_addr_t iova_base; 1779485a04aSYong Wu unsigned long long size; 1789485a04aSYong Wu }; 1799485a04aSYong Wu 1806a513de3SYong Wu struct mtk_iommu_suspend_reg { 1816a513de3SYong Wu u32 misc_ctrl; 1826a513de3SYong Wu u32 dcm_dis; 1836a513de3SYong Wu u32 ctrl_reg; 1846a513de3SYong Wu u32 vld_pa_rng; 1856a513de3SYong Wu u32 wr_len_ctrl; 186d7127de1SYong Wu 187d7127de1SYong Wu u32 int_control[MTK_IOMMU_BANK_MAX]; 188d7127de1SYong Wu u32 int_main_control[MTK_IOMMU_BANK_MAX]; 189d7127de1SYong Wu u32 ivrp_paddr[MTK_IOMMU_BANK_MAX]; 1906a513de3SYong Wu }; 1916a513de3SYong Wu 1929485a04aSYong Wu struct mtk_iommu_plat_data { 1939485a04aSYong Wu enum mtk_iommu_plat m4u_plat; 1949485a04aSYong Wu u32 flags; 1959485a04aSYong Wu u32 inv_sel_reg; 1969485a04aSYong Wu 1979485a04aSYong Wu char *pericfg_comp_str; 1989485a04aSYong Wu struct list_head *hw_list; 199ae669345SYong Wu 200ae669345SYong Wu /* 201ae669345SYong Wu * The IOMMU HW may support 16GB iova. In order to balance the IOVA ranges, 202ae669345SYong Wu * different masters will be put in different iova ranges, for example vcodec 203ae669345SYong Wu * is in 4G-8G and cam is in 8G-12G. Meanwhile, some masters may have the 204ae669345SYong Wu * special IOVA range requirement, like CCU can only support the address 205ae669345SYong Wu * 0x40000000-0x44000000. 206ae669345SYong Wu * Here list the iova ranges this SoC supports and which larbs/ports are in 207ae669345SYong Wu * which region. 208ae669345SYong Wu * 209ae669345SYong Wu * 16GB iova all use one pgtable, but each a region is a iommu group. 210ae669345SYong Wu */ 211ae669345SYong Wu struct { 2129485a04aSYong Wu unsigned int iova_region_nr; 2139485a04aSYong Wu const struct mtk_iommu_iova_region *iova_region; 214*b2a6876dSYong Wu /* 215*b2a6876dSYong Wu * Indicate the correspondance between larbs, ports and regions. 216*b2a6876dSYong Wu * 217*b2a6876dSYong Wu * The index is the same as iova_region and larb port numbers are 218*b2a6876dSYong Wu * described as bit positions. 219*b2a6876dSYong Wu * For example, storing BIT(0) at index 2,1 means "larb 1, port0 is in region 2". 220*b2a6876dSYong Wu * [2] = { [1] = BIT(0) } 221*b2a6876dSYong Wu */ 222*b2a6876dSYong Wu const u32 (*iova_region_larb_msk)[MTK_LARB_NR_MAX]; 223ae669345SYong Wu }; 22499ca0228SYong Wu 225ae669345SYong Wu /* 226ae669345SYong Wu * The IOMMU HW may have 5 banks. Each bank has a independent pgtable. 227ae669345SYong Wu * Here list how many banks this SoC supports/enables and which ports are in which bank. 228ae669345SYong Wu */ 229ae669345SYong Wu struct { 23099ca0228SYong Wu u8 banks_num; 23199ca0228SYong Wu bool banks_enable[MTK_IOMMU_BANK_MAX]; 23257fb481fSYong Wu unsigned int banks_portmsk[MTK_IOMMU_BANK_MAX]; 233ae669345SYong Wu }; 234ae669345SYong Wu 2359485a04aSYong Wu unsigned char larbid_remap[MTK_LARB_COM_MAX][MTK_LARB_SUBCOM_MAX]; 2369485a04aSYong Wu }; 2379485a04aSYong Wu 23899ca0228SYong Wu struct mtk_iommu_bank_data { 2399485a04aSYong Wu void __iomem *base; 2409485a04aSYong Wu int irq; 24199ca0228SYong Wu u8 id; 24299ca0228SYong Wu struct device *parent_dev; 24399ca0228SYong Wu struct mtk_iommu_data *parent_data; 24499ca0228SYong Wu spinlock_t tlb_lock; /* lock for tlb range flush */ 24599ca0228SYong Wu struct mtk_iommu_domain *m4u_dom; /* Each bank has a domain */ 24699ca0228SYong Wu }; 24799ca0228SYong Wu 24899ca0228SYong Wu struct mtk_iommu_data { 2499485a04aSYong Wu struct device *dev; 2509485a04aSYong Wu struct clk *bclk; 2519485a04aSYong Wu phys_addr_t protect_base; /* protect memory base */ 2529485a04aSYong Wu struct mtk_iommu_suspend_reg reg; 2539485a04aSYong Wu struct iommu_group *m4u_group[MTK_IOMMU_GROUP_MAX]; 2549485a04aSYong Wu bool enable_4GB; 2559485a04aSYong Wu 2569485a04aSYong Wu struct iommu_device iommu; 2579485a04aSYong Wu const struct mtk_iommu_plat_data *plat_data; 2589485a04aSYong Wu struct device *smicomm_dev; 2599485a04aSYong Wu 26099ca0228SYong Wu struct mtk_iommu_bank_data *bank; 2619485a04aSYong Wu struct regmap *pericfg; 2629485a04aSYong Wu struct mutex mutex; /* Protect m4u_group/m4u_dom above */ 2639485a04aSYong Wu 2649485a04aSYong Wu /* 2659485a04aSYong Wu * In the sharing pgtable case, list data->list to the global list like m4ulist. 2669485a04aSYong Wu * In the non-sharing pgtable case, list data->list to the itself hw_list_head. 2679485a04aSYong Wu */ 2689485a04aSYong Wu struct list_head *hw_list; 2699485a04aSYong Wu struct list_head hw_list_head; 2709485a04aSYong Wu struct list_head list; 2719485a04aSYong Wu struct mtk_smi_larb_iommu larb_imu[MTK_LARB_NR_MAX]; 2729485a04aSYong Wu }; 2739485a04aSYong Wu 2740df4fabeSYong Wu struct mtk_iommu_domain { 2750df4fabeSYong Wu struct io_pgtable_cfg cfg; 2760df4fabeSYong Wu struct io_pgtable_ops *iop; 2770df4fabeSYong Wu 27899ca0228SYong Wu struct mtk_iommu_bank_data *bank; 2790df4fabeSYong Wu struct iommu_domain domain; 280ddf67a87SYong Wu 281ddf67a87SYong Wu struct mutex mutex; /* Protect "data" in this structure */ 2820df4fabeSYong Wu }; 2830df4fabeSYong Wu 2849485a04aSYong Wu static int mtk_iommu_bind(struct device *dev) 2859485a04aSYong Wu { 2869485a04aSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 2879485a04aSYong Wu 2889485a04aSYong Wu return component_bind_all(dev, &data->larb_imu); 2899485a04aSYong Wu } 2909485a04aSYong Wu 2919485a04aSYong Wu static void mtk_iommu_unbind(struct device *dev) 2929485a04aSYong Wu { 2939485a04aSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 2949485a04aSYong Wu 2959485a04aSYong Wu component_unbind_all(dev, &data->larb_imu); 2969485a04aSYong Wu } 2979485a04aSYong Wu 298b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops; 2990df4fabeSYong Wu 300e24453e1SYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data, unsigned int bankid); 3017f37a91dSYong Wu 302bfed8731SYong Wu #define MTK_IOMMU_TLB_ADDR(iova) ({ \ 303bfed8731SYong Wu dma_addr_t _addr = iova; \ 304bfed8731SYong Wu ((lower_32_bits(_addr) & GENMASK(31, 12)) | upper_32_bits(_addr));\ 305bfed8731SYong Wu }) 306bfed8731SYong Wu 30776ce6546SYong Wu /* 30876ce6546SYong Wu * In M4U 4GB mode, the physical address is remapped as below: 30976ce6546SYong Wu * 31076ce6546SYong Wu * CPU Physical address: 31176ce6546SYong Wu * ==================== 31276ce6546SYong Wu * 31376ce6546SYong Wu * 0 1G 2G 3G 4G 5G 31476ce6546SYong Wu * |---A---|---B---|---C---|---D---|---E---| 31576ce6546SYong Wu * +--I/O--+------------Memory-------------+ 31676ce6546SYong Wu * 31776ce6546SYong Wu * IOMMU output physical address: 31876ce6546SYong Wu * ============================= 31976ce6546SYong Wu * 32076ce6546SYong Wu * 4G 5G 6G 7G 8G 32176ce6546SYong Wu * |---E---|---B---|---C---|---D---| 32276ce6546SYong Wu * +------------Memory-------------+ 32376ce6546SYong Wu * 32476ce6546SYong Wu * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the 32576ce6546SYong Wu * bit32 of the CPU physical address always is needed to set, and for Region 32676ce6546SYong Wu * 'E', the CPU physical address keep as is. 32776ce6546SYong Wu * Additionally, The iommu consumers always use the CPU phyiscal address. 32876ce6546SYong Wu */ 329b4dad40eSYong Wu #define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL 33076ce6546SYong Wu 3317c3a2ec0SYong Wu static LIST_HEAD(m4ulist); /* List all the M4U HWs */ 3327c3a2ec0SYong Wu 3339e3a2a64SYong Wu #define for_each_m4u(data, head) list_for_each_entry(data, head, list) 3347c3a2ec0SYong Wu 335585e58f4SYong Wu static const struct mtk_iommu_iova_region single_domain[] = { 336585e58f4SYong Wu {.iova_base = 0, .size = SZ_4G}, 337585e58f4SYong Wu }; 338585e58f4SYong Wu 3399e3489e0SYong Wu static const struct mtk_iommu_iova_region mt8192_multi_dom[] = { 340129a3b88SYong Wu { .iova_base = 0x0, .size = SZ_4G}, /* 0 ~ 4G */ 3419e3489e0SYong Wu #if IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT) 342129a3b88SYong Wu { .iova_base = SZ_4G, .size = SZ_4G}, /* 4G ~ 8G */ 343129a3b88SYong Wu { .iova_base = SZ_4G * 2, .size = SZ_4G}, /* 8G ~ 12G */ 344129a3b88SYong Wu { .iova_base = SZ_4G * 3, .size = SZ_4G}, /* 12G ~ 16G */ 345129a3b88SYong Wu 3469e3489e0SYong Wu { .iova_base = 0x240000000ULL, .size = 0x4000000}, /* CCU0 */ 3479e3489e0SYong Wu { .iova_base = 0x244000000ULL, .size = 0x4000000}, /* CCU1 */ 3489e3489e0SYong Wu #endif 3499e3489e0SYong Wu }; 3509e3489e0SYong Wu 3519e3a2a64SYong Wu /* If 2 M4U share a domain(use the same hwlist), Put the corresponding info in first data.*/ 3529e3a2a64SYong Wu static struct mtk_iommu_data *mtk_iommu_get_frst_data(struct list_head *hwlist) 3537c3a2ec0SYong Wu { 3549e3a2a64SYong Wu return list_first_entry(hwlist, struct mtk_iommu_data, list); 3557c3a2ec0SYong Wu } 3567c3a2ec0SYong Wu 3570df4fabeSYong Wu static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom) 3580df4fabeSYong Wu { 3590df4fabeSYong Wu return container_of(dom, struct mtk_iommu_domain, domain); 3600df4fabeSYong Wu } 3610df4fabeSYong Wu 3620954d61aSYong Wu static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data) 3630df4fabeSYong Wu { 36499ca0228SYong Wu /* Tlb flush all always is in bank0. */ 36599ca0228SYong Wu struct mtk_iommu_bank_data *bank = &data->bank[0]; 36699ca0228SYong Wu void __iomem *base = bank->base; 36715672b6dSYong Wu unsigned long flags; 368c0b57581SYong Wu 36999ca0228SYong Wu spin_lock_irqsave(&bank->tlb_lock, flags); 370887cf6a7SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, base + data->plat_data->inv_sel_reg); 371887cf6a7SYong Wu writel_relaxed(F_ALL_INVLD, base + REG_MMU_INVALIDATE); 3720df4fabeSYong Wu wmb(); /* Make sure the tlb flush all done */ 37399ca0228SYong Wu spin_unlock_irqrestore(&bank->tlb_lock, flags); 3747c3a2ec0SYong Wu } 3750df4fabeSYong Wu 3761f4fd624SYong Wu static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size, 37799ca0228SYong Wu struct mtk_iommu_bank_data *bank) 3780df4fabeSYong Wu { 37999ca0228SYong Wu struct list_head *head = bank->parent_data->hw_list; 38099ca0228SYong Wu struct mtk_iommu_bank_data *curbank; 38199ca0228SYong Wu struct mtk_iommu_data *data; 3826077c7e5SYong Wu bool check_pm_status; 3831f4fd624SYong Wu unsigned long flags; 384887cf6a7SYong Wu void __iomem *base; 3851f4fd624SYong Wu int ret; 3861f4fd624SYong Wu u32 tmp; 3870df4fabeSYong Wu 3889e3a2a64SYong Wu for_each_m4u(data, head) { 3896077c7e5SYong Wu /* 3906077c7e5SYong Wu * To avoid resume the iommu device frequently when the iommu device 3916077c7e5SYong Wu * is not active, it doesn't always call pm_runtime_get here, then tlb 3926077c7e5SYong Wu * flush depends on the tlb flush all in the runtime resume. 3936077c7e5SYong Wu * 3946077c7e5SYong Wu * There are 2 special cases: 3956077c7e5SYong Wu * 3966077c7e5SYong Wu * Case1: The iommu dev doesn't have power domain but has bclk. This case 3976077c7e5SYong Wu * should also avoid the tlb flush while the dev is not active to mute 3986077c7e5SYong Wu * the tlb timeout log. like mt8173. 3996077c7e5SYong Wu * 4006077c7e5SYong Wu * Case2: The power/clock of infra iommu is always on, and it doesn't 4016077c7e5SYong Wu * have the device link with the master devices. This case should avoid 4026077c7e5SYong Wu * the PM status check. 4036077c7e5SYong Wu */ 4046077c7e5SYong Wu check_pm_status = !MTK_IOMMU_HAS_FLAG(data->plat_data, PM_CLK_AO); 4056077c7e5SYong Wu 4066077c7e5SYong Wu if (check_pm_status) { 407c0b57581SYong Wu if (pm_runtime_get_if_in_use(data->dev) <= 0) 408c0b57581SYong Wu continue; 4096077c7e5SYong Wu } 410c0b57581SYong Wu 41199ca0228SYong Wu curbank = &data->bank[bank->id]; 41299ca0228SYong Wu base = curbank->base; 413887cf6a7SYong Wu 41499ca0228SYong Wu spin_lock_irqsave(&curbank->tlb_lock, flags); 4157c3a2ec0SYong Wu writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 416887cf6a7SYong Wu base + data->plat_data->inv_sel_reg); 4170df4fabeSYong Wu 418887cf6a7SYong Wu writel_relaxed(MTK_IOMMU_TLB_ADDR(iova), base + REG_MMU_INVLD_START_A); 419bfed8731SYong Wu writel_relaxed(MTK_IOMMU_TLB_ADDR(iova + size - 1), 420887cf6a7SYong Wu base + REG_MMU_INVLD_END_A); 421887cf6a7SYong Wu writel_relaxed(F_MMU_INV_RANGE, base + REG_MMU_INVALIDATE); 4220df4fabeSYong Wu 4231f4fd624SYong Wu /* tlb sync */ 424887cf6a7SYong Wu ret = readl_poll_timeout_atomic(base + REG_MMU_CPE_DONE, 425c90ae4a6SYong Wu tmp, tmp != 0, 10, 1000); 42615672b6dSYong Wu 42715672b6dSYong Wu /* Clear the CPE status */ 428887cf6a7SYong Wu writel_relaxed(0, base + REG_MMU_CPE_DONE); 42999ca0228SYong Wu spin_unlock_irqrestore(&curbank->tlb_lock, flags); 43015672b6dSYong Wu 4310df4fabeSYong Wu if (ret) { 4320df4fabeSYong Wu dev_warn(data->dev, 4330df4fabeSYong Wu "Partial TLB flush timed out, falling back to full flush\n"); 4340954d61aSYong Wu mtk_iommu_tlb_flush_all(data); 4350df4fabeSYong Wu } 436c0b57581SYong Wu 4376077c7e5SYong Wu if (check_pm_status) 438c0b57581SYong Wu pm_runtime_put(data->dev); 4390df4fabeSYong Wu } 4407c3a2ec0SYong Wu } 4410df4fabeSYong Wu 4420df4fabeSYong Wu static irqreturn_t mtk_iommu_isr(int irq, void *dev_id) 4430df4fabeSYong Wu { 44499ca0228SYong Wu struct mtk_iommu_bank_data *bank = dev_id; 44599ca0228SYong Wu struct mtk_iommu_data *data = bank->parent_data; 44699ca0228SYong Wu struct mtk_iommu_domain *dom = bank->m4u_dom; 447d2e9a110SYong Wu unsigned int fault_larb = MTK_INVALID_LARBID, fault_port = 0, sub_comm = 0; 448ef0f0986SYong Wu u32 int_state, regval, va34_32, pa34_32; 449887cf6a7SYong Wu const struct mtk_iommu_plat_data *plat_data = data->plat_data; 45099ca0228SYong Wu void __iomem *base = bank->base; 451ef0f0986SYong Wu u64 fault_iova, fault_pa; 4520df4fabeSYong Wu bool layer, write; 4530df4fabeSYong Wu 4540df4fabeSYong Wu /* Read error info from registers */ 455887cf6a7SYong Wu int_state = readl_relaxed(base + REG_MMU_FAULT_ST1); 45615a01f4cSYong Wu if (int_state & F_REG_MMU0_FAULT_MASK) { 457887cf6a7SYong Wu regval = readl_relaxed(base + REG_MMU0_INT_ID); 458887cf6a7SYong Wu fault_iova = readl_relaxed(base + REG_MMU0_FAULT_VA); 459887cf6a7SYong Wu fault_pa = readl_relaxed(base + REG_MMU0_INVLD_PA); 46015a01f4cSYong Wu } else { 461887cf6a7SYong Wu regval = readl_relaxed(base + REG_MMU1_INT_ID); 462887cf6a7SYong Wu fault_iova = readl_relaxed(base + REG_MMU1_FAULT_VA); 463887cf6a7SYong Wu fault_pa = readl_relaxed(base + REG_MMU1_INVLD_PA); 46415a01f4cSYong Wu } 4650df4fabeSYong Wu layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT; 4660df4fabeSYong Wu write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT; 467887cf6a7SYong Wu if (MTK_IOMMU_HAS_FLAG(plat_data, IOVA_34_EN)) { 468ef0f0986SYong Wu va34_32 = FIELD_GET(F_MMU_INVAL_VA_34_32_MASK, fault_iova); 469ef0f0986SYong Wu fault_iova = fault_iova & F_MMU_INVAL_VA_31_12_MASK; 470ef0f0986SYong Wu fault_iova |= (u64)va34_32 << 32; 471ef0f0986SYong Wu } 47282e51771SYong Wu pa34_32 = FIELD_GET(F_MMU_INVAL_PA_34_32_MASK, fault_iova); 47382e51771SYong Wu fault_pa |= (u64)pa34_32 << 32; 474ef0f0986SYong Wu 475887cf6a7SYong Wu if (MTK_IOMMU_IS_TYPE(plat_data, MTK_IOMMU_TYPE_MM)) { 476887cf6a7SYong Wu if (MTK_IOMMU_HAS_FLAG(plat_data, HAS_SUB_COMM_2BITS)) { 47737276e00SChao Hao fault_larb = F_MMU_INT_ID_COMM_ID(regval); 47837276e00SChao Hao sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval); 47965df7d82SFabien Parent fault_port = F_MMU_INT_ID_PORT_ID(regval); 480887cf6a7SYong Wu } else if (MTK_IOMMU_HAS_FLAG(plat_data, HAS_SUB_COMM_3BITS)) { 4819ec30c09SYong Wu fault_larb = F_MMU_INT_ID_COMM_ID_EXT(regval); 4829ec30c09SYong Wu sub_comm = F_MMU_INT_ID_SUB_COMM_ID_EXT(regval); 48365df7d82SFabien Parent fault_port = F_MMU_INT_ID_PORT_ID(regval); 48465df7d82SFabien Parent } else if (MTK_IOMMU_HAS_FLAG(plat_data, INT_ID_PORT_WIDTH_6)) { 48565df7d82SFabien Parent fault_port = F_MMU_INT_ID_PORT_ID_WID_6(regval); 48665df7d82SFabien Parent fault_larb = F_MMU_INT_ID_LARB_ID_WID_6(regval); 48737276e00SChao Hao } else { 48865df7d82SFabien Parent fault_port = F_MMU_INT_ID_PORT_ID(regval); 48937276e00SChao Hao fault_larb = F_MMU_INT_ID_LARB_ID(regval); 49037276e00SChao Hao } 49137276e00SChao Hao fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm]; 492d2e9a110SYong Wu } 493b3e5eee7SYong Wu 49400ef8885SRicardo Ribalda if (!dom || report_iommu_fault(&dom->domain, bank->parent_dev, fault_iova, 4950df4fabeSYong Wu write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) { 4960df4fabeSYong Wu dev_err_ratelimited( 49799ca0228SYong Wu bank->parent_dev, 498f9b8c9b2SYong Wu "fault type=0x%x iova=0x%llx pa=0x%llx master=0x%x(larb=%d port=%d) layer=%d %s\n", 499f9b8c9b2SYong Wu int_state, fault_iova, fault_pa, regval, fault_larb, fault_port, 5000df4fabeSYong Wu layer, write ? "write" : "read"); 5010df4fabeSYong Wu } 5020df4fabeSYong Wu 5030df4fabeSYong Wu /* Interrupt clear */ 504887cf6a7SYong Wu regval = readl_relaxed(base + REG_MMU_INT_CONTROL0); 5050df4fabeSYong Wu regval |= F_INT_CLR_BIT; 506887cf6a7SYong Wu writel_relaxed(regval, base + REG_MMU_INT_CONTROL0); 5070df4fabeSYong Wu 5080df4fabeSYong Wu mtk_iommu_tlb_flush_all(data); 5090df4fabeSYong Wu 5100df4fabeSYong Wu return IRQ_HANDLED; 5110df4fabeSYong Wu } 5120df4fabeSYong Wu 51357fb481fSYong Wu static unsigned int mtk_iommu_get_bank_id(struct device *dev, 51457fb481fSYong Wu const struct mtk_iommu_plat_data *plat_data) 51557fb481fSYong Wu { 51657fb481fSYong Wu struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 51757fb481fSYong Wu unsigned int i, portmsk = 0, bankid = 0; 51857fb481fSYong Wu 51957fb481fSYong Wu if (plat_data->banks_num == 1) 52057fb481fSYong Wu return bankid; 52157fb481fSYong Wu 52257fb481fSYong Wu for (i = 0; i < fwspec->num_ids; i++) 52357fb481fSYong Wu portmsk |= BIT(MTK_M4U_TO_PORT(fwspec->ids[i])); 52457fb481fSYong Wu 52557fb481fSYong Wu for (i = 0; i < plat_data->banks_num && i < MTK_IOMMU_BANK_MAX; i++) { 52657fb481fSYong Wu if (!plat_data->banks_enable[i]) 52757fb481fSYong Wu continue; 52857fb481fSYong Wu 52957fb481fSYong Wu if (portmsk & plat_data->banks_portmsk[i]) { 53057fb481fSYong Wu bankid = i; 53157fb481fSYong Wu break; 53257fb481fSYong Wu } 53357fb481fSYong Wu } 53457fb481fSYong Wu return bankid; /* default is 0 */ 53557fb481fSYong Wu } 53657fb481fSYong Wu 537d72e0ff5SYong Wu static int mtk_iommu_get_iova_region_id(struct device *dev, 538803cf9e5SYong Wu const struct mtk_iommu_plat_data *plat_data) 539803cf9e5SYong Wu { 540*b2a6876dSYong Wu struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 541*b2a6876dSYong Wu unsigned int portidmsk = 0, larbid; 542*b2a6876dSYong Wu const u32 *rgn_larb_msk; 543*b2a6876dSYong Wu int i; 544803cf9e5SYong Wu 545*b2a6876dSYong Wu if (plat_data->iova_region_nr == 1) 546803cf9e5SYong Wu return 0; 547803cf9e5SYong Wu 548*b2a6876dSYong Wu larbid = MTK_M4U_TO_LARB(fwspec->ids[0]); 549*b2a6876dSYong Wu for (i = 0; i < fwspec->num_ids; i++) 550*b2a6876dSYong Wu portidmsk |= BIT(MTK_M4U_TO_PORT(fwspec->ids[i])); 551*b2a6876dSYong Wu 552*b2a6876dSYong Wu for (i = 0; i < plat_data->iova_region_nr; i++) { 553*b2a6876dSYong Wu rgn_larb_msk = plat_data->iova_region_larb_msk[i]; 554*b2a6876dSYong Wu if (!rgn_larb_msk) 555*b2a6876dSYong Wu continue; 556*b2a6876dSYong Wu 557*b2a6876dSYong Wu if ((rgn_larb_msk[larbid] & portidmsk) == portidmsk) 558803cf9e5SYong Wu return i; 559803cf9e5SYong Wu } 560803cf9e5SYong Wu 561*b2a6876dSYong Wu dev_err(dev, "Can NOT find the region for larb(%d-%x).\n", 562*b2a6876dSYong Wu larbid, portidmsk); 563803cf9e5SYong Wu return -EINVAL; 564803cf9e5SYong Wu } 565803cf9e5SYong Wu 566f9b8c9b2SYong Wu static int mtk_iommu_config(struct mtk_iommu_data *data, struct device *dev, 567d72e0ff5SYong Wu bool enable, unsigned int regionid) 5680df4fabeSYong Wu { 5690df4fabeSYong Wu struct mtk_smi_larb_iommu *larb_mmu; 5700df4fabeSYong Wu unsigned int larbid, portid; 571a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 5728d2c749eSYong Wu const struct mtk_iommu_iova_region *region; 573f9b8c9b2SYong Wu u32 peri_mmuen, peri_mmuen_msk; 574f9b8c9b2SYong Wu int i, ret = 0; 5750df4fabeSYong Wu 57658f0d1d5SRobin Murphy for (i = 0; i < fwspec->num_ids; ++i) { 57758f0d1d5SRobin Murphy larbid = MTK_M4U_TO_LARB(fwspec->ids[i]); 57858f0d1d5SRobin Murphy portid = MTK_M4U_TO_PORT(fwspec->ids[i]); 5798d2c749eSYong Wu 580d2e9a110SYong Wu if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) { 5811ee9feb2SYong Wu larb_mmu = &data->larb_imu[larbid]; 5820df4fabeSYong Wu 583d72e0ff5SYong Wu region = data->plat_data->iova_region + regionid; 5848d2c749eSYong Wu larb_mmu->bank[portid] = upper_32_bits(region->iova_base); 5858d2c749eSYong Wu 586d72e0ff5SYong Wu dev_dbg(dev, "%s iommu for larb(%s) port %d region %d rgn-bank %d.\n", 5878d2c749eSYong Wu enable ? "enable" : "disable", dev_name(larb_mmu->dev), 588d72e0ff5SYong Wu portid, regionid, larb_mmu->bank[portid]); 5890df4fabeSYong Wu 5900df4fabeSYong Wu if (enable) 5910df4fabeSYong Wu larb_mmu->mmu |= MTK_SMI_MMU_EN(portid); 5920df4fabeSYong Wu else 5930df4fabeSYong Wu larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid); 594f9b8c9b2SYong Wu } else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA)) { 595f9b8c9b2SYong Wu peri_mmuen_msk = BIT(portid); 596e7629070SYong Wu /* PCI dev has only one output id, enable the next writing bit for PCIe */ 597e7629070SYong Wu if (dev_is_pci(dev)) 598e7629070SYong Wu peri_mmuen_msk |= BIT(portid + 1); 599f9b8c9b2SYong Wu 600e7629070SYong Wu peri_mmuen = enable ? peri_mmuen_msk : 0; 601f9b8c9b2SYong Wu ret = regmap_update_bits(data->pericfg, PERICFG_IOMMU_1, 602f9b8c9b2SYong Wu peri_mmuen_msk, peri_mmuen); 603f9b8c9b2SYong Wu if (ret) 604f9b8c9b2SYong Wu dev_err(dev, "%s iommu(%s) inframaster 0x%x fail(%d).\n", 605f9b8c9b2SYong Wu enable ? "enable" : "disable", 606f9b8c9b2SYong Wu dev_name(data->dev), peri_mmuen_msk, ret); 6070df4fabeSYong Wu } 6080df4fabeSYong Wu } 609f9b8c9b2SYong Wu return ret; 610d2e9a110SYong Wu } 6110df4fabeSYong Wu 6124f956c97SYong Wu static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom, 613c3045f39SYong Wu struct mtk_iommu_data *data, 614d72e0ff5SYong Wu unsigned int region_id) 6150df4fabeSYong Wu { 616c3045f39SYong Wu const struct mtk_iommu_iova_region *region; 61799ca0228SYong Wu struct mtk_iommu_domain *m4u_dom; 618c3045f39SYong Wu 61999ca0228SYong Wu /* Always use bank0 in sharing pgtable case */ 62099ca0228SYong Wu m4u_dom = data->bank[0].m4u_dom; 62199ca0228SYong Wu if (m4u_dom) { 62299ca0228SYong Wu dom->iop = m4u_dom->iop; 62399ca0228SYong Wu dom->cfg = m4u_dom->cfg; 62499ca0228SYong Wu dom->domain.pgsize_bitmap = m4u_dom->cfg.pgsize_bitmap; 625c3045f39SYong Wu goto update_iova_region; 626c3045f39SYong Wu } 627c3045f39SYong Wu 6280df4fabeSYong Wu dom->cfg = (struct io_pgtable_cfg) { 6290df4fabeSYong Wu .quirks = IO_PGTABLE_QUIRK_ARM_NS | 6300df4fabeSYong Wu IO_PGTABLE_QUIRK_NO_PERMS | 631b4dad40eSYong Wu IO_PGTABLE_QUIRK_ARM_MTK_EXT, 6320df4fabeSYong Wu .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap, 6332f317da4SYong Wu .ias = MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN) ? 34 : 32, 6340df4fabeSYong Wu .iommu_dev = data->dev, 6350df4fabeSYong Wu }; 6360df4fabeSYong Wu 637301c3ca1SYunfei Wang if (MTK_IOMMU_HAS_FLAG(data->plat_data, PGTABLE_PA_35_EN)) 638301c3ca1SYunfei Wang dom->cfg.quirks |= IO_PGTABLE_QUIRK_ARM_MTK_TTBR_EXT; 639301c3ca1SYunfei Wang 6409bdfe4c1SYong Wu if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) 6419bdfe4c1SYong Wu dom->cfg.oas = data->enable_4GB ? 33 : 32; 6429bdfe4c1SYong Wu else 6439bdfe4c1SYong Wu dom->cfg.oas = 35; 6449bdfe4c1SYong Wu 6450df4fabeSYong Wu dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data); 6460df4fabeSYong Wu if (!dom->iop) { 6470df4fabeSYong Wu dev_err(data->dev, "Failed to alloc io pgtable\n"); 648bd7ebb77SNicolin Chen return -ENOMEM; 6490df4fabeSYong Wu } 6500df4fabeSYong Wu 6510df4fabeSYong Wu /* Update our support page sizes bitmap */ 652d16e0faaSRobin Murphy dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap; 653b7875eb9SYong Wu 654c3045f39SYong Wu update_iova_region: 655c3045f39SYong Wu /* Update the iova region for this domain */ 656d72e0ff5SYong Wu region = data->plat_data->iova_region + region_id; 657c3045f39SYong Wu dom->domain.geometry.aperture_start = region->iova_base; 658c3045f39SYong Wu dom->domain.geometry.aperture_end = region->iova_base + region->size - 1; 659b7875eb9SYong Wu dom->domain.geometry.force_aperture = true; 6600df4fabeSYong Wu return 0; 6610df4fabeSYong Wu } 6620df4fabeSYong Wu 6630df4fabeSYong Wu static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type) 6640df4fabeSYong Wu { 6650df4fabeSYong Wu struct mtk_iommu_domain *dom; 6660df4fabeSYong Wu 66732e1cccfSYong Wu if (type != IOMMU_DOMAIN_DMA && type != IOMMU_DOMAIN_UNMANAGED) 6680df4fabeSYong Wu return NULL; 6690df4fabeSYong Wu 6700df4fabeSYong Wu dom = kzalloc(sizeof(*dom), GFP_KERNEL); 6710df4fabeSYong Wu if (!dom) 6720df4fabeSYong Wu return NULL; 673ddf67a87SYong Wu mutex_init(&dom->mutex); 6740df4fabeSYong Wu 6754f956c97SYong Wu return &dom->domain; 6764f956c97SYong Wu } 6774f956c97SYong Wu 6780df4fabeSYong Wu static void mtk_iommu_domain_free(struct iommu_domain *domain) 6790df4fabeSYong Wu { 6800df4fabeSYong Wu kfree(to_mtk_domain(domain)); 6810df4fabeSYong Wu } 6820df4fabeSYong Wu 6830df4fabeSYong Wu static int mtk_iommu_attach_device(struct iommu_domain *domain, 6840df4fabeSYong Wu struct device *dev) 6850df4fabeSYong Wu { 686645b87c1SYong Wu struct mtk_iommu_data *data = dev_iommu_priv_get(dev), *frstdata; 6870df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 6889e3a2a64SYong Wu struct list_head *hw_list = data->hw_list; 689c0b57581SYong Wu struct device *m4udev = data->dev; 69099ca0228SYong Wu struct mtk_iommu_bank_data *bank; 69157fb481fSYong Wu unsigned int bankid; 692d72e0ff5SYong Wu int ret, region_id; 6930df4fabeSYong Wu 694d72e0ff5SYong Wu region_id = mtk_iommu_get_iova_region_id(dev, data->plat_data); 695d72e0ff5SYong Wu if (region_id < 0) 696d72e0ff5SYong Wu return region_id; 697803cf9e5SYong Wu 69857fb481fSYong Wu bankid = mtk_iommu_get_bank_id(dev, data->plat_data); 699ddf67a87SYong Wu mutex_lock(&dom->mutex); 70099ca0228SYong Wu if (!dom->bank) { 701645b87c1SYong Wu /* Data is in the frstdata in sharing pgtable case. */ 7029e3a2a64SYong Wu frstdata = mtk_iommu_get_frst_data(hw_list); 703645b87c1SYong Wu 704d72e0ff5SYong Wu ret = mtk_iommu_domain_finalise(dom, frstdata, region_id); 705ddf67a87SYong Wu if (ret) { 706ddf67a87SYong Wu mutex_unlock(&dom->mutex); 70704cee82eSNicolin Chen return ret; 708ddf67a87SYong Wu } 70999ca0228SYong Wu dom->bank = &data->bank[bankid]; 7104f956c97SYong Wu } 711ddf67a87SYong Wu mutex_unlock(&dom->mutex); 7124f956c97SYong Wu 7130e5a3f2eSYong Wu mutex_lock(&data->mutex); 71499ca0228SYong Wu bank = &data->bank[bankid]; 715e24453e1SYong Wu if (!bank->m4u_dom) { /* Initialize the M4U HW for each a BANK */ 716c0b57581SYong Wu ret = pm_runtime_resume_and_get(m4udev); 717e24453e1SYong Wu if (ret < 0) { 718e24453e1SYong Wu dev_err(m4udev, "pm get fail(%d) in attach.\n", ret); 7190e5a3f2eSYong Wu goto err_unlock; 720e24453e1SYong Wu } 721c0b57581SYong Wu 722e24453e1SYong Wu ret = mtk_iommu_hw_init(data, bankid); 723c0b57581SYong Wu if (ret) { 724c0b57581SYong Wu pm_runtime_put(m4udev); 7250e5a3f2eSYong Wu goto err_unlock; 726c0b57581SYong Wu } 72799ca0228SYong Wu bank->m4u_dom = dom; 728301c3ca1SYunfei Wang writel(dom->cfg.arm_v7s_cfg.ttbr, bank->base + REG_MMU_PT_BASE_ADDR); 729c0b57581SYong Wu 730c0b57581SYong Wu pm_runtime_put(m4udev); 7310df4fabeSYong Wu } 7320e5a3f2eSYong Wu mutex_unlock(&data->mutex); 7330df4fabeSYong Wu 734d72e0ff5SYong Wu return mtk_iommu_config(data, dev, true, region_id); 7350e5a3f2eSYong Wu 7360e5a3f2eSYong Wu err_unlock: 7370e5a3f2eSYong Wu mutex_unlock(&data->mutex); 7380e5a3f2eSYong Wu return ret; 7390df4fabeSYong Wu } 7400df4fabeSYong Wu 7410df4fabeSYong Wu static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova, 74285637380SRobin Murphy phys_addr_t paddr, size_t pgsize, size_t pgcount, 74385637380SRobin Murphy int prot, gfp_t gfp, size_t *mapped) 7440df4fabeSYong Wu { 7450df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 7460df4fabeSYong Wu 747b4dad40eSYong Wu /* The "4GB mode" M4U physically can not use the lower remap of Dram. */ 74899ca0228SYong Wu if (dom->bank->parent_data->enable_4GB) 749b4dad40eSYong Wu paddr |= BIT_ULL(32); 750b4dad40eSYong Wu 75160829b4dSYong Wu /* Synchronize with the tlb_lock */ 75285637380SRobin Murphy return dom->iop->map_pages(dom->iop, iova, paddr, pgsize, pgcount, prot, gfp, mapped); 7530df4fabeSYong Wu } 7540df4fabeSYong Wu 7550df4fabeSYong Wu static size_t mtk_iommu_unmap(struct iommu_domain *domain, 75685637380SRobin Murphy unsigned long iova, size_t pgsize, size_t pgcount, 75756f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 7580df4fabeSYong Wu { 7590df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 7600df4fabeSYong Wu 76185637380SRobin Murphy iommu_iotlb_gather_add_range(gather, iova, pgsize * pgcount); 76285637380SRobin Murphy return dom->iop->unmap_pages(dom->iop, iova, pgsize, pgcount, gather); 7630df4fabeSYong Wu } 7640df4fabeSYong Wu 76556f8af5eSWill Deacon static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain) 76656f8af5eSWill Deacon { 76708500c43SYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 76808500c43SYong Wu 76999ca0228SYong Wu mtk_iommu_tlb_flush_all(dom->bank->parent_data); 77056f8af5eSWill Deacon } 77156f8af5eSWill Deacon 77256f8af5eSWill Deacon static void mtk_iommu_iotlb_sync(struct iommu_domain *domain, 77356f8af5eSWill Deacon struct iommu_iotlb_gather *gather) 7744d689b61SRobin Murphy { 77508500c43SYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 776862c3715SYong Wu size_t length = gather->end - gather->start + 1; 777da3cc91bSYong Wu 77899ca0228SYong Wu mtk_iommu_tlb_flush_range_sync(gather->start, length, dom->bank); 7794d689b61SRobin Murphy } 7804d689b61SRobin Murphy 78120143451SYong Wu static void mtk_iommu_sync_map(struct iommu_domain *domain, unsigned long iova, 78220143451SYong Wu size_t size) 78320143451SYong Wu { 78408500c43SYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 78520143451SYong Wu 78699ca0228SYong Wu mtk_iommu_tlb_flush_range_sync(iova, size, dom->bank); 78720143451SYong Wu } 78820143451SYong Wu 7890df4fabeSYong Wu static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, 7900df4fabeSYong Wu dma_addr_t iova) 7910df4fabeSYong Wu { 7920df4fabeSYong Wu struct mtk_iommu_domain *dom = to_mtk_domain(domain); 7930df4fabeSYong Wu phys_addr_t pa; 7940df4fabeSYong Wu 7950df4fabeSYong Wu pa = dom->iop->iova_to_phys(dom->iop, iova); 796f13efafcSArnd Bergmann if (IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT) && 79799ca0228SYong Wu dom->bank->parent_data->enable_4GB && 798f13efafcSArnd Bergmann pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE) 799b4dad40eSYong Wu pa &= ~BIT_ULL(32); 80030e2fccfSYong Wu 8010df4fabeSYong Wu return pa; 8020df4fabeSYong Wu } 8030df4fabeSYong Wu 80480e4592aSJoerg Roedel static struct iommu_device *mtk_iommu_probe_device(struct device *dev) 8050df4fabeSYong Wu { 806a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 807b16c0170SJoerg Roedel struct mtk_iommu_data *data; 808635319a4SYong Wu struct device_link *link; 809635319a4SYong Wu struct device *larbdev; 810635319a4SYong Wu unsigned int larbid, larbidx, i; 8110df4fabeSYong Wu 812a9bf2eecSJoerg Roedel if (!fwspec || fwspec->ops != &mtk_iommu_ops) 81380e4592aSJoerg Roedel return ERR_PTR(-ENODEV); /* Not a iommu client device */ 8140df4fabeSYong Wu 8153524b559SJoerg Roedel data = dev_iommu_priv_get(dev); 816b16c0170SJoerg Roedel 817d2e9a110SYong Wu if (!MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) 818d2e9a110SYong Wu return &data->iommu; 819d2e9a110SYong Wu 820635319a4SYong Wu /* 821635319a4SYong Wu * Link the consumer device with the smi-larb device(supplier). 822635319a4SYong Wu * The device that connects with each a larb is a independent HW. 823635319a4SYong Wu * All the ports in each a device should be in the same larbs. 824635319a4SYong Wu */ 825635319a4SYong Wu larbid = MTK_M4U_TO_LARB(fwspec->ids[0]); 826de78657eSMiles Chen if (larbid >= MTK_LARB_NR_MAX) 827de78657eSMiles Chen return ERR_PTR(-EINVAL); 828de78657eSMiles Chen 829635319a4SYong Wu for (i = 1; i < fwspec->num_ids; i++) { 830635319a4SYong Wu larbidx = MTK_M4U_TO_LARB(fwspec->ids[i]); 831635319a4SYong Wu if (larbid != larbidx) { 832635319a4SYong Wu dev_err(dev, "Can only use one larb. Fail@larb%d-%d.\n", 833635319a4SYong Wu larbid, larbidx); 834635319a4SYong Wu return ERR_PTR(-EINVAL); 835635319a4SYong Wu } 836635319a4SYong Wu } 837635319a4SYong Wu larbdev = data->larb_imu[larbid].dev; 838de78657eSMiles Chen if (!larbdev) 839de78657eSMiles Chen return ERR_PTR(-EINVAL); 840de78657eSMiles Chen 841635319a4SYong Wu link = device_link_add(dev, larbdev, 842635319a4SYong Wu DL_FLAG_PM_RUNTIME | DL_FLAG_STATELESS); 843635319a4SYong Wu if (!link) 844635319a4SYong Wu dev_err(dev, "Unable to link %s\n", dev_name(larbdev)); 84580e4592aSJoerg Roedel return &data->iommu; 8460df4fabeSYong Wu } 8470df4fabeSYong Wu 84880e4592aSJoerg Roedel static void mtk_iommu_release_device(struct device *dev) 8490df4fabeSYong Wu { 850a9bf2eecSJoerg Roedel struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 851635319a4SYong Wu struct mtk_iommu_data *data; 852635319a4SYong Wu struct device *larbdev; 853635319a4SYong Wu unsigned int larbid; 854b16c0170SJoerg Roedel 855635319a4SYong Wu data = dev_iommu_priv_get(dev); 856d2e9a110SYong Wu if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) { 857635319a4SYong Wu larbid = MTK_M4U_TO_LARB(fwspec->ids[0]); 858635319a4SYong Wu larbdev = data->larb_imu[larbid].dev; 859635319a4SYong Wu device_link_remove(dev, larbdev); 860d2e9a110SYong Wu } 8610df4fabeSYong Wu } 8620df4fabeSYong Wu 86357fb481fSYong Wu static int mtk_iommu_get_group_id(struct device *dev, const struct mtk_iommu_plat_data *plat_data) 86457fb481fSYong Wu { 86557fb481fSYong Wu unsigned int bankid; 86657fb481fSYong Wu 86757fb481fSYong Wu /* 86857fb481fSYong Wu * If the bank function is enabled, each bank is a iommu group/domain. 86957fb481fSYong Wu * Otherwise, each iova region is a iommu group/domain. 87057fb481fSYong Wu */ 87157fb481fSYong Wu bankid = mtk_iommu_get_bank_id(dev, plat_data); 87257fb481fSYong Wu if (bankid) 87357fb481fSYong Wu return bankid; 87457fb481fSYong Wu 87557fb481fSYong Wu return mtk_iommu_get_iova_region_id(dev, plat_data); 87657fb481fSYong Wu } 87757fb481fSYong Wu 8780df4fabeSYong Wu static struct iommu_group *mtk_iommu_device_group(struct device *dev) 8790df4fabeSYong Wu { 8809e3a2a64SYong Wu struct mtk_iommu_data *c_data = dev_iommu_priv_get(dev), *data; 8819e3a2a64SYong Wu struct list_head *hw_list = c_data->hw_list; 882c3045f39SYong Wu struct iommu_group *group; 88357fb481fSYong Wu int groupid; 8840df4fabeSYong Wu 8859e3a2a64SYong Wu data = mtk_iommu_get_frst_data(hw_list); 88658f0d1d5SRobin Murphy if (!data) 8870df4fabeSYong Wu return ERR_PTR(-ENODEV); 8880df4fabeSYong Wu 88957fb481fSYong Wu groupid = mtk_iommu_get_group_id(dev, data->plat_data); 89057fb481fSYong Wu if (groupid < 0) 89157fb481fSYong Wu return ERR_PTR(groupid); 892803cf9e5SYong Wu 8930e5a3f2eSYong Wu mutex_lock(&data->mutex); 89457fb481fSYong Wu group = data->m4u_group[groupid]; 895c3045f39SYong Wu if (!group) { 896c3045f39SYong Wu group = iommu_group_alloc(); 897c3045f39SYong Wu if (!IS_ERR(group)) 89857fb481fSYong Wu data->m4u_group[groupid] = group; 8993a8d40b6SRobin Murphy } else { 900c3045f39SYong Wu iommu_group_ref_get(group); 9010df4fabeSYong Wu } 9020e5a3f2eSYong Wu mutex_unlock(&data->mutex); 903c3045f39SYong Wu return group; 9040df4fabeSYong Wu } 9050df4fabeSYong Wu 9060df4fabeSYong Wu static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args) 9070df4fabeSYong Wu { 9080df4fabeSYong Wu struct platform_device *m4updev; 9090df4fabeSYong Wu 9100df4fabeSYong Wu if (args->args_count != 1) { 9110df4fabeSYong Wu dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n", 9120df4fabeSYong Wu args->args_count); 9130df4fabeSYong Wu return -EINVAL; 9140df4fabeSYong Wu } 9150df4fabeSYong Wu 9163524b559SJoerg Roedel if (!dev_iommu_priv_get(dev)) { 9170df4fabeSYong Wu /* Get the m4u device */ 9180df4fabeSYong Wu m4updev = of_find_device_by_node(args->np); 9190df4fabeSYong Wu if (WARN_ON(!m4updev)) 9200df4fabeSYong Wu return -EINVAL; 9210df4fabeSYong Wu 9223524b559SJoerg Roedel dev_iommu_priv_set(dev, platform_get_drvdata(m4updev)); 9230df4fabeSYong Wu } 9240df4fabeSYong Wu 92558f0d1d5SRobin Murphy return iommu_fwspec_add_ids(dev, args->args, 1); 9260df4fabeSYong Wu } 9270df4fabeSYong Wu 928ab1d5281SYong Wu static void mtk_iommu_get_resv_regions(struct device *dev, 929ab1d5281SYong Wu struct list_head *head) 930ab1d5281SYong Wu { 931ab1d5281SYong Wu struct mtk_iommu_data *data = dev_iommu_priv_get(dev); 932d72e0ff5SYong Wu unsigned int regionid = mtk_iommu_get_iova_region_id(dev, data->plat_data), i; 933ab1d5281SYong Wu const struct mtk_iommu_iova_region *resv, *curdom; 934ab1d5281SYong Wu struct iommu_resv_region *region; 935ab1d5281SYong Wu int prot = IOMMU_WRITE | IOMMU_READ; 936ab1d5281SYong Wu 937d72e0ff5SYong Wu if ((int)regionid < 0) 938ab1d5281SYong Wu return; 939d72e0ff5SYong Wu curdom = data->plat_data->iova_region + regionid; 940ab1d5281SYong Wu for (i = 0; i < data->plat_data->iova_region_nr; i++) { 941ab1d5281SYong Wu resv = data->plat_data->iova_region + i; 942ab1d5281SYong Wu 943ab1d5281SYong Wu /* Only reserve when the region is inside the current domain */ 944ab1d5281SYong Wu if (resv->iova_base <= curdom->iova_base || 945ab1d5281SYong Wu resv->iova_base + resv->size >= curdom->iova_base + curdom->size) 946ab1d5281SYong Wu continue; 947ab1d5281SYong Wu 948ab1d5281SYong Wu region = iommu_alloc_resv_region(resv->iova_base, resv->size, 9490251d010SLu Baolu prot, IOMMU_RESV_RESERVED, 9500251d010SLu Baolu GFP_KERNEL); 951ab1d5281SYong Wu if (!region) 952ab1d5281SYong Wu return; 953ab1d5281SYong Wu 954ab1d5281SYong Wu list_add_tail(®ion->list, head); 955ab1d5281SYong Wu } 956ab1d5281SYong Wu } 957ab1d5281SYong Wu 958b65f5016SArvind Yadav static const struct iommu_ops mtk_iommu_ops = { 9590df4fabeSYong Wu .domain_alloc = mtk_iommu_domain_alloc, 96080e4592aSJoerg Roedel .probe_device = mtk_iommu_probe_device, 96180e4592aSJoerg Roedel .release_device = mtk_iommu_release_device, 9620df4fabeSYong Wu .device_group = mtk_iommu_device_group, 9630df4fabeSYong Wu .of_xlate = mtk_iommu_of_xlate, 964ab1d5281SYong Wu .get_resv_regions = mtk_iommu_get_resv_regions, 9650df4fabeSYong Wu .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M, 96618d8c74eSYong Wu .owner = THIS_MODULE, 9679a630a4bSLu Baolu .default_domain_ops = &(const struct iommu_domain_ops) { 9689a630a4bSLu Baolu .attach_dev = mtk_iommu_attach_device, 96985637380SRobin Murphy .map_pages = mtk_iommu_map, 97085637380SRobin Murphy .unmap_pages = mtk_iommu_unmap, 9719a630a4bSLu Baolu .flush_iotlb_all = mtk_iommu_flush_iotlb_all, 9729a630a4bSLu Baolu .iotlb_sync = mtk_iommu_iotlb_sync, 9739a630a4bSLu Baolu .iotlb_sync_map = mtk_iommu_sync_map, 9749a630a4bSLu Baolu .iova_to_phys = mtk_iommu_iova_to_phys, 9759a630a4bSLu Baolu .free = mtk_iommu_domain_free, 9769a630a4bSLu Baolu } 9770df4fabeSYong Wu }; 9780df4fabeSYong Wu 979e24453e1SYong Wu static int mtk_iommu_hw_init(const struct mtk_iommu_data *data, unsigned int bankid) 9800df4fabeSYong Wu { 981e24453e1SYong Wu const struct mtk_iommu_bank_data *bankx = &data->bank[bankid]; 98299ca0228SYong Wu const struct mtk_iommu_bank_data *bank0 = &data->bank[0]; 9830df4fabeSYong Wu u32 regval; 9840df4fabeSYong Wu 985e24453e1SYong Wu /* 986e24453e1SYong Wu * Global control settings are in bank0. May re-init these global registers 987e24453e1SYong Wu * since no sure if there is bank0 consumers. 988e24453e1SYong Wu */ 98986580ec9SAngeloGioacchino Del Regno if (MTK_IOMMU_HAS_FLAG(data->plat_data, TF_PORT_TO_ADDR_MT8173)) { 990acb3c92aSYong Wu regval = F_MMU_PREFETCH_RT_REPLACE_MOD | 991acb3c92aSYong Wu F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173; 99286444413SChao Hao } else { 99399ca0228SYong Wu regval = readl_relaxed(bank0->base + REG_MMU_CTRL_REG); 99486444413SChao Hao regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR; 99586444413SChao Hao } 99699ca0228SYong Wu writel_relaxed(regval, bank0->base + REG_MMU_CTRL_REG); 9970df4fabeSYong Wu 9986b717796SChao Hao if (data->enable_4GB && 9996b717796SChao Hao MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) { 100030e2fccfSYong Wu /* 100130e2fccfSYong Wu * If 4GB mode is enabled, the validate PA range is from 100230e2fccfSYong Wu * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30]. 100330e2fccfSYong Wu */ 100430e2fccfSYong Wu regval = F_MMU_VLD_PA_RNG(7, 4); 100599ca0228SYong Wu writel_relaxed(regval, bank0->base + REG_MMU_VLD_PA_RNG); 100630e2fccfSYong Wu } 10079a87005eSYong Wu if (MTK_IOMMU_HAS_FLAG(data->plat_data, DCM_DISABLE)) 100899ca0228SYong Wu writel_relaxed(F_MMU_DCM, bank0->base + REG_MMU_DCM_DIS); 10099a87005eSYong Wu else 101099ca0228SYong Wu writel_relaxed(0, bank0->base + REG_MMU_DCM_DIS); 10119a87005eSYong Wu 101235c1b48dSChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) { 101335c1b48dSChao Hao /* write command throttling mode */ 101499ca0228SYong Wu regval = readl_relaxed(bank0->base + REG_MMU_WR_LEN_CTRL); 101535c1b48dSChao Hao regval &= ~F_MMU_WR_THROT_DIS_MASK; 101699ca0228SYong Wu writel_relaxed(regval, bank0->base + REG_MMU_WR_LEN_CTRL); 101735c1b48dSChao Hao } 1018e6dec923SYong Wu 10196b717796SChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) { 102075eed350SChao Hao /* The register is called STANDARD_AXI_MODE in this case */ 10214bb2bf4cSChao Hao regval = 0; 10224bb2bf4cSChao Hao } else { 102399ca0228SYong Wu regval = readl_relaxed(bank0->base + REG_MMU_MISC_CTRL); 1024d265a4adSYong Wu if (!MTK_IOMMU_HAS_FLAG(data->plat_data, STD_AXI_MODE)) 10254bb2bf4cSChao Hao regval &= ~F_MMU_STANDARD_AXI_MODE_MASK; 10264bb2bf4cSChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN)) 10274bb2bf4cSChao Hao regval &= ~F_MMU_IN_ORDER_WR_EN_MASK; 102875eed350SChao Hao } 102999ca0228SYong Wu writel_relaxed(regval, bank0->base + REG_MMU_MISC_CTRL); 10300df4fabeSYong Wu 1031e24453e1SYong Wu /* Independent settings for each bank */ 1032634f57dfSYong Wu regval = F_L2_MULIT_HIT_EN | 1033634f57dfSYong Wu F_TABLE_WALK_FAULT_INT_EN | 1034634f57dfSYong Wu F_PREETCH_FIFO_OVERFLOW_INT_EN | 1035634f57dfSYong Wu F_MISS_FIFO_OVERFLOW_INT_EN | 1036634f57dfSYong Wu F_PREFETCH_FIFO_ERR_INT_EN | 1037634f57dfSYong Wu F_MISS_FIFO_ERR_INT_EN; 1038e24453e1SYong Wu writel_relaxed(regval, bankx->base + REG_MMU_INT_CONTROL0); 1039634f57dfSYong Wu 1040634f57dfSYong Wu regval = F_INT_TRANSLATION_FAULT | 1041634f57dfSYong Wu F_INT_MAIN_MULTI_HIT_FAULT | 1042634f57dfSYong Wu F_INT_INVALID_PA_FAULT | 1043634f57dfSYong Wu F_INT_ENTRY_REPLACEMENT_FAULT | 1044634f57dfSYong Wu F_INT_TLB_MISS_FAULT | 1045634f57dfSYong Wu F_INT_MISS_TRANSACTION_FIFO_FAULT | 1046634f57dfSYong Wu F_INT_PRETETCH_TRANSATION_FIFO_FAULT; 1047e24453e1SYong Wu writel_relaxed(regval, bankx->base + REG_MMU_INT_MAIN_CONTROL); 1048634f57dfSYong Wu 1049634f57dfSYong Wu if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR)) 1050634f57dfSYong Wu regval = (data->protect_base >> 1) | (data->enable_4GB << 31); 1051634f57dfSYong Wu else 1052634f57dfSYong Wu regval = lower_32_bits(data->protect_base) | 1053634f57dfSYong Wu upper_32_bits(data->protect_base); 1054e24453e1SYong Wu writel_relaxed(regval, bankx->base + REG_MMU_IVRP_PADDR); 1055634f57dfSYong Wu 1056e24453e1SYong Wu if (devm_request_irq(bankx->parent_dev, bankx->irq, mtk_iommu_isr, 0, 1057e24453e1SYong Wu dev_name(bankx->parent_dev), (void *)bankx)) { 1058e24453e1SYong Wu writel_relaxed(0, bankx->base + REG_MMU_PT_BASE_ADDR); 1059e24453e1SYong Wu dev_err(bankx->parent_dev, "Failed @ IRQ-%d Request\n", bankx->irq); 10600df4fabeSYong Wu return -ENODEV; 10610df4fabeSYong Wu } 10620df4fabeSYong Wu 10630df4fabeSYong Wu return 0; 10640df4fabeSYong Wu } 10650df4fabeSYong Wu 10660df4fabeSYong Wu static const struct component_master_ops mtk_iommu_com_ops = { 10670df4fabeSYong Wu .bind = mtk_iommu_bind, 10680df4fabeSYong Wu .unbind = mtk_iommu_unbind, 10690df4fabeSYong Wu }; 10700df4fabeSYong Wu 1071d2e9a110SYong Wu static int mtk_iommu_mm_dts_parse(struct device *dev, struct component_match **match, 1072d2e9a110SYong Wu struct mtk_iommu_data *data) 1073d2e9a110SYong Wu { 10746cde583dSYong Wu struct device_node *larbnode, *frst_avail_smicomm_node = NULL; 1075dcb40e9fSYong Wu struct platform_device *plarbdev, *pcommdev; 1076d2e9a110SYong Wu struct device_link *link; 1077d2e9a110SYong Wu int i, larb_nr, ret; 1078d2e9a110SYong Wu 1079d2e9a110SYong Wu larb_nr = of_count_phandle_with_args(dev->of_node, "mediatek,larbs", NULL); 1080d2e9a110SYong Wu if (larb_nr < 0) 1081d2e9a110SYong Wu return larb_nr; 1082ef693a84SGuenter Roeck if (larb_nr == 0 || larb_nr > MTK_LARB_NR_MAX) 1083ef693a84SGuenter Roeck return -EINVAL; 1084d2e9a110SYong Wu 1085d2e9a110SYong Wu for (i = 0; i < larb_nr; i++) { 10866cde583dSYong Wu struct device_node *smicomm_node, *smi_subcomm_node; 1087d2e9a110SYong Wu u32 id; 1088d2e9a110SYong Wu 1089d2e9a110SYong Wu larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i); 109026593928SYong Wu if (!larbnode) { 109126593928SYong Wu ret = -EINVAL; 109226593928SYong Wu goto err_larbdev_put; 109326593928SYong Wu } 1094d2e9a110SYong Wu 1095d2e9a110SYong Wu if (!of_device_is_available(larbnode)) { 1096d2e9a110SYong Wu of_node_put(larbnode); 1097d2e9a110SYong Wu continue; 1098d2e9a110SYong Wu } 1099d2e9a110SYong Wu 1100d2e9a110SYong Wu ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id); 1101d2e9a110SYong Wu if (ret)/* The id is consecutive if there is no this property */ 1102d2e9a110SYong Wu id = i; 1103ef693a84SGuenter Roeck if (id >= MTK_LARB_NR_MAX) { 1104ef693a84SGuenter Roeck of_node_put(larbnode); 1105ef693a84SGuenter Roeck ret = -EINVAL; 1106ef693a84SGuenter Roeck goto err_larbdev_put; 1107ef693a84SGuenter Roeck } 1108d2e9a110SYong Wu 1109d2e9a110SYong Wu plarbdev = of_find_device_by_node(larbnode); 1110d2e9a110SYong Wu of_node_put(larbnode); 1111d2e9a110SYong Wu if (!plarbdev) { 111226593928SYong Wu ret = -ENODEV; 111326593928SYong Wu goto err_larbdev_put; 1114d2e9a110SYong Wu } 1115ef693a84SGuenter Roeck if (data->larb_imu[id].dev) { 1116ef693a84SGuenter Roeck platform_device_put(plarbdev); 1117ef693a84SGuenter Roeck ret = -EEXIST; 1118ef693a84SGuenter Roeck goto err_larbdev_put; 1119d2e9a110SYong Wu } 1120d2e9a110SYong Wu data->larb_imu[id].dev = &plarbdev->dev; 1121d2e9a110SYong Wu 112226593928SYong Wu if (!plarbdev->dev.driver) { 112326593928SYong Wu ret = -EPROBE_DEFER; 112426593928SYong Wu goto err_larbdev_put; 1125d2e9a110SYong Wu } 1126d2e9a110SYong Wu 1127f7b71d0dSYong Wu /* Get smi-(sub)-common dev from the last larb. */ 1128f7b71d0dSYong Wu smi_subcomm_node = of_parse_phandle(larbnode, "mediatek,smi", 0); 11296cde583dSYong Wu if (!smi_subcomm_node) { 11306cde583dSYong Wu ret = -EINVAL; 11316cde583dSYong Wu goto err_larbdev_put; 11326cde583dSYong Wu } 1133d2e9a110SYong Wu 1134f7b71d0dSYong Wu /* 1135f7b71d0dSYong Wu * It may have two level smi-common. the node is smi-sub-common if it 1136f7b71d0dSYong Wu * has a new mediatek,smi property. otherwise it is smi-commmon. 1137f7b71d0dSYong Wu */ 1138f7b71d0dSYong Wu smicomm_node = of_parse_phandle(smi_subcomm_node, "mediatek,smi", 0); 1139f7b71d0dSYong Wu if (smicomm_node) 1140f7b71d0dSYong Wu of_node_put(smi_subcomm_node); 1141f7b71d0dSYong Wu else 1142f7b71d0dSYong Wu smicomm_node = smi_subcomm_node; 1143f7b71d0dSYong Wu 11446cde583dSYong Wu /* 11456cde583dSYong Wu * All the larbs that connect to one IOMMU must connect with the same 11466cde583dSYong Wu * smi-common. 11476cde583dSYong Wu */ 11486cde583dSYong Wu if (!frst_avail_smicomm_node) { 11496cde583dSYong Wu frst_avail_smicomm_node = smicomm_node; 11506cde583dSYong Wu } else if (frst_avail_smicomm_node != smicomm_node) { 11516cde583dSYong Wu dev_err(dev, "mediatek,smi property is not right @larb%d.", id); 1152d2e9a110SYong Wu of_node_put(smicomm_node); 11536cde583dSYong Wu ret = -EINVAL; 11546cde583dSYong Wu goto err_larbdev_put; 11556cde583dSYong Wu } else { 11566cde583dSYong Wu of_node_put(smicomm_node); 11576cde583dSYong Wu } 11586cde583dSYong Wu 11596cde583dSYong Wu component_match_add(dev, match, component_compare_dev, &plarbdev->dev); 11606cde583dSYong Wu platform_device_put(plarbdev); 11616cde583dSYong Wu } 11626cde583dSYong Wu 11636cde583dSYong Wu if (!frst_avail_smicomm_node) 11646cde583dSYong Wu return -EINVAL; 11656cde583dSYong Wu 11666cde583dSYong Wu pcommdev = of_find_device_by_node(frst_avail_smicomm_node); 11676cde583dSYong Wu of_node_put(frst_avail_smicomm_node); 1168dcb40e9fSYong Wu if (!pcommdev) 1169dcb40e9fSYong Wu return -ENODEV; 1170dcb40e9fSYong Wu data->smicomm_dev = &pcommdev->dev; 1171d2e9a110SYong Wu 1172d2e9a110SYong Wu link = device_link_add(data->smicomm_dev, dev, 1173d2e9a110SYong Wu DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME); 1174dcb40e9fSYong Wu platform_device_put(pcommdev); 1175d2e9a110SYong Wu if (!link) { 1176d2e9a110SYong Wu dev_err(dev, "Unable to link %s.\n", dev_name(data->smicomm_dev)); 1177d2e9a110SYong Wu return -EINVAL; 1178d2e9a110SYong Wu } 1179d2e9a110SYong Wu return 0; 118026593928SYong Wu 118126593928SYong Wu err_larbdev_put: 1182462e768bSDan Carpenter for (i = MTK_LARB_NR_MAX - 1; i >= 0; i--) { 118326593928SYong Wu if (!data->larb_imu[i].dev) 118426593928SYong Wu continue; 118526593928SYong Wu put_device(data->larb_imu[i].dev); 118626593928SYong Wu } 118726593928SYong Wu return ret; 1188d2e9a110SYong Wu } 1189d2e9a110SYong Wu 11900df4fabeSYong Wu static int mtk_iommu_probe(struct platform_device *pdev) 11910df4fabeSYong Wu { 11920df4fabeSYong Wu struct mtk_iommu_data *data; 11930df4fabeSYong Wu struct device *dev = &pdev->dev; 11940df4fabeSYong Wu struct resource *res; 1195b16c0170SJoerg Roedel resource_size_t ioaddr; 11960df4fabeSYong Wu struct component_match *match = NULL; 1197c2c59456SMiles Chen struct regmap *infracfg; 11980df4fabeSYong Wu void *protect; 119942d57fc5SYong Wu int ret, banks_num, i = 0; 1200c2c59456SMiles Chen u32 val; 1201c2c59456SMiles Chen char *p; 120299ca0228SYong Wu struct mtk_iommu_bank_data *bank; 120399ca0228SYong Wu void __iomem *base; 12040df4fabeSYong Wu 12050df4fabeSYong Wu data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 12060df4fabeSYong Wu if (!data) 12070df4fabeSYong Wu return -ENOMEM; 12080df4fabeSYong Wu data->dev = dev; 1209cecdce9dSYong Wu data->plat_data = of_device_get_match_data(dev); 12100df4fabeSYong Wu 12110df4fabeSYong Wu /* Protect memory. HW will access here while translation fault.*/ 12120df4fabeSYong Wu protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL); 12130df4fabeSYong Wu if (!protect) 12140df4fabeSYong Wu return -ENOMEM; 12150df4fabeSYong Wu data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN); 12160df4fabeSYong Wu 1217c2c59456SMiles Chen if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) { 12187d748ffdSAngeloGioacchino Del Regno infracfg = syscon_regmap_lookup_by_phandle(dev->of_node, "mediatek,infracfg"); 12197d748ffdSAngeloGioacchino Del Regno if (IS_ERR(infracfg)) { 12207d748ffdSAngeloGioacchino Del Regno /* 12217d748ffdSAngeloGioacchino Del Regno * Legacy devicetrees will not specify a phandle to 12227d748ffdSAngeloGioacchino Del Regno * mediatek,infracfg: in that case, we use the older 12237d748ffdSAngeloGioacchino Del Regno * way to retrieve a syscon to infra. 12247d748ffdSAngeloGioacchino Del Regno * 12257d748ffdSAngeloGioacchino Del Regno * This is for retrocompatibility purposes only, hence 12267d748ffdSAngeloGioacchino Del Regno * no more compatibles shall be added to this. 12277d748ffdSAngeloGioacchino Del Regno */ 1228c2c59456SMiles Chen switch (data->plat_data->m4u_plat) { 1229c2c59456SMiles Chen case M4U_MT2712: 1230c2c59456SMiles Chen p = "mediatek,mt2712-infracfg"; 1231c2c59456SMiles Chen break; 1232c2c59456SMiles Chen case M4U_MT8173: 1233c2c59456SMiles Chen p = "mediatek,mt8173-infracfg"; 1234c2c59456SMiles Chen break; 1235c2c59456SMiles Chen default: 1236c2c59456SMiles Chen p = NULL; 1237c2c59456SMiles Chen } 1238c2c59456SMiles Chen 1239c2c59456SMiles Chen infracfg = syscon_regmap_lookup_by_compatible(p); 1240c2c59456SMiles Chen if (IS_ERR(infracfg)) 1241c2c59456SMiles Chen return PTR_ERR(infracfg); 12427d748ffdSAngeloGioacchino Del Regno } 1243c2c59456SMiles Chen 1244c2c59456SMiles Chen ret = regmap_read(infracfg, REG_INFRA_MISC, &val); 1245c2c59456SMiles Chen if (ret) 1246c2c59456SMiles Chen return ret; 1247c2c59456SMiles Chen data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN); 1248c2c59456SMiles Chen } 124901e23c93SYong Wu 125042d57fc5SYong Wu banks_num = data->plat_data->banks_num; 12510df4fabeSYong Wu res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 125273b6924cSYang Yingliang if (!res) 125373b6924cSYang Yingliang return -EINVAL; 125442d57fc5SYong Wu if (resource_size(res) < banks_num * MTK_IOMMU_BANK_SZ) { 125542d57fc5SYong Wu dev_err(dev, "banknr %d. res %pR is not enough.\n", banks_num, res); 125642d57fc5SYong Wu return -EINVAL; 125742d57fc5SYong Wu } 125899ca0228SYong Wu base = devm_ioremap_resource(dev, res); 125999ca0228SYong Wu if (IS_ERR(base)) 126099ca0228SYong Wu return PTR_ERR(base); 1261b16c0170SJoerg Roedel ioaddr = res->start; 12620df4fabeSYong Wu 126399ca0228SYong Wu data->bank = devm_kmalloc(dev, banks_num * sizeof(*data->bank), GFP_KERNEL); 126499ca0228SYong Wu if (!data->bank) 126599ca0228SYong Wu return -ENOMEM; 126699ca0228SYong Wu 126742d57fc5SYong Wu do { 126842d57fc5SYong Wu if (!data->plat_data->banks_enable[i]) 126942d57fc5SYong Wu continue; 127042d57fc5SYong Wu bank = &data->bank[i]; 127142d57fc5SYong Wu bank->id = i; 127242d57fc5SYong Wu bank->base = base + i * MTK_IOMMU_BANK_SZ; 127399ca0228SYong Wu bank->m4u_dom = NULL; 127442d57fc5SYong Wu 127542d57fc5SYong Wu bank->irq = platform_get_irq(pdev, i); 127699ca0228SYong Wu if (bank->irq < 0) 127799ca0228SYong Wu return bank->irq; 127899ca0228SYong Wu bank->parent_dev = dev; 127999ca0228SYong Wu bank->parent_data = data; 128099ca0228SYong Wu spin_lock_init(&bank->tlb_lock); 128142d57fc5SYong Wu } while (++i < banks_num); 12820df4fabeSYong Wu 12836b717796SChao Hao if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) { 12840df4fabeSYong Wu data->bclk = devm_clk_get(dev, "bclk"); 12850df4fabeSYong Wu if (IS_ERR(data->bclk)) 12860df4fabeSYong Wu return PTR_ERR(data->bclk); 12872aa4c259SYong Wu } 12880df4fabeSYong Wu 1289f045e9dfSYong Wu if (MTK_IOMMU_HAS_FLAG(data->plat_data, PGTABLE_PA_35_EN)) { 1290f045e9dfSYong Wu ret = dma_set_mask(dev, DMA_BIT_MASK(35)); 1291f045e9dfSYong Wu if (ret) { 1292f045e9dfSYong Wu dev_err(dev, "Failed to set dma_mask 35.\n"); 1293f045e9dfSYong Wu return ret; 1294f045e9dfSYong Wu } 1295f045e9dfSYong Wu } 1296f045e9dfSYong Wu 1297c0b57581SYong Wu pm_runtime_enable(dev); 1298c0b57581SYong Wu 1299d2e9a110SYong Wu if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) { 1300d2e9a110SYong Wu ret = mtk_iommu_mm_dts_parse(dev, &match, data); 1301d2e9a110SYong Wu if (ret) { 13023168010dSNícolas F. R. A. Prado dev_err_probe(dev, ret, "mm dts parse fail\n"); 1303c0b57581SYong Wu goto out_runtime_disable; 1304baf94e6eSYong Wu } 130521fd9be4SAngeloGioacchino Del Regno } else if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_INFRA)) { 130621fd9be4SAngeloGioacchino Del Regno p = data->plat_data->pericfg_comp_str; 130721fd9be4SAngeloGioacchino Del Regno data->pericfg = syscon_regmap_lookup_by_compatible(p); 130821fd9be4SAngeloGioacchino Del Regno if (IS_ERR(data->pericfg)) { 130921fd9be4SAngeloGioacchino Del Regno ret = PTR_ERR(data->pericfg); 1310f9b8c9b2SYong Wu goto out_runtime_disable; 1311f9b8c9b2SYong Wu } 1312d2e9a110SYong Wu } 1313baf94e6eSYong Wu 13140df4fabeSYong Wu platform_set_drvdata(pdev, data); 13150e5a3f2eSYong Wu mutex_init(&data->mutex); 13160df4fabeSYong Wu 1317b16c0170SJoerg Roedel ret = iommu_device_sysfs_add(&data->iommu, dev, NULL, 1318b16c0170SJoerg Roedel "mtk-iommu.%pa", &ioaddr); 1319b16c0170SJoerg Roedel if (ret) 1320baf94e6eSYong Wu goto out_link_remove; 1321b16c0170SJoerg Roedel 13222d471b20SRobin Murphy ret = iommu_device_register(&data->iommu, &mtk_iommu_ops, dev); 1323b16c0170SJoerg Roedel if (ret) 1324986d9ec5SYong Wu goto out_sysfs_remove; 1325b16c0170SJoerg Roedel 13269e3a2a64SYong Wu if (MTK_IOMMU_HAS_FLAG(data->plat_data, SHARE_PGTABLE)) { 13279e3a2a64SYong Wu list_add_tail(&data->list, data->plat_data->hw_list); 13289e3a2a64SYong Wu data->hw_list = data->plat_data->hw_list; 13299e3a2a64SYong Wu } else { 13309e3a2a64SYong Wu INIT_LIST_HEAD(&data->hw_list_head); 13319e3a2a64SYong Wu list_add_tail(&data->list, &data->hw_list_head); 13329e3a2a64SYong Wu data->hw_list = &data->hw_list_head; 13339e3a2a64SYong Wu } 13347c3a2ec0SYong Wu 1335d2e9a110SYong Wu if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) { 1336986d9ec5SYong Wu ret = component_master_add_with_match(dev, &mtk_iommu_com_ops, match); 1337986d9ec5SYong Wu if (ret) 1338e7629070SYong Wu goto out_list_del; 1339e7629070SYong Wu } 1340986d9ec5SYong Wu return ret; 1341986d9ec5SYong Wu 1342986d9ec5SYong Wu out_list_del: 1343986d9ec5SYong Wu list_del(&data->list); 1344986d9ec5SYong Wu iommu_device_unregister(&data->iommu); 1345986d9ec5SYong Wu out_sysfs_remove: 1346986d9ec5SYong Wu iommu_device_sysfs_remove(&data->iommu); 1347baf94e6eSYong Wu out_link_remove: 1348d2e9a110SYong Wu if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) 1349baf94e6eSYong Wu device_link_remove(data->smicomm_dev, dev); 1350c0b57581SYong Wu out_runtime_disable: 1351c0b57581SYong Wu pm_runtime_disable(dev); 1352986d9ec5SYong Wu return ret; 13530df4fabeSYong Wu } 13540df4fabeSYong Wu 13550df4fabeSYong Wu static int mtk_iommu_remove(struct platform_device *pdev) 13560df4fabeSYong Wu { 13570df4fabeSYong Wu struct mtk_iommu_data *data = platform_get_drvdata(pdev); 135842d57fc5SYong Wu struct mtk_iommu_bank_data *bank; 135942d57fc5SYong Wu int i; 13600df4fabeSYong Wu 1361b16c0170SJoerg Roedel iommu_device_sysfs_remove(&data->iommu); 1362b16c0170SJoerg Roedel iommu_device_unregister(&data->iommu); 1363b16c0170SJoerg Roedel 1364ee55f75eSYong Wu list_del(&data->list); 13650df4fabeSYong Wu 1366d2e9a110SYong Wu if (MTK_IOMMU_IS_TYPE(data->plat_data, MTK_IOMMU_TYPE_MM)) { 1367baf94e6eSYong Wu device_link_remove(data->smicomm_dev, &pdev->dev); 1368d2e9a110SYong Wu component_master_del(&pdev->dev, &mtk_iommu_com_ops); 1369d2e9a110SYong Wu } 1370c0b57581SYong Wu pm_runtime_disable(&pdev->dev); 137142d57fc5SYong Wu for (i = 0; i < data->plat_data->banks_num; i++) { 137242d57fc5SYong Wu bank = &data->bank[i]; 137342d57fc5SYong Wu if (!bank->m4u_dom) 137442d57fc5SYong Wu continue; 137599ca0228SYong Wu devm_free_irq(&pdev->dev, bank->irq, bank); 137642d57fc5SYong Wu } 13770df4fabeSYong Wu return 0; 13780df4fabeSYong Wu } 13790df4fabeSYong Wu 138034665c79SYong Wu static int __maybe_unused mtk_iommu_runtime_suspend(struct device *dev) 13810df4fabeSYong Wu { 13820df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 13830df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 1384d7127de1SYong Wu void __iomem *base; 1385d7127de1SYong Wu int i = 0; 13860df4fabeSYong Wu 1387d7127de1SYong Wu base = data->bank[i].base; 138835c1b48dSChao Hao reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL); 138975eed350SChao Hao reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL); 13900df4fabeSYong Wu reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS); 13910df4fabeSYong Wu reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG); 1392b9475b34SYong Wu reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG); 1393d7127de1SYong Wu do { 1394d7127de1SYong Wu if (!data->plat_data->banks_enable[i]) 1395d7127de1SYong Wu continue; 1396d7127de1SYong Wu base = data->bank[i].base; 1397d7127de1SYong Wu reg->int_control[i] = readl_relaxed(base + REG_MMU_INT_CONTROL0); 1398d7127de1SYong Wu reg->int_main_control[i] = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL); 1399d7127de1SYong Wu reg->ivrp_paddr[i] = readl_relaxed(base + REG_MMU_IVRP_PADDR); 1400d7127de1SYong Wu } while (++i < data->plat_data->banks_num); 14016254b64fSYong Wu clk_disable_unprepare(data->bclk); 14020df4fabeSYong Wu return 0; 14030df4fabeSYong Wu } 14040df4fabeSYong Wu 140534665c79SYong Wu static int __maybe_unused mtk_iommu_runtime_resume(struct device *dev) 14060df4fabeSYong Wu { 14070df4fabeSYong Wu struct mtk_iommu_data *data = dev_get_drvdata(dev); 14080df4fabeSYong Wu struct mtk_iommu_suspend_reg *reg = &data->reg; 1409d7127de1SYong Wu struct mtk_iommu_domain *m4u_dom; 1410d7127de1SYong Wu void __iomem *base; 1411d7127de1SYong Wu int ret, i = 0; 14120df4fabeSYong Wu 14136254b64fSYong Wu ret = clk_prepare_enable(data->bclk); 14146254b64fSYong Wu if (ret) { 14156254b64fSYong Wu dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret); 14166254b64fSYong Wu return ret; 14176254b64fSYong Wu } 1418b34ea31fSDafna Hirschfeld 1419b34ea31fSDafna Hirschfeld /* 1420b34ea31fSDafna Hirschfeld * Uppon first resume, only enable the clk and return, since the values of the 1421b34ea31fSDafna Hirschfeld * registers are not yet set. 1422b34ea31fSDafna Hirschfeld */ 1423d7127de1SYong Wu if (!reg->wr_len_ctrl) 1424b34ea31fSDafna Hirschfeld return 0; 1425b34ea31fSDafna Hirschfeld 1426d7127de1SYong Wu base = data->bank[i].base; 142735c1b48dSChao Hao writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL); 142875eed350SChao Hao writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL); 14290df4fabeSYong Wu writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS); 14300df4fabeSYong Wu writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG); 1431b9475b34SYong Wu writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG); 1432d7127de1SYong Wu do { 1433d7127de1SYong Wu m4u_dom = data->bank[i].m4u_dom; 1434d7127de1SYong Wu if (!data->plat_data->banks_enable[i] || !m4u_dom) 1435d7127de1SYong Wu continue; 1436d7127de1SYong Wu base = data->bank[i].base; 1437d7127de1SYong Wu writel_relaxed(reg->int_control[i], base + REG_MMU_INT_CONTROL0); 1438d7127de1SYong Wu writel_relaxed(reg->int_main_control[i], base + REG_MMU_INT_MAIN_CONTROL); 1439d7127de1SYong Wu writel_relaxed(reg->ivrp_paddr[i], base + REG_MMU_IVRP_PADDR); 1440301c3ca1SYunfei Wang writel(m4u_dom->cfg.arm_v7s_cfg.ttbr, base + REG_MMU_PT_BASE_ADDR); 1441d7127de1SYong Wu } while (++i < data->plat_data->banks_num); 14424f23f6d4SYong Wu 14434f23f6d4SYong Wu /* 14444f23f6d4SYong Wu * Users may allocate dma buffer before they call pm_runtime_get, 14454f23f6d4SYong Wu * in which case it will lack the necessary tlb flush. 14464f23f6d4SYong Wu * Thus, make sure to update the tlb after each PM resume. 14474f23f6d4SYong Wu */ 14484f23f6d4SYong Wu mtk_iommu_tlb_flush_all(data); 14490df4fabeSYong Wu return 0; 14500df4fabeSYong Wu } 14510df4fabeSYong Wu 1452e6dec923SYong Wu static const struct dev_pm_ops mtk_iommu_pm_ops = { 145334665c79SYong Wu SET_RUNTIME_PM_OPS(mtk_iommu_runtime_suspend, mtk_iommu_runtime_resume, NULL) 145434665c79SYong Wu SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 145534665c79SYong Wu pm_runtime_force_resume) 14560df4fabeSYong Wu }; 14570df4fabeSYong Wu 1458cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt2712_data = { 1459cecdce9dSYong Wu .m4u_plat = M4U_MT2712, 1460d2e9a110SYong Wu .flags = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG | SHARE_PGTABLE | 1461d2e9a110SYong Wu MTK_IOMMU_TYPE_MM, 14629e3a2a64SYong Wu .hw_list = &m4ulist, 1463b053bc71SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 1464585e58f4SYong Wu .iova_region = single_domain, 146599ca0228SYong Wu .banks_num = 1, 146699ca0228SYong Wu .banks_enable = {true}, 1467585e58f4SYong Wu .iova_region_nr = ARRAY_SIZE(single_domain), 146837276e00SChao Hao .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}}, 1469cecdce9dSYong Wu }; 1470cecdce9dSYong Wu 1471068c86e9SChao Hao static const struct mtk_iommu_plat_data mt6779_data = { 1472068c86e9SChao Hao .m4u_plat = M4U_MT6779, 1473d2e9a110SYong Wu .flags = HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN | WR_THROT_EN | 1474301c3ca1SYunfei Wang MTK_IOMMU_TYPE_MM | PGTABLE_PA_35_EN, 1475068c86e9SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN2, 147699ca0228SYong Wu .banks_num = 1, 147799ca0228SYong Wu .banks_enable = {true}, 1478585e58f4SYong Wu .iova_region = single_domain, 1479585e58f4SYong Wu .iova_region_nr = ARRAY_SIZE(single_domain), 1480068c86e9SChao Hao .larbid_remap = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}}, 1481cecdce9dSYong Wu }; 1482cecdce9dSYong Wu 1483717ec15eSAngeloGioacchino Del Regno static const struct mtk_iommu_plat_data mt6795_data = { 1484717ec15eSAngeloGioacchino Del Regno .m4u_plat = M4U_MT6795, 1485717ec15eSAngeloGioacchino Del Regno .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI | 1486717ec15eSAngeloGioacchino Del Regno HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM | 1487717ec15eSAngeloGioacchino Del Regno TF_PORT_TO_ADDR_MT8173, 1488717ec15eSAngeloGioacchino Del Regno .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 1489717ec15eSAngeloGioacchino Del Regno .banks_num = 1, 1490717ec15eSAngeloGioacchino Del Regno .banks_enable = {true}, 1491717ec15eSAngeloGioacchino Del Regno .iova_region = single_domain, 1492717ec15eSAngeloGioacchino Del Regno .iova_region_nr = ARRAY_SIZE(single_domain), 1493717ec15eSAngeloGioacchino Del Regno .larbid_remap = {{0}, {1}, {2}, {3}, {4}}, /* Linear mapping. */ 1494717ec15eSAngeloGioacchino Del Regno }; 1495717ec15eSAngeloGioacchino Del Regno 14963c213562SFabien Parent static const struct mtk_iommu_plat_data mt8167_data = { 14973c213562SFabien Parent .m4u_plat = M4U_MT8167, 1498d2e9a110SYong Wu .flags = RESET_AXI | HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM, 14993c213562SFabien Parent .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 150099ca0228SYong Wu .banks_num = 1, 150199ca0228SYong Wu .banks_enable = {true}, 1502585e58f4SYong Wu .iova_region = single_domain, 1503585e58f4SYong Wu .iova_region_nr = ARRAY_SIZE(single_domain), 15043c213562SFabien Parent .larbid_remap = {{0}, {1}, {2}}, /* Linear mapping. */ 15053c213562SFabien Parent }; 15063c213562SFabien Parent 1507cecdce9dSYong Wu static const struct mtk_iommu_plat_data mt8173_data = { 1508cecdce9dSYong Wu .m4u_plat = M4U_MT8173, 1509d1b5ef00SFabien Parent .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI | 151086580ec9SAngeloGioacchino Del Regno HAS_LEGACY_IVRP_PADDR | MTK_IOMMU_TYPE_MM | 151186580ec9SAngeloGioacchino Del Regno TF_PORT_TO_ADDR_MT8173, 1512b053bc71SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 151399ca0228SYong Wu .banks_num = 1, 151499ca0228SYong Wu .banks_enable = {true}, 1515585e58f4SYong Wu .iova_region = single_domain, 1516585e58f4SYong Wu .iova_region_nr = ARRAY_SIZE(single_domain), 151737276e00SChao Hao .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */ 1518cecdce9dSYong Wu }; 1519cecdce9dSYong Wu 1520907ba6a1SYong Wu static const struct mtk_iommu_plat_data mt8183_data = { 1521907ba6a1SYong Wu .m4u_plat = M4U_MT8183, 1522d2e9a110SYong Wu .flags = RESET_AXI | MTK_IOMMU_TYPE_MM, 1523b053bc71SChao Hao .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 152499ca0228SYong Wu .banks_num = 1, 152599ca0228SYong Wu .banks_enable = {true}, 1526585e58f4SYong Wu .iova_region = single_domain, 1527585e58f4SYong Wu .iova_region_nr = ARRAY_SIZE(single_domain), 152837276e00SChao Hao .larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}}, 1529907ba6a1SYong Wu }; 1530907ba6a1SYong Wu 1531e8d7ccaaSYong Wu static const struct mtk_iommu_plat_data mt8186_data_mm = { 1532e8d7ccaaSYong Wu .m4u_plat = M4U_MT8186, 1533e8d7ccaaSYong Wu .flags = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN | 1534e8d7ccaaSYong Wu WR_THROT_EN | IOVA_34_EN | MTK_IOMMU_TYPE_MM, 1535e8d7ccaaSYong Wu .larbid_remap = {{0}, {1, MTK_INVALID_LARBID, 8}, {4}, {7}, {2}, {9, 11, 19, 20}, 1536e8d7ccaaSYong Wu {MTK_INVALID_LARBID, 14, 16}, 1537e8d7ccaaSYong Wu {MTK_INVALID_LARBID, 13, MTK_INVALID_LARBID, 17}}, 1538e8d7ccaaSYong Wu .inv_sel_reg = REG_MMU_INV_SEL_GEN2, 1539e8d7ccaaSYong Wu .banks_num = 1, 1540e8d7ccaaSYong Wu .banks_enable = {true}, 1541e8d7ccaaSYong Wu .iova_region = mt8192_multi_dom, 1542e8d7ccaaSYong Wu .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom), 1543e8d7ccaaSYong Wu }; 1544e8d7ccaaSYong Wu 15459e3489e0SYong Wu static const struct mtk_iommu_plat_data mt8192_data = { 15469e3489e0SYong Wu .m4u_plat = M4U_MT8192, 15479ec30c09SYong Wu .flags = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN | 1548d2e9a110SYong Wu WR_THROT_EN | IOVA_34_EN | MTK_IOMMU_TYPE_MM, 15499e3489e0SYong Wu .inv_sel_reg = REG_MMU_INV_SEL_GEN2, 155099ca0228SYong Wu .banks_num = 1, 155199ca0228SYong Wu .banks_enable = {true}, 15529e3489e0SYong Wu .iova_region = mt8192_multi_dom, 15539e3489e0SYong Wu .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom), 15549e3489e0SYong Wu .larbid_remap = {{0}, {1}, {4, 5}, {7}, {2}, {9, 11, 19, 20}, 15559e3489e0SYong Wu {0, 14, 16}, {0, 13, 18, 17}}, 15569e3489e0SYong Wu }; 15579e3489e0SYong Wu 1558ef68a193SYong Wu static const struct mtk_iommu_plat_data mt8195_data_infra = { 1559ef68a193SYong Wu .m4u_plat = M4U_MT8195, 1560ef68a193SYong Wu .flags = WR_THROT_EN | DCM_DISABLE | STD_AXI_MODE | PM_CLK_AO | 1561ef68a193SYong Wu MTK_IOMMU_TYPE_INFRA | IFA_IOMMU_PCIE_SUPPORT, 1562ef68a193SYong Wu .pericfg_comp_str = "mediatek,mt8195-pericfg_ao", 1563ef68a193SYong Wu .inv_sel_reg = REG_MMU_INV_SEL_GEN2, 15647597e3c5SYong Wu .banks_num = 5, 15657597e3c5SYong Wu .banks_enable = {true, false, false, false, true}, 15667597e3c5SYong Wu .banks_portmsk = {[0] = GENMASK(19, 16), /* PCIe */ 15677597e3c5SYong Wu [4] = GENMASK(31, 20), /* USB */ 15687597e3c5SYong Wu }, 1569ef68a193SYong Wu .iova_region = single_domain, 1570ef68a193SYong Wu .iova_region_nr = ARRAY_SIZE(single_domain), 1571ef68a193SYong Wu }; 1572ef68a193SYong Wu 1573ef68a193SYong Wu static const struct mtk_iommu_plat_data mt8195_data_vdo = { 1574ef68a193SYong Wu .m4u_plat = M4U_MT8195, 1575ef68a193SYong Wu .flags = HAS_BCLK | HAS_SUB_COMM_2BITS | OUT_ORDER_WR_EN | 1576ef68a193SYong Wu WR_THROT_EN | IOVA_34_EN | SHARE_PGTABLE | MTK_IOMMU_TYPE_MM, 1577ef68a193SYong Wu .hw_list = &m4ulist, 1578ef68a193SYong Wu .inv_sel_reg = REG_MMU_INV_SEL_GEN2, 157999ca0228SYong Wu .banks_num = 1, 158099ca0228SYong Wu .banks_enable = {true}, 1581ef68a193SYong Wu .iova_region = mt8192_multi_dom, 1582ef68a193SYong Wu .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom), 1583ef68a193SYong Wu .larbid_remap = {{2, 0}, {21}, {24}, {7}, {19}, {9, 10, 11}, 1584ef68a193SYong Wu {13, 17, 15/* 17b */, 25}, {5}}, 1585ef68a193SYong Wu }; 1586ef68a193SYong Wu 1587ef68a193SYong Wu static const struct mtk_iommu_plat_data mt8195_data_vpp = { 1588ef68a193SYong Wu .m4u_plat = M4U_MT8195, 1589ef68a193SYong Wu .flags = HAS_BCLK | HAS_SUB_COMM_3BITS | OUT_ORDER_WR_EN | 1590ef68a193SYong Wu WR_THROT_EN | IOVA_34_EN | SHARE_PGTABLE | MTK_IOMMU_TYPE_MM, 1591ef68a193SYong Wu .hw_list = &m4ulist, 1592ef68a193SYong Wu .inv_sel_reg = REG_MMU_INV_SEL_GEN2, 159399ca0228SYong Wu .banks_num = 1, 159499ca0228SYong Wu .banks_enable = {true}, 1595ef68a193SYong Wu .iova_region = mt8192_multi_dom, 1596ef68a193SYong Wu .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom), 1597ef68a193SYong Wu .larbid_remap = {{1}, {3}, 1598ef68a193SYong Wu {22, MTK_INVALID_LARBID, MTK_INVALID_LARBID, MTK_INVALID_LARBID, 23}, 1599ef68a193SYong Wu {8}, {20}, {12}, 1600ef68a193SYong Wu /* 16: 16a; 29: 16b; 30: CCUtop0; 31: CCUtop1 */ 1601ef68a193SYong Wu {14, 16, 29, 26, 30, 31, 18}, 1602ef68a193SYong Wu {4, MTK_INVALID_LARBID, MTK_INVALID_LARBID, MTK_INVALID_LARBID, 6}}, 1603ef68a193SYong Wu }; 1604ef68a193SYong Wu 16053cd0e4a3SFabien Parent static const struct mtk_iommu_plat_data mt8365_data = { 16063cd0e4a3SFabien Parent .m4u_plat = M4U_MT8365, 16073cd0e4a3SFabien Parent .flags = RESET_AXI | INT_ID_PORT_WIDTH_6, 16083cd0e4a3SFabien Parent .inv_sel_reg = REG_MMU_INV_SEL_GEN1, 16093cd0e4a3SFabien Parent .banks_num = 1, 16103cd0e4a3SFabien Parent .banks_enable = {true}, 16113cd0e4a3SFabien Parent .iova_region = single_domain, 16123cd0e4a3SFabien Parent .iova_region_nr = ARRAY_SIZE(single_domain), 16133cd0e4a3SFabien Parent .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */ 16143cd0e4a3SFabien Parent }; 16153cd0e4a3SFabien Parent 16160df4fabeSYong Wu static const struct of_device_id mtk_iommu_of_ids[] = { 1617cecdce9dSYong Wu { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data}, 1618068c86e9SChao Hao { .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data}, 1619717ec15eSAngeloGioacchino Del Regno { .compatible = "mediatek,mt6795-m4u", .data = &mt6795_data}, 16203c213562SFabien Parent { .compatible = "mediatek,mt8167-m4u", .data = &mt8167_data}, 1621cecdce9dSYong Wu { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data}, 1622907ba6a1SYong Wu { .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data}, 1623e8d7ccaaSYong Wu { .compatible = "mediatek,mt8186-iommu-mm", .data = &mt8186_data_mm}, /* mm: m4u */ 16249e3489e0SYong Wu { .compatible = "mediatek,mt8192-m4u", .data = &mt8192_data}, 1625ef68a193SYong Wu { .compatible = "mediatek,mt8195-iommu-infra", .data = &mt8195_data_infra}, 1626ef68a193SYong Wu { .compatible = "mediatek,mt8195-iommu-vdo", .data = &mt8195_data_vdo}, 1627ef68a193SYong Wu { .compatible = "mediatek,mt8195-iommu-vpp", .data = &mt8195_data_vpp}, 16283cd0e4a3SFabien Parent { .compatible = "mediatek,mt8365-m4u", .data = &mt8365_data}, 16290df4fabeSYong Wu {} 16300df4fabeSYong Wu }; 16310df4fabeSYong Wu 16320df4fabeSYong Wu static struct platform_driver mtk_iommu_driver = { 16330df4fabeSYong Wu .probe = mtk_iommu_probe, 16340df4fabeSYong Wu .remove = mtk_iommu_remove, 16350df4fabeSYong Wu .driver = { 16360df4fabeSYong Wu .name = "mtk-iommu", 1637f53dd978SKrzysztof Kozlowski .of_match_table = mtk_iommu_of_ids, 16380df4fabeSYong Wu .pm = &mtk_iommu_pm_ops, 16390df4fabeSYong Wu } 16400df4fabeSYong Wu }; 164118d8c74eSYong Wu module_platform_driver(mtk_iommu_driver); 16420df4fabeSYong Wu 164318d8c74eSYong Wu MODULE_DESCRIPTION("IOMMU API for MediaTek M4U implementations"); 164418d8c74eSYong Wu MODULE_LICENSE("GPL v2"); 1645