xref: /linux/drivers/iommu/exynos-iommu.c (revision 0cc6f45cecb46cefe89c17ec816dc8cd58a2229a)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2740a01eeSMarek Szyprowski /*
3740a01eeSMarek Szyprowski  * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
42a96536eSKyongHo Cho  *		http://www.samsung.com
52a96536eSKyongHo Cho  */
62a96536eSKyongHo Cho 
72a96536eSKyongHo Cho #ifdef CONFIG_EXYNOS_IOMMU_DEBUG
82a96536eSKyongHo Cho #define DEBUG
92a96536eSKyongHo Cho #endif
102a96536eSKyongHo Cho 
112a96536eSKyongHo Cho #include <linux/clk.h>
128ed55c81SMarek Szyprowski #include <linux/dma-mapping.h>
132a96536eSKyongHo Cho #include <linux/err.h>
14312900c6SMarek Szyprowski #include <linux/io.h>
152a96536eSKyongHo Cho #include <linux/iommu.h>
16312900c6SMarek Szyprowski #include <linux/interrupt.h>
17514c6032SRandy Dunlap #include <linux/kmemleak.h>
182a96536eSKyongHo Cho #include <linux/list.h>
198ed55c81SMarek Szyprowski #include <linux/of.h>
208ed55c81SMarek Szyprowski #include <linux/of_platform.h>
21312900c6SMarek Szyprowski #include <linux/platform_device.h>
22312900c6SMarek Szyprowski #include <linux/pm_runtime.h>
23312900c6SMarek Szyprowski #include <linux/slab.h>
242a96536eSKyongHo Cho 
25*fe046f1bSPasha Tatashin #include "iommu-pages.h"
26*fe046f1bSPasha Tatashin 
27d09d78fcSCho KyongHo typedef u32 sysmmu_iova_t;
28d09d78fcSCho KyongHo typedef u32 sysmmu_pte_t;
29b3d14960SJason Gunthorpe static struct iommu_domain exynos_identity_domain;
30d09d78fcSCho KyongHo 
31f171ababSSachin Kamat /* We do not consider super section mapping (16MB) */
322a96536eSKyongHo Cho #define SECT_ORDER 20
332a96536eSKyongHo Cho #define LPAGE_ORDER 16
342a96536eSKyongHo Cho #define SPAGE_ORDER 12
352a96536eSKyongHo Cho 
362a96536eSKyongHo Cho #define SECT_SIZE (1 << SECT_ORDER)
372a96536eSKyongHo Cho #define LPAGE_SIZE (1 << LPAGE_ORDER)
382a96536eSKyongHo Cho #define SPAGE_SIZE (1 << SPAGE_ORDER)
392a96536eSKyongHo Cho 
402a96536eSKyongHo Cho #define SECT_MASK (~(SECT_SIZE - 1))
412a96536eSKyongHo Cho #define LPAGE_MASK (~(LPAGE_SIZE - 1))
422a96536eSKyongHo Cho #define SPAGE_MASK (~(SPAGE_SIZE - 1))
432a96536eSKyongHo Cho 
4466a7ed84SCho KyongHo #define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
4566a7ed84SCho KyongHo 			   ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
4666a7ed84SCho KyongHo #define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
4766a7ed84SCho KyongHo #define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
4866a7ed84SCho KyongHo #define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
4966a7ed84SCho KyongHo 			  ((*(sent) & 3) == 1))
502a96536eSKyongHo Cho #define lv1ent_section(sent) ((*(sent) & 3) == 2)
512a96536eSKyongHo Cho 
522a96536eSKyongHo Cho #define lv2ent_fault(pent) ((*(pent) & 3) == 0)
532a96536eSKyongHo Cho #define lv2ent_small(pent) ((*(pent) & 2) == 2)
542a96536eSKyongHo Cho #define lv2ent_large(pent) ((*(pent) & 3) == 1)
552a96536eSKyongHo Cho 
56740a01eeSMarek Szyprowski /*
57740a01eeSMarek Szyprowski  * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
58740a01eeSMarek Szyprowski  * v5.0 introduced support for 36bit physical address space by shifting
59740a01eeSMarek Szyprowski  * all page entry values by 4 bits.
60740a01eeSMarek Szyprowski  * All SYSMMU controllers in the system support the address spaces of the same
61740a01eeSMarek Szyprowski  * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
62740a01eeSMarek Szyprowski  * value (0 or 4).
63740a01eeSMarek Szyprowski  */
64740a01eeSMarek Szyprowski static short PG_ENT_SHIFT = -1;
65740a01eeSMarek Szyprowski #define SYSMMU_PG_ENT_SHIFT 0
66740a01eeSMarek Szyprowski #define SYSMMU_V5_PG_ENT_SHIFT 4
672a96536eSKyongHo Cho 
681a0d8dacSMarek Szyprowski static const sysmmu_pte_t *LV1_PROT;
691a0d8dacSMarek Szyprowski static const sysmmu_pte_t SYSMMU_LV1_PROT[] = {
701a0d8dacSMarek Szyprowski 	((0 << 15) | (0 << 10)), /* no access */
711a0d8dacSMarek Szyprowski 	((1 << 15) | (1 << 10)), /* IOMMU_READ only */
721a0d8dacSMarek Szyprowski 	((0 << 15) | (1 << 10)), /* IOMMU_WRITE not supported, use read/write */
731a0d8dacSMarek Szyprowski 	((0 << 15) | (1 << 10)), /* IOMMU_READ | IOMMU_WRITE */
741a0d8dacSMarek Szyprowski };
751a0d8dacSMarek Szyprowski static const sysmmu_pte_t SYSMMU_V5_LV1_PROT[] = {
761a0d8dacSMarek Szyprowski 	(0 << 4), /* no access */
771a0d8dacSMarek Szyprowski 	(1 << 4), /* IOMMU_READ only */
781a0d8dacSMarek Szyprowski 	(2 << 4), /* IOMMU_WRITE only */
791a0d8dacSMarek Szyprowski 	(3 << 4), /* IOMMU_READ | IOMMU_WRITE */
801a0d8dacSMarek Szyprowski };
811a0d8dacSMarek Szyprowski 
821a0d8dacSMarek Szyprowski static const sysmmu_pte_t *LV2_PROT;
831a0d8dacSMarek Szyprowski static const sysmmu_pte_t SYSMMU_LV2_PROT[] = {
841a0d8dacSMarek Szyprowski 	((0 << 9) | (0 << 4)), /* no access */
851a0d8dacSMarek Szyprowski 	((1 << 9) | (1 << 4)), /* IOMMU_READ only */
861a0d8dacSMarek Szyprowski 	((0 << 9) | (1 << 4)), /* IOMMU_WRITE not supported, use read/write */
871a0d8dacSMarek Szyprowski 	((0 << 9) | (1 << 4)), /* IOMMU_READ | IOMMU_WRITE */
881a0d8dacSMarek Szyprowski };
891a0d8dacSMarek Szyprowski static const sysmmu_pte_t SYSMMU_V5_LV2_PROT[] = {
901a0d8dacSMarek Szyprowski 	(0 << 2), /* no access */
911a0d8dacSMarek Szyprowski 	(1 << 2), /* IOMMU_READ only */
921a0d8dacSMarek Szyprowski 	(2 << 2), /* IOMMU_WRITE only */
931a0d8dacSMarek Szyprowski 	(3 << 2), /* IOMMU_READ | IOMMU_WRITE */
941a0d8dacSMarek Szyprowski };
951a0d8dacSMarek Szyprowski 
961a0d8dacSMarek Szyprowski #define SYSMMU_SUPPORTED_PROT_BITS (IOMMU_READ | IOMMU_WRITE)
971a0d8dacSMarek Szyprowski 
98740a01eeSMarek Szyprowski #define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
99740a01eeSMarek Szyprowski #define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
100740a01eeSMarek Szyprowski #define section_offs(iova) (iova & (SECT_SIZE - 1))
101740a01eeSMarek Szyprowski #define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
102740a01eeSMarek Szyprowski #define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
103740a01eeSMarek Szyprowski #define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
104740a01eeSMarek Szyprowski #define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
1052a96536eSKyongHo Cho 
1062a96536eSKyongHo Cho #define NUM_LV1ENTRIES 4096
107d09d78fcSCho KyongHo #define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
1082a96536eSKyongHo Cho 
lv1ent_offset(sysmmu_iova_t iova)109d09d78fcSCho KyongHo static u32 lv1ent_offset(sysmmu_iova_t iova)
110d09d78fcSCho KyongHo {
111d09d78fcSCho KyongHo 	return iova >> SECT_ORDER;
112d09d78fcSCho KyongHo }
113d09d78fcSCho KyongHo 
lv2ent_offset(sysmmu_iova_t iova)114d09d78fcSCho KyongHo static u32 lv2ent_offset(sysmmu_iova_t iova)
115d09d78fcSCho KyongHo {
116d09d78fcSCho KyongHo 	return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
117d09d78fcSCho KyongHo }
118d09d78fcSCho KyongHo 
1195e3435ebSMarek Szyprowski #define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
120d09d78fcSCho KyongHo #define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
1212a96536eSKyongHo Cho 
1222a96536eSKyongHo Cho #define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
123740a01eeSMarek Szyprowski #define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
1242a96536eSKyongHo Cho 
1251a0d8dacSMarek Szyprowski #define mk_lv1ent_sect(pa, prot) ((pa >> PG_ENT_SHIFT) | LV1_PROT[prot] | 2)
126740a01eeSMarek Szyprowski #define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
1271a0d8dacSMarek Szyprowski #define mk_lv2ent_lpage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 1)
1281a0d8dacSMarek Szyprowski #define mk_lv2ent_spage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 2)
1292a96536eSKyongHo Cho 
1302a96536eSKyongHo Cho #define CTRL_ENABLE	0x5
1312a96536eSKyongHo Cho #define CTRL_BLOCK	0x7
1322a96536eSKyongHo Cho #define CTRL_DISABLE	0x0
1332a96536eSKyongHo Cho 
134eeb5184bSCho KyongHo #define CFG_LRU		0x1
1351a0d8dacSMarek Szyprowski #define CFG_EAP		(1 << 2)
136eeb5184bSCho KyongHo #define CFG_QOS(n)	((n & 0xF) << 7)
137eeb5184bSCho KyongHo #define CFG_ACGEN	(1 << 24) /* System MMU 3.3 only */
138eeb5184bSCho KyongHo #define CFG_SYSSEL	(1 << 22) /* System MMU 3.2 only */
139eeb5184bSCho KyongHo #define CFG_FLPDCACHE	(1 << 20) /* System MMU 3.2+ only */
140eeb5184bSCho KyongHo 
1417fee5d6fSSam Protsenko #define CTRL_VM_ENABLE			BIT(0)
1427fee5d6fSSam Protsenko #define CTRL_VM_FAULT_MODE_STALL	BIT(3)
1430892c498SSam Protsenko #define CAPA0_CAPA1_EXIST		BIT(11)
1440892c498SSam Protsenko #define CAPA1_VCR_ENABLED		BIT(14)
1450892c498SSam Protsenko 
146740a01eeSMarek Szyprowski /* common registers */
1472a96536eSKyongHo Cho #define REG_MMU_CTRL		0x000
1482a96536eSKyongHo Cho #define REG_MMU_CFG		0x004
1492a96536eSKyongHo Cho #define REG_MMU_STATUS		0x008
150740a01eeSMarek Szyprowski #define REG_MMU_VERSION		0x034
151740a01eeSMarek Szyprowski 
152740a01eeSMarek Szyprowski #define MMU_MAJ_VER(val)	((val) >> 7)
153740a01eeSMarek Szyprowski #define MMU_MIN_VER(val)	((val) & 0x7F)
154740a01eeSMarek Szyprowski #define MMU_RAW_VER(reg)	(((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
155740a01eeSMarek Szyprowski 
156740a01eeSMarek Szyprowski #define MAKE_MMU_VER(maj, min)	((((maj) & 0xF) << 7) | ((min) & 0x7F))
157740a01eeSMarek Szyprowski 
158740a01eeSMarek Szyprowski /* v1.x - v3.x registers */
1592a96536eSKyongHo Cho #define REG_PAGE_FAULT_ADDR	0x024
1602a96536eSKyongHo Cho #define REG_AW_FAULT_ADDR	0x028
1612a96536eSKyongHo Cho #define REG_AR_FAULT_ADDR	0x02C
1622a96536eSKyongHo Cho #define REG_DEFAULT_SLAVE_ADDR	0x030
1632a96536eSKyongHo Cho 
164740a01eeSMarek Szyprowski /* v5.x registers */
165740a01eeSMarek Szyprowski #define REG_V5_FAULT_AR_VA	0x070
166740a01eeSMarek Szyprowski #define REG_V5_FAULT_AW_VA	0x080
1672a96536eSKyongHo Cho 
1680892c498SSam Protsenko /* v7.x registers */
1690892c498SSam Protsenko #define REG_V7_CAPA0		0x870
1700892c498SSam Protsenko #define REG_V7_CAPA1		0x874
1717fee5d6fSSam Protsenko #define REG_V7_CTRL_VM		0x8000
1720892c498SSam Protsenko 
1730f45b04dSJoerg Roedel #define has_sysmmu(dev)		(dev_iommu_priv_get(dev) != NULL)
1746b21a5dbSCho KyongHo 
1755e3435ebSMarek Szyprowski static struct device *dma_dev;
176734c3c73SCho KyongHo static struct kmem_cache *lv2table_kmem_cache;
17766a7ed84SCho KyongHo static sysmmu_pte_t *zero_lv2_table;
17866a7ed84SCho KyongHo #define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
179734c3c73SCho KyongHo 
section_entry(sysmmu_pte_t * pgtable,sysmmu_iova_t iova)180d09d78fcSCho KyongHo static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
1812a96536eSKyongHo Cho {
1822a96536eSKyongHo Cho 	return pgtable + lv1ent_offset(iova);
1832a96536eSKyongHo Cho }
1842a96536eSKyongHo Cho 
page_entry(sysmmu_pte_t * sent,sysmmu_iova_t iova)185d09d78fcSCho KyongHo static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
1862a96536eSKyongHo Cho {
187d09d78fcSCho KyongHo 	return (sysmmu_pte_t *)phys_to_virt(
1887222e8dbSCho KyongHo 				lv2table_base(sent)) + lv2ent_offset(iova);
1892a96536eSKyongHo Cho }
1902a96536eSKyongHo Cho 
191c64074bfSSam Protsenko struct sysmmu_fault {
192c64074bfSSam Protsenko 	sysmmu_iova_t addr;	/* IOVA address that caused fault */
193c64074bfSSam Protsenko 	const char *name;	/* human readable fault name */
194c64074bfSSam Protsenko 	unsigned int type;	/* fault type for report_iommu_fault() */
195c64074bfSSam Protsenko };
196c64074bfSSam Protsenko 
197c64074bfSSam Protsenko struct sysmmu_v1_fault_info {
198c64074bfSSam Protsenko 	unsigned short addr_reg; /* register to read IOVA fault address */
199d093fc7eSMarek Szyprowski 	const char *name;	/* human readable fault name */
200d093fc7eSMarek Szyprowski 	unsigned int type;	/* fault type for report_iommu_fault */
2012a96536eSKyongHo Cho };
2022a96536eSKyongHo Cho 
203c64074bfSSam Protsenko static const struct sysmmu_v1_fault_info sysmmu_v1_faults[] = {
204c64074bfSSam Protsenko 	{ REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
205c64074bfSSam Protsenko 	{ REG_AR_FAULT_ADDR, "MULTI-HIT", IOMMU_FAULT_READ },
206c64074bfSSam Protsenko 	{ REG_AW_FAULT_ADDR, "MULTI-HIT", IOMMU_FAULT_WRITE },
207c64074bfSSam Protsenko 	{ REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
208c64074bfSSam Protsenko 	{ REG_AR_FAULT_ADDR, "SECURITY PROTECTION", IOMMU_FAULT_READ },
209c64074bfSSam Protsenko 	{ REG_AR_FAULT_ADDR, "ACCESS PROTECTION", IOMMU_FAULT_READ },
210c64074bfSSam Protsenko 	{ REG_AW_FAULT_ADDR, "SECURITY PROTECTION", IOMMU_FAULT_WRITE },
211c64074bfSSam Protsenko 	{ REG_AW_FAULT_ADDR, "ACCESS PROTECTION", IOMMU_FAULT_WRITE },
2122a96536eSKyongHo Cho };
2132a96536eSKyongHo Cho 
214c64074bfSSam Protsenko /* SysMMU v5 has the same faults for AR (0..4 bits) and AW (16..20 bits) */
215c64074bfSSam Protsenko static const char * const sysmmu_v5_fault_names[] = {
216c64074bfSSam Protsenko 	"PTW",
217c64074bfSSam Protsenko 	"PAGE",
218c64074bfSSam Protsenko 	"MULTI-HIT",
219c64074bfSSam Protsenko 	"ACCESS PROTECTION",
220c64074bfSSam Protsenko 	"SECURITY PROTECTION"
221740a01eeSMarek Szyprowski };
222740a01eeSMarek Szyprowski 
2232f599c3fSSam Protsenko static const char * const sysmmu_v7_fault_names[] = {
2242f599c3fSSam Protsenko 	"PTW",
2252f599c3fSSam Protsenko 	"PAGE",
2262f599c3fSSam Protsenko 	"ACCESS PROTECTION",
2272f599c3fSSam Protsenko 	"RESERVED"
2282a96536eSKyongHo Cho };
2292a96536eSKyongHo Cho 
2302860af3cSMarek Szyprowski /*
2310f45b04dSJoerg Roedel  * This structure is attached to dev->iommu->priv of the master device
2322860af3cSMarek Szyprowski  * on device add, contains a list of SYSMMU controllers defined by device tree,
2332860af3cSMarek Szyprowski  * which are bound to given master device. It is usually referenced by 'owner'
2342860af3cSMarek Szyprowski  * pointer.
2352860af3cSMarek Szyprowski */
2366b21a5dbSCho KyongHo struct exynos_iommu_owner {
2371b092054SMarek Szyprowski 	struct list_head controllers;	/* list of sysmmu_drvdata.owner_node */
2385fa61cbfSMarek Szyprowski 	struct iommu_domain *domain;	/* domain this device is attached */
2399b265536SMarek Szyprowski 	struct mutex rpm_lock;		/* for runtime pm of all sysmmus */
2406b21a5dbSCho KyongHo };
2416b21a5dbSCho KyongHo 
2422860af3cSMarek Szyprowski /*
2432860af3cSMarek Szyprowski  * This structure exynos specific generalization of struct iommu_domain.
2442860af3cSMarek Szyprowski  * It contains list of SYSMMU controllers from all master devices, which has
2452860af3cSMarek Szyprowski  * been attached to this domain and page tables of IO address space defined by
2462860af3cSMarek Szyprowski  * it. It is usually referenced by 'domain' pointer.
2472860af3cSMarek Szyprowski  */
2482a96536eSKyongHo Cho struct exynos_iommu_domain {
2492860af3cSMarek Szyprowski 	struct list_head clients; /* list of sysmmu_drvdata.domain_node */
250d09d78fcSCho KyongHo 	sysmmu_pte_t *pgtable;	/* lv1 page table, 16KB */
2512a96536eSKyongHo Cho 	short *lv2entcnt;	/* free lv2 entry counter for each section */
2522860af3cSMarek Szyprowski 	spinlock_t lock;	/* lock for modyfying list of clients */
2532a96536eSKyongHo Cho 	spinlock_t pgtablelock;	/* lock for modifying page table @ pgtable */
254e1fd1eaaSJoerg Roedel 	struct iommu_domain domain; /* generic domain data structure */
2552a96536eSKyongHo Cho };
2562a96536eSKyongHo Cho 
257c64074bfSSam Protsenko struct sysmmu_drvdata;
258c64074bfSSam Protsenko 
2592860af3cSMarek Szyprowski /*
2602125afbeSSam Protsenko  * SysMMU version specific data. Contains offsets for the registers which can
2612125afbeSSam Protsenko  * be found in different SysMMU variants, but have different offset values.
262c64074bfSSam Protsenko  * Also contains version specific callbacks to abstract the hardware.
2632125afbeSSam Protsenko  */
2642125afbeSSam Protsenko struct sysmmu_variant {
2652125afbeSSam Protsenko 	u32 pt_base;		/* page table base address (physical) */
2662125afbeSSam Protsenko 	u32 flush_all;		/* invalidate all TLB entries */
2672125afbeSSam Protsenko 	u32 flush_entry;	/* invalidate specific TLB entry */
2682125afbeSSam Protsenko 	u32 flush_range;	/* invalidate TLB entries in specified range */
2692125afbeSSam Protsenko 	u32 flush_start;	/* start address of range invalidation */
2702125afbeSSam Protsenko 	u32 flush_end;		/* end address of range invalidation */
2712125afbeSSam Protsenko 	u32 int_status;		/* interrupt status information */
2722125afbeSSam Protsenko 	u32 int_clear;		/* clear the interrupt */
2732f599c3fSSam Protsenko 	u32 fault_va;		/* IOVA address that caused fault */
2742f599c3fSSam Protsenko 	u32 fault_info;		/* fault transaction info */
275c64074bfSSam Protsenko 
276c64074bfSSam Protsenko 	int (*get_fault_info)(struct sysmmu_drvdata *data, unsigned int itype,
277c64074bfSSam Protsenko 			      struct sysmmu_fault *fault);
2782125afbeSSam Protsenko };
2792125afbeSSam Protsenko 
2802125afbeSSam Protsenko /*
2812860af3cSMarek Szyprowski  * This structure hold all data of a single SYSMMU controller, this includes
2822860af3cSMarek Szyprowski  * hw resources like registers and clocks, pointers and list nodes to connect
2832860af3cSMarek Szyprowski  * it to all other structures, internal state and parameters read from device
2842860af3cSMarek Szyprowski  * tree. It is usually referenced by 'data' pointer.
2852860af3cSMarek Szyprowski  */
2862a96536eSKyongHo Cho struct sysmmu_drvdata {
2872860af3cSMarek Szyprowski 	struct device *sysmmu;		/* SYSMMU controller device */
2882860af3cSMarek Szyprowski 	struct device *master;		/* master device (owner) */
2897a974b29SMarek Szyprowski 	struct device_link *link;	/* runtime PM link to master */
2902860af3cSMarek Szyprowski 	void __iomem *sfrbase;		/* our registers */
2912860af3cSMarek Szyprowski 	struct clk *clk;		/* SYSMMU's clock */
292740a01eeSMarek Szyprowski 	struct clk *aclk;		/* SYSMMU's aclk clock */
293740a01eeSMarek Szyprowski 	struct clk *pclk;		/* SYSMMU's pclk clock */
2942860af3cSMarek Szyprowski 	struct clk *clk_master;		/* master's device clock */
2952860af3cSMarek Szyprowski 	spinlock_t lock;		/* lock for modyfying state */
29647a574ffSMarek Szyprowski 	bool active;			/* current status */
2972860af3cSMarek Szyprowski 	struct exynos_iommu_domain *domain; /* domain we belong to */
2982860af3cSMarek Szyprowski 	struct list_head domain_node;	/* node for domain clients list */
2991b092054SMarek Szyprowski 	struct list_head owner_node;	/* node for owner controllers list */
3002860af3cSMarek Szyprowski 	phys_addr_t pgtable;		/* assigned page table structure */
3012860af3cSMarek Szyprowski 	unsigned int version;		/* our version */
302d2c302b6SJoerg Roedel 
303d2c302b6SJoerg Roedel 	struct iommu_device iommu;	/* IOMMU core handle */
3042125afbeSSam Protsenko 	const struct sysmmu_variant *variant; /* version specific data */
3050892c498SSam Protsenko 
3060892c498SSam Protsenko 	/* v7 fields */
3070892c498SSam Protsenko 	bool has_vcr;			/* virtual machine control register */
3082125afbeSSam Protsenko };
3092125afbeSSam Protsenko 
3102125afbeSSam Protsenko #define SYSMMU_REG(data, reg) ((data)->sfrbase + (data)->variant->reg)
3112125afbeSSam Protsenko 
exynos_sysmmu_v1_get_fault_info(struct sysmmu_drvdata * data,unsigned int itype,struct sysmmu_fault * fault)312c64074bfSSam Protsenko static int exynos_sysmmu_v1_get_fault_info(struct sysmmu_drvdata *data,
313c64074bfSSam Protsenko 					   unsigned int itype,
314c64074bfSSam Protsenko 					   struct sysmmu_fault *fault)
315c64074bfSSam Protsenko {
316c64074bfSSam Protsenko 	const struct sysmmu_v1_fault_info *finfo;
317c64074bfSSam Protsenko 
318c64074bfSSam Protsenko 	if (itype >= ARRAY_SIZE(sysmmu_v1_faults))
319c64074bfSSam Protsenko 		return -ENXIO;
320c64074bfSSam Protsenko 
321c64074bfSSam Protsenko 	finfo = &sysmmu_v1_faults[itype];
322c64074bfSSam Protsenko 	fault->addr = readl(data->sfrbase + finfo->addr_reg);
323c64074bfSSam Protsenko 	fault->name = finfo->name;
324c64074bfSSam Protsenko 	fault->type = finfo->type;
325c64074bfSSam Protsenko 
326c64074bfSSam Protsenko 	return 0;
327c64074bfSSam Protsenko }
328c64074bfSSam Protsenko 
exynos_sysmmu_v5_get_fault_info(struct sysmmu_drvdata * data,unsigned int itype,struct sysmmu_fault * fault)329c64074bfSSam Protsenko static int exynos_sysmmu_v5_get_fault_info(struct sysmmu_drvdata *data,
330c64074bfSSam Protsenko 					   unsigned int itype,
331c64074bfSSam Protsenko 					   struct sysmmu_fault *fault)
332c64074bfSSam Protsenko {
333c64074bfSSam Protsenko 	unsigned int addr_reg;
334c64074bfSSam Protsenko 
335c64074bfSSam Protsenko 	if (itype < ARRAY_SIZE(sysmmu_v5_fault_names)) {
336c64074bfSSam Protsenko 		fault->type = IOMMU_FAULT_READ;
337c64074bfSSam Protsenko 		addr_reg = REG_V5_FAULT_AR_VA;
338c64074bfSSam Protsenko 	} else if (itype >= 16 && itype <= 20) {
339c64074bfSSam Protsenko 		fault->type = IOMMU_FAULT_WRITE;
340c64074bfSSam Protsenko 		addr_reg = REG_V5_FAULT_AW_VA;
341c64074bfSSam Protsenko 		itype -= 16;
342c64074bfSSam Protsenko 	} else {
343c64074bfSSam Protsenko 		return -ENXIO;
344c64074bfSSam Protsenko 	}
345c64074bfSSam Protsenko 
346c64074bfSSam Protsenko 	fault->name = sysmmu_v5_fault_names[itype];
347c64074bfSSam Protsenko 	fault->addr = readl(data->sfrbase + addr_reg);
348c64074bfSSam Protsenko 
349c64074bfSSam Protsenko 	return 0;
350c64074bfSSam Protsenko }
351c64074bfSSam Protsenko 
exynos_sysmmu_v7_get_fault_info(struct sysmmu_drvdata * data,unsigned int itype,struct sysmmu_fault * fault)3522f599c3fSSam Protsenko static int exynos_sysmmu_v7_get_fault_info(struct sysmmu_drvdata *data,
3532f599c3fSSam Protsenko 					   unsigned int itype,
3542f599c3fSSam Protsenko 					   struct sysmmu_fault *fault)
3552f599c3fSSam Protsenko {
3562f599c3fSSam Protsenko 	u32 info = readl(SYSMMU_REG(data, fault_info));
3572f599c3fSSam Protsenko 
3582f599c3fSSam Protsenko 	fault->addr = readl(SYSMMU_REG(data, fault_va));
3592f599c3fSSam Protsenko 	fault->name = sysmmu_v7_fault_names[itype % 4];
3602f599c3fSSam Protsenko 	fault->type = (info & BIT(20)) ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ;
3612f599c3fSSam Protsenko 
3622f599c3fSSam Protsenko 	return 0;
3632f599c3fSSam Protsenko }
3642f599c3fSSam Protsenko 
3652125afbeSSam Protsenko /* SysMMU v1..v3 */
3662125afbeSSam Protsenko static const struct sysmmu_variant sysmmu_v1_variant = {
3672125afbeSSam Protsenko 	.flush_all	= 0x0c,
3682125afbeSSam Protsenko 	.flush_entry	= 0x10,
3692125afbeSSam Protsenko 	.pt_base	= 0x14,
3702125afbeSSam Protsenko 	.int_status	= 0x18,
3712125afbeSSam Protsenko 	.int_clear	= 0x1c,
372c64074bfSSam Protsenko 
373c64074bfSSam Protsenko 	.get_fault_info	= exynos_sysmmu_v1_get_fault_info,
3742125afbeSSam Protsenko };
3752125afbeSSam Protsenko 
3762f599c3fSSam Protsenko /* SysMMU v5 */
3772125afbeSSam Protsenko static const struct sysmmu_variant sysmmu_v5_variant = {
3782125afbeSSam Protsenko 	.pt_base	= 0x0c,
3792125afbeSSam Protsenko 	.flush_all	= 0x10,
3802125afbeSSam Protsenko 	.flush_entry	= 0x14,
3812125afbeSSam Protsenko 	.flush_range	= 0x18,
3822125afbeSSam Protsenko 	.flush_start	= 0x20,
3832125afbeSSam Protsenko 	.flush_end	= 0x24,
3842125afbeSSam Protsenko 	.int_status	= 0x60,
3852125afbeSSam Protsenko 	.int_clear	= 0x64,
386c64074bfSSam Protsenko 
387c64074bfSSam Protsenko 	.get_fault_info	= exynos_sysmmu_v5_get_fault_info,
3882a96536eSKyongHo Cho };
3892a96536eSKyongHo Cho 
3902f599c3fSSam Protsenko /* SysMMU v7: non-VM capable register layout */
3912f599c3fSSam Protsenko static const struct sysmmu_variant sysmmu_v7_variant = {
3922f599c3fSSam Protsenko 	.pt_base	= 0x0c,
3932f599c3fSSam Protsenko 	.flush_all	= 0x10,
3942f599c3fSSam Protsenko 	.flush_entry	= 0x14,
3952f599c3fSSam Protsenko 	.flush_range	= 0x18,
3962f599c3fSSam Protsenko 	.flush_start	= 0x20,
3972f599c3fSSam Protsenko 	.flush_end	= 0x24,
3982f599c3fSSam Protsenko 	.int_status	= 0x60,
3992f599c3fSSam Protsenko 	.int_clear	= 0x64,
4002f599c3fSSam Protsenko 	.fault_va	= 0x70,
4012f599c3fSSam Protsenko 	.fault_info	= 0x78,
4022f599c3fSSam Protsenko 
4032f599c3fSSam Protsenko 	.get_fault_info	= exynos_sysmmu_v7_get_fault_info,
4042f599c3fSSam Protsenko };
4052f599c3fSSam Protsenko 
4062f599c3fSSam Protsenko /* SysMMU v7: VM capable register layout */
4070892c498SSam Protsenko static const struct sysmmu_variant sysmmu_v7_vm_variant = {
4080892c498SSam Protsenko 	.pt_base	= 0x800c,
4090892c498SSam Protsenko 	.flush_all	= 0x8010,
4100892c498SSam Protsenko 	.flush_entry	= 0x8014,
4110892c498SSam Protsenko 	.flush_range	= 0x8018,
4120892c498SSam Protsenko 	.flush_start	= 0x8020,
4130892c498SSam Protsenko 	.flush_end	= 0x8024,
4140892c498SSam Protsenko 	.int_status	= 0x60,
4150892c498SSam Protsenko 	.int_clear	= 0x64,
4162f599c3fSSam Protsenko 	.fault_va	= 0x1000,
4172f599c3fSSam Protsenko 	.fault_info	= 0x1004,
418c64074bfSSam Protsenko 
4192f599c3fSSam Protsenko 	.get_fault_info	= exynos_sysmmu_v7_get_fault_info,
4202a96536eSKyongHo Cho };
4212a96536eSKyongHo Cho 
to_exynos_domain(struct iommu_domain * dom)422e1fd1eaaSJoerg Roedel static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
423e1fd1eaaSJoerg Roedel {
424e1fd1eaaSJoerg Roedel 	return container_of(dom, struct exynos_iommu_domain, domain);
425e1fd1eaaSJoerg Roedel }
426e1fd1eaaSJoerg Roedel 
sysmmu_unblock(struct sysmmu_drvdata * data)42702cdc365SMarek Szyprowski static void sysmmu_unblock(struct sysmmu_drvdata *data)
4282a96536eSKyongHo Cho {
42984bd0428SMarek Szyprowski 	writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
4302a96536eSKyongHo Cho }
4312a96536eSKyongHo Cho 
sysmmu_block(struct sysmmu_drvdata * data)43202cdc365SMarek Szyprowski static bool sysmmu_block(struct sysmmu_drvdata *data)
4332a96536eSKyongHo Cho {
4342a96536eSKyongHo Cho 	int i = 120;
4352a96536eSKyongHo Cho 
43684bd0428SMarek Szyprowski 	writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
43784bd0428SMarek Szyprowski 	while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
4382a96536eSKyongHo Cho 		--i;
4392a96536eSKyongHo Cho 
44084bd0428SMarek Szyprowski 	if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
44102cdc365SMarek Szyprowski 		sysmmu_unblock(data);
4422a96536eSKyongHo Cho 		return false;
4432a96536eSKyongHo Cho 	}
4442a96536eSKyongHo Cho 
4452a96536eSKyongHo Cho 	return true;
4462a96536eSKyongHo Cho }
4472a96536eSKyongHo Cho 
__sysmmu_tlb_invalidate(struct sysmmu_drvdata * data)44802cdc365SMarek Szyprowski static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
4492a96536eSKyongHo Cho {
4502125afbeSSam Protsenko 	writel(0x1, SYSMMU_REG(data, flush_all));
4512a96536eSKyongHo Cho }
4522a96536eSKyongHo Cho 
__sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata * data,sysmmu_iova_t iova,unsigned int num_inv)45302cdc365SMarek Szyprowski static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
454d09d78fcSCho KyongHo 				sysmmu_iova_t iova, unsigned int num_inv)
4552a96536eSKyongHo Cho {
4563ad6b7f3SCho KyongHo 	unsigned int i;
457365409dbSSachin Kamat 
4582125afbeSSam Protsenko 	if (MMU_MAJ_VER(data->version) < 5 || num_inv == 1) {
4593ad6b7f3SCho KyongHo 		for (i = 0; i < num_inv; i++) {
46084bd0428SMarek Szyprowski 			writel((iova & SPAGE_MASK) | 1,
4612125afbeSSam Protsenko 			       SYSMMU_REG(data, flush_entry));
462d5bf739dSMarek Szyprowski 			iova += SPAGE_SIZE;
463d5bf739dSMarek Szyprowski 		}
464d5bf739dSMarek Szyprowski 	} else {
4652125afbeSSam Protsenko 		writel(iova & SPAGE_MASK, SYSMMU_REG(data, flush_start));
466d5bf739dSMarek Szyprowski 		writel((iova & SPAGE_MASK) + (num_inv - 1) * SPAGE_SIZE,
4672125afbeSSam Protsenko 		       SYSMMU_REG(data, flush_end));
4682125afbeSSam Protsenko 		writel(0x1, SYSMMU_REG(data, flush_range));
4693ad6b7f3SCho KyongHo 	}
4702a96536eSKyongHo Cho }
4712a96536eSKyongHo Cho 
__sysmmu_set_ptbase(struct sysmmu_drvdata * data,phys_addr_t pgd)47202cdc365SMarek Szyprowski static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
4732a96536eSKyongHo Cho {
4742125afbeSSam Protsenko 	u32 pt_base;
4752a96536eSKyongHo Cho 
4762125afbeSSam Protsenko 	if (MMU_MAJ_VER(data->version) < 5)
4772125afbeSSam Protsenko 		pt_base = pgd;
4782125afbeSSam Protsenko 	else
4792125afbeSSam Protsenko 		pt_base = pgd >> SPAGE_ORDER;
4802125afbeSSam Protsenko 
4812125afbeSSam Protsenko 	writel(pt_base, SYSMMU_REG(data, pt_base));
48202cdc365SMarek Szyprowski 	__sysmmu_tlb_invalidate(data);
4832a96536eSKyongHo Cho }
4842a96536eSKyongHo Cho 
__sysmmu_enable_clocks(struct sysmmu_drvdata * data)485fecc49dbSMarek Szyprowski static void __sysmmu_enable_clocks(struct sysmmu_drvdata *data)
486fecc49dbSMarek Szyprowski {
487fecc49dbSMarek Szyprowski 	BUG_ON(clk_prepare_enable(data->clk_master));
488fecc49dbSMarek Szyprowski 	BUG_ON(clk_prepare_enable(data->clk));
489fecc49dbSMarek Szyprowski 	BUG_ON(clk_prepare_enable(data->pclk));
490fecc49dbSMarek Szyprowski 	BUG_ON(clk_prepare_enable(data->aclk));
491fecc49dbSMarek Szyprowski }
492fecc49dbSMarek Szyprowski 
__sysmmu_disable_clocks(struct sysmmu_drvdata * data)493fecc49dbSMarek Szyprowski static void __sysmmu_disable_clocks(struct sysmmu_drvdata *data)
494fecc49dbSMarek Szyprowski {
495fecc49dbSMarek Szyprowski 	clk_disable_unprepare(data->aclk);
496fecc49dbSMarek Szyprowski 	clk_disable_unprepare(data->pclk);
497fecc49dbSMarek Szyprowski 	clk_disable_unprepare(data->clk);
498fecc49dbSMarek Szyprowski 	clk_disable_unprepare(data->clk_master);
499fecc49dbSMarek Szyprowski }
500fecc49dbSMarek Szyprowski 
__sysmmu_has_capa1(struct sysmmu_drvdata * data)5010892c498SSam Protsenko static bool __sysmmu_has_capa1(struct sysmmu_drvdata *data)
5020892c498SSam Protsenko {
5030892c498SSam Protsenko 	u32 capa0 = readl(data->sfrbase + REG_V7_CAPA0);
5040892c498SSam Protsenko 
5050892c498SSam Protsenko 	return capa0 & CAPA0_CAPA1_EXIST;
5060892c498SSam Protsenko }
5070892c498SSam Protsenko 
__sysmmu_get_vcr(struct sysmmu_drvdata * data)5080892c498SSam Protsenko static void __sysmmu_get_vcr(struct sysmmu_drvdata *data)
5090892c498SSam Protsenko {
5100892c498SSam Protsenko 	u32 capa1 = readl(data->sfrbase + REG_V7_CAPA1);
5110892c498SSam Protsenko 
5120892c498SSam Protsenko 	data->has_vcr = capa1 & CAPA1_VCR_ENABLED;
5130892c498SSam Protsenko }
5140892c498SSam Protsenko 
__sysmmu_get_version(struct sysmmu_drvdata * data)515850d313eSMarek Szyprowski static void __sysmmu_get_version(struct sysmmu_drvdata *data)
516850d313eSMarek Szyprowski {
517850d313eSMarek Szyprowski 	u32 ver;
518850d313eSMarek Szyprowski 
519fecc49dbSMarek Szyprowski 	__sysmmu_enable_clocks(data);
520850d313eSMarek Szyprowski 
52184bd0428SMarek Szyprowski 	ver = readl(data->sfrbase + REG_MMU_VERSION);
522850d313eSMarek Szyprowski 
523850d313eSMarek Szyprowski 	/* controllers on some SoCs don't report proper version */
524850d313eSMarek Szyprowski 	if (ver == 0x80000001u)
525850d313eSMarek Szyprowski 		data->version = MAKE_MMU_VER(1, 0);
526850d313eSMarek Szyprowski 	else
527850d313eSMarek Szyprowski 		data->version = MMU_RAW_VER(ver);
528850d313eSMarek Szyprowski 
529850d313eSMarek Szyprowski 	dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
530850d313eSMarek Szyprowski 		MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
531850d313eSMarek Szyprowski 
5320892c498SSam Protsenko 	if (MMU_MAJ_VER(data->version) < 5) {
5332125afbeSSam Protsenko 		data->variant = &sysmmu_v1_variant;
5340892c498SSam Protsenko 	} else if (MMU_MAJ_VER(data->version) < 7) {
5350892c498SSam Protsenko 		data->variant = &sysmmu_v5_variant;
5360892c498SSam Protsenko 	} else {
5370892c498SSam Protsenko 		if (__sysmmu_has_capa1(data))
5380892c498SSam Protsenko 			__sysmmu_get_vcr(data);
5390892c498SSam Protsenko 		if (data->has_vcr)
5400892c498SSam Protsenko 			data->variant = &sysmmu_v7_vm_variant;
5412125afbeSSam Protsenko 		else
5422f599c3fSSam Protsenko 			data->variant = &sysmmu_v7_variant;
5430892c498SSam Protsenko 	}
5442125afbeSSam Protsenko 
545fecc49dbSMarek Szyprowski 	__sysmmu_disable_clocks(data);
546850d313eSMarek Szyprowski }
547850d313eSMarek Szyprowski 
show_fault_information(struct sysmmu_drvdata * data,const struct sysmmu_fault * fault)548d093fc7eSMarek Szyprowski static void show_fault_information(struct sysmmu_drvdata *data,
549c64074bfSSam Protsenko 				   const struct sysmmu_fault *fault)
5502a96536eSKyongHo Cho {
551d09d78fcSCho KyongHo 	sysmmu_pte_t *ent;
5522a96536eSKyongHo Cho 
553c64074bfSSam Protsenko 	dev_err(data->sysmmu, "%s: [%s] %s FAULT occurred at %#x\n",
554c64074bfSSam Protsenko 		dev_name(data->master),
555c64074bfSSam Protsenko 		fault->type == IOMMU_FAULT_READ ? "READ" : "WRITE",
556c64074bfSSam Protsenko 		fault->name, fault->addr);
557ec5d241bSMarek Szyprowski 	dev_dbg(data->sysmmu, "Page table base: %pa\n", &data->pgtable);
558c64074bfSSam Protsenko 	ent = section_entry(phys_to_virt(data->pgtable), fault->addr);
559ec5d241bSMarek Szyprowski 	dev_dbg(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
5602a96536eSKyongHo Cho 	if (lv1ent_page(ent)) {
561c64074bfSSam Protsenko 		ent = page_entry(ent, fault->addr);
562ec5d241bSMarek Szyprowski 		dev_dbg(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
5632a96536eSKyongHo Cho 	}
5642a96536eSKyongHo Cho }
5652a96536eSKyongHo Cho 
exynos_sysmmu_irq(int irq,void * dev_id)5662a96536eSKyongHo Cho static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
5672a96536eSKyongHo Cho {
5682a96536eSKyongHo Cho 	struct sysmmu_drvdata *data = dev_id;
569c64074bfSSam Protsenko 	unsigned int itype;
570c64074bfSSam Protsenko 	struct sysmmu_fault fault;
5717222e8dbSCho KyongHo 	int ret = -ENOSYS;
5722a96536eSKyongHo Cho 
57347a574ffSMarek Szyprowski 	WARN_ON(!data->active);
5742a96536eSKyongHo Cho 
5759d4e7a24SCho KyongHo 	spin_lock(&data->lock);
57670605870SCho KyongHo 	clk_enable(data->clk_master);
5779d4e7a24SCho KyongHo 
5782125afbeSSam Protsenko 	itype = __ffs(readl(SYSMMU_REG(data, int_status)));
579c64074bfSSam Protsenko 	ret = data->variant->get_fault_info(data, itype, &fault);
580c64074bfSSam Protsenko 	if (ret) {
581c64074bfSSam Protsenko 		dev_err(data->sysmmu, "Unhandled interrupt bit %u\n", itype);
582c64074bfSSam Protsenko 		goto out;
583c64074bfSSam Protsenko 	}
584c64074bfSSam Protsenko 	show_fault_information(data, &fault);
5852a96536eSKyongHo Cho 
586c64074bfSSam Protsenko 	if (data->domain) {
587c64074bfSSam Protsenko 		ret = report_iommu_fault(&data->domain->domain, data->master,
588c64074bfSSam Protsenko 					 fault.addr, fault.type);
589c64074bfSSam Protsenko 	}
590c64074bfSSam Protsenko 	if (ret)
591c64074bfSSam Protsenko 		panic("Unrecoverable System MMU Fault!");
592d093fc7eSMarek Szyprowski 
593c64074bfSSam Protsenko out:
5942125afbeSSam Protsenko 	writel(1 << itype, SYSMMU_REG(data, int_clear));
5951fab7fa7SCho KyongHo 
596c64074bfSSam Protsenko 	/* SysMMU is in blocked state when interrupt occurred */
59702cdc365SMarek Szyprowski 	sysmmu_unblock(data);
59870605870SCho KyongHo 	clk_disable(data->clk_master);
5999d4e7a24SCho KyongHo 	spin_unlock(&data->lock);
6002a96536eSKyongHo Cho 
6012a96536eSKyongHo Cho 	return IRQ_HANDLED;
6022a96536eSKyongHo Cho }
6032a96536eSKyongHo Cho 
__sysmmu_disable(struct sysmmu_drvdata * data)60447a574ffSMarek Szyprowski static void __sysmmu_disable(struct sysmmu_drvdata *data)
6052a96536eSKyongHo Cho {
6066b21a5dbSCho KyongHo 	unsigned long flags;
6076b21a5dbSCho KyongHo 
60847a574ffSMarek Szyprowski 	clk_enable(data->clk_master);
60947a574ffSMarek Szyprowski 
6106b21a5dbSCho KyongHo 	spin_lock_irqsave(&data->lock, flags);
61147a574ffSMarek Szyprowski 	writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
61247a574ffSMarek Szyprowski 	writel(0, data->sfrbase + REG_MMU_CFG);
61347a574ffSMarek Szyprowski 	data->active = false;
6149d4e7a24SCho KyongHo 	spin_unlock_irqrestore(&data->lock, flags);
6152a96536eSKyongHo Cho 
61647a574ffSMarek Szyprowski 	__sysmmu_disable_clocks(data);
6172a96536eSKyongHo Cho }
6182a96536eSKyongHo Cho 
__sysmmu_init_config(struct sysmmu_drvdata * data)6196b21a5dbSCho KyongHo static void __sysmmu_init_config(struct sysmmu_drvdata *data)
6206b21a5dbSCho KyongHo {
62183addecdSMarek Szyprowski 	unsigned int cfg;
622eeb5184bSCho KyongHo 
62383addecdSMarek Szyprowski 	if (data->version <= MAKE_MMU_VER(3, 1))
62483addecdSMarek Szyprowski 		cfg = CFG_LRU | CFG_QOS(15);
62583addecdSMarek Szyprowski 	else if (data->version <= MAKE_MMU_VER(3, 2))
62683addecdSMarek Szyprowski 		cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
62783addecdSMarek Szyprowski 	else
62883addecdSMarek Szyprowski 		cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
6296b21a5dbSCho KyongHo 
6301a0d8dacSMarek Szyprowski 	cfg |= CFG_EAP; /* enable access protection bits check */
6311a0d8dacSMarek Szyprowski 
63284bd0428SMarek Szyprowski 	writel(cfg, data->sfrbase + REG_MMU_CFG);
6336b21a5dbSCho KyongHo }
6346b21a5dbSCho KyongHo 
__sysmmu_enable_vid(struct sysmmu_drvdata * data)6357fee5d6fSSam Protsenko static void __sysmmu_enable_vid(struct sysmmu_drvdata *data)
6367fee5d6fSSam Protsenko {
6377fee5d6fSSam Protsenko 	u32 ctrl;
6387fee5d6fSSam Protsenko 
6397fee5d6fSSam Protsenko 	if (MMU_MAJ_VER(data->version) < 7 || !data->has_vcr)
6407fee5d6fSSam Protsenko 		return;
6417fee5d6fSSam Protsenko 
6427fee5d6fSSam Protsenko 	ctrl = readl(data->sfrbase + REG_V7_CTRL_VM);
6437fee5d6fSSam Protsenko 	ctrl |= CTRL_VM_ENABLE | CTRL_VM_FAULT_MODE_STALL;
6447fee5d6fSSam Protsenko 	writel(ctrl, data->sfrbase + REG_V7_CTRL_VM);
6457fee5d6fSSam Protsenko }
6467fee5d6fSSam Protsenko 
__sysmmu_enable(struct sysmmu_drvdata * data)64747a574ffSMarek Szyprowski static void __sysmmu_enable(struct sysmmu_drvdata *data)
6486b21a5dbSCho KyongHo {
64947a574ffSMarek Szyprowski 	unsigned long flags;
65047a574ffSMarek Szyprowski 
651fecc49dbSMarek Szyprowski 	__sysmmu_enable_clocks(data);
6526b21a5dbSCho KyongHo 
65347a574ffSMarek Szyprowski 	spin_lock_irqsave(&data->lock, flags);
65484bd0428SMarek Szyprowski 	writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
6556b21a5dbSCho KyongHo 	__sysmmu_init_config(data);
65602cdc365SMarek Szyprowski 	__sysmmu_set_ptbase(data, data->pgtable);
6577fee5d6fSSam Protsenko 	__sysmmu_enable_vid(data);
65884bd0428SMarek Szyprowski 	writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
65947a574ffSMarek Szyprowski 	data->active = true;
66047a574ffSMarek Szyprowski 	spin_unlock_irqrestore(&data->lock, flags);
6616b21a5dbSCho KyongHo 
662fecc49dbSMarek Szyprowski 	/*
663fecc49dbSMarek Szyprowski 	 * SYSMMU driver keeps master's clock enabled only for the short
664fecc49dbSMarek Szyprowski 	 * time, while accessing the registers. For performing address
665fecc49dbSMarek Szyprowski 	 * translation during DMA transaction it relies on the client
666fecc49dbSMarek Szyprowski 	 * driver to enable it.
667fecc49dbSMarek Szyprowski 	 */
6686b21a5dbSCho KyongHo 	clk_disable(data->clk_master);
6696b21a5dbSCho KyongHo }
6706b21a5dbSCho KyongHo 
sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata * data,sysmmu_iova_t iova)671469acebeSMarek Szyprowski static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
67266a7ed84SCho KyongHo 					    sysmmu_iova_t iova)
67366a7ed84SCho KyongHo {
67466a7ed84SCho KyongHo 	unsigned long flags;
67566a7ed84SCho KyongHo 
67666a7ed84SCho KyongHo 	spin_lock_irqsave(&data->lock, flags);
67747a574ffSMarek Szyprowski 	if (data->active && data->version >= MAKE_MMU_VER(3, 3)) {
67801324ab2SMarek Szyprowski 		clk_enable(data->clk_master);
6797d2aa6b8SMarek Szyprowski 		if (sysmmu_block(data)) {
680cd37a296SMarek Szyprowski 			if (data->version >= MAKE_MMU_VER(5, 0))
681cd37a296SMarek Szyprowski 				__sysmmu_tlb_invalidate(data);
682cd37a296SMarek Szyprowski 			else
683d631ea98SMarek Szyprowski 				__sysmmu_tlb_invalidate_entry(data, iova, 1);
6847d2aa6b8SMarek Szyprowski 			sysmmu_unblock(data);
6857d2aa6b8SMarek Szyprowski 		}
68601324ab2SMarek Szyprowski 		clk_disable(data->clk_master);
687d631ea98SMarek Szyprowski 	}
68866a7ed84SCho KyongHo 	spin_unlock_irqrestore(&data->lock, flags);
68966a7ed84SCho KyongHo }
69066a7ed84SCho KyongHo 
sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata * data,sysmmu_iova_t iova,size_t size)691469acebeSMarek Szyprowski static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
692469acebeSMarek Szyprowski 					sysmmu_iova_t iova, size_t size)
6932a96536eSKyongHo Cho {
6942a96536eSKyongHo Cho 	unsigned long flags;
6952a96536eSKyongHo Cho 
6969d4e7a24SCho KyongHo 	spin_lock_irqsave(&data->lock, flags);
69747a574ffSMarek Szyprowski 	if (data->active) {
6983ad6b7f3SCho KyongHo 		unsigned int num_inv = 1;
69970605870SCho KyongHo 
70070605870SCho KyongHo 		clk_enable(data->clk_master);
70170605870SCho KyongHo 
7023ad6b7f3SCho KyongHo 		/*
7033ad6b7f3SCho KyongHo 		 * L2TLB invalidation required
7043ad6b7f3SCho KyongHo 		 * 4KB page: 1 invalidation
705f171ababSSachin Kamat 		 * 64KB page: 16 invalidations
706f171ababSSachin Kamat 		 * 1MB page: 64 invalidations
7073ad6b7f3SCho KyongHo 		 * because it is set-associative TLB
7083ad6b7f3SCho KyongHo 		 * with 8-way and 64 sets.
7093ad6b7f3SCho KyongHo 		 * 1MB page can be cached in one of all sets.
7103ad6b7f3SCho KyongHo 		 * 64KB page can be one of 16 consecutive sets.
7113ad6b7f3SCho KyongHo 		 */
712512bd0c6SMarek Szyprowski 		if (MMU_MAJ_VER(data->version) == 2)
713bc0d9af2SSam Protsenko 			num_inv = min_t(unsigned int, size / SPAGE_SIZE, 64);
7143ad6b7f3SCho KyongHo 
71502cdc365SMarek Szyprowski 		if (sysmmu_block(data)) {
71602cdc365SMarek Szyprowski 			__sysmmu_tlb_invalidate_entry(data, iova, num_inv);
71702cdc365SMarek Szyprowski 			sysmmu_unblock(data);
7182a96536eSKyongHo Cho 		}
71970605870SCho KyongHo 		clk_disable(data->clk_master);
7202a96536eSKyongHo Cho 	}
7219d4e7a24SCho KyongHo 	spin_unlock_irqrestore(&data->lock, flags);
7222a96536eSKyongHo Cho }
7232a96536eSKyongHo Cho 
7240b9a3694SArvind Yadav static const struct iommu_ops exynos_iommu_ops;
72596f66557SMarek Szyprowski 
exynos_sysmmu_probe(struct platform_device * pdev)7267991eb39SMarek Szyprowski static int exynos_sysmmu_probe(struct platform_device *pdev)
7272a96536eSKyongHo Cho {
72846c16d1eSCho KyongHo 	int irq, ret;
7297222e8dbSCho KyongHo 	struct device *dev = &pdev->dev;
7302a96536eSKyongHo Cho 	struct sysmmu_drvdata *data;
7317222e8dbSCho KyongHo 	struct resource *res;
7322a96536eSKyongHo Cho 
73346c16d1eSCho KyongHo 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
73446c16d1eSCho KyongHo 	if (!data)
73546c16d1eSCho KyongHo 		return -ENOMEM;
7362a96536eSKyongHo Cho 
7377222e8dbSCho KyongHo 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
73846c16d1eSCho KyongHo 	data->sfrbase = devm_ioremap_resource(dev, res);
73946c16d1eSCho KyongHo 	if (IS_ERR(data->sfrbase))
74046c16d1eSCho KyongHo 		return PTR_ERR(data->sfrbase);
7412a96536eSKyongHo Cho 
74246c16d1eSCho KyongHo 	irq = platform_get_irq(pdev, 0);
743086f9efaSStephen Boyd 	if (irq <= 0)
74446c16d1eSCho KyongHo 		return irq;
7452a96536eSKyongHo Cho 
74646c16d1eSCho KyongHo 	ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
7472a96536eSKyongHo Cho 				dev_name(dev), data);
7482a96536eSKyongHo Cho 	if (ret) {
74946c16d1eSCho KyongHo 		dev_err(dev, "Unabled to register handler of irq %d\n", irq);
75046c16d1eSCho KyongHo 		return ret;
7512a96536eSKyongHo Cho 	}
7522a96536eSKyongHo Cho 
7535e799a7cSChristophe JAILLET 	data->clk = devm_clk_get_optional(dev, "sysmmu");
7545e799a7cSChristophe JAILLET 	if (IS_ERR(data->clk))
7550c2b063fSMarek Szyprowski 		return PTR_ERR(data->clk);
756740a01eeSMarek Szyprowski 
7575e799a7cSChristophe JAILLET 	data->aclk = devm_clk_get_optional(dev, "aclk");
7585e799a7cSChristophe JAILLET 	if (IS_ERR(data->aclk))
7590c2b063fSMarek Szyprowski 		return PTR_ERR(data->aclk);
760740a01eeSMarek Szyprowski 
7615e799a7cSChristophe JAILLET 	data->pclk = devm_clk_get_optional(dev, "pclk");
7625e799a7cSChristophe JAILLET 	if (IS_ERR(data->pclk))
7630c2b063fSMarek Szyprowski 		return PTR_ERR(data->pclk);
764740a01eeSMarek Szyprowski 
765740a01eeSMarek Szyprowski 	if (!data->clk && (!data->aclk || !data->pclk)) {
766740a01eeSMarek Szyprowski 		dev_err(dev, "Failed to get device clock(s)!\n");
767740a01eeSMarek Szyprowski 		return -ENOSYS;
7682a96536eSKyongHo Cho 	}
7692a96536eSKyongHo Cho 
7705e799a7cSChristophe JAILLET 	data->clk_master = devm_clk_get_optional(dev, "master");
7715e799a7cSChristophe JAILLET 	if (IS_ERR(data->clk_master))
7720c2b063fSMarek Szyprowski 		return PTR_ERR(data->clk_master);
77370605870SCho KyongHo 
7742a96536eSKyongHo Cho 	data->sysmmu = dev;
7759d4e7a24SCho KyongHo 	spin_lock_init(&data->lock);
7762a96536eSKyongHo Cho 
7772125afbeSSam Protsenko 	__sysmmu_get_version(data);
7782125afbeSSam Protsenko 
779d2c302b6SJoerg Roedel 	ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL,
780d2c302b6SJoerg Roedel 				     dev_name(data->sysmmu));
781d2c302b6SJoerg Roedel 	if (ret)
782d2c302b6SJoerg Roedel 		return ret;
783d2c302b6SJoerg Roedel 
7847222e8dbSCho KyongHo 	platform_set_drvdata(pdev, data);
7857222e8dbSCho KyongHo 
786740a01eeSMarek Szyprowski 	if (PG_ENT_SHIFT < 0) {
7871a0d8dacSMarek Szyprowski 		if (MMU_MAJ_VER(data->version) < 5) {
788740a01eeSMarek Szyprowski 			PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
7891a0d8dacSMarek Szyprowski 			LV1_PROT = SYSMMU_LV1_PROT;
7901a0d8dacSMarek Szyprowski 			LV2_PROT = SYSMMU_LV2_PROT;
7911a0d8dacSMarek Szyprowski 		} else {
792740a01eeSMarek Szyprowski 			PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
7931a0d8dacSMarek Szyprowski 			LV1_PROT = SYSMMU_V5_LV1_PROT;
7941a0d8dacSMarek Szyprowski 			LV2_PROT = SYSMMU_V5_LV2_PROT;
7951a0d8dacSMarek Szyprowski 		}
796740a01eeSMarek Szyprowski 	}
797740a01eeSMarek Szyprowski 
7985f26ad58SSam Protsenko 	if (MMU_MAJ_VER(data->version) >= 5) {
7995f26ad58SSam Protsenko 		ret = dma_set_mask(dev, DMA_BIT_MASK(36));
8005f26ad58SSam Protsenko 		if (ret) {
8015f26ad58SSam Protsenko 			dev_err(dev, "Unable to set DMA mask: %d\n", ret);
8025f26ad58SSam Protsenko 			goto err_dma_set_mask;
8035f26ad58SSam Protsenko 		}
8045f26ad58SSam Protsenko 	}
8055f26ad58SSam Protsenko 
806928055a0SMarek Szyprowski 	/*
807928055a0SMarek Szyprowski 	 * use the first registered sysmmu device for performing
808928055a0SMarek Szyprowski 	 * dma mapping operations on iommu page tables (cpu cache flush)
809928055a0SMarek Szyprowski 	 */
810928055a0SMarek Szyprowski 	if (!dma_dev)
811928055a0SMarek Szyprowski 		dma_dev = &pdev->dev;
812928055a0SMarek Szyprowski 
8132a96536eSKyongHo Cho 	pm_runtime_enable(dev);
8142a96536eSKyongHo Cho 
815bbc4d205SMarek Szyprowski 	ret = iommu_device_register(&data->iommu, &exynos_iommu_ops, dev);
816bbc4d205SMarek Szyprowski 	if (ret)
817bbc4d205SMarek Szyprowski 		goto err_dma_set_mask;
818bbc4d205SMarek Szyprowski 
8192a96536eSKyongHo Cho 	return 0;
820fce398d2SSam Protsenko 
8215f26ad58SSam Protsenko err_dma_set_mask:
822fce398d2SSam Protsenko 	iommu_device_sysfs_remove(&data->iommu);
823fce398d2SSam Protsenko 	return ret;
8242a96536eSKyongHo Cho }
8252a96536eSKyongHo Cho 
exynos_sysmmu_suspend(struct device * dev)8269b265536SMarek Szyprowski static int __maybe_unused exynos_sysmmu_suspend(struct device *dev)
827622015e4SMarek Szyprowski {
828622015e4SMarek Szyprowski 	struct sysmmu_drvdata *data = dev_get_drvdata(dev);
82947a574ffSMarek Szyprowski 	struct device *master = data->master;
830622015e4SMarek Szyprowski 
83147a574ffSMarek Szyprowski 	if (master) {
8320f45b04dSJoerg Roedel 		struct exynos_iommu_owner *owner = dev_iommu_priv_get(master);
8339b265536SMarek Szyprowski 
8349b265536SMarek Szyprowski 		mutex_lock(&owner->rpm_lock);
835b3d14960SJason Gunthorpe 		if (&data->domain->domain != &exynos_identity_domain) {
83692798b45SMarek Szyprowski 			dev_dbg(data->sysmmu, "saving state\n");
83792798b45SMarek Szyprowski 			__sysmmu_disable(data);
83892798b45SMarek Szyprowski 		}
8399b265536SMarek Szyprowski 		mutex_unlock(&owner->rpm_lock);
840622015e4SMarek Szyprowski 	}
841622015e4SMarek Szyprowski 	return 0;
842622015e4SMarek Szyprowski }
843622015e4SMarek Szyprowski 
exynos_sysmmu_resume(struct device * dev)8449b265536SMarek Szyprowski static int __maybe_unused exynos_sysmmu_resume(struct device *dev)
845622015e4SMarek Szyprowski {
846622015e4SMarek Szyprowski 	struct sysmmu_drvdata *data = dev_get_drvdata(dev);
84747a574ffSMarek Szyprowski 	struct device *master = data->master;
848622015e4SMarek Szyprowski 
84947a574ffSMarek Szyprowski 	if (master) {
8500f45b04dSJoerg Roedel 		struct exynos_iommu_owner *owner = dev_iommu_priv_get(master);
8519b265536SMarek Szyprowski 
8529b265536SMarek Szyprowski 		mutex_lock(&owner->rpm_lock);
853b3d14960SJason Gunthorpe 		if (&data->domain->domain != &exynos_identity_domain) {
85492798b45SMarek Szyprowski 			dev_dbg(data->sysmmu, "restoring state\n");
85547a574ffSMarek Szyprowski 			__sysmmu_enable(data);
856622015e4SMarek Szyprowski 		}
8579b265536SMarek Szyprowski 		mutex_unlock(&owner->rpm_lock);
85892798b45SMarek Szyprowski 	}
859622015e4SMarek Szyprowski 	return 0;
860622015e4SMarek Szyprowski }
861622015e4SMarek Szyprowski 
862622015e4SMarek Szyprowski static const struct dev_pm_ops sysmmu_pm_ops = {
8639b265536SMarek Szyprowski 	SET_RUNTIME_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume, NULL)
8642f5f44f2SMarek Szyprowski 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
8659b265536SMarek Szyprowski 				pm_runtime_force_resume)
866622015e4SMarek Szyprowski };
867622015e4SMarek Szyprowski 
8689d25e3ccSMarek Szyprowski static const struct of_device_id sysmmu_of_match[] = {
8696b21a5dbSCho KyongHo 	{ .compatible	= "samsung,exynos-sysmmu", },
8706b21a5dbSCho KyongHo 	{ },
8716b21a5dbSCho KyongHo };
8726b21a5dbSCho KyongHo 
8736b21a5dbSCho KyongHo static struct platform_driver exynos_sysmmu_driver __refdata = {
8742a96536eSKyongHo Cho 	.probe	= exynos_sysmmu_probe,
8752a96536eSKyongHo Cho 	.driver	= {
8762a96536eSKyongHo Cho 		.name		= "exynos-sysmmu",
8776b21a5dbSCho KyongHo 		.of_match_table	= sysmmu_of_match,
878622015e4SMarek Szyprowski 		.pm		= &sysmmu_pm_ops,
879b54b874fSMarek Szyprowski 		.suppress_bind_attrs = true,
8802a96536eSKyongHo Cho 	}
8812a96536eSKyongHo Cho };
8822a96536eSKyongHo Cho 
exynos_iommu_set_pte(sysmmu_pte_t * ent,sysmmu_pte_t val)8839314006dSRobin Murphy static inline void exynos_iommu_set_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
8842a96536eSKyongHo Cho {
8855e3435ebSMarek Szyprowski 	dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
8865e3435ebSMarek Szyprowski 				DMA_TO_DEVICE);
8876ae5343cSBen Dooks 	*ent = cpu_to_le32(val);
8885e3435ebSMarek Szyprowski 	dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
8895e3435ebSMarek Szyprowski 				   DMA_TO_DEVICE);
8902a96536eSKyongHo Cho }
8912a96536eSKyongHo Cho 
exynos_iommu_domain_alloc_paging(struct device * dev)8923529375eSJason Gunthorpe static struct iommu_domain *exynos_iommu_domain_alloc_paging(struct device *dev)
8932a96536eSKyongHo Cho {
894bfa00489SMarek Szyprowski 	struct exynos_iommu_domain *domain;
8955e3435ebSMarek Szyprowski 	dma_addr_t handle;
89666a7ed84SCho KyongHo 	int i;
8972a96536eSKyongHo Cho 
898740a01eeSMarek Szyprowski 	/* Check if correct PTE offsets are initialized */
899740a01eeSMarek Szyprowski 	BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
9002a96536eSKyongHo Cho 
901bfa00489SMarek Szyprowski 	domain = kzalloc(sizeof(*domain), GFP_KERNEL);
902bfa00489SMarek Szyprowski 	if (!domain)
903e1fd1eaaSJoerg Roedel 		return NULL;
904e1fd1eaaSJoerg Roedel 
905*fe046f1bSPasha Tatashin 	domain->pgtable = iommu_alloc_pages(GFP_KERNEL, 2);
906bfa00489SMarek Szyprowski 	if (!domain->pgtable)
9074a376d4aSRobin Murphy 		goto err_pgtable;
9082a96536eSKyongHo Cho 
909*fe046f1bSPasha Tatashin 	domain->lv2entcnt = iommu_alloc_pages(GFP_KERNEL, 1);
910bfa00489SMarek Szyprowski 	if (!domain->lv2entcnt)
9112a96536eSKyongHo Cho 		goto err_counter;
9122a96536eSKyongHo Cho 
913f171ababSSachin Kamat 	/* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
914e7527663SMarek Szyprowski 	for (i = 0; i < NUM_LV1ENTRIES; i++)
915e7527663SMarek Szyprowski 		domain->pgtable[i] = ZERO_LV2LINK;
91666a7ed84SCho KyongHo 
9175e3435ebSMarek Szyprowski 	handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
9185e3435ebSMarek Szyprowski 				DMA_TO_DEVICE);
9195e3435ebSMarek Szyprowski 	/* For mapping page table entries we rely on dma == phys */
9205e3435ebSMarek Szyprowski 	BUG_ON(handle != virt_to_phys(domain->pgtable));
9210d6d3da4SMarek Szyprowski 	if (dma_mapping_error(dma_dev, handle))
9220d6d3da4SMarek Szyprowski 		goto err_lv2ent;
9232a96536eSKyongHo Cho 
924bfa00489SMarek Szyprowski 	spin_lock_init(&domain->lock);
925bfa00489SMarek Szyprowski 	spin_lock_init(&domain->pgtablelock);
926bfa00489SMarek Szyprowski 	INIT_LIST_HEAD(&domain->clients);
9272a96536eSKyongHo Cho 
928bfa00489SMarek Szyprowski 	domain->domain.geometry.aperture_start = 0;
929bfa00489SMarek Szyprowski 	domain->domain.geometry.aperture_end   = ~0UL;
930bfa00489SMarek Szyprowski 	domain->domain.geometry.force_aperture = true;
9313177bb76SJoerg Roedel 
932bfa00489SMarek Szyprowski 	return &domain->domain;
9332a96536eSKyongHo Cho 
9340d6d3da4SMarek Szyprowski err_lv2ent:
935*fe046f1bSPasha Tatashin 	iommu_free_pages(domain->lv2entcnt, 1);
9362a96536eSKyongHo Cho err_counter:
937*fe046f1bSPasha Tatashin 	iommu_free_pages(domain->pgtable, 2);
9382a96536eSKyongHo Cho err_pgtable:
939bfa00489SMarek Szyprowski 	kfree(domain);
940e1fd1eaaSJoerg Roedel 	return NULL;
9412a96536eSKyongHo Cho }
9422a96536eSKyongHo Cho 
exynos_iommu_domain_free(struct iommu_domain * iommu_domain)943bfa00489SMarek Szyprowski static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
9442a96536eSKyongHo Cho {
945bfa00489SMarek Szyprowski 	struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
946469acebeSMarek Szyprowski 	struct sysmmu_drvdata *data, *next;
9472a96536eSKyongHo Cho 	unsigned long flags;
9482a96536eSKyongHo Cho 	int i;
9492a96536eSKyongHo Cho 
950bfa00489SMarek Szyprowski 	WARN_ON(!list_empty(&domain->clients));
9512a96536eSKyongHo Cho 
952bfa00489SMarek Szyprowski 	spin_lock_irqsave(&domain->lock, flags);
9532a96536eSKyongHo Cho 
954bfa00489SMarek Szyprowski 	list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
955e1172300SMarek Szyprowski 		spin_lock(&data->lock);
956b0d4c861SMarek Szyprowski 		__sysmmu_disable(data);
95747a574ffSMarek Szyprowski 		data->pgtable = 0;
95847a574ffSMarek Szyprowski 		data->domain = NULL;
959469acebeSMarek Szyprowski 		list_del_init(&data->domain_node);
960e1172300SMarek Szyprowski 		spin_unlock(&data->lock);
9612a96536eSKyongHo Cho 	}
9622a96536eSKyongHo Cho 
963bfa00489SMarek Szyprowski 	spin_unlock_irqrestore(&domain->lock, flags);
9642a96536eSKyongHo Cho 
9655e3435ebSMarek Szyprowski 	dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
9665e3435ebSMarek Szyprowski 			 DMA_TO_DEVICE);
9675e3435ebSMarek Szyprowski 
9682a96536eSKyongHo Cho 	for (i = 0; i < NUM_LV1ENTRIES; i++)
9695e3435ebSMarek Szyprowski 		if (lv1ent_page(domain->pgtable + i)) {
9705e3435ebSMarek Szyprowski 			phys_addr_t base = lv2table_base(domain->pgtable + i);
9715e3435ebSMarek Szyprowski 
9725e3435ebSMarek Szyprowski 			dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
9735e3435ebSMarek Szyprowski 					 DMA_TO_DEVICE);
974734c3c73SCho KyongHo 			kmem_cache_free(lv2table_kmem_cache,
9755e3435ebSMarek Szyprowski 					phys_to_virt(base));
9765e3435ebSMarek Szyprowski 		}
9772a96536eSKyongHo Cho 
978*fe046f1bSPasha Tatashin 	iommu_free_pages(domain->pgtable, 2);
979*fe046f1bSPasha Tatashin 	iommu_free_pages(domain->lv2entcnt, 1);
980bfa00489SMarek Szyprowski 	kfree(domain);
9812a96536eSKyongHo Cho }
9822a96536eSKyongHo Cho 
exynos_iommu_identity_attach(struct iommu_domain * identity_domain,struct device * dev)983b3d14960SJason Gunthorpe static int exynos_iommu_identity_attach(struct iommu_domain *identity_domain,
9845fa61cbfSMarek Szyprowski 					struct device *dev)
9855fa61cbfSMarek Szyprowski {
9860f45b04dSJoerg Roedel 	struct exynos_iommu_owner *owner = dev_iommu_priv_get(dev);
987b3d14960SJason Gunthorpe 	struct exynos_iommu_domain *domain;
988b3d14960SJason Gunthorpe 	phys_addr_t pagetable;
9895fa61cbfSMarek Szyprowski 	struct sysmmu_drvdata *data, *next;
9905fa61cbfSMarek Szyprowski 	unsigned long flags;
9915fa61cbfSMarek Szyprowski 
992b3d14960SJason Gunthorpe 	if (owner->domain == identity_domain)
993b3d14960SJason Gunthorpe 		return 0;
994b3d14960SJason Gunthorpe 
995b3d14960SJason Gunthorpe 	domain = to_exynos_domain(owner->domain);
996b3d14960SJason Gunthorpe 	pagetable = virt_to_phys(domain->pgtable);
9975fa61cbfSMarek Szyprowski 
9989b265536SMarek Szyprowski 	mutex_lock(&owner->rpm_lock);
9999b265536SMarek Szyprowski 
10009b265536SMarek Szyprowski 	list_for_each_entry(data, &owner->controllers, owner_node) {
10019b265536SMarek Szyprowski 		pm_runtime_get_noresume(data->sysmmu);
10029b265536SMarek Szyprowski 		if (pm_runtime_active(data->sysmmu))
1003e1172300SMarek Szyprowski 			__sysmmu_disable(data);
1004e1172300SMarek Szyprowski 		pm_runtime_put(data->sysmmu);
1005e1172300SMarek Szyprowski 	}
1006e1172300SMarek Szyprowski 
10075fa61cbfSMarek Szyprowski 	spin_lock_irqsave(&domain->lock, flags);
10085fa61cbfSMarek Szyprowski 	list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
1009e1172300SMarek Szyprowski 		spin_lock(&data->lock);
101047a574ffSMarek Szyprowski 		data->pgtable = 0;
101147a574ffSMarek Szyprowski 		data->domain = NULL;
10125fa61cbfSMarek Szyprowski 		list_del_init(&data->domain_node);
1013e1172300SMarek Szyprowski 		spin_unlock(&data->lock);
10145fa61cbfSMarek Szyprowski 	}
1015b3d14960SJason Gunthorpe 	owner->domain = identity_domain;
10165fa61cbfSMarek Szyprowski 	spin_unlock_irqrestore(&domain->lock, flags);
10175fa61cbfSMarek Szyprowski 
10189b265536SMarek Szyprowski 	mutex_unlock(&owner->rpm_lock);
10195fa61cbfSMarek Szyprowski 
1020b3d14960SJason Gunthorpe 	dev_dbg(dev, "%s: Restored IOMMU to IDENTITY from pgtable %pa\n",
1021b3d14960SJason Gunthorpe 		__func__, &pagetable);
1022b3d14960SJason Gunthorpe 	return 0;
10235fa61cbfSMarek Szyprowski }
10245fa61cbfSMarek Szyprowski 
1025b3d14960SJason Gunthorpe static struct iommu_domain_ops exynos_identity_ops = {
1026b3d14960SJason Gunthorpe 	.attach_dev = exynos_iommu_identity_attach,
1027b3d14960SJason Gunthorpe };
1028b3d14960SJason Gunthorpe 
1029b3d14960SJason Gunthorpe static struct iommu_domain exynos_identity_domain = {
1030b3d14960SJason Gunthorpe 	.type = IOMMU_DOMAIN_IDENTITY,
1031b3d14960SJason Gunthorpe 	.ops = &exynos_identity_ops,
1032b3d14960SJason Gunthorpe };
1033b3d14960SJason Gunthorpe 
exynos_iommu_attach_device(struct iommu_domain * iommu_domain,struct device * dev)1034bfa00489SMarek Szyprowski static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
10352a96536eSKyongHo Cho 				   struct device *dev)
10362a96536eSKyongHo Cho {
1037bfa00489SMarek Szyprowski 	struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
10380f45b04dSJoerg Roedel 	struct exynos_iommu_owner *owner = dev_iommu_priv_get(dev);
1039469acebeSMarek Szyprowski 	struct sysmmu_drvdata *data;
1040bfa00489SMarek Szyprowski 	phys_addr_t pagetable = virt_to_phys(domain->pgtable);
10412a96536eSKyongHo Cho 	unsigned long flags;
1042b3d14960SJason Gunthorpe 	int err;
1043469acebeSMarek Szyprowski 
1044b3d14960SJason Gunthorpe 	err = exynos_iommu_identity_attach(&exynos_identity_domain, dev);
1045b3d14960SJason Gunthorpe 	if (err)
1046b3d14960SJason Gunthorpe 		return err;
10475fa61cbfSMarek Szyprowski 
10489b265536SMarek Szyprowski 	mutex_lock(&owner->rpm_lock);
10499b265536SMarek Szyprowski 
1050e1172300SMarek Szyprowski 	spin_lock_irqsave(&domain->lock, flags);
10511b092054SMarek Szyprowski 	list_for_each_entry(data, &owner->controllers, owner_node) {
1052e1172300SMarek Szyprowski 		spin_lock(&data->lock);
105347a574ffSMarek Szyprowski 		data->pgtable = pagetable;
105447a574ffSMarek Szyprowski 		data->domain = domain;
1055e1172300SMarek Szyprowski 		list_add_tail(&data->domain_node, &domain->clients);
1056e1172300SMarek Szyprowski 		spin_unlock(&data->lock);
1057e1172300SMarek Szyprowski 	}
1058e1172300SMarek Szyprowski 	owner->domain = iommu_domain;
1059e1172300SMarek Szyprowski 	spin_unlock_irqrestore(&domain->lock, flags);
1060e1172300SMarek Szyprowski 
1061e1172300SMarek Szyprowski 	list_for_each_entry(data, &owner->controllers, owner_node) {
10629b265536SMarek Szyprowski 		pm_runtime_get_noresume(data->sysmmu);
10639b265536SMarek Szyprowski 		if (pm_runtime_active(data->sysmmu))
106447a574ffSMarek Szyprowski 			__sysmmu_enable(data);
10659b265536SMarek Szyprowski 		pm_runtime_put(data->sysmmu);
10669b265536SMarek Szyprowski 	}
10679b265536SMarek Szyprowski 
10689b265536SMarek Szyprowski 	mutex_unlock(&owner->rpm_lock);
10699b265536SMarek Szyprowski 
1070b0d4c861SMarek Szyprowski 	dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa\n", __func__,
1071b0d4c861SMarek Szyprowski 		&pagetable);
10727222e8dbSCho KyongHo 
1073b0d4c861SMarek Szyprowski 	return 0;
10742a96536eSKyongHo Cho }
10752a96536eSKyongHo Cho 
alloc_lv2entry(struct exynos_iommu_domain * domain,sysmmu_pte_t * sent,sysmmu_iova_t iova,short * pgcounter)1076bfa00489SMarek Szyprowski static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
107766a7ed84SCho KyongHo 		sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
10782a96536eSKyongHo Cho {
107961128f08SCho KyongHo 	if (lv1ent_section(sent)) {
1080d09d78fcSCho KyongHo 		WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
108161128f08SCho KyongHo 		return ERR_PTR(-EADDRINUSE);
108261128f08SCho KyongHo 	}
108361128f08SCho KyongHo 
10842a96536eSKyongHo Cho 	if (lv1ent_fault(sent)) {
10850d6d3da4SMarek Szyprowski 		dma_addr_t handle;
1086d09d78fcSCho KyongHo 		sysmmu_pte_t *pent;
108766a7ed84SCho KyongHo 		bool need_flush_flpd_cache = lv1ent_zero(sent);
10882a96536eSKyongHo Cho 
1089734c3c73SCho KyongHo 		pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
1090dbf6c6efSArnd Bergmann 		BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
10912a96536eSKyongHo Cho 		if (!pent)
109261128f08SCho KyongHo 			return ERR_PTR(-ENOMEM);
10932a96536eSKyongHo Cho 
10949314006dSRobin Murphy 		exynos_iommu_set_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
1095dc3814f4SColin Cross 		kmemleak_ignore(pent);
10962a96536eSKyongHo Cho 		*pgcounter = NUM_LV2ENTRIES;
10970d6d3da4SMarek Szyprowski 		handle = dma_map_single(dma_dev, pent, LV2TABLE_SIZE,
10980d6d3da4SMarek Szyprowski 					DMA_TO_DEVICE);
10990d6d3da4SMarek Szyprowski 		if (dma_mapping_error(dma_dev, handle)) {
11000d6d3da4SMarek Szyprowski 			kmem_cache_free(lv2table_kmem_cache, pent);
11010d6d3da4SMarek Szyprowski 			return ERR_PTR(-EADDRINUSE);
11020d6d3da4SMarek Szyprowski 		}
110366a7ed84SCho KyongHo 
110466a7ed84SCho KyongHo 		/*
1105f171ababSSachin Kamat 		 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
1106f171ababSSachin Kamat 		 * FLPD cache may cache the address of zero_l2_table. This
1107f171ababSSachin Kamat 		 * function replaces the zero_l2_table with new L2 page table
1108f171ababSSachin Kamat 		 * to write valid mappings.
110966a7ed84SCho KyongHo 		 * Accessing the valid area may cause page fault since FLPD
1110f171ababSSachin Kamat 		 * cache may still cache zero_l2_table for the valid area
1111f171ababSSachin Kamat 		 * instead of new L2 page table that has the mapping
1112f171ababSSachin Kamat 		 * information of the valid area.
111366a7ed84SCho KyongHo 		 * Thus any replacement of zero_l2_table with other valid L2
111466a7ed84SCho KyongHo 		 * page table must involve FLPD cache invalidation for System
111566a7ed84SCho KyongHo 		 * MMU v3.3.
111666a7ed84SCho KyongHo 		 * FLPD cache invalidation is performed with TLB invalidation
111766a7ed84SCho KyongHo 		 * by VPN without blocking. It is safe to invalidate TLB without
111866a7ed84SCho KyongHo 		 * blocking because the target address of TLB invalidation is
111966a7ed84SCho KyongHo 		 * not currently mapped.
112066a7ed84SCho KyongHo 		 */
112166a7ed84SCho KyongHo 		if (need_flush_flpd_cache) {
1122469acebeSMarek Szyprowski 			struct sysmmu_drvdata *data;
1123365409dbSSachin Kamat 
1124bfa00489SMarek Szyprowski 			spin_lock(&domain->lock);
1125bfa00489SMarek Szyprowski 			list_for_each_entry(data, &domain->clients, domain_node)
1126469acebeSMarek Szyprowski 				sysmmu_tlb_invalidate_flpdcache(data, iova);
1127bfa00489SMarek Szyprowski 			spin_unlock(&domain->lock);
112866a7ed84SCho KyongHo 		}
11292a96536eSKyongHo Cho 	}
11302a96536eSKyongHo Cho 
11312a96536eSKyongHo Cho 	return page_entry(sent, iova);
11322a96536eSKyongHo Cho }
11332a96536eSKyongHo Cho 
lv1set_section(struct exynos_iommu_domain * domain,sysmmu_pte_t * sent,sysmmu_iova_t iova,phys_addr_t paddr,int prot,short * pgcnt)1134bfa00489SMarek Szyprowski static int lv1set_section(struct exynos_iommu_domain *domain,
113566a7ed84SCho KyongHo 			  sysmmu_pte_t *sent, sysmmu_iova_t iova,
11361a0d8dacSMarek Szyprowski 			  phys_addr_t paddr, int prot, short *pgcnt)
11372a96536eSKyongHo Cho {
113861128f08SCho KyongHo 	if (lv1ent_section(sent)) {
1139d09d78fcSCho KyongHo 		WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
114061128f08SCho KyongHo 			iova);
11412a96536eSKyongHo Cho 		return -EADDRINUSE;
114261128f08SCho KyongHo 	}
11432a96536eSKyongHo Cho 
11442a96536eSKyongHo Cho 	if (lv1ent_page(sent)) {
114561128f08SCho KyongHo 		if (*pgcnt != NUM_LV2ENTRIES) {
1146d09d78fcSCho KyongHo 			WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
114761128f08SCho KyongHo 				iova);
11482a96536eSKyongHo Cho 			return -EADDRINUSE;
114961128f08SCho KyongHo 		}
11502a96536eSKyongHo Cho 
1151734c3c73SCho KyongHo 		kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
11522a96536eSKyongHo Cho 		*pgcnt = 0;
11532a96536eSKyongHo Cho 	}
11542a96536eSKyongHo Cho 
11559314006dSRobin Murphy 	exynos_iommu_set_pte(sent, mk_lv1ent_sect(paddr, prot));
11562a96536eSKyongHo Cho 
1157bfa00489SMarek Szyprowski 	spin_lock(&domain->lock);
115866a7ed84SCho KyongHo 	if (lv1ent_page_zero(sent)) {
1159469acebeSMarek Szyprowski 		struct sysmmu_drvdata *data;
116066a7ed84SCho KyongHo 		/*
116166a7ed84SCho KyongHo 		 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
116266a7ed84SCho KyongHo 		 * entry by speculative prefetch of SLPD which has no mapping.
116366a7ed84SCho KyongHo 		 */
1164bfa00489SMarek Szyprowski 		list_for_each_entry(data, &domain->clients, domain_node)
1165469acebeSMarek Szyprowski 			sysmmu_tlb_invalidate_flpdcache(data, iova);
116666a7ed84SCho KyongHo 	}
1167bfa00489SMarek Szyprowski 	spin_unlock(&domain->lock);
116866a7ed84SCho KyongHo 
11692a96536eSKyongHo Cho 	return 0;
11702a96536eSKyongHo Cho }
11712a96536eSKyongHo Cho 
lv2set_page(sysmmu_pte_t * pent,phys_addr_t paddr,size_t size,int prot,short * pgcnt)1172d09d78fcSCho KyongHo static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
11731a0d8dacSMarek Szyprowski 		       int prot, short *pgcnt)
11742a96536eSKyongHo Cho {
11752a96536eSKyongHo Cho 	if (size == SPAGE_SIZE) {
11760bf4e54dSCho KyongHo 		if (WARN_ON(!lv2ent_fault(pent)))
11772a96536eSKyongHo Cho 			return -EADDRINUSE;
11782a96536eSKyongHo Cho 
11799314006dSRobin Murphy 		exynos_iommu_set_pte(pent, mk_lv2ent_spage(paddr, prot));
11802a96536eSKyongHo Cho 		*pgcnt -= 1;
11812a96536eSKyongHo Cho 	} else { /* size == LPAGE_SIZE */
11822a96536eSKyongHo Cho 		int i;
11835e3435ebSMarek Szyprowski 		dma_addr_t pent_base = virt_to_phys(pent);
1184365409dbSSachin Kamat 
11855e3435ebSMarek Szyprowski 		dma_sync_single_for_cpu(dma_dev, pent_base,
11865e3435ebSMarek Szyprowski 					sizeof(*pent) * SPAGES_PER_LPAGE,
11875e3435ebSMarek Szyprowski 					DMA_TO_DEVICE);
11882a96536eSKyongHo Cho 		for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
11890bf4e54dSCho KyongHo 			if (WARN_ON(!lv2ent_fault(pent))) {
119061128f08SCho KyongHo 				if (i > 0)
119161128f08SCho KyongHo 					memset(pent - i, 0, sizeof(*pent) * i);
11922a96536eSKyongHo Cho 				return -EADDRINUSE;
11932a96536eSKyongHo Cho 			}
11942a96536eSKyongHo Cho 
11951a0d8dacSMarek Szyprowski 			*pent = mk_lv2ent_lpage(paddr, prot);
11962a96536eSKyongHo Cho 		}
11975e3435ebSMarek Szyprowski 		dma_sync_single_for_device(dma_dev, pent_base,
11985e3435ebSMarek Szyprowski 					   sizeof(*pent) * SPAGES_PER_LPAGE,
11995e3435ebSMarek Szyprowski 					   DMA_TO_DEVICE);
12002a96536eSKyongHo Cho 		*pgcnt -= SPAGES_PER_LPAGE;
12012a96536eSKyongHo Cho 	}
12022a96536eSKyongHo Cho 
12032a96536eSKyongHo Cho 	return 0;
12042a96536eSKyongHo Cho }
12052a96536eSKyongHo Cho 
120666a7ed84SCho KyongHo /*
120766a7ed84SCho KyongHo  * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
120866a7ed84SCho KyongHo  *
1209f171ababSSachin Kamat  * System MMU v3.x has advanced logic to improve address translation
121066a7ed84SCho KyongHo  * performance with caching more page table entries by a page table walk.
1211f171ababSSachin Kamat  * However, the logic has a bug that while caching faulty page table entries,
1212f171ababSSachin Kamat  * System MMU reports page fault if the cached fault entry is hit even though
1213f171ababSSachin Kamat  * the fault entry is updated to a valid entry after the entry is cached.
1214f171ababSSachin Kamat  * To prevent caching faulty page table entries which may be updated to valid
1215f171ababSSachin Kamat  * entries later, the virtual memory manager should care about the workaround
1216f171ababSSachin Kamat  * for the problem. The following describes the workaround.
121766a7ed84SCho KyongHo  *
121866a7ed84SCho KyongHo  * Any two consecutive I/O virtual address regions must have a hole of 128KiB
1219f171ababSSachin Kamat  * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
122066a7ed84SCho KyongHo  *
1221f171ababSSachin Kamat  * Precisely, any start address of I/O virtual region must be aligned with
122266a7ed84SCho KyongHo  * the following sizes for System MMU v3.1 and v3.2.
122366a7ed84SCho KyongHo  * System MMU v3.1: 128KiB
122466a7ed84SCho KyongHo  * System MMU v3.2: 256KiB
122566a7ed84SCho KyongHo  *
122666a7ed84SCho KyongHo  * Because System MMU v3.3 caches page table entries more aggressively, it needs
1227f171ababSSachin Kamat  * more workarounds.
1228f171ababSSachin Kamat  * - Any two consecutive I/O virtual regions must have a hole of size larger
1229f171ababSSachin Kamat  *   than or equal to 128KiB.
123066a7ed84SCho KyongHo  * - Start address of an I/O virtual region must be aligned by 128KiB.
123166a7ed84SCho KyongHo  */
exynos_iommu_map(struct iommu_domain * iommu_domain,unsigned long l_iova,phys_addr_t paddr,size_t size,size_t count,int prot,gfp_t gfp,size_t * mapped)1232bfa00489SMarek Szyprowski static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1233bfa00489SMarek Szyprowski 			    unsigned long l_iova, phys_addr_t paddr, size_t size,
1234983efefaSRobin Murphy 			    size_t count, int prot, gfp_t gfp, size_t *mapped)
12352a96536eSKyongHo Cho {
1236bfa00489SMarek Szyprowski 	struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
1237d09d78fcSCho KyongHo 	sysmmu_pte_t *entry;
1238d09d78fcSCho KyongHo 	sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
12392a96536eSKyongHo Cho 	unsigned long flags;
12402a96536eSKyongHo Cho 	int ret = -ENOMEM;
12412a96536eSKyongHo Cho 
1242bfa00489SMarek Szyprowski 	BUG_ON(domain->pgtable == NULL);
12431a0d8dacSMarek Szyprowski 	prot &= SYSMMU_SUPPORTED_PROT_BITS;
12442a96536eSKyongHo Cho 
1245bfa00489SMarek Szyprowski 	spin_lock_irqsave(&domain->pgtablelock, flags);
12462a96536eSKyongHo Cho 
1247bfa00489SMarek Szyprowski 	entry = section_entry(domain->pgtable, iova);
12482a96536eSKyongHo Cho 
12492a96536eSKyongHo Cho 	if (size == SECT_SIZE) {
12501a0d8dacSMarek Szyprowski 		ret = lv1set_section(domain, entry, iova, paddr, prot,
1251bfa00489SMarek Szyprowski 				     &domain->lv2entcnt[lv1ent_offset(iova)]);
12522a96536eSKyongHo Cho 	} else {
1253d09d78fcSCho KyongHo 		sysmmu_pte_t *pent;
12542a96536eSKyongHo Cho 
1255bfa00489SMarek Szyprowski 		pent = alloc_lv2entry(domain, entry, iova,
1256bfa00489SMarek Szyprowski 				      &domain->lv2entcnt[lv1ent_offset(iova)]);
12572a96536eSKyongHo Cho 
125861128f08SCho KyongHo 		if (IS_ERR(pent))
125961128f08SCho KyongHo 			ret = PTR_ERR(pent);
12602a96536eSKyongHo Cho 		else
12611a0d8dacSMarek Szyprowski 			ret = lv2set_page(pent, paddr, size, prot,
1262bfa00489SMarek Szyprowski 				       &domain->lv2entcnt[lv1ent_offset(iova)]);
12632a96536eSKyongHo Cho 	}
12642a96536eSKyongHo Cho 
126561128f08SCho KyongHo 	if (ret)
12660bf4e54dSCho KyongHo 		pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
12670bf4e54dSCho KyongHo 			__func__, ret, size, iova);
1268983efefaSRobin Murphy 	else
1269983efefaSRobin Murphy 		*mapped = size;
12702a96536eSKyongHo Cho 
1271bfa00489SMarek Szyprowski 	spin_unlock_irqrestore(&domain->pgtablelock, flags);
12722a96536eSKyongHo Cho 
12732a96536eSKyongHo Cho 	return ret;
12742a96536eSKyongHo Cho }
12752a96536eSKyongHo Cho 
exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain * domain,sysmmu_iova_t iova,size_t size)1276bfa00489SMarek Szyprowski static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
127766a7ed84SCho KyongHo 					      sysmmu_iova_t iova, size_t size)
127866a7ed84SCho KyongHo {
1279469acebeSMarek Szyprowski 	struct sysmmu_drvdata *data;
128066a7ed84SCho KyongHo 	unsigned long flags;
128166a7ed84SCho KyongHo 
1282bfa00489SMarek Szyprowski 	spin_lock_irqsave(&domain->lock, flags);
128366a7ed84SCho KyongHo 
1284bfa00489SMarek Szyprowski 	list_for_each_entry(data, &domain->clients, domain_node)
1285469acebeSMarek Szyprowski 		sysmmu_tlb_invalidate_entry(data, iova, size);
128666a7ed84SCho KyongHo 
1287bfa00489SMarek Szyprowski 	spin_unlock_irqrestore(&domain->lock, flags);
128866a7ed84SCho KyongHo }
128966a7ed84SCho KyongHo 
exynos_iommu_unmap(struct iommu_domain * iommu_domain,unsigned long l_iova,size_t size,size_t count,struct iommu_iotlb_gather * gather)1290bfa00489SMarek Szyprowski static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1291983efefaSRobin Murphy 				 unsigned long l_iova, size_t size, size_t count,
129256f8af5eSWill Deacon 				 struct iommu_iotlb_gather *gather)
12932a96536eSKyongHo Cho {
1294bfa00489SMarek Szyprowski 	struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
1295d09d78fcSCho KyongHo 	sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1296d09d78fcSCho KyongHo 	sysmmu_pte_t *ent;
129761128f08SCho KyongHo 	size_t err_pgsize;
1298d09d78fcSCho KyongHo 	unsigned long flags;
12992a96536eSKyongHo Cho 
1300bfa00489SMarek Szyprowski 	BUG_ON(domain->pgtable == NULL);
13012a96536eSKyongHo Cho 
1302bfa00489SMarek Szyprowski 	spin_lock_irqsave(&domain->pgtablelock, flags);
13032a96536eSKyongHo Cho 
1304bfa00489SMarek Szyprowski 	ent = section_entry(domain->pgtable, iova);
13052a96536eSKyongHo Cho 
13062a96536eSKyongHo Cho 	if (lv1ent_section(ent)) {
13070bf4e54dSCho KyongHo 		if (WARN_ON(size < SECT_SIZE)) {
130861128f08SCho KyongHo 			err_pgsize = SECT_SIZE;
130961128f08SCho KyongHo 			goto err;
131061128f08SCho KyongHo 		}
13112a96536eSKyongHo Cho 
1312f171ababSSachin Kamat 		/* workaround for h/w bug in System MMU v3.3 */
13139314006dSRobin Murphy 		exynos_iommu_set_pte(ent, ZERO_LV2LINK);
13142a96536eSKyongHo Cho 		size = SECT_SIZE;
13152a96536eSKyongHo Cho 		goto done;
13162a96536eSKyongHo Cho 	}
13172a96536eSKyongHo Cho 
13182a96536eSKyongHo Cho 	if (unlikely(lv1ent_fault(ent))) {
13192a96536eSKyongHo Cho 		if (size > SECT_SIZE)
13202a96536eSKyongHo Cho 			size = SECT_SIZE;
13212a96536eSKyongHo Cho 		goto done;
13222a96536eSKyongHo Cho 	}
13232a96536eSKyongHo Cho 
13242a96536eSKyongHo Cho 	/* lv1ent_page(sent) == true here */
13252a96536eSKyongHo Cho 
13262a96536eSKyongHo Cho 	ent = page_entry(ent, iova);
13272a96536eSKyongHo Cho 
13282a96536eSKyongHo Cho 	if (unlikely(lv2ent_fault(ent))) {
13292a96536eSKyongHo Cho 		size = SPAGE_SIZE;
13302a96536eSKyongHo Cho 		goto done;
13312a96536eSKyongHo Cho 	}
13322a96536eSKyongHo Cho 
13332a96536eSKyongHo Cho 	if (lv2ent_small(ent)) {
13349314006dSRobin Murphy 		exynos_iommu_set_pte(ent, 0);
13352a96536eSKyongHo Cho 		size = SPAGE_SIZE;
1336bfa00489SMarek Szyprowski 		domain->lv2entcnt[lv1ent_offset(iova)] += 1;
13372a96536eSKyongHo Cho 		goto done;
13382a96536eSKyongHo Cho 	}
13392a96536eSKyongHo Cho 
13402a96536eSKyongHo Cho 	/* lv1ent_large(ent) == true here */
13410bf4e54dSCho KyongHo 	if (WARN_ON(size < LPAGE_SIZE)) {
134261128f08SCho KyongHo 		err_pgsize = LPAGE_SIZE;
134361128f08SCho KyongHo 		goto err;
134461128f08SCho KyongHo 	}
13452a96536eSKyongHo Cho 
13465e3435ebSMarek Szyprowski 	dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
13475e3435ebSMarek Szyprowski 				sizeof(*ent) * SPAGES_PER_LPAGE,
13485e3435ebSMarek Szyprowski 				DMA_TO_DEVICE);
13492a96536eSKyongHo Cho 	memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
13505e3435ebSMarek Szyprowski 	dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
13515e3435ebSMarek Szyprowski 				   sizeof(*ent) * SPAGES_PER_LPAGE,
13525e3435ebSMarek Szyprowski 				   DMA_TO_DEVICE);
13532a96536eSKyongHo Cho 	size = LPAGE_SIZE;
1354bfa00489SMarek Szyprowski 	domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
13552a96536eSKyongHo Cho done:
1356bfa00489SMarek Szyprowski 	spin_unlock_irqrestore(&domain->pgtablelock, flags);
13572a96536eSKyongHo Cho 
1358bfa00489SMarek Szyprowski 	exynos_iommu_tlb_invalidate_entry(domain, iova, size);
13592a96536eSKyongHo Cho 
13602a96536eSKyongHo Cho 	return size;
136161128f08SCho KyongHo err:
1362bfa00489SMarek Szyprowski 	spin_unlock_irqrestore(&domain->pgtablelock, flags);
136361128f08SCho KyongHo 
13640bf4e54dSCho KyongHo 	pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
136561128f08SCho KyongHo 		__func__, size, iova, err_pgsize);
136661128f08SCho KyongHo 
136761128f08SCho KyongHo 	return 0;
13682a96536eSKyongHo Cho }
13692a96536eSKyongHo Cho 
exynos_iommu_iova_to_phys(struct iommu_domain * iommu_domain,dma_addr_t iova)1370bfa00489SMarek Szyprowski static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
1371bb5547acSVarun Sethi 					  dma_addr_t iova)
13722a96536eSKyongHo Cho {
1373bfa00489SMarek Szyprowski 	struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
1374d09d78fcSCho KyongHo 	sysmmu_pte_t *entry;
13752a96536eSKyongHo Cho 	unsigned long flags;
13762a96536eSKyongHo Cho 	phys_addr_t phys = 0;
13772a96536eSKyongHo Cho 
1378bfa00489SMarek Szyprowski 	spin_lock_irqsave(&domain->pgtablelock, flags);
13792a96536eSKyongHo Cho 
1380bfa00489SMarek Szyprowski 	entry = section_entry(domain->pgtable, iova);
13812a96536eSKyongHo Cho 
13822a96536eSKyongHo Cho 	if (lv1ent_section(entry)) {
13832a96536eSKyongHo Cho 		phys = section_phys(entry) + section_offs(iova);
13842a96536eSKyongHo Cho 	} else if (lv1ent_page(entry)) {
13852a96536eSKyongHo Cho 		entry = page_entry(entry, iova);
13862a96536eSKyongHo Cho 
13872a96536eSKyongHo Cho 		if (lv2ent_large(entry))
13882a96536eSKyongHo Cho 			phys = lpage_phys(entry) + lpage_offs(iova);
13892a96536eSKyongHo Cho 		else if (lv2ent_small(entry))
13902a96536eSKyongHo Cho 			phys = spage_phys(entry) + spage_offs(iova);
13912a96536eSKyongHo Cho 	}
13922a96536eSKyongHo Cho 
1393bfa00489SMarek Szyprowski 	spin_unlock_irqrestore(&domain->pgtablelock, flags);
13942a96536eSKyongHo Cho 
13952a96536eSKyongHo Cho 	return phys;
13962a96536eSKyongHo Cho }
13972a96536eSKyongHo Cho 
exynos_iommu_probe_device(struct device * dev)13983c51c054SJoerg Roedel static struct iommu_device *exynos_iommu_probe_device(struct device *dev)
1399bf4a1c92SAntonios Motakis {
14000f45b04dSJoerg Roedel 	struct exynos_iommu_owner *owner = dev_iommu_priv_get(dev);
14017a974b29SMarek Szyprowski 	struct sysmmu_drvdata *data;
1402bf4a1c92SAntonios Motakis 
140306801db0SMarek Szyprowski 	if (!has_sysmmu(dev))
14043c51c054SJoerg Roedel 		return ERR_PTR(-ENODEV);
1405bf4a1c92SAntonios Motakis 
14067a974b29SMarek Szyprowski 	list_for_each_entry(data, &owner->controllers, owner_node) {
14077a974b29SMarek Szyprowski 		/*
14087a974b29SMarek Szyprowski 		 * SYSMMU will be runtime activated via device link
14097a974b29SMarek Szyprowski 		 * (dependency) to its master device, so there are no
14107a974b29SMarek Szyprowski 		 * direct calls to pm_runtime_get/put in this driver.
14117a974b29SMarek Szyprowski 		 */
14127a974b29SMarek Szyprowski 		data->link = device_link_add(dev, data->sysmmu,
1413ea4f6400SRafael J. Wysocki 					     DL_FLAG_STATELESS |
14147a974b29SMarek Szyprowski 					     DL_FLAG_PM_RUNTIME);
14157a974b29SMarek Szyprowski 	}
1416bf4a1c92SAntonios Motakis 
141766ae88e7SJoerg Roedel 	/* There is always at least one entry, see exynos_iommu_of_xlate() */
141866ae88e7SJoerg Roedel 	data = list_first_entry(&owner->controllers,
141966ae88e7SJoerg Roedel 				struct sysmmu_drvdata, owner_node);
142066ae88e7SJoerg Roedel 
14213c51c054SJoerg Roedel 	return &data->iommu;
1422bf4a1c92SAntonios Motakis }
1423bf4a1c92SAntonios Motakis 
exynos_iommu_release_device(struct device * dev)1424f91bf327SMarek Szyprowski static void exynos_iommu_release_device(struct device *dev)
1425f91bf327SMarek Szyprowski {
1426f91bf327SMarek Szyprowski 	struct exynos_iommu_owner *owner = dev_iommu_priv_get(dev);
1427f91bf327SMarek Szyprowski 	struct sysmmu_drvdata *data;
1428f91bf327SMarek Szyprowski 
1429b3d14960SJason Gunthorpe 	WARN_ON(exynos_iommu_identity_attach(&exynos_identity_domain, dev));
14307a974b29SMarek Szyprowski 
14317a974b29SMarek Szyprowski 	list_for_each_entry(data, &owner->controllers, owner_node)
14327a974b29SMarek Szyprowski 		device_link_del(data->link);
1433bf4a1c92SAntonios Motakis }
1434bf4a1c92SAntonios Motakis 
exynos_iommu_of_xlate(struct device * dev,const struct of_phandle_args * spec)1435aa759fd3SMarek Szyprowski static int exynos_iommu_of_xlate(struct device *dev,
1436b42a905bSKrzysztof Kozlowski 				 const struct of_phandle_args *spec)
1437aa759fd3SMarek Szyprowski {
1438aa759fd3SMarek Szyprowski 	struct platform_device *sysmmu = of_find_device_by_node(spec->np);
14390f45b04dSJoerg Roedel 	struct exynos_iommu_owner *owner = dev_iommu_priv_get(dev);
14400bd5a0c7SMarek Szyprowski 	struct sysmmu_drvdata *data, *entry;
1441aa759fd3SMarek Szyprowski 
1442aa759fd3SMarek Szyprowski 	if (!sysmmu)
1443aa759fd3SMarek Szyprowski 		return -ENODEV;
1444aa759fd3SMarek Szyprowski 
1445aa759fd3SMarek Szyprowski 	data = platform_get_drvdata(sysmmu);
14461a260449SYu Kuai 	if (!data) {
14471a260449SYu Kuai 		put_device(&sysmmu->dev);
1448aa759fd3SMarek Szyprowski 		return -ENODEV;
14491a260449SYu Kuai 	}
1450aa759fd3SMarek Szyprowski 
1451aa759fd3SMarek Szyprowski 	if (!owner) {
1452aa759fd3SMarek Szyprowski 		owner = kzalloc(sizeof(*owner), GFP_KERNEL);
14531a260449SYu Kuai 		if (!owner) {
14541a260449SYu Kuai 			put_device(&sysmmu->dev);
1455aa759fd3SMarek Szyprowski 			return -ENOMEM;
14561a260449SYu Kuai 		}
1457aa759fd3SMarek Szyprowski 
1458aa759fd3SMarek Szyprowski 		INIT_LIST_HEAD(&owner->controllers);
14599b265536SMarek Szyprowski 		mutex_init(&owner->rpm_lock);
1460b3d14960SJason Gunthorpe 		owner->domain = &exynos_identity_domain;
14610f45b04dSJoerg Roedel 		dev_iommu_priv_set(dev, owner);
1462aa759fd3SMarek Szyprowski 	}
1463aa759fd3SMarek Szyprowski 
14640bd5a0c7SMarek Szyprowski 	list_for_each_entry(entry, &owner->controllers, owner_node)
14650bd5a0c7SMarek Szyprowski 		if (entry == data)
14660bd5a0c7SMarek Szyprowski 			return 0;
14670bd5a0c7SMarek Szyprowski 
1468aa759fd3SMarek Szyprowski 	list_add_tail(&data->owner_node, &owner->controllers);
146992798b45SMarek Szyprowski 	data->master = dev;
14702f5f44f2SMarek Szyprowski 
1471aa759fd3SMarek Szyprowski 	return 0;
1472aa759fd3SMarek Szyprowski }
1473aa759fd3SMarek Szyprowski 
14740b9a3694SArvind Yadav static const struct iommu_ops exynos_iommu_ops = {
1475b3d14960SJason Gunthorpe 	.identity_domain = &exynos_identity_domain,
14763529375eSJason Gunthorpe 	.domain_alloc_paging = exynos_iommu_domain_alloc_paging,
14776d7cf02aSRobin Murphy 	.device_group = generic_device_group,
14783c51c054SJoerg Roedel 	.probe_device = exynos_iommu_probe_device,
14793c51c054SJoerg Roedel 	.release_device = exynos_iommu_release_device,
14802a96536eSKyongHo Cho 	.pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
1481aa759fd3SMarek Szyprowski 	.of_xlate = exynos_iommu_of_xlate,
14829a630a4bSLu Baolu 	.default_domain_ops = &(const struct iommu_domain_ops) {
14839a630a4bSLu Baolu 		.attach_dev	= exynos_iommu_attach_device,
1484983efefaSRobin Murphy 		.map_pages	= exynos_iommu_map,
1485983efefaSRobin Murphy 		.unmap_pages	= exynos_iommu_unmap,
14869a630a4bSLu Baolu 		.iova_to_phys	= exynos_iommu_iova_to_phys,
14879a630a4bSLu Baolu 		.free		= exynos_iommu_domain_free,
14889a630a4bSLu Baolu 	}
14892a96536eSKyongHo Cho };
14902a96536eSKyongHo Cho 
exynos_iommu_init(void)14912a96536eSKyongHo Cho static int __init exynos_iommu_init(void)
14922a96536eSKyongHo Cho {
1493dc98b848SRobin Murphy 	struct device_node *np;
14942a96536eSKyongHo Cho 	int ret;
14952a96536eSKyongHo Cho 
1496dc98b848SRobin Murphy 	np = of_find_matching_node(NULL, sysmmu_of_match);
1497dc98b848SRobin Murphy 	if (!np)
1498dc98b848SRobin Murphy 		return 0;
1499dc98b848SRobin Murphy 
1500dc98b848SRobin Murphy 	of_node_put(np);
1501dc98b848SRobin Murphy 
1502734c3c73SCho KyongHo 	lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1503734c3c73SCho KyongHo 				LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1504734c3c73SCho KyongHo 	if (!lv2table_kmem_cache) {
1505734c3c73SCho KyongHo 		pr_err("%s: Failed to create kmem cache\n", __func__);
1506734c3c73SCho KyongHo 		return -ENOMEM;
1507734c3c73SCho KyongHo 	}
1508734c3c73SCho KyongHo 
150966a7ed84SCho KyongHo 	zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
151066a7ed84SCho KyongHo 	if (zero_lv2_table == NULL) {
151166a7ed84SCho KyongHo 		pr_err("%s: Failed to allocate zero level2 page table\n",
151266a7ed84SCho KyongHo 			__func__);
151366a7ed84SCho KyongHo 		ret = -ENOMEM;
151466a7ed84SCho KyongHo 		goto err_zero_lv2;
151566a7ed84SCho KyongHo 	}
151666a7ed84SCho KyongHo 
1517bbc4d205SMarek Szyprowski 	ret = platform_driver_register(&exynos_sysmmu_driver);
1518bbc4d205SMarek Szyprowski 	if (ret) {
1519bbc4d205SMarek Szyprowski 		pr_err("%s: Failed to register driver\n", __func__);
1520bbc4d205SMarek Szyprowski 		goto err_reg_driver;
1521bbc4d205SMarek Szyprowski 	}
1522bbc4d205SMarek Szyprowski 
1523734c3c73SCho KyongHo 	return 0;
1524734c3c73SCho KyongHo err_reg_driver:
152553719876SYang Yingliang 	kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1526bbc4d205SMarek Szyprowski err_zero_lv2:
1527734c3c73SCho KyongHo 	kmem_cache_destroy(lv2table_kmem_cache);
15282a96536eSKyongHo Cho 	return ret;
15292a96536eSKyongHo Cho }
1530928055a0SMarek Szyprowski core_initcall(exynos_iommu_init);
1531