1 /* 2 * Copyright (C) 2013, NVIDIA Corporation. All rights reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sub license, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the 12 * next paragraph) shall be included in all copies or substantial portions 13 * of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 21 * DEALINGS IN THE SOFTWARE. 22 */ 23 24 #include <linux/delay.h> 25 #include <linux/gpio/consumer.h> 26 #include <linux/i2c.h> 27 #include <linux/media-bus-format.h> 28 #include <linux/module.h> 29 #include <linux/of_device.h> 30 #include <linux/of_platform.h> 31 #include <linux/platform_device.h> 32 #include <linux/pm_runtime.h> 33 #include <linux/regulator/consumer.h> 34 35 #include <video/display_timing.h> 36 #include <video/of_display_timing.h> 37 #include <video/videomode.h> 38 39 #include <drm/drm_crtc.h> 40 #include <drm/drm_device.h> 41 #include <drm/drm_edid.h> 42 #include <drm/drm_mipi_dsi.h> 43 #include <drm/drm_panel.h> 44 #include <drm/drm_of.h> 45 46 /** 47 * struct panel_desc - Describes a simple panel. 48 */ 49 struct panel_desc { 50 /** 51 * @modes: Pointer to array of fixed modes appropriate for this panel. 52 * 53 * If only one mode then this can just be the address of the mode. 54 * NOTE: cannot be used with "timings" and also if this is specified 55 * then you cannot override the mode in the device tree. 56 */ 57 const struct drm_display_mode *modes; 58 59 /** @num_modes: Number of elements in modes array. */ 60 unsigned int num_modes; 61 62 /** 63 * @timings: Pointer to array of display timings 64 * 65 * NOTE: cannot be used with "modes" and also these will be used to 66 * validate a device tree override if one is present. 67 */ 68 const struct display_timing *timings; 69 70 /** @num_timings: Number of elements in timings array. */ 71 unsigned int num_timings; 72 73 /** @bpc: Bits per color. */ 74 unsigned int bpc; 75 76 /** @size: Structure containing the physical size of this panel. */ 77 struct { 78 /** 79 * @size.width: Width (in mm) of the active display area. 80 */ 81 unsigned int width; 82 83 /** 84 * @size.height: Height (in mm) of the active display area. 85 */ 86 unsigned int height; 87 } size; 88 89 /** @delay: Structure containing various delay values for this panel. */ 90 struct { 91 /** 92 * @delay.prepare: Time for the panel to become ready. 93 * 94 * The time (in milliseconds) that it takes for the panel to 95 * become ready and start receiving video data 96 */ 97 unsigned int prepare; 98 99 /** 100 * @delay.enable: Time for the panel to display a valid frame. 101 * 102 * The time (in milliseconds) that it takes for the panel to 103 * display the first valid frame after starting to receive 104 * video data. 105 */ 106 unsigned int enable; 107 108 /** 109 * @delay.disable: Time for the panel to turn the display off. 110 * 111 * The time (in milliseconds) that it takes for the panel to 112 * turn the display off (no content is visible). 113 */ 114 unsigned int disable; 115 116 /** 117 * @delay.unprepare: Time to power down completely. 118 * 119 * The time (in milliseconds) that it takes for the panel 120 * to power itself down completely. 121 * 122 * This time is used to prevent a future "prepare" from 123 * starting until at least this many milliseconds has passed. 124 * If at prepare time less time has passed since unprepare 125 * finished, the driver waits for the remaining time. 126 */ 127 unsigned int unprepare; 128 } delay; 129 130 /** @bus_format: See MEDIA_BUS_FMT_... defines. */ 131 u32 bus_format; 132 133 /** @bus_flags: See DRM_BUS_FLAG_... defines. */ 134 u32 bus_flags; 135 136 /** @connector_type: LVDS, eDP, DSI, DPI, etc. */ 137 int connector_type; 138 }; 139 140 struct panel_desc_dsi { 141 struct panel_desc desc; 142 143 unsigned long flags; 144 enum mipi_dsi_pixel_format format; 145 unsigned int lanes; 146 }; 147 148 struct panel_simple { 149 struct drm_panel base; 150 151 ktime_t unprepared_time; 152 153 const struct panel_desc *desc; 154 155 struct regulator *supply; 156 struct i2c_adapter *ddc; 157 158 struct gpio_desc *enable_gpio; 159 160 const struct drm_edid *drm_edid; 161 162 struct drm_display_mode override_mode; 163 164 enum drm_panel_orientation orientation; 165 }; 166 167 static inline struct panel_simple *to_panel_simple(struct drm_panel *panel) 168 { 169 return container_of(panel, struct panel_simple, base); 170 } 171 172 static unsigned int panel_simple_get_timings_modes(struct panel_simple *panel, 173 struct drm_connector *connector) 174 { 175 struct drm_display_mode *mode; 176 unsigned int i, num = 0; 177 178 for (i = 0; i < panel->desc->num_timings; i++) { 179 const struct display_timing *dt = &panel->desc->timings[i]; 180 struct videomode vm; 181 182 videomode_from_timing(dt, &vm); 183 mode = drm_mode_create(connector->dev); 184 if (!mode) { 185 dev_err(panel->base.dev, "failed to add mode %ux%u\n", 186 dt->hactive.typ, dt->vactive.typ); 187 continue; 188 } 189 190 drm_display_mode_from_videomode(&vm, mode); 191 192 mode->type |= DRM_MODE_TYPE_DRIVER; 193 194 if (panel->desc->num_timings == 1) 195 mode->type |= DRM_MODE_TYPE_PREFERRED; 196 197 drm_mode_probed_add(connector, mode); 198 num++; 199 } 200 201 return num; 202 } 203 204 static unsigned int panel_simple_get_display_modes(struct panel_simple *panel, 205 struct drm_connector *connector) 206 { 207 struct drm_display_mode *mode; 208 unsigned int i, num = 0; 209 210 for (i = 0; i < panel->desc->num_modes; i++) { 211 const struct drm_display_mode *m = &panel->desc->modes[i]; 212 213 mode = drm_mode_duplicate(connector->dev, m); 214 if (!mode) { 215 dev_err(panel->base.dev, "failed to add mode %ux%u@%u\n", 216 m->hdisplay, m->vdisplay, 217 drm_mode_vrefresh(m)); 218 continue; 219 } 220 221 mode->type |= DRM_MODE_TYPE_DRIVER; 222 223 if (panel->desc->num_modes == 1) 224 mode->type |= DRM_MODE_TYPE_PREFERRED; 225 226 drm_mode_set_name(mode); 227 228 drm_mode_probed_add(connector, mode); 229 num++; 230 } 231 232 return num; 233 } 234 235 static int panel_simple_get_non_edid_modes(struct panel_simple *panel, 236 struct drm_connector *connector) 237 { 238 struct drm_display_mode *mode; 239 bool has_override = panel->override_mode.type; 240 unsigned int num = 0; 241 242 if (!panel->desc) 243 return 0; 244 245 if (has_override) { 246 mode = drm_mode_duplicate(connector->dev, 247 &panel->override_mode); 248 if (mode) { 249 drm_mode_probed_add(connector, mode); 250 num = 1; 251 } else { 252 dev_err(panel->base.dev, "failed to add override mode\n"); 253 } 254 } 255 256 /* Only add timings if override was not there or failed to validate */ 257 if (num == 0 && panel->desc->num_timings) 258 num = panel_simple_get_timings_modes(panel, connector); 259 260 /* 261 * Only add fixed modes if timings/override added no mode. 262 * 263 * We should only ever have either the display timings specified 264 * or a fixed mode. Anything else is rather bogus. 265 */ 266 WARN_ON(panel->desc->num_timings && panel->desc->num_modes); 267 if (num == 0) 268 num = panel_simple_get_display_modes(panel, connector); 269 270 connector->display_info.bpc = panel->desc->bpc; 271 connector->display_info.width_mm = panel->desc->size.width; 272 connector->display_info.height_mm = panel->desc->size.height; 273 if (panel->desc->bus_format) 274 drm_display_info_set_bus_formats(&connector->display_info, 275 &panel->desc->bus_format, 1); 276 connector->display_info.bus_flags = panel->desc->bus_flags; 277 278 return num; 279 } 280 281 static void panel_simple_wait(ktime_t start_ktime, unsigned int min_ms) 282 { 283 ktime_t now_ktime, min_ktime; 284 285 if (!min_ms) 286 return; 287 288 min_ktime = ktime_add(start_ktime, ms_to_ktime(min_ms)); 289 now_ktime = ktime_get_boottime(); 290 291 if (ktime_before(now_ktime, min_ktime)) 292 msleep(ktime_to_ms(ktime_sub(min_ktime, now_ktime)) + 1); 293 } 294 295 static int panel_simple_disable(struct drm_panel *panel) 296 { 297 struct panel_simple *p = to_panel_simple(panel); 298 299 if (p->desc->delay.disable) 300 msleep(p->desc->delay.disable); 301 302 return 0; 303 } 304 305 static int panel_simple_suspend(struct device *dev) 306 { 307 struct panel_simple *p = dev_get_drvdata(dev); 308 309 gpiod_set_value_cansleep(p->enable_gpio, 0); 310 regulator_disable(p->supply); 311 p->unprepared_time = ktime_get_boottime(); 312 313 drm_edid_free(p->drm_edid); 314 p->drm_edid = NULL; 315 316 return 0; 317 } 318 319 static int panel_simple_unprepare(struct drm_panel *panel) 320 { 321 int ret; 322 323 pm_runtime_mark_last_busy(panel->dev); 324 ret = pm_runtime_put_autosuspend(panel->dev); 325 if (ret < 0) 326 return ret; 327 328 return 0; 329 } 330 331 static int panel_simple_resume(struct device *dev) 332 { 333 struct panel_simple *p = dev_get_drvdata(dev); 334 int err; 335 336 panel_simple_wait(p->unprepared_time, p->desc->delay.unprepare); 337 338 err = regulator_enable(p->supply); 339 if (err < 0) { 340 dev_err(dev, "failed to enable supply: %d\n", err); 341 return err; 342 } 343 344 gpiod_set_value_cansleep(p->enable_gpio, 1); 345 346 if (p->desc->delay.prepare) 347 msleep(p->desc->delay.prepare); 348 349 return 0; 350 } 351 352 static int panel_simple_prepare(struct drm_panel *panel) 353 { 354 int ret; 355 356 ret = pm_runtime_get_sync(panel->dev); 357 if (ret < 0) { 358 pm_runtime_put_autosuspend(panel->dev); 359 return ret; 360 } 361 362 return 0; 363 } 364 365 static int panel_simple_enable(struct drm_panel *panel) 366 { 367 struct panel_simple *p = to_panel_simple(panel); 368 369 if (p->desc->delay.enable) 370 msleep(p->desc->delay.enable); 371 372 return 0; 373 } 374 375 static int panel_simple_get_modes(struct drm_panel *panel, 376 struct drm_connector *connector) 377 { 378 struct panel_simple *p = to_panel_simple(panel); 379 int num = 0; 380 381 /* probe EDID if a DDC bus is available */ 382 if (p->ddc) { 383 pm_runtime_get_sync(panel->dev); 384 385 if (!p->drm_edid) 386 p->drm_edid = drm_edid_read_ddc(connector, p->ddc); 387 388 drm_edid_connector_update(connector, p->drm_edid); 389 390 num += drm_edid_connector_add_modes(connector); 391 392 pm_runtime_mark_last_busy(panel->dev); 393 pm_runtime_put_autosuspend(panel->dev); 394 } 395 396 /* add hard-coded panel modes */ 397 num += panel_simple_get_non_edid_modes(p, connector); 398 399 /* 400 * TODO: Remove once all drm drivers call 401 * drm_connector_set_orientation_from_panel() 402 */ 403 drm_connector_set_panel_orientation(connector, p->orientation); 404 405 return num; 406 } 407 408 static int panel_simple_get_timings(struct drm_panel *panel, 409 unsigned int num_timings, 410 struct display_timing *timings) 411 { 412 struct panel_simple *p = to_panel_simple(panel); 413 unsigned int i; 414 415 if (p->desc->num_timings < num_timings) 416 num_timings = p->desc->num_timings; 417 418 if (timings) 419 for (i = 0; i < num_timings; i++) 420 timings[i] = p->desc->timings[i]; 421 422 return p->desc->num_timings; 423 } 424 425 static enum drm_panel_orientation panel_simple_get_orientation(struct drm_panel *panel) 426 { 427 struct panel_simple *p = to_panel_simple(panel); 428 429 return p->orientation; 430 } 431 432 static const struct drm_panel_funcs panel_simple_funcs = { 433 .disable = panel_simple_disable, 434 .unprepare = panel_simple_unprepare, 435 .prepare = panel_simple_prepare, 436 .enable = panel_simple_enable, 437 .get_modes = panel_simple_get_modes, 438 .get_orientation = panel_simple_get_orientation, 439 .get_timings = panel_simple_get_timings, 440 }; 441 442 static struct panel_desc *panel_dpi_probe(struct device *dev) 443 { 444 struct display_timing *timing; 445 const struct device_node *np; 446 struct panel_desc *desc; 447 unsigned int bus_flags; 448 struct videomode vm; 449 int ret; 450 451 np = dev->of_node; 452 desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL); 453 if (!desc) 454 return ERR_PTR(-ENOMEM); 455 456 timing = devm_kzalloc(dev, sizeof(*timing), GFP_KERNEL); 457 if (!timing) 458 return ERR_PTR(-ENOMEM); 459 460 ret = of_get_display_timing(np, "panel-timing", timing); 461 if (ret < 0) { 462 dev_err(dev, "%pOF: no panel-timing node found for \"panel-dpi\" binding\n", 463 np); 464 return ERR_PTR(ret); 465 } 466 467 desc->timings = timing; 468 desc->num_timings = 1; 469 470 of_property_read_u32(np, "width-mm", &desc->size.width); 471 of_property_read_u32(np, "height-mm", &desc->size.height); 472 473 /* Extract bus_flags from display_timing */ 474 bus_flags = 0; 475 vm.flags = timing->flags; 476 drm_bus_flags_from_videomode(&vm, &bus_flags); 477 desc->bus_flags = bus_flags; 478 479 /* We do not know the connector for the DT node, so guess it */ 480 desc->connector_type = DRM_MODE_CONNECTOR_DPI; 481 482 return desc; 483 } 484 485 #define PANEL_SIMPLE_BOUNDS_CHECK(to_check, bounds, field) \ 486 (to_check->field.typ >= bounds->field.min && \ 487 to_check->field.typ <= bounds->field.max) 488 static void panel_simple_parse_panel_timing_node(struct device *dev, 489 struct panel_simple *panel, 490 const struct display_timing *ot) 491 { 492 const struct panel_desc *desc = panel->desc; 493 struct videomode vm; 494 unsigned int i; 495 496 if (WARN_ON(desc->num_modes)) { 497 dev_err(dev, "Reject override mode: panel has a fixed mode\n"); 498 return; 499 } 500 if (WARN_ON(!desc->num_timings)) { 501 dev_err(dev, "Reject override mode: no timings specified\n"); 502 return; 503 } 504 505 for (i = 0; i < panel->desc->num_timings; i++) { 506 const struct display_timing *dt = &panel->desc->timings[i]; 507 508 if (!PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hactive) || 509 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hfront_porch) || 510 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hback_porch) || 511 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hsync_len) || 512 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vactive) || 513 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vfront_porch) || 514 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vback_porch) || 515 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vsync_len)) 516 continue; 517 518 if (ot->flags != dt->flags) 519 continue; 520 521 videomode_from_timing(ot, &vm); 522 drm_display_mode_from_videomode(&vm, &panel->override_mode); 523 panel->override_mode.type |= DRM_MODE_TYPE_DRIVER | 524 DRM_MODE_TYPE_PREFERRED; 525 break; 526 } 527 528 if (WARN_ON(!panel->override_mode.type)) 529 dev_err(dev, "Reject override mode: No display_timing found\n"); 530 } 531 532 static int panel_simple_override_nondefault_lvds_datamapping(struct device *dev, 533 struct panel_simple *panel) 534 { 535 int ret, bpc; 536 537 ret = drm_of_lvds_get_data_mapping(dev->of_node); 538 if (ret < 0) { 539 if (ret == -EINVAL) 540 dev_warn(dev, "Ignore invalid data-mapping property\n"); 541 542 /* 543 * Ignore non-existing or malformatted property, fallback to 544 * default data-mapping, and return 0. 545 */ 546 return 0; 547 } 548 549 switch (ret) { 550 default: 551 WARN_ON(1); 552 fallthrough; 553 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 554 fallthrough; 555 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 556 bpc = 8; 557 break; 558 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 559 bpc = 6; 560 } 561 562 if (panel->desc->bpc != bpc || panel->desc->bus_format != ret) { 563 struct panel_desc *override_desc; 564 565 override_desc = devm_kmemdup(dev, panel->desc, sizeof(*panel->desc), GFP_KERNEL); 566 if (!override_desc) 567 return -ENOMEM; 568 569 override_desc->bus_format = ret; 570 override_desc->bpc = bpc; 571 panel->desc = override_desc; 572 } 573 574 return 0; 575 } 576 577 static const struct panel_desc *panel_simple_get_desc(struct device *dev) 578 { 579 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI) && 580 dev_is_mipi_dsi(dev)) { 581 const struct panel_desc_dsi *dsi_desc; 582 583 dsi_desc = of_device_get_match_data(dev); 584 if (!dsi_desc) 585 return ERR_PTR(-ENODEV); 586 587 return &dsi_desc->desc; 588 } 589 590 if (dev_is_platform(dev)) { 591 const struct panel_desc *desc; 592 593 desc = of_device_get_match_data(dev); 594 if (!desc) { 595 /* 596 * panel-dpi probes without a descriptor and 597 * panel_dpi_probe() will initialize one for us 598 * based on the device tree. 599 */ 600 if (of_device_is_compatible(dev->of_node, "panel-dpi")) 601 return panel_dpi_probe(dev); 602 else 603 return ERR_PTR(-ENODEV); 604 } 605 606 return desc; 607 } 608 609 return ERR_PTR(-ENODEV); 610 } 611 612 static struct panel_simple *panel_simple_probe(struct device *dev) 613 { 614 const struct panel_desc *desc; 615 struct panel_simple *panel; 616 struct display_timing dt; 617 struct device_node *ddc; 618 int connector_type; 619 u32 bus_flags; 620 int err; 621 622 desc = panel_simple_get_desc(dev); 623 if (IS_ERR(desc)) 624 return ERR_CAST(desc); 625 626 panel = devm_drm_panel_alloc(dev, struct panel_simple, base, 627 &panel_simple_funcs, desc->connector_type); 628 if (IS_ERR(panel)) 629 return ERR_CAST(panel); 630 631 panel->desc = desc; 632 633 panel->supply = devm_regulator_get(dev, "power"); 634 if (IS_ERR(panel->supply)) 635 return ERR_CAST(panel->supply); 636 637 panel->enable_gpio = devm_gpiod_get_optional(dev, "enable", 638 GPIOD_OUT_LOW); 639 if (IS_ERR(panel->enable_gpio)) 640 return dev_err_cast_probe(dev, panel->enable_gpio, 641 "failed to request GPIO\n"); 642 643 err = of_drm_get_panel_orientation(dev->of_node, &panel->orientation); 644 if (err) { 645 dev_err(dev, "%pOF: failed to get orientation %d\n", dev->of_node, err); 646 return ERR_PTR(err); 647 } 648 649 ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0); 650 if (ddc) { 651 panel->ddc = of_find_i2c_adapter_by_node(ddc); 652 of_node_put(ddc); 653 654 if (!panel->ddc) 655 return ERR_PTR(-EPROBE_DEFER); 656 } 657 658 if (!of_device_is_compatible(dev->of_node, "panel-dpi") && 659 !of_get_display_timing(dev->of_node, "panel-timing", &dt)) 660 panel_simple_parse_panel_timing_node(dev, panel, &dt); 661 662 if (desc->connector_type == DRM_MODE_CONNECTOR_LVDS) { 663 /* Optional data-mapping property for overriding bus format */ 664 err = panel_simple_override_nondefault_lvds_datamapping(dev, panel); 665 if (err) 666 goto free_ddc; 667 } 668 669 connector_type = desc->connector_type; 670 /* Catch common mistakes for panels. */ 671 switch (connector_type) { 672 case 0: 673 dev_warn(dev, "Specify missing connector_type\n"); 674 connector_type = DRM_MODE_CONNECTOR_DPI; 675 break; 676 case DRM_MODE_CONNECTOR_LVDS: 677 WARN_ON(desc->bus_flags & 678 ~(DRM_BUS_FLAG_DE_LOW | 679 DRM_BUS_FLAG_DE_HIGH | 680 DRM_BUS_FLAG_DATA_MSB_TO_LSB | 681 DRM_BUS_FLAG_DATA_LSB_TO_MSB)); 682 WARN_ON(desc->bus_format != MEDIA_BUS_FMT_RGB666_1X7X3_SPWG && 683 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_SPWG && 684 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA); 685 WARN_ON(desc->bus_format == MEDIA_BUS_FMT_RGB666_1X7X3_SPWG && 686 desc->bpc != 6); 687 WARN_ON((desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_SPWG || 688 desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA) && 689 desc->bpc != 8); 690 break; 691 case DRM_MODE_CONNECTOR_eDP: 692 dev_warn(dev, "eDP panels moved to panel-edp\n"); 693 err = -EINVAL; 694 goto free_ddc; 695 case DRM_MODE_CONNECTOR_DSI: 696 if (desc->bpc != 6 && desc->bpc != 8) 697 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc); 698 break; 699 case DRM_MODE_CONNECTOR_DPI: 700 bus_flags = DRM_BUS_FLAG_DE_LOW | 701 DRM_BUS_FLAG_DE_HIGH | 702 DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE | 703 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 704 DRM_BUS_FLAG_DATA_MSB_TO_LSB | 705 DRM_BUS_FLAG_DATA_LSB_TO_MSB | 706 DRM_BUS_FLAG_SYNC_SAMPLE_POSEDGE | 707 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE; 708 if (desc->bus_flags & ~bus_flags) 709 dev_warn(dev, "Unexpected bus_flags(%d)\n", desc->bus_flags & ~bus_flags); 710 if (!(desc->bus_flags & bus_flags)) 711 dev_warn(dev, "Specify missing bus_flags\n"); 712 if (desc->bus_format == 0) 713 dev_warn(dev, "Specify missing bus_format\n"); 714 if (desc->bpc != 6 && desc->bpc != 8) 715 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc); 716 break; 717 default: 718 dev_warn(dev, "Specify a valid connector_type: %d\n", desc->connector_type); 719 connector_type = DRM_MODE_CONNECTOR_DPI; 720 break; 721 } 722 723 dev_set_drvdata(dev, panel); 724 725 /* 726 * We use runtime PM for prepare / unprepare since those power the panel 727 * on and off and those can be very slow operations. This is important 728 * to optimize powering the panel on briefly to read the EDID before 729 * fully enabling the panel. 730 */ 731 pm_runtime_enable(dev); 732 pm_runtime_set_autosuspend_delay(dev, 1000); 733 pm_runtime_use_autosuspend(dev); 734 735 err = drm_panel_of_backlight(&panel->base); 736 if (err) { 737 dev_err_probe(dev, err, "Could not find backlight\n"); 738 goto disable_pm_runtime; 739 } 740 741 drm_panel_add(&panel->base); 742 743 return panel; 744 745 disable_pm_runtime: 746 pm_runtime_dont_use_autosuspend(dev); 747 pm_runtime_disable(dev); 748 free_ddc: 749 if (panel->ddc) 750 put_device(&panel->ddc->dev); 751 752 return ERR_PTR(err); 753 } 754 755 static void panel_simple_shutdown(struct device *dev) 756 { 757 struct panel_simple *panel = dev_get_drvdata(dev); 758 759 /* 760 * NOTE: the following two calls don't really belong here. It is the 761 * responsibility of a correctly written DRM modeset driver to call 762 * drm_atomic_helper_shutdown() at shutdown time and that should 763 * cause the panel to be disabled / unprepared if needed. For now, 764 * however, we'll keep these calls due to the sheer number of 765 * different DRM modeset drivers used with panel-simple. Once we've 766 * confirmed that all DRM modeset drivers using this panel properly 767 * call drm_atomic_helper_shutdown() we can simply delete the two 768 * calls below. 769 * 770 * TO BE EXPLICIT: THE CALLS BELOW SHOULDN'T BE COPIED TO ANY NEW 771 * PANEL DRIVERS. 772 * 773 * FIXME: If we're still haven't figured out if all DRM modeset 774 * drivers properly call drm_atomic_helper_shutdown() but we _have_ 775 * managed to make sure that DRM modeset drivers get their shutdown() 776 * callback before the panel's shutdown() callback (perhaps using 777 * device link), we could add a WARN_ON here to help move forward. 778 */ 779 if (panel->base.enabled) 780 drm_panel_disable(&panel->base); 781 if (panel->base.prepared) 782 drm_panel_unprepare(&panel->base); 783 } 784 785 static void panel_simple_remove(struct device *dev) 786 { 787 struct panel_simple *panel = dev_get_drvdata(dev); 788 789 drm_panel_remove(&panel->base); 790 panel_simple_shutdown(dev); 791 792 pm_runtime_dont_use_autosuspend(dev); 793 pm_runtime_disable(dev); 794 if (panel->ddc) 795 put_device(&panel->ddc->dev); 796 } 797 798 static const struct drm_display_mode ampire_am_1280800n3tzqw_t00h_mode = { 799 .clock = 71100, 800 .hdisplay = 1280, 801 .hsync_start = 1280 + 40, 802 .hsync_end = 1280 + 40 + 80, 803 .htotal = 1280 + 40 + 80 + 40, 804 .vdisplay = 800, 805 .vsync_start = 800 + 3, 806 .vsync_end = 800 + 3 + 10, 807 .vtotal = 800 + 3 + 10 + 10, 808 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 809 }; 810 811 static const struct panel_desc ampire_am_1280800n3tzqw_t00h = { 812 .modes = &ire_am_1280800n3tzqw_t00h_mode, 813 .num_modes = 1, 814 .bpc = 8, 815 .size = { 816 .width = 217, 817 .height = 136, 818 }, 819 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 820 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 821 .connector_type = DRM_MODE_CONNECTOR_LVDS, 822 }; 823 824 static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = { 825 .clock = 9000, 826 .hdisplay = 480, 827 .hsync_start = 480 + 2, 828 .hsync_end = 480 + 2 + 41, 829 .htotal = 480 + 2 + 41 + 2, 830 .vdisplay = 272, 831 .vsync_start = 272 + 2, 832 .vsync_end = 272 + 2 + 10, 833 .vtotal = 272 + 2 + 10 + 2, 834 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 835 }; 836 837 static const struct panel_desc ampire_am_480272h3tmqw_t01h = { 838 .modes = &ire_am_480272h3tmqw_t01h_mode, 839 .num_modes = 1, 840 .bpc = 8, 841 .size = { 842 .width = 99, 843 .height = 58, 844 }, 845 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 846 }; 847 848 static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = { 849 .clock = 33333, 850 .hdisplay = 800, 851 .hsync_start = 800 + 0, 852 .hsync_end = 800 + 0 + 255, 853 .htotal = 800 + 0 + 255 + 0, 854 .vdisplay = 480, 855 .vsync_start = 480 + 2, 856 .vsync_end = 480 + 2 + 45, 857 .vtotal = 480 + 2 + 45 + 0, 858 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 859 }; 860 861 static const struct display_timing ampire_am_800480l1tmqw_t00h_timing = { 862 .pixelclock = { 29930000, 33260000, 36590000 }, 863 .hactive = { 800, 800, 800 }, 864 .hfront_porch = { 1, 40, 168 }, 865 .hback_porch = { 88, 88, 88 }, 866 .hsync_len = { 1, 128, 128 }, 867 .vactive = { 480, 480, 480 }, 868 .vfront_porch = { 1, 35, 37 }, 869 .vback_porch = { 8, 8, 8 }, 870 .vsync_len = { 1, 2, 2 }, 871 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 872 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 873 DISPLAY_FLAGS_SYNC_POSEDGE, 874 }; 875 876 static const struct panel_desc ampire_am_800480l1tmqw_t00h = { 877 .timings = &ire_am_800480l1tmqw_t00h_timing, 878 .num_timings = 1, 879 .bpc = 8, 880 .size = { 881 .width = 111, 882 .height = 67, 883 }, 884 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 885 .bus_flags = DRM_BUS_FLAG_DE_HIGH | 886 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 887 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE, 888 .connector_type = DRM_MODE_CONNECTOR_DPI, 889 }; 890 891 static const struct panel_desc ampire_am800480r3tmqwa1h = { 892 .modes = &ire_am800480r3tmqwa1h_mode, 893 .num_modes = 1, 894 .bpc = 6, 895 .size = { 896 .width = 152, 897 .height = 91, 898 }, 899 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 900 }; 901 902 static const struct display_timing ampire_am800600p5tmqw_tb8h_timing = { 903 .pixelclock = { 34500000, 39600000, 50400000 }, 904 .hactive = { 800, 800, 800 }, 905 .hfront_porch = { 12, 112, 312 }, 906 .hback_porch = { 87, 87, 48 }, 907 .hsync_len = { 1, 1, 40 }, 908 .vactive = { 600, 600, 600 }, 909 .vfront_porch = { 1, 21, 61 }, 910 .vback_porch = { 38, 38, 19 }, 911 .vsync_len = { 1, 1, 20 }, 912 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 913 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 914 DISPLAY_FLAGS_SYNC_POSEDGE, 915 }; 916 917 static const struct panel_desc ampire_am800600p5tmqwtb8h = { 918 .timings = &ire_am800600p5tmqw_tb8h_timing, 919 .num_timings = 1, 920 .bpc = 6, 921 .size = { 922 .width = 162, 923 .height = 122, 924 }, 925 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 926 .bus_flags = DRM_BUS_FLAG_DE_HIGH | 927 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 928 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE, 929 .connector_type = DRM_MODE_CONNECTOR_DPI, 930 }; 931 932 static const struct display_timing santek_st0700i5y_rbslw_f_timing = { 933 .pixelclock = { 26400000, 33300000, 46800000 }, 934 .hactive = { 800, 800, 800 }, 935 .hfront_porch = { 16, 210, 354 }, 936 .hback_porch = { 45, 36, 6 }, 937 .hsync_len = { 1, 10, 40 }, 938 .vactive = { 480, 480, 480 }, 939 .vfront_porch = { 7, 22, 147 }, 940 .vback_porch = { 22, 13, 3 }, 941 .vsync_len = { 1, 10, 20 }, 942 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 943 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE 944 }; 945 946 static const struct panel_desc armadeus_st0700_adapt = { 947 .timings = &santek_st0700i5y_rbslw_f_timing, 948 .num_timings = 1, 949 .bpc = 6, 950 .size = { 951 .width = 154, 952 .height = 86, 953 }, 954 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 955 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 956 }; 957 958 static const struct drm_display_mode auo_b101aw03_mode = { 959 .clock = 51450, 960 .hdisplay = 1024, 961 .hsync_start = 1024 + 156, 962 .hsync_end = 1024 + 156 + 8, 963 .htotal = 1024 + 156 + 8 + 156, 964 .vdisplay = 600, 965 .vsync_start = 600 + 16, 966 .vsync_end = 600 + 16 + 6, 967 .vtotal = 600 + 16 + 6 + 16, 968 }; 969 970 static const struct panel_desc auo_b101aw03 = { 971 .modes = &auo_b101aw03_mode, 972 .num_modes = 1, 973 .bpc = 6, 974 .size = { 975 .width = 223, 976 .height = 125, 977 }, 978 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 979 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 980 .connector_type = DRM_MODE_CONNECTOR_LVDS, 981 }; 982 983 static const struct drm_display_mode auo_b101xtn01_mode = { 984 .clock = 72000, 985 .hdisplay = 1366, 986 .hsync_start = 1366 + 20, 987 .hsync_end = 1366 + 20 + 70, 988 .htotal = 1366 + 20 + 70, 989 .vdisplay = 768, 990 .vsync_start = 768 + 14, 991 .vsync_end = 768 + 14 + 42, 992 .vtotal = 768 + 14 + 42, 993 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 994 }; 995 996 static const struct panel_desc auo_b101xtn01 = { 997 .modes = &auo_b101xtn01_mode, 998 .num_modes = 1, 999 .bpc = 6, 1000 .size = { 1001 .width = 223, 1002 .height = 125, 1003 }, 1004 }; 1005 1006 static const struct drm_display_mode auo_b116xw03_mode = { 1007 .clock = 70589, 1008 .hdisplay = 1366, 1009 .hsync_start = 1366 + 40, 1010 .hsync_end = 1366 + 40 + 40, 1011 .htotal = 1366 + 40 + 40 + 32, 1012 .vdisplay = 768, 1013 .vsync_start = 768 + 10, 1014 .vsync_end = 768 + 10 + 12, 1015 .vtotal = 768 + 10 + 12 + 6, 1016 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1017 }; 1018 1019 static const struct panel_desc auo_b116xw03 = { 1020 .modes = &auo_b116xw03_mode, 1021 .num_modes = 1, 1022 .bpc = 6, 1023 .size = { 1024 .width = 256, 1025 .height = 144, 1026 }, 1027 .delay = { 1028 .prepare = 1, 1029 .enable = 200, 1030 .disable = 200, 1031 .unprepare = 500, 1032 }, 1033 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 1034 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1035 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1036 }; 1037 1038 static const struct display_timing auo_g070vvn01_timings = { 1039 .pixelclock = { 33300000, 34209000, 45000000 }, 1040 .hactive = { 800, 800, 800 }, 1041 .hfront_porch = { 20, 40, 200 }, 1042 .hback_porch = { 87, 40, 1 }, 1043 .hsync_len = { 1, 48, 87 }, 1044 .vactive = { 480, 480, 480 }, 1045 .vfront_porch = { 5, 13, 200 }, 1046 .vback_porch = { 31, 31, 29 }, 1047 .vsync_len = { 1, 1, 3 }, 1048 }; 1049 1050 static const struct panel_desc auo_g070vvn01 = { 1051 .timings = &auo_g070vvn01_timings, 1052 .num_timings = 1, 1053 .bpc = 8, 1054 .size = { 1055 .width = 152, 1056 .height = 91, 1057 }, 1058 .delay = { 1059 .prepare = 200, 1060 .enable = 50, 1061 .disable = 50, 1062 .unprepare = 1000, 1063 }, 1064 }; 1065 1066 static const struct display_timing auo_g101evn010_timing = { 1067 .pixelclock = { 64000000, 68930000, 85000000 }, 1068 .hactive = { 1280, 1280, 1280 }, 1069 .hfront_porch = { 8, 64, 256 }, 1070 .hback_porch = { 8, 64, 256 }, 1071 .hsync_len = { 40, 168, 767 }, 1072 .vactive = { 800, 800, 800 }, 1073 .vfront_porch = { 4, 8, 100 }, 1074 .vback_porch = { 4, 8, 100 }, 1075 .vsync_len = { 8, 16, 223 }, 1076 }; 1077 1078 static const struct panel_desc auo_g101evn010 = { 1079 .timings = &auo_g101evn010_timing, 1080 .num_timings = 1, 1081 .bpc = 6, 1082 .size = { 1083 .width = 216, 1084 .height = 135, 1085 }, 1086 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 1087 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1088 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1089 }; 1090 1091 static const struct drm_display_mode auo_g104sn02_mode = { 1092 .clock = 40000, 1093 .hdisplay = 800, 1094 .hsync_start = 800 + 40, 1095 .hsync_end = 800 + 40 + 216, 1096 .htotal = 800 + 40 + 216 + 128, 1097 .vdisplay = 600, 1098 .vsync_start = 600 + 10, 1099 .vsync_end = 600 + 10 + 35, 1100 .vtotal = 600 + 10 + 35 + 2, 1101 }; 1102 1103 static const struct panel_desc auo_g104sn02 = { 1104 .modes = &auo_g104sn02_mode, 1105 .num_modes = 1, 1106 .bpc = 8, 1107 .size = { 1108 .width = 211, 1109 .height = 158, 1110 }, 1111 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1112 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1113 }; 1114 1115 static const struct drm_display_mode auo_g104stn01_mode = { 1116 .clock = 40000, 1117 .hdisplay = 800, 1118 .hsync_start = 800 + 40, 1119 .hsync_end = 800 + 40 + 88, 1120 .htotal = 800 + 40 + 88 + 128, 1121 .vdisplay = 600, 1122 .vsync_start = 600 + 1, 1123 .vsync_end = 600 + 1 + 23, 1124 .vtotal = 600 + 1 + 23 + 4, 1125 }; 1126 1127 static const struct panel_desc auo_g104stn01 = { 1128 .modes = &auo_g104stn01_mode, 1129 .num_modes = 1, 1130 .bpc = 8, 1131 .size = { 1132 .width = 211, 1133 .height = 158, 1134 }, 1135 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1136 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1137 }; 1138 1139 static const struct display_timing auo_g121ean01_timing = { 1140 .pixelclock = { 60000000, 74400000, 90000000 }, 1141 .hactive = { 1280, 1280, 1280 }, 1142 .hfront_porch = { 20, 50, 100 }, 1143 .hback_porch = { 20, 50, 100 }, 1144 .hsync_len = { 30, 100, 200 }, 1145 .vactive = { 800, 800, 800 }, 1146 .vfront_porch = { 2, 10, 25 }, 1147 .vback_porch = { 2, 10, 25 }, 1148 .vsync_len = { 4, 18, 50 }, 1149 }; 1150 1151 static const struct panel_desc auo_g121ean01 = { 1152 .timings = &auo_g121ean01_timing, 1153 .num_timings = 1, 1154 .bpc = 8, 1155 .size = { 1156 .width = 261, 1157 .height = 163, 1158 }, 1159 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1160 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1161 }; 1162 1163 static const struct display_timing auo_g133han01_timings = { 1164 .pixelclock = { 134000000, 141200000, 149000000 }, 1165 .hactive = { 1920, 1920, 1920 }, 1166 .hfront_porch = { 39, 58, 77 }, 1167 .hback_porch = { 59, 88, 117 }, 1168 .hsync_len = { 28, 42, 56 }, 1169 .vactive = { 1080, 1080, 1080 }, 1170 .vfront_porch = { 3, 8, 11 }, 1171 .vback_porch = { 5, 14, 19 }, 1172 .vsync_len = { 4, 14, 19 }, 1173 }; 1174 1175 static const struct panel_desc auo_g133han01 = { 1176 .timings = &auo_g133han01_timings, 1177 .num_timings = 1, 1178 .bpc = 8, 1179 .size = { 1180 .width = 293, 1181 .height = 165, 1182 }, 1183 .delay = { 1184 .prepare = 200, 1185 .enable = 50, 1186 .disable = 50, 1187 .unprepare = 1000, 1188 }, 1189 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 1190 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1191 }; 1192 1193 static const struct display_timing auo_g156han04_timings = { 1194 .pixelclock = { 137000000, 141000000, 146000000 }, 1195 .hactive = { 1920, 1920, 1920 }, 1196 .hfront_porch = { 60, 60, 60 }, 1197 .hback_porch = { 90, 92, 111 }, 1198 .hsync_len = { 32, 32, 32 }, 1199 .vactive = { 1080, 1080, 1080 }, 1200 .vfront_porch = { 12, 12, 12 }, 1201 .vback_porch = { 24, 36, 56 }, 1202 .vsync_len = { 8, 8, 8 }, 1203 }; 1204 1205 static const struct panel_desc auo_g156han04 = { 1206 .timings = &auo_g156han04_timings, 1207 .num_timings = 1, 1208 .bpc = 8, 1209 .size = { 1210 .width = 344, 1211 .height = 194, 1212 }, 1213 .delay = { 1214 .prepare = 50, /* T2 */ 1215 .enable = 200, /* T3 */ 1216 .disable = 110, /* T10 */ 1217 .unprepare = 1000, /* T13 */ 1218 }, 1219 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1220 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1221 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1222 }; 1223 1224 static const struct drm_display_mode auo_g156xtn01_mode = { 1225 .clock = 76000, 1226 .hdisplay = 1366, 1227 .hsync_start = 1366 + 33, 1228 .hsync_end = 1366 + 33 + 67, 1229 .htotal = 1560, 1230 .vdisplay = 768, 1231 .vsync_start = 768 + 4, 1232 .vsync_end = 768 + 4 + 4, 1233 .vtotal = 806, 1234 }; 1235 1236 static const struct panel_desc auo_g156xtn01 = { 1237 .modes = &auo_g156xtn01_mode, 1238 .num_modes = 1, 1239 .bpc = 8, 1240 .size = { 1241 .width = 344, 1242 .height = 194, 1243 }, 1244 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1245 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1246 }; 1247 1248 static const struct display_timing auo_g185han01_timings = { 1249 .pixelclock = { 120000000, 144000000, 175000000 }, 1250 .hactive = { 1920, 1920, 1920 }, 1251 .hfront_porch = { 36, 120, 148 }, 1252 .hback_porch = { 24, 88, 108 }, 1253 .hsync_len = { 20, 48, 64 }, 1254 .vactive = { 1080, 1080, 1080 }, 1255 .vfront_porch = { 6, 10, 40 }, 1256 .vback_porch = { 2, 5, 20 }, 1257 .vsync_len = { 2, 5, 20 }, 1258 }; 1259 1260 static const struct panel_desc auo_g185han01 = { 1261 .timings = &auo_g185han01_timings, 1262 .num_timings = 1, 1263 .bpc = 8, 1264 .size = { 1265 .width = 409, 1266 .height = 230, 1267 }, 1268 .delay = { 1269 .prepare = 50, 1270 .enable = 200, 1271 .disable = 110, 1272 .unprepare = 1000, 1273 }, 1274 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1275 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1276 }; 1277 1278 static const struct display_timing auo_g190ean01_timings = { 1279 .pixelclock = { 90000000, 108000000, 135000000 }, 1280 .hactive = { 1280, 1280, 1280 }, 1281 .hfront_porch = { 126, 184, 1266 }, 1282 .hback_porch = { 84, 122, 844 }, 1283 .hsync_len = { 70, 102, 704 }, 1284 .vactive = { 1024, 1024, 1024 }, 1285 .vfront_porch = { 4, 26, 76 }, 1286 .vback_porch = { 2, 8, 25 }, 1287 .vsync_len = { 2, 8, 25 }, 1288 }; 1289 1290 static const struct panel_desc auo_g190ean01 = { 1291 .timings = &auo_g190ean01_timings, 1292 .num_timings = 1, 1293 .bpc = 8, 1294 .size = { 1295 .width = 376, 1296 .height = 301, 1297 }, 1298 .delay = { 1299 .prepare = 50, 1300 .enable = 200, 1301 .disable = 110, 1302 .unprepare = 1000, 1303 }, 1304 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1305 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1306 }; 1307 1308 static const struct display_timing auo_p238han01_timings = { 1309 .pixelclock = { 107400000, 142400000, 180000000 }, 1310 .hactive = { 1920, 1920, 1920 }, 1311 .hfront_porch = { 30, 70, 650 }, 1312 .hback_porch = { 30, 70, 650 }, 1313 .hsync_len = { 20, 40, 136 }, 1314 .vactive = { 1080, 1080, 1080 }, 1315 .vfront_porch = { 5, 19, 318 }, 1316 .vback_porch = { 5, 19, 318 }, 1317 .vsync_len = { 4, 12, 120 }, 1318 }; 1319 1320 static const struct panel_desc auo_p238han01 = { 1321 .timings = &auo_p238han01_timings, 1322 .num_timings = 1, 1323 .bpc = 8, 1324 .size = { 1325 .width = 527, 1326 .height = 296, 1327 }, 1328 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1329 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1330 }; 1331 1332 static const struct display_timing auo_p320hvn03_timings = { 1333 .pixelclock = { 106000000, 148500000, 164000000 }, 1334 .hactive = { 1920, 1920, 1920 }, 1335 .hfront_porch = { 25, 50, 130 }, 1336 .hback_porch = { 25, 50, 130 }, 1337 .hsync_len = { 20, 40, 105 }, 1338 .vactive = { 1080, 1080, 1080 }, 1339 .vfront_porch = { 8, 17, 150 }, 1340 .vback_porch = { 8, 17, 150 }, 1341 .vsync_len = { 4, 11, 100 }, 1342 }; 1343 1344 static const struct panel_desc auo_p320hvn03 = { 1345 .timings = &auo_p320hvn03_timings, 1346 .num_timings = 1, 1347 .bpc = 8, 1348 .size = { 1349 .width = 698, 1350 .height = 393, 1351 }, 1352 .delay = { 1353 .prepare = 1, 1354 .enable = 450, 1355 .unprepare = 500, 1356 }, 1357 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1358 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1359 }; 1360 1361 static const struct drm_display_mode auo_t215hvn01_mode = { 1362 .clock = 148800, 1363 .hdisplay = 1920, 1364 .hsync_start = 1920 + 88, 1365 .hsync_end = 1920 + 88 + 44, 1366 .htotal = 1920 + 88 + 44 + 148, 1367 .vdisplay = 1080, 1368 .vsync_start = 1080 + 4, 1369 .vsync_end = 1080 + 4 + 5, 1370 .vtotal = 1080 + 4 + 5 + 36, 1371 }; 1372 1373 static const struct panel_desc auo_t215hvn01 = { 1374 .modes = &auo_t215hvn01_mode, 1375 .num_modes = 1, 1376 .bpc = 8, 1377 .size = { 1378 .width = 430, 1379 .height = 270, 1380 }, 1381 .delay = { 1382 .disable = 5, 1383 .unprepare = 1000, 1384 }, 1385 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1386 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1387 }; 1388 1389 static const struct drm_display_mode avic_tm070ddh03_mode = { 1390 .clock = 51200, 1391 .hdisplay = 1024, 1392 .hsync_start = 1024 + 160, 1393 .hsync_end = 1024 + 160 + 4, 1394 .htotal = 1024 + 160 + 4 + 156, 1395 .vdisplay = 600, 1396 .vsync_start = 600 + 17, 1397 .vsync_end = 600 + 17 + 1, 1398 .vtotal = 600 + 17 + 1 + 17, 1399 }; 1400 1401 static const struct panel_desc avic_tm070ddh03 = { 1402 .modes = &avic_tm070ddh03_mode, 1403 .num_modes = 1, 1404 .bpc = 8, 1405 .size = { 1406 .width = 154, 1407 .height = 90, 1408 }, 1409 .delay = { 1410 .prepare = 20, 1411 .enable = 200, 1412 .disable = 200, 1413 }, 1414 }; 1415 1416 static const struct drm_display_mode bananapi_s070wv20_ct16_mode = { 1417 .clock = 30000, 1418 .hdisplay = 800, 1419 .hsync_start = 800 + 40, 1420 .hsync_end = 800 + 40 + 48, 1421 .htotal = 800 + 40 + 48 + 40, 1422 .vdisplay = 480, 1423 .vsync_start = 480 + 13, 1424 .vsync_end = 480 + 13 + 3, 1425 .vtotal = 480 + 13 + 3 + 29, 1426 }; 1427 1428 static const struct panel_desc bananapi_s070wv20_ct16 = { 1429 .modes = &bananapi_s070wv20_ct16_mode, 1430 .num_modes = 1, 1431 .bpc = 6, 1432 .size = { 1433 .width = 154, 1434 .height = 86, 1435 }, 1436 }; 1437 1438 static const struct display_timing boe_av101hdt_a10_timing = { 1439 .pixelclock = { 74210000, 75330000, 76780000, }, 1440 .hactive = { 1280, 1280, 1280, }, 1441 .hfront_porch = { 10, 42, 33, }, 1442 .hback_porch = { 10, 18, 33, }, 1443 .hsync_len = { 30, 10, 30, }, 1444 .vactive = { 720, 720, 720, }, 1445 .vfront_porch = { 200, 183, 200, }, 1446 .vback_porch = { 8, 8, 8, }, 1447 .vsync_len = { 2, 19, 2, }, 1448 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW, 1449 }; 1450 1451 static const struct panel_desc boe_av101hdt_a10 = { 1452 .timings = &boe_av101hdt_a10_timing, 1453 .num_timings = 1, 1454 .bpc = 8, 1455 .size = { 1456 .width = 224, 1457 .height = 126, 1458 }, 1459 .delay = { 1460 .enable = 50, 1461 .disable = 50, 1462 }, 1463 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1464 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1465 }; 1466 1467 static const struct display_timing boe_av123z7m_n17_timing = { 1468 .pixelclock = { 86600000, 88000000, 90800000, }, 1469 .hactive = { 1920, 1920, 1920, }, 1470 .hfront_porch = { 10, 10, 10, }, 1471 .hback_porch = { 10, 10, 10, }, 1472 .hsync_len = { 9, 12, 25, }, 1473 .vactive = { 720, 720, 720, }, 1474 .vfront_porch = { 7, 10, 13, }, 1475 .vback_porch = { 7, 10, 13, }, 1476 .vsync_len = { 7, 11, 14, }, 1477 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW, 1478 }; 1479 1480 static const struct panel_desc boe_av123z7m_n17 = { 1481 .timings = &boe_av123z7m_n17_timing, 1482 .bpc = 8, 1483 .num_timings = 1, 1484 .size = { 1485 .width = 292, 1486 .height = 110, 1487 }, 1488 .delay = { 1489 .prepare = 50, 1490 .disable = 50, 1491 }, 1492 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1493 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1494 }; 1495 1496 static const struct drm_display_mode boe_bp101wx1_100_mode = { 1497 .clock = 78945, 1498 .hdisplay = 1280, 1499 .hsync_start = 1280 + 0, 1500 .hsync_end = 1280 + 0 + 2, 1501 .htotal = 1280 + 62 + 0 + 2, 1502 .vdisplay = 800, 1503 .vsync_start = 800 + 8, 1504 .vsync_end = 800 + 8 + 2, 1505 .vtotal = 800 + 6 + 8 + 2, 1506 }; 1507 1508 static const struct panel_desc boe_bp082wx1_100 = { 1509 .modes = &boe_bp101wx1_100_mode, 1510 .num_modes = 1, 1511 .bpc = 8, 1512 .size = { 1513 .width = 177, 1514 .height = 110, 1515 }, 1516 .delay = { 1517 .enable = 50, 1518 .disable = 50, 1519 }, 1520 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 1521 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1522 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1523 }; 1524 1525 static const struct panel_desc boe_bp101wx1_100 = { 1526 .modes = &boe_bp101wx1_100_mode, 1527 .num_modes = 1, 1528 .bpc = 8, 1529 .size = { 1530 .width = 217, 1531 .height = 136, 1532 }, 1533 .delay = { 1534 .enable = 50, 1535 .disable = 50, 1536 }, 1537 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 1538 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1539 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1540 }; 1541 1542 static const struct display_timing boe_ev121wxm_n10_1850_timing = { 1543 .pixelclock = { 69922000, 71000000, 72293000 }, 1544 .hactive = { 1280, 1280, 1280 }, 1545 .hfront_porch = { 48, 48, 48 }, 1546 .hback_porch = { 80, 80, 80 }, 1547 .hsync_len = { 32, 32, 32 }, 1548 .vactive = { 800, 800, 800 }, 1549 .vfront_porch = { 3, 3, 3 }, 1550 .vback_porch = { 14, 14, 14 }, 1551 .vsync_len = { 6, 6, 6 }, 1552 }; 1553 1554 static const struct panel_desc boe_ev121wxm_n10_1850 = { 1555 .timings = &boe_ev121wxm_n10_1850_timing, 1556 .num_timings = 1, 1557 .bpc = 8, 1558 .size = { 1559 .width = 261, 1560 .height = 163, 1561 }, 1562 .delay = { 1563 .prepare = 9, 1564 .enable = 300, 1565 .unprepare = 300, 1566 .disable = 560, 1567 }, 1568 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1569 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1570 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1571 }; 1572 1573 static const struct drm_display_mode boe_hv070wsa_mode = { 1574 .clock = 42105, 1575 .hdisplay = 1024, 1576 .hsync_start = 1024 + 30, 1577 .hsync_end = 1024 + 30 + 30, 1578 .htotal = 1024 + 30 + 30 + 30, 1579 .vdisplay = 600, 1580 .vsync_start = 600 + 10, 1581 .vsync_end = 600 + 10 + 10, 1582 .vtotal = 600 + 10 + 10 + 10, 1583 }; 1584 1585 static const struct panel_desc boe_hv070wsa = { 1586 .modes = &boe_hv070wsa_mode, 1587 .num_modes = 1, 1588 .bpc = 8, 1589 .size = { 1590 .width = 154, 1591 .height = 90, 1592 }, 1593 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1594 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1595 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1596 }; 1597 1598 static const struct display_timing cct_cmt430b19n00_timing = { 1599 .pixelclock = { 8000000, 9000000, 12000000 }, 1600 .hactive = { 480, 480, 480 }, 1601 .hfront_porch = { 2, 8, 75 }, 1602 .hback_porch = { 3, 43, 43 }, 1603 .hsync_len = { 2, 4, 75 }, 1604 .vactive = { 272, 272, 272 }, 1605 .vfront_porch = { 2, 8, 37 }, 1606 .vback_porch = { 2, 12, 12 }, 1607 .vsync_len = { 2, 4, 37 }, 1608 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW 1609 }; 1610 1611 static const struct panel_desc cct_cmt430b19n00 = { 1612 .timings = &cct_cmt430b19n00_timing, 1613 .num_timings = 1, 1614 .bpc = 8, 1615 .size = { 1616 .width = 95, 1617 .height = 53, 1618 }, 1619 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 1620 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE, 1621 .connector_type = DRM_MODE_CONNECTOR_DPI, 1622 }; 1623 1624 static const struct drm_display_mode cdtech_s043wq26h_ct7_mode = { 1625 .clock = 9000, 1626 .hdisplay = 480, 1627 .hsync_start = 480 + 5, 1628 .hsync_end = 480 + 5 + 5, 1629 .htotal = 480 + 5 + 5 + 40, 1630 .vdisplay = 272, 1631 .vsync_start = 272 + 8, 1632 .vsync_end = 272 + 8 + 8, 1633 .vtotal = 272 + 8 + 8 + 8, 1634 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 1635 }; 1636 1637 static const struct panel_desc cdtech_s043wq26h_ct7 = { 1638 .modes = &cdtech_s043wq26h_ct7_mode, 1639 .num_modes = 1, 1640 .bpc = 8, 1641 .size = { 1642 .width = 95, 1643 .height = 54, 1644 }, 1645 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 1646 }; 1647 1648 /* S070PWS19HP-FC21 2017/04/22 */ 1649 static const struct drm_display_mode cdtech_s070pws19hp_fc21_mode = { 1650 .clock = 51200, 1651 .hdisplay = 1024, 1652 .hsync_start = 1024 + 160, 1653 .hsync_end = 1024 + 160 + 20, 1654 .htotal = 1024 + 160 + 20 + 140, 1655 .vdisplay = 600, 1656 .vsync_start = 600 + 12, 1657 .vsync_end = 600 + 12 + 3, 1658 .vtotal = 600 + 12 + 3 + 20, 1659 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 1660 }; 1661 1662 static const struct panel_desc cdtech_s070pws19hp_fc21 = { 1663 .modes = &cdtech_s070pws19hp_fc21_mode, 1664 .num_modes = 1, 1665 .bpc = 6, 1666 .size = { 1667 .width = 154, 1668 .height = 86, 1669 }, 1670 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 1671 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 1672 .connector_type = DRM_MODE_CONNECTOR_DPI, 1673 }; 1674 1675 /* S070SWV29HG-DC44 2017/09/21 */ 1676 static const struct drm_display_mode cdtech_s070swv29hg_dc44_mode = { 1677 .clock = 33300, 1678 .hdisplay = 800, 1679 .hsync_start = 800 + 210, 1680 .hsync_end = 800 + 210 + 2, 1681 .htotal = 800 + 210 + 2 + 44, 1682 .vdisplay = 480, 1683 .vsync_start = 480 + 22, 1684 .vsync_end = 480 + 22 + 2, 1685 .vtotal = 480 + 22 + 2 + 21, 1686 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 1687 }; 1688 1689 static const struct panel_desc cdtech_s070swv29hg_dc44 = { 1690 .modes = &cdtech_s070swv29hg_dc44_mode, 1691 .num_modes = 1, 1692 .bpc = 6, 1693 .size = { 1694 .width = 154, 1695 .height = 86, 1696 }, 1697 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 1698 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 1699 .connector_type = DRM_MODE_CONNECTOR_DPI, 1700 }; 1701 1702 static const struct drm_display_mode cdtech_s070wv95_ct16_mode = { 1703 .clock = 35000, 1704 .hdisplay = 800, 1705 .hsync_start = 800 + 40, 1706 .hsync_end = 800 + 40 + 40, 1707 .htotal = 800 + 40 + 40 + 48, 1708 .vdisplay = 480, 1709 .vsync_start = 480 + 29, 1710 .vsync_end = 480 + 29 + 13, 1711 .vtotal = 480 + 29 + 13 + 3, 1712 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 1713 }; 1714 1715 static const struct panel_desc cdtech_s070wv95_ct16 = { 1716 .modes = &cdtech_s070wv95_ct16_mode, 1717 .num_modes = 1, 1718 .bpc = 8, 1719 .size = { 1720 .width = 154, 1721 .height = 85, 1722 }, 1723 }; 1724 1725 static const struct display_timing chefree_ch101olhlwh_002_timing = { 1726 .pixelclock = { 68900000, 71100000, 73400000 }, 1727 .hactive = { 1280, 1280, 1280 }, 1728 .hfront_porch = { 65, 80, 95 }, 1729 .hback_porch = { 64, 79, 94 }, 1730 .hsync_len = { 1, 1, 1 }, 1731 .vactive = { 800, 800, 800 }, 1732 .vfront_porch = { 7, 11, 14 }, 1733 .vback_porch = { 7, 11, 14 }, 1734 .vsync_len = { 1, 1, 1 }, 1735 .flags = DISPLAY_FLAGS_DE_HIGH, 1736 }; 1737 1738 static const struct panel_desc chefree_ch101olhlwh_002 = { 1739 .timings = &chefree_ch101olhlwh_002_timing, 1740 .num_timings = 1, 1741 .bpc = 8, 1742 .size = { 1743 .width = 217, 1744 .height = 135, 1745 }, 1746 .delay = { 1747 .enable = 200, 1748 .disable = 200, 1749 }, 1750 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1751 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1752 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1753 }; 1754 1755 static const struct drm_display_mode chunghwa_claa070wp03xg_mode = { 1756 .clock = 66770, 1757 .hdisplay = 800, 1758 .hsync_start = 800 + 49, 1759 .hsync_end = 800 + 49 + 33, 1760 .htotal = 800 + 49 + 33 + 17, 1761 .vdisplay = 1280, 1762 .vsync_start = 1280 + 1, 1763 .vsync_end = 1280 + 1 + 7, 1764 .vtotal = 1280 + 1 + 7 + 15, 1765 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1766 }; 1767 1768 static const struct panel_desc chunghwa_claa070wp03xg = { 1769 .modes = &chunghwa_claa070wp03xg_mode, 1770 .num_modes = 1, 1771 .bpc = 6, 1772 .size = { 1773 .width = 94, 1774 .height = 150, 1775 }, 1776 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 1777 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1778 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1779 }; 1780 1781 static const struct drm_display_mode chunghwa_claa101wa01a_mode = { 1782 .clock = 72070, 1783 .hdisplay = 1366, 1784 .hsync_start = 1366 + 58, 1785 .hsync_end = 1366 + 58 + 58, 1786 .htotal = 1366 + 58 + 58 + 58, 1787 .vdisplay = 768, 1788 .vsync_start = 768 + 4, 1789 .vsync_end = 768 + 4 + 4, 1790 .vtotal = 768 + 4 + 4 + 4, 1791 }; 1792 1793 static const struct panel_desc chunghwa_claa101wa01a = { 1794 .modes = &chunghwa_claa101wa01a_mode, 1795 .num_modes = 1, 1796 .bpc = 6, 1797 .size = { 1798 .width = 220, 1799 .height = 120, 1800 }, 1801 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 1802 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1803 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1804 }; 1805 1806 static const struct drm_display_mode chunghwa_claa101wb01_mode = { 1807 .clock = 69300, 1808 .hdisplay = 1366, 1809 .hsync_start = 1366 + 48, 1810 .hsync_end = 1366 + 48 + 32, 1811 .htotal = 1366 + 48 + 32 + 20, 1812 .vdisplay = 768, 1813 .vsync_start = 768 + 16, 1814 .vsync_end = 768 + 16 + 8, 1815 .vtotal = 768 + 16 + 8 + 16, 1816 }; 1817 1818 static const struct panel_desc chunghwa_claa101wb01 = { 1819 .modes = &chunghwa_claa101wb01_mode, 1820 .num_modes = 1, 1821 .bpc = 6, 1822 .size = { 1823 .width = 223, 1824 .height = 125, 1825 }, 1826 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 1827 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 1828 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1829 }; 1830 1831 static const struct display_timing dataimage_fg040346dsswbg04_timing = { 1832 .pixelclock = { 5000000, 9000000, 12000000 }, 1833 .hactive = { 480, 480, 480 }, 1834 .hfront_porch = { 12, 12, 12 }, 1835 .hback_porch = { 12, 12, 12 }, 1836 .hsync_len = { 21, 21, 21 }, 1837 .vactive = { 272, 272, 272 }, 1838 .vfront_porch = { 4, 4, 4 }, 1839 .vback_porch = { 4, 4, 4 }, 1840 .vsync_len = { 8, 8, 8 }, 1841 }; 1842 1843 static const struct panel_desc dataimage_fg040346dsswbg04 = { 1844 .timings = &dataimage_fg040346dsswbg04_timing, 1845 .num_timings = 1, 1846 .bpc = 8, 1847 .size = { 1848 .width = 95, 1849 .height = 54, 1850 }, 1851 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 1852 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 1853 .connector_type = DRM_MODE_CONNECTOR_DPI, 1854 }; 1855 1856 static const struct display_timing dataimage_fg1001l0dsswmg01_timing = { 1857 .pixelclock = { 68900000, 71110000, 73400000 }, 1858 .hactive = { 1280, 1280, 1280 }, 1859 .vactive = { 800, 800, 800 }, 1860 .hback_porch = { 100, 100, 100 }, 1861 .hfront_porch = { 100, 100, 100 }, 1862 .vback_porch = { 5, 5, 5 }, 1863 .vfront_porch = { 5, 5, 5 }, 1864 .hsync_len = { 24, 24, 24 }, 1865 .vsync_len = { 3, 3, 3 }, 1866 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 1867 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW, 1868 }; 1869 1870 static const struct panel_desc dataimage_fg1001l0dsswmg01 = { 1871 .timings = &dataimage_fg1001l0dsswmg01_timing, 1872 .num_timings = 1, 1873 .bpc = 8, 1874 .size = { 1875 .width = 217, 1876 .height = 136, 1877 }, 1878 }; 1879 1880 static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = { 1881 .clock = 33260, 1882 .hdisplay = 800, 1883 .hsync_start = 800 + 40, 1884 .hsync_end = 800 + 40 + 128, 1885 .htotal = 800 + 40 + 128 + 88, 1886 .vdisplay = 480, 1887 .vsync_start = 480 + 10, 1888 .vsync_end = 480 + 10 + 2, 1889 .vtotal = 480 + 10 + 2 + 33, 1890 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1891 }; 1892 1893 static const struct panel_desc dataimage_scf0700c48ggu18 = { 1894 .modes = &dataimage_scf0700c48ggu18_mode, 1895 .num_modes = 1, 1896 .bpc = 8, 1897 .size = { 1898 .width = 152, 1899 .height = 91, 1900 }, 1901 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 1902 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 1903 }; 1904 1905 static const struct display_timing dlc_dlc0700yzg_1_timing = { 1906 .pixelclock = { 45000000, 51200000, 57000000 }, 1907 .hactive = { 1024, 1024, 1024 }, 1908 .hfront_porch = { 100, 106, 113 }, 1909 .hback_porch = { 100, 106, 113 }, 1910 .hsync_len = { 100, 108, 114 }, 1911 .vactive = { 600, 600, 600 }, 1912 .vfront_porch = { 8, 11, 15 }, 1913 .vback_porch = { 8, 11, 15 }, 1914 .vsync_len = { 9, 13, 15 }, 1915 .flags = DISPLAY_FLAGS_DE_HIGH, 1916 }; 1917 1918 static const struct panel_desc dlc_dlc0700yzg_1 = { 1919 .timings = &dlc_dlc0700yzg_1_timing, 1920 .num_timings = 1, 1921 .bpc = 6, 1922 .size = { 1923 .width = 154, 1924 .height = 86, 1925 }, 1926 .delay = { 1927 .prepare = 30, 1928 .enable = 200, 1929 .disable = 200, 1930 }, 1931 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 1932 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1933 }; 1934 1935 static const struct display_timing dlc_dlc1010gig_timing = { 1936 .pixelclock = { 68900000, 71100000, 73400000 }, 1937 .hactive = { 1280, 1280, 1280 }, 1938 .hfront_porch = { 43, 53, 63 }, 1939 .hback_porch = { 43, 53, 63 }, 1940 .hsync_len = { 44, 54, 64 }, 1941 .vactive = { 800, 800, 800 }, 1942 .vfront_porch = { 5, 8, 11 }, 1943 .vback_porch = { 5, 8, 11 }, 1944 .vsync_len = { 5, 7, 11 }, 1945 .flags = DISPLAY_FLAGS_DE_HIGH, 1946 }; 1947 1948 static const struct panel_desc dlc_dlc1010gig = { 1949 .timings = &dlc_dlc1010gig_timing, 1950 .num_timings = 1, 1951 .bpc = 8, 1952 .size = { 1953 .width = 216, 1954 .height = 135, 1955 }, 1956 .delay = { 1957 .prepare = 60, 1958 .enable = 150, 1959 .disable = 100, 1960 .unprepare = 60, 1961 }, 1962 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 1963 .connector_type = DRM_MODE_CONNECTOR_LVDS, 1964 }; 1965 1966 static const struct drm_display_mode edt_et035012dm6_mode = { 1967 .clock = 6500, 1968 .hdisplay = 320, 1969 .hsync_start = 320 + 20, 1970 .hsync_end = 320 + 20 + 30, 1971 .htotal = 320 + 20 + 68, 1972 .vdisplay = 240, 1973 .vsync_start = 240 + 4, 1974 .vsync_end = 240 + 4 + 4, 1975 .vtotal = 240 + 4 + 4 + 14, 1976 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 1977 }; 1978 1979 static const struct panel_desc edt_et035012dm6 = { 1980 .modes = &edt_et035012dm6_mode, 1981 .num_modes = 1, 1982 .bpc = 8, 1983 .size = { 1984 .width = 70, 1985 .height = 52, 1986 }, 1987 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 1988 .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE, 1989 }; 1990 1991 static const struct drm_display_mode edt_etm0350g0dh6_mode = { 1992 .clock = 6520, 1993 .hdisplay = 320, 1994 .hsync_start = 320 + 20, 1995 .hsync_end = 320 + 20 + 68, 1996 .htotal = 320 + 20 + 68, 1997 .vdisplay = 240, 1998 .vsync_start = 240 + 4, 1999 .vsync_end = 240 + 4 + 18, 2000 .vtotal = 240 + 4 + 18, 2001 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 2002 }; 2003 2004 static const struct panel_desc edt_etm0350g0dh6 = { 2005 .modes = &edt_etm0350g0dh6_mode, 2006 .num_modes = 1, 2007 .bpc = 6, 2008 .size = { 2009 .width = 70, 2010 .height = 53, 2011 }, 2012 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2013 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE, 2014 .connector_type = DRM_MODE_CONNECTOR_DPI, 2015 }; 2016 2017 static const struct drm_display_mode edt_etm043080dh6gp_mode = { 2018 .clock = 10870, 2019 .hdisplay = 480, 2020 .hsync_start = 480 + 8, 2021 .hsync_end = 480 + 8 + 4, 2022 .htotal = 480 + 8 + 4 + 41, 2023 2024 /* 2025 * IWG22M: Y resolution changed for "dc_linuxfb" module crashing while 2026 * fb_align 2027 */ 2028 2029 .vdisplay = 288, 2030 .vsync_start = 288 + 2, 2031 .vsync_end = 288 + 2 + 4, 2032 .vtotal = 288 + 2 + 4 + 10, 2033 }; 2034 2035 static const struct panel_desc edt_etm043080dh6gp = { 2036 .modes = &edt_etm043080dh6gp_mode, 2037 .num_modes = 1, 2038 .bpc = 8, 2039 .size = { 2040 .width = 100, 2041 .height = 65, 2042 }, 2043 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 2044 .connector_type = DRM_MODE_CONNECTOR_DPI, 2045 }; 2046 2047 static const struct drm_display_mode edt_etm0430g0dh6_mode = { 2048 .clock = 9000, 2049 .hdisplay = 480, 2050 .hsync_start = 480 + 2, 2051 .hsync_end = 480 + 2 + 41, 2052 .htotal = 480 + 2 + 41 + 2, 2053 .vdisplay = 272, 2054 .vsync_start = 272 + 2, 2055 .vsync_end = 272 + 2 + 10, 2056 .vtotal = 272 + 2 + 10 + 2, 2057 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 2058 }; 2059 2060 static const struct panel_desc edt_etm0430g0dh6 = { 2061 .modes = &edt_etm0430g0dh6_mode, 2062 .num_modes = 1, 2063 .bpc = 6, 2064 .size = { 2065 .width = 95, 2066 .height = 54, 2067 }, 2068 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 2069 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE, 2070 .connector_type = DRM_MODE_CONNECTOR_DPI, 2071 }; 2072 2073 static const struct drm_display_mode edt_et057090dhu_mode = { 2074 .clock = 25175, 2075 .hdisplay = 640, 2076 .hsync_start = 640 + 16, 2077 .hsync_end = 640 + 16 + 30, 2078 .htotal = 640 + 16 + 30 + 114, 2079 .vdisplay = 480, 2080 .vsync_start = 480 + 10, 2081 .vsync_end = 480 + 10 + 3, 2082 .vtotal = 480 + 10 + 3 + 32, 2083 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 2084 }; 2085 2086 static const struct panel_desc edt_et057090dhu = { 2087 .modes = &edt_et057090dhu_mode, 2088 .num_modes = 1, 2089 .bpc = 6, 2090 .size = { 2091 .width = 115, 2092 .height = 86, 2093 }, 2094 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 2095 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE, 2096 .connector_type = DRM_MODE_CONNECTOR_DPI, 2097 }; 2098 2099 static const struct drm_display_mode edt_etm0700g0dh6_mode = { 2100 .clock = 33260, 2101 .hdisplay = 800, 2102 .hsync_start = 800 + 40, 2103 .hsync_end = 800 + 40 + 128, 2104 .htotal = 800 + 40 + 128 + 88, 2105 .vdisplay = 480, 2106 .vsync_start = 480 + 10, 2107 .vsync_end = 480 + 10 + 2, 2108 .vtotal = 480 + 10 + 2 + 33, 2109 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 2110 }; 2111 2112 static const struct panel_desc edt_etm0700g0dh6 = { 2113 .modes = &edt_etm0700g0dh6_mode, 2114 .num_modes = 1, 2115 .bpc = 6, 2116 .size = { 2117 .width = 152, 2118 .height = 91, 2119 }, 2120 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 2121 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE, 2122 .connector_type = DRM_MODE_CONNECTOR_DPI, 2123 }; 2124 2125 static const struct panel_desc edt_etm0700g0bdh6 = { 2126 .modes = &edt_etm0700g0dh6_mode, 2127 .num_modes = 1, 2128 .bpc = 6, 2129 .size = { 2130 .width = 152, 2131 .height = 91, 2132 }, 2133 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 2134 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 2135 .connector_type = DRM_MODE_CONNECTOR_DPI, 2136 }; 2137 2138 static const struct display_timing edt_etml0700y5dha_timing = { 2139 .pixelclock = { 40800000, 51200000, 67200000 }, 2140 .hactive = { 1024, 1024, 1024 }, 2141 .hfront_porch = { 30, 106, 125 }, 2142 .hback_porch = { 30, 106, 125 }, 2143 .hsync_len = { 30, 108, 126 }, 2144 .vactive = { 600, 600, 600 }, 2145 .vfront_porch = { 3, 12, 67}, 2146 .vback_porch = { 3, 12, 67 }, 2147 .vsync_len = { 4, 11, 66 }, 2148 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 2149 DISPLAY_FLAGS_DE_HIGH, 2150 }; 2151 2152 static const struct panel_desc edt_etml0700y5dha = { 2153 .timings = &edt_etml0700y5dha_timing, 2154 .num_timings = 1, 2155 .bpc = 8, 2156 .size = { 2157 .width = 155, 2158 .height = 86, 2159 }, 2160 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2161 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2162 }; 2163 2164 static const struct display_timing edt_etml1010g3dra_timing = { 2165 .pixelclock = { 66300000, 72400000, 78900000 }, 2166 .hactive = { 1280, 1280, 1280 }, 2167 .hfront_porch = { 12, 72, 132 }, 2168 .hback_porch = { 86, 86, 86 }, 2169 .hsync_len = { 2, 2, 2 }, 2170 .vactive = { 800, 800, 800 }, 2171 .vfront_porch = { 1, 15, 49 }, 2172 .vback_porch = { 21, 21, 21 }, 2173 .vsync_len = { 2, 2, 2 }, 2174 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW | 2175 DISPLAY_FLAGS_DE_HIGH, 2176 }; 2177 2178 static const struct panel_desc edt_etml1010g3dra = { 2179 .timings = &edt_etml1010g3dra_timing, 2180 .num_timings = 1, 2181 .bpc = 8, 2182 .size = { 2183 .width = 216, 2184 .height = 135, 2185 }, 2186 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2187 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2188 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2189 }; 2190 2191 static const struct drm_display_mode edt_etmv570g2dhu_mode = { 2192 .clock = 25175, 2193 .hdisplay = 640, 2194 .hsync_start = 640, 2195 .hsync_end = 640 + 16, 2196 .htotal = 640 + 16 + 30 + 114, 2197 .vdisplay = 480, 2198 .vsync_start = 480 + 10, 2199 .vsync_end = 480 + 10 + 3, 2200 .vtotal = 480 + 10 + 3 + 35, 2201 .flags = DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_PHSYNC, 2202 }; 2203 2204 static const struct panel_desc edt_etmv570g2dhu = { 2205 .modes = &edt_etmv570g2dhu_mode, 2206 .num_modes = 1, 2207 .bpc = 6, 2208 .size = { 2209 .width = 115, 2210 .height = 86, 2211 }, 2212 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2213 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE, 2214 .connector_type = DRM_MODE_CONNECTOR_DPI, 2215 }; 2216 2217 static const struct display_timing eink_vb3300_kca_timing = { 2218 .pixelclock = { 40000000, 40000000, 40000000 }, 2219 .hactive = { 334, 334, 334 }, 2220 .hfront_porch = { 1, 1, 1 }, 2221 .hback_porch = { 1, 1, 1 }, 2222 .hsync_len = { 1, 1, 1 }, 2223 .vactive = { 1405, 1405, 1405 }, 2224 .vfront_porch = { 1, 1, 1 }, 2225 .vback_porch = { 1, 1, 1 }, 2226 .vsync_len = { 1, 1, 1 }, 2227 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 2228 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE, 2229 }; 2230 2231 static const struct panel_desc eink_vb3300_kca = { 2232 .timings = &eink_vb3300_kca_timing, 2233 .num_timings = 1, 2234 .bpc = 6, 2235 .size = { 2236 .width = 157, 2237 .height = 209, 2238 }, 2239 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2240 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 2241 .connector_type = DRM_MODE_CONNECTOR_DPI, 2242 }; 2243 2244 static const struct display_timing evervision_vgg644804_timing = { 2245 .pixelclock = { 25175000, 25175000, 25175000 }, 2246 .hactive = { 640, 640, 640 }, 2247 .hfront_porch = { 16, 16, 16 }, 2248 .hback_porch = { 82, 114, 170 }, 2249 .hsync_len = { 5, 30, 30 }, 2250 .vactive = { 480, 480, 480 }, 2251 .vfront_porch = { 10, 10, 10 }, 2252 .vback_porch = { 30, 32, 34 }, 2253 .vsync_len = { 1, 3, 5 }, 2254 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 2255 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 2256 DISPLAY_FLAGS_SYNC_POSEDGE, 2257 }; 2258 2259 static const struct panel_desc evervision_vgg644804 = { 2260 .timings = &evervision_vgg644804_timing, 2261 .num_timings = 1, 2262 .bpc = 6, 2263 .size = { 2264 .width = 115, 2265 .height = 86, 2266 }, 2267 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 2268 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2269 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2270 }; 2271 2272 static const struct display_timing evervision_vgg804821_timing = { 2273 .pixelclock = { 27600000, 33300000, 50000000 }, 2274 .hactive = { 800, 800, 800 }, 2275 .hfront_porch = { 40, 66, 70 }, 2276 .hback_porch = { 40, 67, 70 }, 2277 .hsync_len = { 40, 67, 70 }, 2278 .vactive = { 480, 480, 480 }, 2279 .vfront_porch = { 6, 10, 10 }, 2280 .vback_porch = { 7, 11, 11 }, 2281 .vsync_len = { 7, 11, 11 }, 2282 .flags = DISPLAY_FLAGS_HSYNC_HIGH | DISPLAY_FLAGS_VSYNC_HIGH | 2283 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE | 2284 DISPLAY_FLAGS_SYNC_NEGEDGE, 2285 }; 2286 2287 static const struct panel_desc evervision_vgg804821 = { 2288 .timings = &evervision_vgg804821_timing, 2289 .num_timings = 1, 2290 .bpc = 8, 2291 .size = { 2292 .width = 108, 2293 .height = 64, 2294 }, 2295 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2296 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE, 2297 }; 2298 2299 static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = { 2300 .clock = 32260, 2301 .hdisplay = 800, 2302 .hsync_start = 800 + 168, 2303 .hsync_end = 800 + 168 + 64, 2304 .htotal = 800 + 168 + 64 + 88, 2305 .vdisplay = 480, 2306 .vsync_start = 480 + 37, 2307 .vsync_end = 480 + 37 + 2, 2308 .vtotal = 480 + 37 + 2 + 8, 2309 }; 2310 2311 static const struct panel_desc foxlink_fl500wvr00_a0t = { 2312 .modes = &foxlink_fl500wvr00_a0t_mode, 2313 .num_modes = 1, 2314 .bpc = 8, 2315 .size = { 2316 .width = 108, 2317 .height = 65, 2318 }, 2319 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2320 }; 2321 2322 static const struct drm_display_mode frida_frd350h54004_modes[] = { 2323 { /* 60 Hz */ 2324 .clock = 6000, 2325 .hdisplay = 320, 2326 .hsync_start = 320 + 44, 2327 .hsync_end = 320 + 44 + 16, 2328 .htotal = 320 + 44 + 16 + 20, 2329 .vdisplay = 240, 2330 .vsync_start = 240 + 2, 2331 .vsync_end = 240 + 2 + 6, 2332 .vtotal = 240 + 2 + 6 + 2, 2333 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 2334 }, 2335 { /* 50 Hz */ 2336 .clock = 5400, 2337 .hdisplay = 320, 2338 .hsync_start = 320 + 56, 2339 .hsync_end = 320 + 56 + 16, 2340 .htotal = 320 + 56 + 16 + 40, 2341 .vdisplay = 240, 2342 .vsync_start = 240 + 2, 2343 .vsync_end = 240 + 2 + 6, 2344 .vtotal = 240 + 2 + 6 + 2, 2345 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 2346 }, 2347 }; 2348 2349 static const struct panel_desc frida_frd350h54004 = { 2350 .modes = frida_frd350h54004_modes, 2351 .num_modes = ARRAY_SIZE(frida_frd350h54004_modes), 2352 .bpc = 8, 2353 .size = { 2354 .width = 77, 2355 .height = 64, 2356 }, 2357 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2358 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 2359 .connector_type = DRM_MODE_CONNECTOR_DPI, 2360 }; 2361 2362 static const struct drm_display_mode friendlyarm_hd702e_mode = { 2363 .clock = 67185, 2364 .hdisplay = 800, 2365 .hsync_start = 800 + 20, 2366 .hsync_end = 800 + 20 + 24, 2367 .htotal = 800 + 20 + 24 + 20, 2368 .vdisplay = 1280, 2369 .vsync_start = 1280 + 4, 2370 .vsync_end = 1280 + 4 + 8, 2371 .vtotal = 1280 + 4 + 8 + 4, 2372 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 2373 }; 2374 2375 static const struct panel_desc friendlyarm_hd702e = { 2376 .modes = &friendlyarm_hd702e_mode, 2377 .num_modes = 1, 2378 .size = { 2379 .width = 94, 2380 .height = 151, 2381 }, 2382 }; 2383 2384 static const struct drm_display_mode giantplus_gpg482739qs5_mode = { 2385 .clock = 9000, 2386 .hdisplay = 480, 2387 .hsync_start = 480 + 5, 2388 .hsync_end = 480 + 5 + 1, 2389 .htotal = 480 + 5 + 1 + 40, 2390 .vdisplay = 272, 2391 .vsync_start = 272 + 8, 2392 .vsync_end = 272 + 8 + 1, 2393 .vtotal = 272 + 8 + 1 + 8, 2394 }; 2395 2396 static const struct panel_desc giantplus_gpg482739qs5 = { 2397 .modes = &giantplus_gpg482739qs5_mode, 2398 .num_modes = 1, 2399 .bpc = 8, 2400 .size = { 2401 .width = 95, 2402 .height = 54, 2403 }, 2404 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2405 }; 2406 2407 static const struct display_timing giantplus_gpm940b0_timing = { 2408 .pixelclock = { 13500000, 27000000, 27500000 }, 2409 .hactive = { 320, 320, 320 }, 2410 .hfront_porch = { 14, 686, 718 }, 2411 .hback_porch = { 50, 70, 255 }, 2412 .hsync_len = { 1, 1, 1 }, 2413 .vactive = { 240, 240, 240 }, 2414 .vfront_porch = { 1, 1, 179 }, 2415 .vback_porch = { 1, 21, 31 }, 2416 .vsync_len = { 1, 1, 6 }, 2417 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW, 2418 }; 2419 2420 static const struct panel_desc giantplus_gpm940b0 = { 2421 .timings = &giantplus_gpm940b0_timing, 2422 .num_timings = 1, 2423 .bpc = 8, 2424 .size = { 2425 .width = 60, 2426 .height = 45, 2427 }, 2428 .bus_format = MEDIA_BUS_FMT_RGB888_3X8, 2429 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE, 2430 }; 2431 2432 static const struct display_timing hannstar_hsd070pww1_timing = { 2433 .pixelclock = { 64300000, 71100000, 82000000 }, 2434 .hactive = { 1280, 1280, 1280 }, 2435 .hfront_porch = { 1, 1, 10 }, 2436 .hback_porch = { 1, 1, 10 }, 2437 /* 2438 * According to the data sheet, the minimum horizontal blanking interval 2439 * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the 2440 * minimum working horizontal blanking interval to be 60 clocks. 2441 */ 2442 .hsync_len = { 58, 158, 661 }, 2443 .vactive = { 800, 800, 800 }, 2444 .vfront_porch = { 1, 1, 10 }, 2445 .vback_porch = { 1, 1, 10 }, 2446 .vsync_len = { 1, 21, 203 }, 2447 .flags = DISPLAY_FLAGS_DE_HIGH, 2448 }; 2449 2450 static const struct panel_desc hannstar_hsd070pww1 = { 2451 .timings = &hannstar_hsd070pww1_timing, 2452 .num_timings = 1, 2453 .bpc = 6, 2454 .size = { 2455 .width = 151, 2456 .height = 94, 2457 }, 2458 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 2459 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2460 }; 2461 2462 static const struct display_timing hannstar_hsd100pxn1_timing = { 2463 .pixelclock = { 55000000, 65000000, 75000000 }, 2464 .hactive = { 1024, 1024, 1024 }, 2465 .hfront_porch = { 40, 40, 40 }, 2466 .hback_porch = { 220, 220, 220 }, 2467 .hsync_len = { 20, 60, 100 }, 2468 .vactive = { 768, 768, 768 }, 2469 .vfront_porch = { 7, 7, 7 }, 2470 .vback_porch = { 21, 21, 21 }, 2471 .vsync_len = { 10, 10, 10 }, 2472 .flags = DISPLAY_FLAGS_DE_HIGH, 2473 }; 2474 2475 static const struct panel_desc hannstar_hsd100pxn1 = { 2476 .timings = &hannstar_hsd100pxn1_timing, 2477 .num_timings = 1, 2478 .bpc = 6, 2479 .size = { 2480 .width = 203, 2481 .height = 152, 2482 }, 2483 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 2484 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2485 }; 2486 2487 static const struct display_timing hannstar_hsd101pww2_timing = { 2488 .pixelclock = { 64300000, 71100000, 82000000 }, 2489 .hactive = { 1280, 1280, 1280 }, 2490 .hfront_porch = { 1, 1, 10 }, 2491 .hback_porch = { 1, 1, 10 }, 2492 .hsync_len = { 58, 158, 661 }, 2493 .vactive = { 800, 800, 800 }, 2494 .vfront_porch = { 1, 1, 10 }, 2495 .vback_porch = { 1, 1, 10 }, 2496 .vsync_len = { 1, 21, 203 }, 2497 .flags = DISPLAY_FLAGS_DE_HIGH, 2498 }; 2499 2500 static const struct panel_desc hannstar_hsd101pww2 = { 2501 .timings = &hannstar_hsd101pww2_timing, 2502 .num_timings = 1, 2503 .bpc = 8, 2504 .size = { 2505 .width = 217, 2506 .height = 136, 2507 }, 2508 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2509 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2510 }; 2511 2512 static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = { 2513 .clock = 33333, 2514 .hdisplay = 800, 2515 .hsync_start = 800 + 85, 2516 .hsync_end = 800 + 85 + 86, 2517 .htotal = 800 + 85 + 86 + 85, 2518 .vdisplay = 480, 2519 .vsync_start = 480 + 16, 2520 .vsync_end = 480 + 16 + 13, 2521 .vtotal = 480 + 16 + 13 + 16, 2522 }; 2523 2524 static const struct panel_desc hitachi_tx23d38vm0caa = { 2525 .modes = &hitachi_tx23d38vm0caa_mode, 2526 .num_modes = 1, 2527 .bpc = 6, 2528 .size = { 2529 .width = 195, 2530 .height = 117, 2531 }, 2532 .delay = { 2533 .enable = 160, 2534 .disable = 160, 2535 }, 2536 }; 2537 2538 static const struct drm_display_mode innolux_at043tn24_mode = { 2539 .clock = 9000, 2540 .hdisplay = 480, 2541 .hsync_start = 480 + 2, 2542 .hsync_end = 480 + 2 + 41, 2543 .htotal = 480 + 2 + 41 + 2, 2544 .vdisplay = 272, 2545 .vsync_start = 272 + 2, 2546 .vsync_end = 272 + 2 + 10, 2547 .vtotal = 272 + 2 + 10 + 2, 2548 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 2549 }; 2550 2551 static const struct panel_desc innolux_at043tn24 = { 2552 .modes = &innolux_at043tn24_mode, 2553 .num_modes = 1, 2554 .bpc = 8, 2555 .size = { 2556 .width = 95, 2557 .height = 54, 2558 }, 2559 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2560 .connector_type = DRM_MODE_CONNECTOR_DPI, 2561 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 2562 }; 2563 2564 static const struct drm_display_mode innolux_at070tn92_mode = { 2565 .clock = 33333, 2566 .hdisplay = 800, 2567 .hsync_start = 800 + 210, 2568 .hsync_end = 800 + 210 + 20, 2569 .htotal = 800 + 210 + 20 + 46, 2570 .vdisplay = 480, 2571 .vsync_start = 480 + 22, 2572 .vsync_end = 480 + 22 + 10, 2573 .vtotal = 480 + 22 + 23 + 10, 2574 }; 2575 2576 static const struct panel_desc innolux_at070tn92 = { 2577 .modes = &innolux_at070tn92_mode, 2578 .num_modes = 1, 2579 .size = { 2580 .width = 154, 2581 .height = 86, 2582 }, 2583 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2584 }; 2585 2586 static const struct display_timing innolux_g070ace_l01_timing = { 2587 .pixelclock = { 25200000, 35000000, 35700000 }, 2588 .hactive = { 800, 800, 800 }, 2589 .hfront_porch = { 30, 32, 87 }, 2590 .hback_porch = { 30, 32, 87 }, 2591 .hsync_len = { 1, 1, 1 }, 2592 .vactive = { 480, 480, 480 }, 2593 .vfront_porch = { 3, 3, 3 }, 2594 .vback_porch = { 13, 13, 13 }, 2595 .vsync_len = { 1, 1, 4 }, 2596 .flags = DISPLAY_FLAGS_DE_HIGH, 2597 }; 2598 2599 static const struct panel_desc innolux_g070ace_l01 = { 2600 .timings = &innolux_g070ace_l01_timing, 2601 .num_timings = 1, 2602 .bpc = 8, 2603 .size = { 2604 .width = 152, 2605 .height = 91, 2606 }, 2607 .delay = { 2608 .prepare = 10, 2609 .enable = 50, 2610 .disable = 50, 2611 .unprepare = 500, 2612 }, 2613 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2614 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2615 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2616 }; 2617 2618 static const struct display_timing innolux_g070y2_l01_timing = { 2619 .pixelclock = { 28000000, 29500000, 32000000 }, 2620 .hactive = { 800, 800, 800 }, 2621 .hfront_porch = { 61, 91, 141 }, 2622 .hback_porch = { 60, 90, 140 }, 2623 .hsync_len = { 12, 12, 12 }, 2624 .vactive = { 480, 480, 480 }, 2625 .vfront_porch = { 4, 9, 30 }, 2626 .vback_porch = { 4, 8, 28 }, 2627 .vsync_len = { 2, 2, 2 }, 2628 .flags = DISPLAY_FLAGS_DE_HIGH, 2629 }; 2630 2631 static const struct panel_desc innolux_g070y2_l01 = { 2632 .timings = &innolux_g070y2_l01_timing, 2633 .num_timings = 1, 2634 .bpc = 8, 2635 .size = { 2636 .width = 152, 2637 .height = 91, 2638 }, 2639 .delay = { 2640 .prepare = 10, 2641 .enable = 100, 2642 .disable = 100, 2643 .unprepare = 800, 2644 }, 2645 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2646 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2647 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2648 }; 2649 2650 static const struct display_timing innolux_g070ace_lh3_timing = { 2651 .pixelclock = { 25200000, 25400000, 35700000 }, 2652 .hactive = { 800, 800, 800 }, 2653 .hfront_porch = { 30, 32, 87 }, 2654 .hback_porch = { 29, 31, 86 }, 2655 .hsync_len = { 1, 1, 1 }, 2656 .vactive = { 480, 480, 480 }, 2657 .vfront_porch = { 4, 5, 65 }, 2658 .vback_porch = { 3, 4, 65 }, 2659 .vsync_len = { 1, 1, 1 }, 2660 .flags = DISPLAY_FLAGS_DE_HIGH, 2661 }; 2662 2663 static const struct panel_desc innolux_g070ace_lh3 = { 2664 .timings = &innolux_g070ace_lh3_timing, 2665 .num_timings = 1, 2666 .bpc = 8, 2667 .size = { 2668 .width = 152, 2669 .height = 91, 2670 }, 2671 .delay = { 2672 .prepare = 10, 2673 .enable = 450, 2674 .disable = 200, 2675 .unprepare = 510, 2676 }, 2677 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2678 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2679 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2680 }; 2681 2682 static const struct drm_display_mode innolux_g070y2_t02_mode = { 2683 .clock = 33333, 2684 .hdisplay = 800, 2685 .hsync_start = 800 + 210, 2686 .hsync_end = 800 + 210 + 20, 2687 .htotal = 800 + 210 + 20 + 46, 2688 .vdisplay = 480, 2689 .vsync_start = 480 + 22, 2690 .vsync_end = 480 + 22 + 10, 2691 .vtotal = 480 + 22 + 23 + 10, 2692 }; 2693 2694 static const struct panel_desc innolux_g070y2_t02 = { 2695 .modes = &innolux_g070y2_t02_mode, 2696 .num_modes = 1, 2697 .bpc = 8, 2698 .size = { 2699 .width = 152, 2700 .height = 92, 2701 }, 2702 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 2703 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 2704 .connector_type = DRM_MODE_CONNECTOR_DPI, 2705 }; 2706 2707 static const struct display_timing innolux_g101ice_l01_timing = { 2708 .pixelclock = { 60400000, 71100000, 74700000 }, 2709 .hactive = { 1280, 1280, 1280 }, 2710 .hfront_porch = { 30, 60, 70 }, 2711 .hback_porch = { 30, 60, 70 }, 2712 .hsync_len = { 22, 40, 60 }, 2713 .vactive = { 800, 800, 800 }, 2714 .vfront_porch = { 3, 8, 14 }, 2715 .vback_porch = { 3, 8, 14 }, 2716 .vsync_len = { 4, 7, 12 }, 2717 .flags = DISPLAY_FLAGS_DE_HIGH, 2718 }; 2719 2720 static const struct panel_desc innolux_g101ice_l01 = { 2721 .timings = &innolux_g101ice_l01_timing, 2722 .num_timings = 1, 2723 .bpc = 8, 2724 .size = { 2725 .width = 217, 2726 .height = 135, 2727 }, 2728 .delay = { 2729 .enable = 200, 2730 .disable = 200, 2731 }, 2732 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2733 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2734 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2735 }; 2736 2737 static const struct display_timing innolux_g121i1_l01_timing = { 2738 .pixelclock = { 67450000, 71000000, 74550000 }, 2739 .hactive = { 1280, 1280, 1280 }, 2740 .hfront_porch = { 40, 80, 160 }, 2741 .hback_porch = { 39, 79, 159 }, 2742 .hsync_len = { 1, 1, 1 }, 2743 .vactive = { 800, 800, 800 }, 2744 .vfront_porch = { 5, 11, 100 }, 2745 .vback_porch = { 4, 11, 99 }, 2746 .vsync_len = { 1, 1, 1 }, 2747 }; 2748 2749 static const struct panel_desc innolux_g121i1_l01 = { 2750 .timings = &innolux_g121i1_l01_timing, 2751 .num_timings = 1, 2752 .bpc = 6, 2753 .size = { 2754 .width = 261, 2755 .height = 163, 2756 }, 2757 .delay = { 2758 .enable = 200, 2759 .disable = 20, 2760 }, 2761 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 2762 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2763 }; 2764 2765 static const struct display_timing innolux_g121x1_l03_timings = { 2766 .pixelclock = { 57500000, 64900000, 74400000 }, 2767 .hactive = { 1024, 1024, 1024 }, 2768 .hfront_porch = { 90, 140, 190 }, 2769 .hback_porch = { 90, 140, 190 }, 2770 .hsync_len = { 36, 40, 60 }, 2771 .vactive = { 768, 768, 768 }, 2772 .vfront_porch = { 2, 15, 30 }, 2773 .vback_porch = { 2, 15, 30 }, 2774 .vsync_len = { 2, 8, 20 }, 2775 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW, 2776 }; 2777 2778 static const struct panel_desc innolux_g121x1_l03 = { 2779 .timings = &innolux_g121x1_l03_timings, 2780 .num_timings = 1, 2781 .bpc = 6, 2782 .size = { 2783 .width = 246, 2784 .height = 185, 2785 }, 2786 .delay = { 2787 .enable = 200, 2788 .unprepare = 200, 2789 .disable = 400, 2790 }, 2791 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 2792 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2793 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2794 }; 2795 2796 static const struct panel_desc innolux_g121xce_l01 = { 2797 .timings = &innolux_g121x1_l03_timings, 2798 .num_timings = 1, 2799 .bpc = 8, 2800 .size = { 2801 .width = 246, 2802 .height = 185, 2803 }, 2804 .delay = { 2805 .enable = 200, 2806 .unprepare = 200, 2807 .disable = 400, 2808 }, 2809 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2810 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2811 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2812 }; 2813 2814 static const struct display_timing innolux_g156hce_l01_timings = { 2815 .pixelclock = { 120000000, 141860000, 150000000 }, 2816 .hactive = { 1920, 1920, 1920 }, 2817 .hfront_porch = { 80, 90, 100 }, 2818 .hback_porch = { 80, 90, 100 }, 2819 .hsync_len = { 20, 30, 30 }, 2820 .vactive = { 1080, 1080, 1080 }, 2821 .vfront_porch = { 3, 10, 20 }, 2822 .vback_porch = { 3, 10, 20 }, 2823 .vsync_len = { 4, 10, 10 }, 2824 }; 2825 2826 static const struct panel_desc innolux_g156hce_l01 = { 2827 .timings = &innolux_g156hce_l01_timings, 2828 .num_timings = 1, 2829 .bpc = 8, 2830 .size = { 2831 .width = 344, 2832 .height = 194, 2833 }, 2834 .delay = { 2835 .prepare = 1, /* T1+T2 */ 2836 .enable = 450, /* T5 */ 2837 .disable = 200, /* T6 */ 2838 .unprepare = 10, /* T3+T7 */ 2839 }, 2840 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2841 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2842 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2843 }; 2844 2845 static const struct drm_display_mode innolux_n156bge_l21_mode = { 2846 .clock = 69300, 2847 .hdisplay = 1366, 2848 .hsync_start = 1366 + 16, 2849 .hsync_end = 1366 + 16 + 34, 2850 .htotal = 1366 + 16 + 34 + 50, 2851 .vdisplay = 768, 2852 .vsync_start = 768 + 2, 2853 .vsync_end = 768 + 2 + 6, 2854 .vtotal = 768 + 2 + 6 + 12, 2855 }; 2856 2857 static const struct panel_desc innolux_n156bge_l21 = { 2858 .modes = &innolux_n156bge_l21_mode, 2859 .num_modes = 1, 2860 .bpc = 6, 2861 .size = { 2862 .width = 344, 2863 .height = 193, 2864 }, 2865 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 2866 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2867 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2868 }; 2869 2870 static const struct drm_display_mode innolux_zj070na_01p_mode = { 2871 .clock = 51501, 2872 .hdisplay = 1024, 2873 .hsync_start = 1024 + 128, 2874 .hsync_end = 1024 + 128 + 64, 2875 .htotal = 1024 + 128 + 64 + 128, 2876 .vdisplay = 600, 2877 .vsync_start = 600 + 16, 2878 .vsync_end = 600 + 16 + 4, 2879 .vtotal = 600 + 16 + 4 + 16, 2880 }; 2881 2882 static const struct panel_desc innolux_zj070na_01p = { 2883 .modes = &innolux_zj070na_01p_mode, 2884 .num_modes = 1, 2885 .bpc = 6, 2886 .size = { 2887 .width = 154, 2888 .height = 90, 2889 }, 2890 }; 2891 2892 static const struct display_timing jutouch_jt101tm023_timing = { 2893 .pixelclock = { 66300000, 72400000, 78900000 }, 2894 .hactive = { 1280, 1280, 1280 }, 2895 .hfront_porch = { 12, 72, 132 }, 2896 .hback_porch = { 88, 88, 88 }, 2897 .hsync_len = { 10, 10, 48 }, 2898 .vactive = { 800, 800, 800 }, 2899 .vfront_porch = { 1, 15, 49 }, 2900 .vback_porch = { 23, 23, 23 }, 2901 .vsync_len = { 5, 6, 13 }, 2902 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 2903 DISPLAY_FLAGS_DE_HIGH, 2904 }; 2905 2906 static const struct panel_desc jutouch_jt101tm023 = { 2907 .timings = &jutouch_jt101tm023_timing, 2908 .num_timings = 1, 2909 .bpc = 8, 2910 .size = { 2911 .width = 217, 2912 .height = 136, 2913 }, 2914 .delay = { 2915 .enable = 50, 2916 .disable = 50, 2917 }, 2918 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2919 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2920 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2921 }; 2922 2923 2924 static const struct display_timing koe_tx14d24vm1bpa_timing = { 2925 .pixelclock = { 5580000, 5850000, 6200000 }, 2926 .hactive = { 320, 320, 320 }, 2927 .hfront_porch = { 30, 30, 30 }, 2928 .hback_porch = { 30, 30, 30 }, 2929 .hsync_len = { 1, 5, 17 }, 2930 .vactive = { 240, 240, 240 }, 2931 .vfront_porch = { 6, 6, 6 }, 2932 .vback_porch = { 5, 5, 5 }, 2933 .vsync_len = { 1, 2, 11 }, 2934 .flags = DISPLAY_FLAGS_DE_HIGH, 2935 }; 2936 2937 static const struct panel_desc koe_tx14d24vm1bpa = { 2938 .timings = &koe_tx14d24vm1bpa_timing, 2939 .num_timings = 1, 2940 .bpc = 6, 2941 .size = { 2942 .width = 115, 2943 .height = 86, 2944 }, 2945 }; 2946 2947 static const struct display_timing koe_tx26d202vm0bwa_timing = { 2948 .pixelclock = { 151820000, 156720000, 159780000 }, 2949 .hactive = { 1920, 1920, 1920 }, 2950 .hfront_porch = { 105, 130, 142 }, 2951 .hback_porch = { 45, 70, 82 }, 2952 .hsync_len = { 30, 30, 30 }, 2953 .vactive = { 1200, 1200, 1200}, 2954 .vfront_porch = { 3, 5, 10 }, 2955 .vback_porch = { 2, 5, 10 }, 2956 .vsync_len = { 5, 5, 5 }, 2957 .flags = DISPLAY_FLAGS_DE_HIGH, 2958 }; 2959 2960 static const struct panel_desc koe_tx26d202vm0bwa = { 2961 .timings = &koe_tx26d202vm0bwa_timing, 2962 .num_timings = 1, 2963 .bpc = 8, 2964 .size = { 2965 .width = 217, 2966 .height = 136, 2967 }, 2968 .delay = { 2969 .prepare = 1000, 2970 .enable = 1000, 2971 .unprepare = 1000, 2972 .disable = 1000, 2973 }, 2974 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 2975 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 2976 .connector_type = DRM_MODE_CONNECTOR_LVDS, 2977 }; 2978 2979 static const struct display_timing koe_tx31d200vm0baa_timing = { 2980 .pixelclock = { 39600000, 43200000, 48000000 }, 2981 .hactive = { 1280, 1280, 1280 }, 2982 .hfront_porch = { 16, 36, 56 }, 2983 .hback_porch = { 16, 36, 56 }, 2984 .hsync_len = { 8, 8, 8 }, 2985 .vactive = { 480, 480, 480 }, 2986 .vfront_porch = { 6, 21, 33 }, 2987 .vback_porch = { 6, 21, 33 }, 2988 .vsync_len = { 8, 8, 8 }, 2989 .flags = DISPLAY_FLAGS_DE_HIGH, 2990 }; 2991 2992 static const struct panel_desc koe_tx31d200vm0baa = { 2993 .timings = &koe_tx31d200vm0baa_timing, 2994 .num_timings = 1, 2995 .bpc = 6, 2996 .size = { 2997 .width = 292, 2998 .height = 109, 2999 }, 3000 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 3001 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3002 }; 3003 3004 static const struct display_timing kyo_tcg121xglp_timing = { 3005 .pixelclock = { 52000000, 65000000, 71000000 }, 3006 .hactive = { 1024, 1024, 1024 }, 3007 .hfront_porch = { 2, 2, 2 }, 3008 .hback_porch = { 2, 2, 2 }, 3009 .hsync_len = { 86, 124, 244 }, 3010 .vactive = { 768, 768, 768 }, 3011 .vfront_porch = { 2, 2, 2 }, 3012 .vback_porch = { 2, 2, 2 }, 3013 .vsync_len = { 6, 34, 73 }, 3014 .flags = DISPLAY_FLAGS_DE_HIGH, 3015 }; 3016 3017 static const struct panel_desc kyo_tcg121xglp = { 3018 .timings = &kyo_tcg121xglp_timing, 3019 .num_timings = 1, 3020 .bpc = 8, 3021 .size = { 3022 .width = 246, 3023 .height = 184, 3024 }, 3025 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3026 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3027 }; 3028 3029 static const struct drm_display_mode lemaker_bl035_rgb_002_mode = { 3030 .clock = 7000, 3031 .hdisplay = 320, 3032 .hsync_start = 320 + 20, 3033 .hsync_end = 320 + 20 + 30, 3034 .htotal = 320 + 20 + 30 + 38, 3035 .vdisplay = 240, 3036 .vsync_start = 240 + 4, 3037 .vsync_end = 240 + 4 + 3, 3038 .vtotal = 240 + 4 + 3 + 15, 3039 }; 3040 3041 static const struct panel_desc lemaker_bl035_rgb_002 = { 3042 .modes = &lemaker_bl035_rgb_002_mode, 3043 .num_modes = 1, 3044 .size = { 3045 .width = 70, 3046 .height = 52, 3047 }, 3048 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3049 .bus_flags = DRM_BUS_FLAG_DE_LOW, 3050 }; 3051 3052 static const struct display_timing lg_lb070wv8_timing = { 3053 .pixelclock = { 31950000, 33260000, 34600000 }, 3054 .hactive = { 800, 800, 800 }, 3055 .hfront_porch = { 88, 88, 88 }, 3056 .hback_porch = { 88, 88, 88 }, 3057 .hsync_len = { 80, 80, 80 }, 3058 .vactive = { 480, 480, 480 }, 3059 .vfront_porch = { 10, 10, 10 }, 3060 .vback_porch = { 10, 10, 10 }, 3061 .vsync_len = { 25, 25, 25 }, 3062 }; 3063 3064 static const struct panel_desc lg_lb070wv8 = { 3065 .timings = &lg_lb070wv8_timing, 3066 .num_timings = 1, 3067 .bpc = 8, 3068 .size = { 3069 .width = 151, 3070 .height = 91, 3071 }, 3072 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3073 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3074 }; 3075 3076 static const struct drm_display_mode lincolntech_lcd185_101ct_mode = { 3077 .clock = 155127, 3078 .hdisplay = 1920, 3079 .hsync_start = 1920 + 128, 3080 .hsync_end = 1920 + 128 + 20, 3081 .htotal = 1920 + 128 + 20 + 12, 3082 .vdisplay = 1200, 3083 .vsync_start = 1200 + 19, 3084 .vsync_end = 1200 + 19 + 4, 3085 .vtotal = 1200 + 19 + 4 + 20, 3086 }; 3087 3088 static const struct panel_desc lincolntech_lcd185_101ct = { 3089 .modes = &lincolntech_lcd185_101ct_mode, 3090 .bpc = 8, 3091 .num_modes = 1, 3092 .size = { 3093 .width = 217, 3094 .height = 136, 3095 }, 3096 .delay = { 3097 .prepare = 50, 3098 .disable = 50, 3099 }, 3100 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3101 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3102 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3103 }; 3104 3105 static const struct display_timing logictechno_lt161010_2nh_timing = { 3106 .pixelclock = { 26400000, 33300000, 46800000 }, 3107 .hactive = { 800, 800, 800 }, 3108 .hfront_porch = { 16, 210, 354 }, 3109 .hback_porch = { 46, 46, 46 }, 3110 .hsync_len = { 1, 20, 40 }, 3111 .vactive = { 480, 480, 480 }, 3112 .vfront_porch = { 7, 22, 147 }, 3113 .vback_porch = { 23, 23, 23 }, 3114 .vsync_len = { 1, 10, 20 }, 3115 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3116 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 3117 DISPLAY_FLAGS_SYNC_POSEDGE, 3118 }; 3119 3120 static const struct panel_desc logictechno_lt161010_2nh = { 3121 .timings = &logictechno_lt161010_2nh_timing, 3122 .num_timings = 1, 3123 .bpc = 6, 3124 .size = { 3125 .width = 154, 3126 .height = 86, 3127 }, 3128 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 3129 .bus_flags = DRM_BUS_FLAG_DE_HIGH | 3130 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 3131 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE, 3132 .connector_type = DRM_MODE_CONNECTOR_DPI, 3133 }; 3134 3135 static const struct display_timing logictechno_lt170410_2whc_timing = { 3136 .pixelclock = { 68900000, 71100000, 73400000 }, 3137 .hactive = { 1280, 1280, 1280 }, 3138 .hfront_porch = { 23, 60, 71 }, 3139 .hback_porch = { 23, 60, 71 }, 3140 .hsync_len = { 15, 40, 47 }, 3141 .vactive = { 800, 800, 800 }, 3142 .vfront_porch = { 5, 7, 10 }, 3143 .vback_porch = { 5, 7, 10 }, 3144 .vsync_len = { 6, 9, 12 }, 3145 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3146 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 3147 DISPLAY_FLAGS_SYNC_POSEDGE, 3148 }; 3149 3150 static const struct panel_desc logictechno_lt170410_2whc = { 3151 .timings = &logictechno_lt170410_2whc_timing, 3152 .num_timings = 1, 3153 .bpc = 8, 3154 .size = { 3155 .width = 217, 3156 .height = 136, 3157 }, 3158 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3159 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3160 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3161 }; 3162 3163 static const struct drm_display_mode logictechno_lttd800480070_l2rt_mode = { 3164 .clock = 33000, 3165 .hdisplay = 800, 3166 .hsync_start = 800 + 112, 3167 .hsync_end = 800 + 112 + 3, 3168 .htotal = 800 + 112 + 3 + 85, 3169 .vdisplay = 480, 3170 .vsync_start = 480 + 38, 3171 .vsync_end = 480 + 38 + 3, 3172 .vtotal = 480 + 38 + 3 + 29, 3173 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 3174 }; 3175 3176 static const struct panel_desc logictechno_lttd800480070_l2rt = { 3177 .modes = &logictechno_lttd800480070_l2rt_mode, 3178 .num_modes = 1, 3179 .bpc = 8, 3180 .size = { 3181 .width = 154, 3182 .height = 86, 3183 }, 3184 .delay = { 3185 .prepare = 45, 3186 .enable = 100, 3187 .disable = 100, 3188 .unprepare = 45 3189 }, 3190 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3191 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 3192 .connector_type = DRM_MODE_CONNECTOR_DPI, 3193 }; 3194 3195 static const struct drm_display_mode logictechno_lttd800480070_l6wh_rt_mode = { 3196 .clock = 33000, 3197 .hdisplay = 800, 3198 .hsync_start = 800 + 154, 3199 .hsync_end = 800 + 154 + 3, 3200 .htotal = 800 + 154 + 3 + 43, 3201 .vdisplay = 480, 3202 .vsync_start = 480 + 47, 3203 .vsync_end = 480 + 47 + 3, 3204 .vtotal = 480 + 47 + 3 + 20, 3205 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 3206 }; 3207 3208 static const struct panel_desc logictechno_lttd800480070_l6wh_rt = { 3209 .modes = &logictechno_lttd800480070_l6wh_rt_mode, 3210 .num_modes = 1, 3211 .bpc = 8, 3212 .size = { 3213 .width = 154, 3214 .height = 86, 3215 }, 3216 .delay = { 3217 .prepare = 45, 3218 .enable = 100, 3219 .disable = 100, 3220 .unprepare = 45 3221 }, 3222 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3223 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 3224 .connector_type = DRM_MODE_CONNECTOR_DPI, 3225 }; 3226 3227 static const struct drm_display_mode logicpd_type_28_mode = { 3228 .clock = 9107, 3229 .hdisplay = 480, 3230 .hsync_start = 480 + 3, 3231 .hsync_end = 480 + 3 + 42, 3232 .htotal = 480 + 3 + 42 + 2, 3233 3234 .vdisplay = 272, 3235 .vsync_start = 272 + 2, 3236 .vsync_end = 272 + 2 + 11, 3237 .vtotal = 272 + 2 + 11 + 3, 3238 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 3239 }; 3240 3241 static const struct panel_desc logicpd_type_28 = { 3242 .modes = &logicpd_type_28_mode, 3243 .num_modes = 1, 3244 .bpc = 8, 3245 .size = { 3246 .width = 105, 3247 .height = 67, 3248 }, 3249 .delay = { 3250 .prepare = 200, 3251 .enable = 200, 3252 .unprepare = 200, 3253 .disable = 200, 3254 }, 3255 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3256 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE | 3257 DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE, 3258 .connector_type = DRM_MODE_CONNECTOR_DPI, 3259 }; 3260 3261 static const struct drm_display_mode microtips_mf_101hiebcaf0_c_mode = { 3262 .clock = 150275, 3263 .hdisplay = 1920, 3264 .hsync_start = 1920 + 32, 3265 .hsync_end = 1920 + 32 + 52, 3266 .htotal = 1920 + 32 + 52 + 24, 3267 .vdisplay = 1200, 3268 .vsync_start = 1200 + 24, 3269 .vsync_end = 1200 + 24 + 8, 3270 .vtotal = 1200 + 24 + 8 + 3, 3271 }; 3272 3273 static const struct panel_desc microtips_mf_101hiebcaf0_c = { 3274 .modes = µtips_mf_101hiebcaf0_c_mode, 3275 .bpc = 8, 3276 .num_modes = 1, 3277 .size = { 3278 .width = 217, 3279 .height = 136, 3280 }, 3281 .delay = { 3282 .prepare = 50, 3283 .disable = 50, 3284 }, 3285 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3286 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3287 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3288 }; 3289 3290 static const struct drm_display_mode microtips_mf_103hieb0ga0_mode = { 3291 .clock = 93301, 3292 .hdisplay = 1920, 3293 .hsync_start = 1920 + 72, 3294 .hsync_end = 1920 + 72 + 72, 3295 .htotal = 1920 + 72 + 72 + 72, 3296 .vdisplay = 720, 3297 .vsync_start = 720 + 3, 3298 .vsync_end = 720 + 3 + 3, 3299 .vtotal = 720 + 3 + 3 + 2, 3300 }; 3301 3302 static const struct panel_desc microtips_mf_103hieb0ga0 = { 3303 .modes = µtips_mf_103hieb0ga0_mode, 3304 .bpc = 8, 3305 .num_modes = 1, 3306 .size = { 3307 .width = 244, 3308 .height = 92, 3309 }, 3310 .delay = { 3311 .prepare = 50, 3312 .disable = 50, 3313 }, 3314 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3315 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3316 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3317 }; 3318 3319 static const struct drm_display_mode mitsubishi_aa070mc01_mode = { 3320 .clock = 30400, 3321 .hdisplay = 800, 3322 .hsync_start = 800 + 0, 3323 .hsync_end = 800 + 1, 3324 .htotal = 800 + 0 + 1 + 160, 3325 .vdisplay = 480, 3326 .vsync_start = 480 + 0, 3327 .vsync_end = 480 + 48 + 1, 3328 .vtotal = 480 + 48 + 1 + 0, 3329 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 3330 }; 3331 3332 static const struct panel_desc mitsubishi_aa070mc01 = { 3333 .modes = &mitsubishi_aa070mc01_mode, 3334 .num_modes = 1, 3335 .bpc = 8, 3336 .size = { 3337 .width = 152, 3338 .height = 91, 3339 }, 3340 3341 .delay = { 3342 .enable = 200, 3343 .unprepare = 200, 3344 .disable = 400, 3345 }, 3346 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3347 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3348 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3349 }; 3350 3351 static const struct drm_display_mode mitsubishi_aa084xe01_mode = { 3352 .clock = 56234, 3353 .hdisplay = 1024, 3354 .hsync_start = 1024 + 24, 3355 .hsync_end = 1024 + 24 + 63, 3356 .htotal = 1024 + 24 + 63 + 1, 3357 .vdisplay = 768, 3358 .vsync_start = 768 + 3, 3359 .vsync_end = 768 + 3 + 6, 3360 .vtotal = 768 + 3 + 6 + 1, 3361 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 3362 }; 3363 3364 static const struct panel_desc mitsubishi_aa084xe01 = { 3365 .modes = &mitsubishi_aa084xe01_mode, 3366 .num_modes = 1, 3367 .bpc = 8, 3368 .size = { 3369 .width = 1024, 3370 .height = 768, 3371 }, 3372 .bus_format = MEDIA_BUS_FMT_RGB565_1X16, 3373 .connector_type = DRM_MODE_CONNECTOR_DPI, 3374 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 3375 }; 3376 3377 static const struct display_timing multi_inno_mi0700a2t_30_timing = { 3378 .pixelclock = { 26400000, 33000000, 46800000 }, 3379 .hactive = { 800, 800, 800 }, 3380 .hfront_porch = { 16, 204, 354 }, 3381 .hback_porch = { 46, 46, 46 }, 3382 .hsync_len = { 1, 6, 40 }, 3383 .vactive = { 480, 480, 480 }, 3384 .vfront_porch = { 7, 22, 147 }, 3385 .vback_porch = { 23, 23, 23 }, 3386 .vsync_len = { 1, 3, 20 }, 3387 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3388 DISPLAY_FLAGS_DE_HIGH, 3389 }; 3390 3391 static const struct panel_desc multi_inno_mi0700a2t_30 = { 3392 .timings = &multi_inno_mi0700a2t_30_timing, 3393 .num_timings = 1, 3394 .bpc = 6, 3395 .size = { 3396 .width = 153, 3397 .height = 92, 3398 }, 3399 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 3400 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3401 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3402 }; 3403 3404 static const struct display_timing multi_inno_mi0700s4t_6_timing = { 3405 .pixelclock = { 29000000, 33000000, 38000000 }, 3406 .hactive = { 800, 800, 800 }, 3407 .hfront_porch = { 180, 210, 240 }, 3408 .hback_porch = { 16, 16, 16 }, 3409 .hsync_len = { 30, 30, 30 }, 3410 .vactive = { 480, 480, 480 }, 3411 .vfront_porch = { 12, 22, 32 }, 3412 .vback_porch = { 10, 10, 10 }, 3413 .vsync_len = { 13, 13, 13 }, 3414 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3415 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 3416 DISPLAY_FLAGS_SYNC_POSEDGE, 3417 }; 3418 3419 static const struct panel_desc multi_inno_mi0700s4t_6 = { 3420 .timings = &multi_inno_mi0700s4t_6_timing, 3421 .num_timings = 1, 3422 .bpc = 8, 3423 .size = { 3424 .width = 154, 3425 .height = 86, 3426 }, 3427 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3428 .bus_flags = DRM_BUS_FLAG_DE_HIGH | 3429 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 3430 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE, 3431 .connector_type = DRM_MODE_CONNECTOR_DPI, 3432 }; 3433 3434 static const struct display_timing multi_inno_mi0800ft_9_timing = { 3435 .pixelclock = { 32000000, 40000000, 50000000 }, 3436 .hactive = { 800, 800, 800 }, 3437 .hfront_porch = { 16, 210, 354 }, 3438 .hback_porch = { 6, 26, 45 }, 3439 .hsync_len = { 1, 20, 40 }, 3440 .vactive = { 600, 600, 600 }, 3441 .vfront_porch = { 1, 12, 77 }, 3442 .vback_porch = { 3, 13, 22 }, 3443 .vsync_len = { 1, 10, 20 }, 3444 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3445 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 3446 DISPLAY_FLAGS_SYNC_POSEDGE, 3447 }; 3448 3449 static const struct panel_desc multi_inno_mi0800ft_9 = { 3450 .timings = &multi_inno_mi0800ft_9_timing, 3451 .num_timings = 1, 3452 .bpc = 8, 3453 .size = { 3454 .width = 162, 3455 .height = 122, 3456 }, 3457 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3458 .bus_flags = DRM_BUS_FLAG_DE_HIGH | 3459 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 3460 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE, 3461 .connector_type = DRM_MODE_CONNECTOR_DPI, 3462 }; 3463 3464 static const struct display_timing multi_inno_mi1010ait_1cp_timing = { 3465 .pixelclock = { 68900000, 70000000, 73400000 }, 3466 .hactive = { 1280, 1280, 1280 }, 3467 .hfront_porch = { 30, 60, 71 }, 3468 .hback_porch = { 30, 60, 71 }, 3469 .hsync_len = { 10, 10, 48 }, 3470 .vactive = { 800, 800, 800 }, 3471 .vfront_porch = { 5, 10, 10 }, 3472 .vback_porch = { 5, 10, 10 }, 3473 .vsync_len = { 5, 6, 13 }, 3474 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3475 DISPLAY_FLAGS_DE_HIGH, 3476 }; 3477 3478 static const struct panel_desc multi_inno_mi1010ait_1cp = { 3479 .timings = &multi_inno_mi1010ait_1cp_timing, 3480 .num_timings = 1, 3481 .bpc = 8, 3482 .size = { 3483 .width = 217, 3484 .height = 136, 3485 }, 3486 .delay = { 3487 .enable = 50, 3488 .disable = 50, 3489 }, 3490 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3491 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3492 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3493 }; 3494 3495 static const struct display_timing multi_inno_mi1010z1t_1cp11_timing = { 3496 .pixelclock = { 40800000, 51200000, 67200000 }, 3497 .hactive = { 1024, 1024, 1024 }, 3498 .hfront_porch = { 30, 110, 130 }, 3499 .hback_porch = { 30, 110, 130 }, 3500 .hsync_len = { 30, 100, 116 }, 3501 .vactive = { 600, 600, 600 }, 3502 .vfront_porch = { 4, 13, 80 }, 3503 .vback_porch = { 4, 13, 80 }, 3504 .vsync_len = { 2, 9, 40 }, 3505 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3506 DISPLAY_FLAGS_DE_HIGH, 3507 }; 3508 3509 static const struct panel_desc multi_inno_mi1010z1t_1cp11 = { 3510 .timings = &multi_inno_mi1010z1t_1cp11_timing, 3511 .num_timings = 1, 3512 .bpc = 6, 3513 .size = { 3514 .width = 260, 3515 .height = 162, 3516 }, 3517 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 3518 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3519 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3520 }; 3521 3522 static const struct display_timing nec_nl12880bc20_05_timing = { 3523 .pixelclock = { 67000000, 71000000, 75000000 }, 3524 .hactive = { 1280, 1280, 1280 }, 3525 .hfront_porch = { 2, 30, 30 }, 3526 .hback_porch = { 6, 100, 100 }, 3527 .hsync_len = { 2, 30, 30 }, 3528 .vactive = { 800, 800, 800 }, 3529 .vfront_porch = { 5, 5, 5 }, 3530 .vback_porch = { 11, 11, 11 }, 3531 .vsync_len = { 7, 7, 7 }, 3532 }; 3533 3534 static const struct panel_desc nec_nl12880bc20_05 = { 3535 .timings = &nec_nl12880bc20_05_timing, 3536 .num_timings = 1, 3537 .bpc = 8, 3538 .size = { 3539 .width = 261, 3540 .height = 163, 3541 }, 3542 .delay = { 3543 .enable = 50, 3544 .disable = 50, 3545 }, 3546 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3547 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3548 }; 3549 3550 static const struct drm_display_mode nec_nl4827hc19_05b_mode = { 3551 .clock = 10870, 3552 .hdisplay = 480, 3553 .hsync_start = 480 + 2, 3554 .hsync_end = 480 + 2 + 41, 3555 .htotal = 480 + 2 + 41 + 2, 3556 .vdisplay = 272, 3557 .vsync_start = 272 + 2, 3558 .vsync_end = 272 + 2 + 4, 3559 .vtotal = 272 + 2 + 4 + 2, 3560 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 3561 }; 3562 3563 static const struct panel_desc nec_nl4827hc19_05b = { 3564 .modes = &nec_nl4827hc19_05b_mode, 3565 .num_modes = 1, 3566 .bpc = 8, 3567 .size = { 3568 .width = 95, 3569 .height = 54, 3570 }, 3571 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3572 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 3573 }; 3574 3575 static const struct drm_display_mode netron_dy_e231732_mode = { 3576 .clock = 66000, 3577 .hdisplay = 1024, 3578 .hsync_start = 1024 + 160, 3579 .hsync_end = 1024 + 160 + 70, 3580 .htotal = 1024 + 160 + 70 + 90, 3581 .vdisplay = 600, 3582 .vsync_start = 600 + 127, 3583 .vsync_end = 600 + 127 + 20, 3584 .vtotal = 600 + 127 + 20 + 3, 3585 }; 3586 3587 static const struct panel_desc netron_dy_e231732 = { 3588 .modes = &netron_dy_e231732_mode, 3589 .num_modes = 1, 3590 .size = { 3591 .width = 154, 3592 .height = 87, 3593 }, 3594 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 3595 }; 3596 3597 static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = { 3598 .clock = 9000, 3599 .hdisplay = 480, 3600 .hsync_start = 480 + 2, 3601 .hsync_end = 480 + 2 + 41, 3602 .htotal = 480 + 2 + 41 + 2, 3603 .vdisplay = 272, 3604 .vsync_start = 272 + 2, 3605 .vsync_end = 272 + 2 + 10, 3606 .vtotal = 272 + 2 + 10 + 2, 3607 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 3608 }; 3609 3610 static const struct panel_desc newhaven_nhd_43_480272ef_atxl = { 3611 .modes = &newhaven_nhd_43_480272ef_atxl_mode, 3612 .num_modes = 1, 3613 .bpc = 8, 3614 .size = { 3615 .width = 95, 3616 .height = 54, 3617 }, 3618 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3619 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE | 3620 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE, 3621 .connector_type = DRM_MODE_CONNECTOR_DPI, 3622 }; 3623 3624 static const struct drm_display_mode nlt_nl13676bc25_03f_mode = { 3625 .clock = 75400, 3626 .hdisplay = 1366, 3627 .hsync_start = 1366 + 14, 3628 .hsync_end = 1366 + 14 + 56, 3629 .htotal = 1366 + 14 + 56 + 64, 3630 .vdisplay = 768, 3631 .vsync_start = 768 + 1, 3632 .vsync_end = 768 + 1 + 3, 3633 .vtotal = 768 + 1 + 3 + 22, 3634 }; 3635 3636 static const struct panel_desc nlt_nl13676bc25_03f = { 3637 .modes = &nlt_nl13676bc25_03f_mode, 3638 .num_modes = 1, 3639 .bpc = 8, 3640 .size = { 3641 .width = 363, 3642 .height = 215, 3643 }, 3644 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3645 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3646 }; 3647 3648 static const struct display_timing nlt_nl192108ac18_02d_timing = { 3649 .pixelclock = { 130000000, 148350000, 163000000 }, 3650 .hactive = { 1920, 1920, 1920 }, 3651 .hfront_porch = { 80, 100, 100 }, 3652 .hback_porch = { 100, 120, 120 }, 3653 .hsync_len = { 50, 60, 60 }, 3654 .vactive = { 1080, 1080, 1080 }, 3655 .vfront_porch = { 12, 30, 30 }, 3656 .vback_porch = { 4, 10, 10 }, 3657 .vsync_len = { 4, 5, 5 }, 3658 }; 3659 3660 static const struct panel_desc nlt_nl192108ac18_02d = { 3661 .timings = &nlt_nl192108ac18_02d_timing, 3662 .num_timings = 1, 3663 .bpc = 8, 3664 .size = { 3665 .width = 344, 3666 .height = 194, 3667 }, 3668 .delay = { 3669 .unprepare = 500, 3670 }, 3671 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3672 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3673 }; 3674 3675 static const struct drm_display_mode nvd_9128_mode = { 3676 .clock = 29500, 3677 .hdisplay = 800, 3678 .hsync_start = 800 + 130, 3679 .hsync_end = 800 + 130 + 98, 3680 .htotal = 800 + 0 + 130 + 98, 3681 .vdisplay = 480, 3682 .vsync_start = 480 + 10, 3683 .vsync_end = 480 + 10 + 50, 3684 .vtotal = 480 + 0 + 10 + 50, 3685 }; 3686 3687 static const struct panel_desc nvd_9128 = { 3688 .modes = &nvd_9128_mode, 3689 .num_modes = 1, 3690 .bpc = 8, 3691 .size = { 3692 .width = 156, 3693 .height = 88, 3694 }, 3695 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3696 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3697 }; 3698 3699 static const struct display_timing okaya_rs800480t_7x0gp_timing = { 3700 .pixelclock = { 30000000, 30000000, 40000000 }, 3701 .hactive = { 800, 800, 800 }, 3702 .hfront_porch = { 40, 40, 40 }, 3703 .hback_porch = { 40, 40, 40 }, 3704 .hsync_len = { 1, 48, 48 }, 3705 .vactive = { 480, 480, 480 }, 3706 .vfront_porch = { 13, 13, 13 }, 3707 .vback_porch = { 29, 29, 29 }, 3708 .vsync_len = { 3, 3, 3 }, 3709 .flags = DISPLAY_FLAGS_DE_HIGH, 3710 }; 3711 3712 static const struct panel_desc okaya_rs800480t_7x0gp = { 3713 .timings = &okaya_rs800480t_7x0gp_timing, 3714 .num_timings = 1, 3715 .bpc = 6, 3716 .size = { 3717 .width = 154, 3718 .height = 87, 3719 }, 3720 .delay = { 3721 .prepare = 41, 3722 .enable = 50, 3723 .unprepare = 41, 3724 .disable = 50, 3725 }, 3726 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 3727 }; 3728 3729 static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = { 3730 .clock = 9000, 3731 .hdisplay = 480, 3732 .hsync_start = 480 + 5, 3733 .hsync_end = 480 + 5 + 30, 3734 .htotal = 480 + 5 + 30 + 10, 3735 .vdisplay = 272, 3736 .vsync_start = 272 + 8, 3737 .vsync_end = 272 + 8 + 5, 3738 .vtotal = 272 + 8 + 5 + 3, 3739 }; 3740 3741 static const struct panel_desc olimex_lcd_olinuxino_43ts = { 3742 .modes = &olimex_lcd_olinuxino_43ts_mode, 3743 .num_modes = 1, 3744 .size = { 3745 .width = 95, 3746 .height = 54, 3747 }, 3748 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3749 }; 3750 3751 static const struct drm_display_mode olimex_lcd_olinuxino_5cts_mode = { 3752 .clock = 33300, 3753 .hdisplay = 800, 3754 .hsync_start = 800 + 210, 3755 .hsync_end = 800 + 210 + 20, 3756 .htotal = 800 + 210 + 20 + 26, 3757 .vdisplay = 480, 3758 .vsync_start = 480 + 22, 3759 .vsync_end = 480 + 22 + 10, 3760 .vtotal = 480 + 22 + 10 + 13, 3761 }; 3762 3763 static const struct panel_desc olimex_lcd_olinuxino_5cts = { 3764 .modes = &olimex_lcd_olinuxino_5cts_mode, 3765 .num_modes = 1, 3766 .size = { 3767 .width = 154, 3768 .height = 86, 3769 }, 3770 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3771 }; 3772 3773 3774 static const struct display_timing ontat_kd50g21_40nt_a1_timing = { 3775 .pixelclock = { 30000000, 30000000, 50000000 }, 3776 .hactive = { 800, 800, 800 }, 3777 .hfront_porch = { 1, 40, 255 }, 3778 .hback_porch = { 1, 40, 87 }, 3779 .hsync_len = { 1, 48, 87 }, 3780 .vactive = { 480, 480, 480 }, 3781 .vfront_porch = { 1, 13, 255 }, 3782 .vback_porch = { 1, 29, 29 }, 3783 .vsync_len = { 3, 3, 31 }, 3784 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 3785 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE, 3786 }; 3787 3788 static const struct panel_desc ontat_kd50g21_40nt_a1 = { 3789 .timings = &ontat_kd50g21_40nt_a1_timing, 3790 .num_timings = 1, 3791 .bpc = 8, 3792 .size = { 3793 .width = 108, 3794 .height = 65, 3795 }, 3796 .delay = { 3797 .prepare = 147, /* 5 VSDs */ 3798 .enable = 147, /* 5 VSDs */ 3799 .disable = 88, /* 3 VSDs */ 3800 .unprepare = 117, /* 4 VSDs */ 3801 }, 3802 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3803 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 3804 .connector_type = DRM_MODE_CONNECTOR_DPI, 3805 }; 3806 3807 /* 3808 * 800x480 CVT. The panel appears to be quite accepting, at least as far as 3809 * pixel clocks, but this is the timing that was being used in the Adafruit 3810 * installation instructions. 3811 */ 3812 static const struct drm_display_mode ontat_yx700wv03_mode = { 3813 .clock = 29500, 3814 .hdisplay = 800, 3815 .hsync_start = 824, 3816 .hsync_end = 896, 3817 .htotal = 992, 3818 .vdisplay = 480, 3819 .vsync_start = 483, 3820 .vsync_end = 493, 3821 .vtotal = 500, 3822 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 3823 }; 3824 3825 /* 3826 * Specification at: 3827 * https://www.adafruit.com/images/product-files/2406/c3163.pdf 3828 */ 3829 static const struct panel_desc ontat_yx700wv03 = { 3830 .modes = &ontat_yx700wv03_mode, 3831 .num_modes = 1, 3832 .bpc = 8, 3833 .size = { 3834 .width = 154, 3835 .height = 83, 3836 }, 3837 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 3838 }; 3839 3840 static const struct drm_display_mode ortustech_com37h3m_mode = { 3841 .clock = 22230, 3842 .hdisplay = 480, 3843 .hsync_start = 480 + 40, 3844 .hsync_end = 480 + 40 + 10, 3845 .htotal = 480 + 40 + 10 + 40, 3846 .vdisplay = 640, 3847 .vsync_start = 640 + 4, 3848 .vsync_end = 640 + 4 + 2, 3849 .vtotal = 640 + 4 + 2 + 4, 3850 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 3851 }; 3852 3853 static const struct panel_desc ortustech_com37h3m = { 3854 .modes = &ortustech_com37h3m_mode, 3855 .num_modes = 1, 3856 .bpc = 8, 3857 .size = { 3858 .width = 56, /* 56.16mm */ 3859 .height = 75, /* 74.88mm */ 3860 }, 3861 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3862 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 3863 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE, 3864 }; 3865 3866 static const struct drm_display_mode ortustech_com43h4m85ulc_mode = { 3867 .clock = 25000, 3868 .hdisplay = 480, 3869 .hsync_start = 480 + 10, 3870 .hsync_end = 480 + 10 + 10, 3871 .htotal = 480 + 10 + 10 + 15, 3872 .vdisplay = 800, 3873 .vsync_start = 800 + 3, 3874 .vsync_end = 800 + 3 + 3, 3875 .vtotal = 800 + 3 + 3 + 3, 3876 }; 3877 3878 static const struct panel_desc ortustech_com43h4m85ulc = { 3879 .modes = &ortustech_com43h4m85ulc_mode, 3880 .num_modes = 1, 3881 .bpc = 6, 3882 .size = { 3883 .width = 56, 3884 .height = 93, 3885 }, 3886 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 3887 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 3888 .connector_type = DRM_MODE_CONNECTOR_DPI, 3889 }; 3890 3891 static const struct drm_display_mode osddisplays_osd070t1718_19ts_mode = { 3892 .clock = 33000, 3893 .hdisplay = 800, 3894 .hsync_start = 800 + 210, 3895 .hsync_end = 800 + 210 + 30, 3896 .htotal = 800 + 210 + 30 + 16, 3897 .vdisplay = 480, 3898 .vsync_start = 480 + 22, 3899 .vsync_end = 480 + 22 + 13, 3900 .vtotal = 480 + 22 + 13 + 10, 3901 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 3902 }; 3903 3904 static const struct panel_desc osddisplays_osd070t1718_19ts = { 3905 .modes = &osddisplays_osd070t1718_19ts_mode, 3906 .num_modes = 1, 3907 .bpc = 8, 3908 .size = { 3909 .width = 152, 3910 .height = 91, 3911 }, 3912 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3913 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE | 3914 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE, 3915 .connector_type = DRM_MODE_CONNECTOR_DPI, 3916 }; 3917 3918 static const struct drm_display_mode pda_91_00156_a0_mode = { 3919 .clock = 33300, 3920 .hdisplay = 800, 3921 .hsync_start = 800 + 1, 3922 .hsync_end = 800 + 1 + 64, 3923 .htotal = 800 + 1 + 64 + 64, 3924 .vdisplay = 480, 3925 .vsync_start = 480 + 1, 3926 .vsync_end = 480 + 1 + 23, 3927 .vtotal = 480 + 1 + 23 + 22, 3928 }; 3929 3930 static const struct panel_desc pda_91_00156_a0 = { 3931 .modes = &pda_91_00156_a0_mode, 3932 .num_modes = 1, 3933 .size = { 3934 .width = 152, 3935 .height = 91, 3936 }, 3937 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 3938 }; 3939 3940 static const struct drm_display_mode powertip_ph128800t004_zza01_mode = { 3941 .clock = 71150, 3942 .hdisplay = 1280, 3943 .hsync_start = 1280 + 48, 3944 .hsync_end = 1280 + 48 + 32, 3945 .htotal = 1280 + 48 + 32 + 80, 3946 .vdisplay = 800, 3947 .vsync_start = 800 + 9, 3948 .vsync_end = 800 + 9 + 8, 3949 .vtotal = 800 + 9 + 8 + 6, 3950 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 3951 }; 3952 3953 static const struct panel_desc powertip_ph128800t004_zza01 = { 3954 .modes = &powertip_ph128800t004_zza01_mode, 3955 .num_modes = 1, 3956 .bpc = 8, 3957 .size = { 3958 .width = 216, 3959 .height = 135, 3960 }, 3961 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3962 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3963 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3964 }; 3965 3966 static const struct drm_display_mode powertip_ph128800t006_zhc01_mode = { 3967 .clock = 66500, 3968 .hdisplay = 1280, 3969 .hsync_start = 1280 + 12, 3970 .hsync_end = 1280 + 12 + 20, 3971 .htotal = 1280 + 12 + 20 + 56, 3972 .vdisplay = 800, 3973 .vsync_start = 800 + 1, 3974 .vsync_end = 800 + 1 + 3, 3975 .vtotal = 800 + 1 + 3 + 20, 3976 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 3977 }; 3978 3979 static const struct panel_desc powertip_ph128800t006_zhc01 = { 3980 .modes = &powertip_ph128800t006_zhc01_mode, 3981 .num_modes = 1, 3982 .bpc = 8, 3983 .size = { 3984 .width = 216, 3985 .height = 135, 3986 }, 3987 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 3988 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 3989 .connector_type = DRM_MODE_CONNECTOR_LVDS, 3990 }; 3991 3992 static const struct drm_display_mode powertip_ph800480t013_idf02_mode = { 3993 .clock = 24750, 3994 .hdisplay = 800, 3995 .hsync_start = 800 + 54, 3996 .hsync_end = 800 + 54 + 2, 3997 .htotal = 800 + 54 + 2 + 44, 3998 .vdisplay = 480, 3999 .vsync_start = 480 + 49, 4000 .vsync_end = 480 + 49 + 2, 4001 .vtotal = 480 + 49 + 2 + 22, 4002 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 4003 }; 4004 4005 static const struct panel_desc powertip_ph800480t013_idf02 = { 4006 .modes = &powertip_ph800480t013_idf02_mode, 4007 .num_modes = 1, 4008 .bpc = 8, 4009 .size = { 4010 .width = 152, 4011 .height = 91, 4012 }, 4013 .bus_flags = DRM_BUS_FLAG_DE_HIGH | 4014 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 4015 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE, 4016 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4017 .connector_type = DRM_MODE_CONNECTOR_DPI, 4018 }; 4019 4020 static const struct drm_display_mode primeview_pm070wl4_mode = { 4021 .clock = 32000, 4022 .hdisplay = 800, 4023 .hsync_start = 800 + 42, 4024 .hsync_end = 800 + 42 + 128, 4025 .htotal = 800 + 42 + 128 + 86, 4026 .vdisplay = 480, 4027 .vsync_start = 480 + 10, 4028 .vsync_end = 480 + 10 + 2, 4029 .vtotal = 480 + 10 + 2 + 33, 4030 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 4031 }; 4032 4033 static const struct panel_desc primeview_pm070wl4 = { 4034 .modes = &primeview_pm070wl4_mode, 4035 .num_modes = 1, 4036 .bpc = 6, 4037 .size = { 4038 .width = 152, 4039 .height = 91, 4040 }, 4041 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE, 4042 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 4043 .connector_type = DRM_MODE_CONNECTOR_DPI, 4044 }; 4045 4046 static const struct drm_display_mode qd43003c0_40_mode = { 4047 .clock = 9000, 4048 .hdisplay = 480, 4049 .hsync_start = 480 + 8, 4050 .hsync_end = 480 + 8 + 4, 4051 .htotal = 480 + 8 + 4 + 39, 4052 .vdisplay = 272, 4053 .vsync_start = 272 + 4, 4054 .vsync_end = 272 + 4 + 10, 4055 .vtotal = 272 + 4 + 10 + 2, 4056 }; 4057 4058 static const struct panel_desc qd43003c0_40 = { 4059 .modes = &qd43003c0_40_mode, 4060 .num_modes = 1, 4061 .bpc = 8, 4062 .size = { 4063 .width = 95, 4064 .height = 53, 4065 }, 4066 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4067 }; 4068 4069 static const struct drm_display_mode qishenglong_gopher2b_lcd_modes[] = { 4070 { /* 60 Hz */ 4071 .clock = 10800, 4072 .hdisplay = 480, 4073 .hsync_start = 480 + 77, 4074 .hsync_end = 480 + 77 + 41, 4075 .htotal = 480 + 77 + 41 + 2, 4076 .vdisplay = 272, 4077 .vsync_start = 272 + 16, 4078 .vsync_end = 272 + 16 + 10, 4079 .vtotal = 272 + 16 + 10 + 2, 4080 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 4081 }, 4082 { /* 50 Hz */ 4083 .clock = 10800, 4084 .hdisplay = 480, 4085 .hsync_start = 480 + 17, 4086 .hsync_end = 480 + 17 + 41, 4087 .htotal = 480 + 17 + 41 + 2, 4088 .vdisplay = 272, 4089 .vsync_start = 272 + 116, 4090 .vsync_end = 272 + 116 + 10, 4091 .vtotal = 272 + 116 + 10 + 2, 4092 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 4093 }, 4094 }; 4095 4096 static const struct panel_desc qishenglong_gopher2b_lcd = { 4097 .modes = qishenglong_gopher2b_lcd_modes, 4098 .num_modes = ARRAY_SIZE(qishenglong_gopher2b_lcd_modes), 4099 .bpc = 8, 4100 .size = { 4101 .width = 95, 4102 .height = 54, 4103 }, 4104 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4105 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 4106 .connector_type = DRM_MODE_CONNECTOR_DPI, 4107 }; 4108 4109 static const struct display_timing rocktech_rk043fn48h_timing = { 4110 .pixelclock = { 6000000, 9000000, 12000000 }, 4111 .hactive = { 480, 480, 480 }, 4112 .hback_porch = { 8, 43, 43 }, 4113 .hfront_porch = { 2, 8, 10 }, 4114 .hsync_len = { 1, 1, 1 }, 4115 .vactive = { 272, 272, 272 }, 4116 .vback_porch = { 2, 12, 26 }, 4117 .vfront_porch = { 1, 4, 4 }, 4118 .vsync_len = { 1, 10, 10 }, 4119 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW | 4120 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 4121 DISPLAY_FLAGS_SYNC_POSEDGE, 4122 }; 4123 4124 static const struct panel_desc rocktech_rk043fn48h = { 4125 .timings = &rocktech_rk043fn48h_timing, 4126 .num_timings = 1, 4127 .bpc = 8, 4128 .size = { 4129 .width = 95, 4130 .height = 54, 4131 }, 4132 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4133 .connector_type = DRM_MODE_CONNECTOR_DPI, 4134 }; 4135 4136 static const struct display_timing rocktech_rk070er9427_timing = { 4137 .pixelclock = { 26400000, 33300000, 46800000 }, 4138 .hactive = { 800, 800, 800 }, 4139 .hfront_porch = { 16, 210, 354 }, 4140 .hback_porch = { 46, 46, 46 }, 4141 .hsync_len = { 1, 1, 1 }, 4142 .vactive = { 480, 480, 480 }, 4143 .vfront_porch = { 7, 22, 147 }, 4144 .vback_porch = { 23, 23, 23 }, 4145 .vsync_len = { 1, 1, 1 }, 4146 .flags = DISPLAY_FLAGS_DE_HIGH, 4147 }; 4148 4149 static const struct panel_desc rocktech_rk070er9427 = { 4150 .timings = &rocktech_rk070er9427_timing, 4151 .num_timings = 1, 4152 .bpc = 6, 4153 .size = { 4154 .width = 154, 4155 .height = 86, 4156 }, 4157 .delay = { 4158 .prepare = 41, 4159 .enable = 50, 4160 .unprepare = 41, 4161 .disable = 50, 4162 }, 4163 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 4164 }; 4165 4166 static const struct drm_display_mode rocktech_rk101ii01d_ct_mode = { 4167 .clock = 71100, 4168 .hdisplay = 1280, 4169 .hsync_start = 1280 + 48, 4170 .hsync_end = 1280 + 48 + 32, 4171 .htotal = 1280 + 48 + 32 + 80, 4172 .vdisplay = 800, 4173 .vsync_start = 800 + 2, 4174 .vsync_end = 800 + 2 + 5, 4175 .vtotal = 800 + 2 + 5 + 16, 4176 }; 4177 4178 static const struct panel_desc rocktech_rk101ii01d_ct = { 4179 .modes = &rocktech_rk101ii01d_ct_mode, 4180 .bpc = 8, 4181 .num_modes = 1, 4182 .size = { 4183 .width = 217, 4184 .height = 136, 4185 }, 4186 .delay = { 4187 .prepare = 50, 4188 .disable = 50, 4189 }, 4190 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4191 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4192 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4193 }; 4194 4195 static const struct display_timing samsung_ltl101al01_timing = { 4196 .pixelclock = { 66663000, 66663000, 66663000 }, 4197 .hactive = { 1280, 1280, 1280 }, 4198 .hfront_porch = { 18, 18, 18 }, 4199 .hback_porch = { 36, 36, 36 }, 4200 .hsync_len = { 16, 16, 16 }, 4201 .vactive = { 800, 800, 800 }, 4202 .vfront_porch = { 4, 4, 4 }, 4203 .vback_porch = { 16, 16, 16 }, 4204 .vsync_len = { 3, 3, 3 }, 4205 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW, 4206 }; 4207 4208 static const struct panel_desc samsung_ltl101al01 = { 4209 .timings = &samsung_ltl101al01_timing, 4210 .num_timings = 1, 4211 .bpc = 8, 4212 .size = { 4213 .width = 217, 4214 .height = 135, 4215 }, 4216 .delay = { 4217 .prepare = 40, 4218 .enable = 300, 4219 .disable = 200, 4220 .unprepare = 600, 4221 }, 4222 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4223 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4224 }; 4225 4226 static const struct drm_display_mode samsung_ltn101nt05_mode = { 4227 .clock = 54030, 4228 .hdisplay = 1024, 4229 .hsync_start = 1024 + 24, 4230 .hsync_end = 1024 + 24 + 136, 4231 .htotal = 1024 + 24 + 136 + 160, 4232 .vdisplay = 600, 4233 .vsync_start = 600 + 3, 4234 .vsync_end = 600 + 3 + 6, 4235 .vtotal = 600 + 3 + 6 + 61, 4236 }; 4237 4238 static const struct panel_desc samsung_ltn101nt05 = { 4239 .modes = &samsung_ltn101nt05_mode, 4240 .num_modes = 1, 4241 .bpc = 6, 4242 .size = { 4243 .width = 223, 4244 .height = 125, 4245 }, 4246 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 4247 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4248 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4249 }; 4250 4251 static const struct display_timing satoz_sat050at40h12r2_timing = { 4252 .pixelclock = {33300000, 33300000, 50000000}, 4253 .hactive = {800, 800, 800}, 4254 .hfront_porch = {16, 210, 354}, 4255 .hback_porch = {46, 46, 46}, 4256 .hsync_len = {1, 1, 40}, 4257 .vactive = {480, 480, 480}, 4258 .vfront_porch = {7, 22, 147}, 4259 .vback_porch = {23, 23, 23}, 4260 .vsync_len = {1, 1, 20}, 4261 }; 4262 4263 static const struct panel_desc satoz_sat050at40h12r2 = { 4264 .timings = &satoz_sat050at40h12r2_timing, 4265 .num_timings = 1, 4266 .bpc = 8, 4267 .size = { 4268 .width = 108, 4269 .height = 65, 4270 }, 4271 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4272 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4273 }; 4274 4275 static const struct drm_display_mode sharp_lq070y3dg3b_mode = { 4276 .clock = 33260, 4277 .hdisplay = 800, 4278 .hsync_start = 800 + 64, 4279 .hsync_end = 800 + 64 + 128, 4280 .htotal = 800 + 64 + 128 + 64, 4281 .vdisplay = 480, 4282 .vsync_start = 480 + 8, 4283 .vsync_end = 480 + 8 + 2, 4284 .vtotal = 480 + 8 + 2 + 35, 4285 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE, 4286 }; 4287 4288 static const struct panel_desc sharp_lq070y3dg3b = { 4289 .modes = &sharp_lq070y3dg3b_mode, 4290 .num_modes = 1, 4291 .bpc = 8, 4292 .size = { 4293 .width = 152, /* 152.4mm */ 4294 .height = 91, /* 91.4mm */ 4295 }, 4296 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4297 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 4298 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE, 4299 }; 4300 4301 static const struct drm_display_mode sharp_lq035q7db03_mode = { 4302 .clock = 5500, 4303 .hdisplay = 240, 4304 .hsync_start = 240 + 16, 4305 .hsync_end = 240 + 16 + 7, 4306 .htotal = 240 + 16 + 7 + 5, 4307 .vdisplay = 320, 4308 .vsync_start = 320 + 9, 4309 .vsync_end = 320 + 9 + 1, 4310 .vtotal = 320 + 9 + 1 + 7, 4311 }; 4312 4313 static const struct panel_desc sharp_lq035q7db03 = { 4314 .modes = &sharp_lq035q7db03_mode, 4315 .num_modes = 1, 4316 .bpc = 6, 4317 .size = { 4318 .width = 54, 4319 .height = 72, 4320 }, 4321 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 4322 }; 4323 4324 static const struct display_timing sharp_lq101k1ly04_timing = { 4325 .pixelclock = { 60000000, 65000000, 80000000 }, 4326 .hactive = { 1280, 1280, 1280 }, 4327 .hfront_porch = { 20, 20, 20 }, 4328 .hback_porch = { 20, 20, 20 }, 4329 .hsync_len = { 10, 10, 10 }, 4330 .vactive = { 800, 800, 800 }, 4331 .vfront_porch = { 4, 4, 4 }, 4332 .vback_porch = { 4, 4, 4 }, 4333 .vsync_len = { 4, 4, 4 }, 4334 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE, 4335 }; 4336 4337 static const struct panel_desc sharp_lq101k1ly04 = { 4338 .timings = &sharp_lq101k1ly04_timing, 4339 .num_timings = 1, 4340 .bpc = 8, 4341 .size = { 4342 .width = 217, 4343 .height = 136, 4344 }, 4345 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 4346 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4347 }; 4348 4349 static const struct drm_display_mode sharp_ls020b1dd01d_modes[] = { 4350 { /* 50 Hz */ 4351 .clock = 3000, 4352 .hdisplay = 240, 4353 .hsync_start = 240 + 58, 4354 .hsync_end = 240 + 58 + 1, 4355 .htotal = 240 + 58 + 1 + 1, 4356 .vdisplay = 160, 4357 .vsync_start = 160 + 24, 4358 .vsync_end = 160 + 24 + 10, 4359 .vtotal = 160 + 24 + 10 + 6, 4360 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC, 4361 }, 4362 { /* 60 Hz */ 4363 .clock = 3000, 4364 .hdisplay = 240, 4365 .hsync_start = 240 + 8, 4366 .hsync_end = 240 + 8 + 1, 4367 .htotal = 240 + 8 + 1 + 1, 4368 .vdisplay = 160, 4369 .vsync_start = 160 + 24, 4370 .vsync_end = 160 + 24 + 10, 4371 .vtotal = 160 + 24 + 10 + 6, 4372 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC, 4373 }, 4374 }; 4375 4376 static const struct panel_desc sharp_ls020b1dd01d = { 4377 .modes = sharp_ls020b1dd01d_modes, 4378 .num_modes = ARRAY_SIZE(sharp_ls020b1dd01d_modes), 4379 .bpc = 6, 4380 .size = { 4381 .width = 42, 4382 .height = 28, 4383 }, 4384 .bus_format = MEDIA_BUS_FMT_RGB565_1X16, 4385 .bus_flags = DRM_BUS_FLAG_DE_HIGH 4386 | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE 4387 | DRM_BUS_FLAG_SHARP_SIGNALS, 4388 }; 4389 4390 static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = { 4391 .clock = 33300, 4392 .hdisplay = 800, 4393 .hsync_start = 800 + 1, 4394 .hsync_end = 800 + 1 + 64, 4395 .htotal = 800 + 1 + 64 + 64, 4396 .vdisplay = 480, 4397 .vsync_start = 480 + 1, 4398 .vsync_end = 480 + 1 + 23, 4399 .vtotal = 480 + 1 + 23 + 22, 4400 }; 4401 4402 static const struct panel_desc shelly_sca07010_bfn_lnn = { 4403 .modes = &shelly_sca07010_bfn_lnn_mode, 4404 .num_modes = 1, 4405 .size = { 4406 .width = 152, 4407 .height = 91, 4408 }, 4409 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 4410 }; 4411 4412 static const struct drm_display_mode starry_kr070pe2t_mode = { 4413 .clock = 33000, 4414 .hdisplay = 800, 4415 .hsync_start = 800 + 209, 4416 .hsync_end = 800 + 209 + 1, 4417 .htotal = 800 + 209 + 1 + 45, 4418 .vdisplay = 480, 4419 .vsync_start = 480 + 22, 4420 .vsync_end = 480 + 22 + 1, 4421 .vtotal = 480 + 22 + 1 + 22, 4422 }; 4423 4424 static const struct panel_desc starry_kr070pe2t = { 4425 .modes = &starry_kr070pe2t_mode, 4426 .num_modes = 1, 4427 .bpc = 8, 4428 .size = { 4429 .width = 152, 4430 .height = 86, 4431 }, 4432 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4433 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE, 4434 .connector_type = DRM_MODE_CONNECTOR_DPI, 4435 }; 4436 4437 static const struct display_timing startek_kd070wvfpa_mode = { 4438 .pixelclock = { 25200000, 27200000, 30500000 }, 4439 .hactive = { 800, 800, 800 }, 4440 .hfront_porch = { 19, 44, 115 }, 4441 .hback_porch = { 5, 16, 101 }, 4442 .hsync_len = { 1, 2, 100 }, 4443 .vactive = { 480, 480, 480 }, 4444 .vfront_porch = { 5, 43, 67 }, 4445 .vback_porch = { 5, 5, 67 }, 4446 .vsync_len = { 1, 2, 66 }, 4447 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 4448 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE | 4449 DISPLAY_FLAGS_SYNC_POSEDGE, 4450 }; 4451 4452 static const struct panel_desc startek_kd070wvfpa = { 4453 .timings = &startek_kd070wvfpa_mode, 4454 .num_timings = 1, 4455 .bpc = 8, 4456 .size = { 4457 .width = 152, 4458 .height = 91, 4459 }, 4460 .delay = { 4461 .prepare = 20, 4462 .enable = 200, 4463 .disable = 200, 4464 }, 4465 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4466 .connector_type = DRM_MODE_CONNECTOR_DPI, 4467 .bus_flags = DRM_BUS_FLAG_DE_HIGH | 4468 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE | 4469 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE, 4470 }; 4471 4472 static const struct display_timing tsd_tst043015cmhx_timing = { 4473 .pixelclock = { 5000000, 9000000, 12000000 }, 4474 .hactive = { 480, 480, 480 }, 4475 .hfront_porch = { 4, 5, 65 }, 4476 .hback_porch = { 36, 40, 255 }, 4477 .hsync_len = { 1, 1, 1 }, 4478 .vactive = { 272, 272, 272 }, 4479 .vfront_porch = { 2, 8, 97 }, 4480 .vback_porch = { 3, 8, 31 }, 4481 .vsync_len = { 1, 1, 1 }, 4482 4483 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | 4484 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE, 4485 }; 4486 4487 static const struct panel_desc tsd_tst043015cmhx = { 4488 .timings = &tsd_tst043015cmhx_timing, 4489 .num_timings = 1, 4490 .bpc = 8, 4491 .size = { 4492 .width = 105, 4493 .height = 67, 4494 }, 4495 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4496 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 4497 }; 4498 4499 static const struct drm_display_mode tfc_s9700rtwv43tr_01b_mode = { 4500 .clock = 30000, 4501 .hdisplay = 800, 4502 .hsync_start = 800 + 39, 4503 .hsync_end = 800 + 39 + 47, 4504 .htotal = 800 + 39 + 47 + 39, 4505 .vdisplay = 480, 4506 .vsync_start = 480 + 13, 4507 .vsync_end = 480 + 13 + 2, 4508 .vtotal = 480 + 13 + 2 + 29, 4509 }; 4510 4511 static const struct panel_desc tfc_s9700rtwv43tr_01b = { 4512 .modes = &tfc_s9700rtwv43tr_01b_mode, 4513 .num_modes = 1, 4514 .bpc = 8, 4515 .size = { 4516 .width = 155, 4517 .height = 90, 4518 }, 4519 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4520 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 4521 }; 4522 4523 static const struct display_timing tianma_tm070jdhg30_timing = { 4524 .pixelclock = { 62600000, 68200000, 78100000 }, 4525 .hactive = { 1280, 1280, 1280 }, 4526 .hfront_porch = { 15, 64, 159 }, 4527 .hback_porch = { 5, 5, 5 }, 4528 .hsync_len = { 1, 1, 256 }, 4529 .vactive = { 800, 800, 800 }, 4530 .vfront_porch = { 3, 40, 99 }, 4531 .vback_porch = { 2, 2, 2 }, 4532 .vsync_len = { 1, 1, 128 }, 4533 .flags = DISPLAY_FLAGS_DE_HIGH, 4534 }; 4535 4536 static const struct panel_desc tianma_tm070jdhg30 = { 4537 .timings = &tianma_tm070jdhg30_timing, 4538 .num_timings = 1, 4539 .bpc = 8, 4540 .size = { 4541 .width = 151, 4542 .height = 95, 4543 }, 4544 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4545 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4546 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4547 }; 4548 4549 static const struct panel_desc tianma_tm070jvhg33 = { 4550 .timings = &tianma_tm070jdhg30_timing, 4551 .num_timings = 1, 4552 .bpc = 8, 4553 .size = { 4554 .width = 150, 4555 .height = 94, 4556 }, 4557 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4558 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4559 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4560 }; 4561 4562 /* 4563 * The TM070JDHG34-00 datasheet computes total blanking as back porch + 4564 * front porch, not including sync pulse width. This is for both H and 4565 * V. To make the total blanking and period correct, subtract the pulse 4566 * width from the front porch. 4567 * 4568 * This works well for the Min and Typ values, but for Max values the sync 4569 * pulse width is higher than back porch + front porch, so work around that 4570 * by reducing the Max sync length value to 1 and then treating the Max 4571 * porches as in the Min and Typ cases. 4572 * 4573 * Exact datasheet values are added as a comment where they differ from the 4574 * ones implemented for the above reason. 4575 * 4576 * The P0700WXF1MBAA datasheet is even less detailed, only listing period 4577 * and total blanking time, however the resulting values are the same as 4578 * the TM070JDHG34-00. 4579 */ 4580 static const struct display_timing tianma_tm070jdhg34_00_timing = { 4581 .pixelclock = { 68400000, 71900000, 78100000 }, 4582 .hactive = { 1280, 1280, 1280 }, 4583 .hfront_porch = { 130, 138, 158 }, /* 131, 139, 159 */ 4584 .hback_porch = { 5, 5, 5 }, 4585 .hsync_len = { 1, 1, 1 }, /* 1, 1, 256 */ 4586 .vactive = { 800, 800, 800 }, 4587 .vfront_porch = { 2, 39, 98 }, /* 3, 40, 99 */ 4588 .vback_porch = { 2, 2, 2 }, 4589 .vsync_len = { 1, 1, 1 }, /* 1, 1, 128 */ 4590 .flags = DISPLAY_FLAGS_DE_HIGH, 4591 }; 4592 4593 static const struct panel_desc tianma_tm070jdhg34_00 = { 4594 .timings = &tianma_tm070jdhg34_00_timing, 4595 .num_timings = 1, 4596 .bpc = 8, 4597 .size = { 4598 .width = 150, /* 149.76 */ 4599 .height = 94, /* 93.60 */ 4600 }, 4601 .delay = { 4602 .prepare = 15, /* Tp1 */ 4603 .enable = 150, /* Tp2 */ 4604 .disable = 150, /* Tp4 */ 4605 .unprepare = 120, /* Tp3 */ 4606 }, 4607 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4608 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4609 }; 4610 4611 static const struct panel_desc tianma_p0700wxf1mbaa = { 4612 .timings = &tianma_tm070jdhg34_00_timing, 4613 .num_timings = 1, 4614 .bpc = 8, 4615 .size = { 4616 .width = 150, /* 149.76 */ 4617 .height = 94, /* 93.60 */ 4618 }, 4619 .delay = { 4620 .prepare = 18, /* Tr + Tp1 */ 4621 .enable = 152, /* Tp2 + Tp5 */ 4622 .disable = 152, /* Tp6 + Tp4 */ 4623 .unprepare = 120, /* Tp3 */ 4624 }, 4625 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4626 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4627 }; 4628 4629 static const struct display_timing tianma_tm070rvhg71_timing = { 4630 .pixelclock = { 27700000, 29200000, 39600000 }, 4631 .hactive = { 800, 800, 800 }, 4632 .hfront_porch = { 12, 40, 212 }, 4633 .hback_porch = { 88, 88, 88 }, 4634 .hsync_len = { 1, 1, 40 }, 4635 .vactive = { 480, 480, 480 }, 4636 .vfront_porch = { 1, 13, 88 }, 4637 .vback_porch = { 32, 32, 32 }, 4638 .vsync_len = { 1, 1, 3 }, 4639 .flags = DISPLAY_FLAGS_DE_HIGH, 4640 }; 4641 4642 static const struct panel_desc tianma_tm070rvhg71 = { 4643 .timings = &tianma_tm070rvhg71_timing, 4644 .num_timings = 1, 4645 .bpc = 8, 4646 .size = { 4647 .width = 154, 4648 .height = 86, 4649 }, 4650 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4651 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4652 }; 4653 4654 static const struct drm_display_mode ti_nspire_cx_lcd_mode[] = { 4655 { 4656 .clock = 10000, 4657 .hdisplay = 320, 4658 .hsync_start = 320 + 50, 4659 .hsync_end = 320 + 50 + 6, 4660 .htotal = 320 + 50 + 6 + 38, 4661 .vdisplay = 240, 4662 .vsync_start = 240 + 3, 4663 .vsync_end = 240 + 3 + 1, 4664 .vtotal = 240 + 3 + 1 + 17, 4665 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 4666 }, 4667 }; 4668 4669 static const struct panel_desc ti_nspire_cx_lcd_panel = { 4670 .modes = ti_nspire_cx_lcd_mode, 4671 .num_modes = 1, 4672 .bpc = 8, 4673 .size = { 4674 .width = 65, 4675 .height = 49, 4676 }, 4677 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4678 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE, 4679 }; 4680 4681 static const struct drm_display_mode ti_nspire_classic_lcd_mode[] = { 4682 { 4683 .clock = 10000, 4684 .hdisplay = 320, 4685 .hsync_start = 320 + 6, 4686 .hsync_end = 320 + 6 + 6, 4687 .htotal = 320 + 6 + 6 + 6, 4688 .vdisplay = 240, 4689 .vsync_start = 240 + 0, 4690 .vsync_end = 240 + 0 + 1, 4691 .vtotal = 240 + 0 + 1 + 0, 4692 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 4693 }, 4694 }; 4695 4696 static const struct panel_desc ti_nspire_classic_lcd_panel = { 4697 .modes = ti_nspire_classic_lcd_mode, 4698 .num_modes = 1, 4699 /* The grayscale panel has 8 bit for the color .. Y (black) */ 4700 .bpc = 8, 4701 .size = { 4702 .width = 71, 4703 .height = 53, 4704 }, 4705 /* This is the grayscale bus format */ 4706 .bus_format = MEDIA_BUS_FMT_Y8_1X8, 4707 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 4708 }; 4709 4710 static const struct display_timing topland_tian_g07017_01_timing = { 4711 .pixelclock = { 44900000, 51200000, 63000000 }, 4712 .hactive = { 1024, 1024, 1024 }, 4713 .hfront_porch = { 16, 160, 216 }, 4714 .hback_porch = { 160, 160, 160 }, 4715 .hsync_len = { 1, 1, 140 }, 4716 .vactive = { 600, 600, 600 }, 4717 .vfront_porch = { 1, 12, 127 }, 4718 .vback_porch = { 23, 23, 23 }, 4719 .vsync_len = { 1, 1, 20 }, 4720 }; 4721 4722 static const struct panel_desc topland_tian_g07017_01 = { 4723 .timings = &topland_tian_g07017_01_timing, 4724 .num_timings = 1, 4725 .bpc = 8, 4726 .size = { 4727 .width = 154, 4728 .height = 86, 4729 }, 4730 .delay = { 4731 .prepare = 1, /* 6.5 - 150µs PLL wake-up time */ 4732 .enable = 100, /* 6.4 - Power on: 6 VSyncs */ 4733 .disable = 84, /* 6.4 - Power off: 5 Vsyncs */ 4734 .unprepare = 50, /* 6.4 - Power off: 3 Vsyncs */ 4735 }, 4736 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4737 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4738 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4739 }; 4740 4741 static const struct drm_display_mode toshiba_lt089ac29000_mode = { 4742 .clock = 79500, 4743 .hdisplay = 1280, 4744 .hsync_start = 1280 + 192, 4745 .hsync_end = 1280 + 192 + 128, 4746 .htotal = 1280 + 192 + 128 + 64, 4747 .vdisplay = 768, 4748 .vsync_start = 768 + 20, 4749 .vsync_end = 768 + 20 + 7, 4750 .vtotal = 768 + 20 + 7 + 3, 4751 }; 4752 4753 static const struct panel_desc toshiba_lt089ac29000 = { 4754 .modes = &toshiba_lt089ac29000_mode, 4755 .num_modes = 1, 4756 .size = { 4757 .width = 194, 4758 .height = 116, 4759 }, 4760 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 4761 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4762 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4763 }; 4764 4765 static const struct drm_display_mode tpk_f07a_0102_mode = { 4766 .clock = 33260, 4767 .hdisplay = 800, 4768 .hsync_start = 800 + 40, 4769 .hsync_end = 800 + 40 + 128, 4770 .htotal = 800 + 40 + 128 + 88, 4771 .vdisplay = 480, 4772 .vsync_start = 480 + 10, 4773 .vsync_end = 480 + 10 + 2, 4774 .vtotal = 480 + 10 + 2 + 33, 4775 }; 4776 4777 static const struct panel_desc tpk_f07a_0102 = { 4778 .modes = &tpk_f07a_0102_mode, 4779 .num_modes = 1, 4780 .size = { 4781 .width = 152, 4782 .height = 91, 4783 }, 4784 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE, 4785 }; 4786 4787 static const struct drm_display_mode tpk_f10a_0102_mode = { 4788 .clock = 45000, 4789 .hdisplay = 1024, 4790 .hsync_start = 1024 + 176, 4791 .hsync_end = 1024 + 176 + 5, 4792 .htotal = 1024 + 176 + 5 + 88, 4793 .vdisplay = 600, 4794 .vsync_start = 600 + 20, 4795 .vsync_end = 600 + 20 + 5, 4796 .vtotal = 600 + 20 + 5 + 25, 4797 }; 4798 4799 static const struct panel_desc tpk_f10a_0102 = { 4800 .modes = &tpk_f10a_0102_mode, 4801 .num_modes = 1, 4802 .size = { 4803 .width = 223, 4804 .height = 125, 4805 }, 4806 }; 4807 4808 static const struct display_timing urt_umsh_8596md_timing = { 4809 .pixelclock = { 33260000, 33260000, 33260000 }, 4810 .hactive = { 800, 800, 800 }, 4811 .hfront_porch = { 41, 41, 41 }, 4812 .hback_porch = { 216 - 128, 216 - 128, 216 - 128 }, 4813 .hsync_len = { 71, 128, 128 }, 4814 .vactive = { 480, 480, 480 }, 4815 .vfront_porch = { 10, 10, 10 }, 4816 .vback_porch = { 35 - 2, 35 - 2, 35 - 2 }, 4817 .vsync_len = { 2, 2, 2 }, 4818 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE | 4819 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW, 4820 }; 4821 4822 static const struct panel_desc urt_umsh_8596md_lvds = { 4823 .timings = &urt_umsh_8596md_timing, 4824 .num_timings = 1, 4825 .bpc = 6, 4826 .size = { 4827 .width = 152, 4828 .height = 91, 4829 }, 4830 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 4831 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4832 }; 4833 4834 static const struct panel_desc urt_umsh_8596md_parallel = { 4835 .timings = &urt_umsh_8596md_timing, 4836 .num_timings = 1, 4837 .bpc = 6, 4838 .size = { 4839 .width = 152, 4840 .height = 91, 4841 }, 4842 .bus_format = MEDIA_BUS_FMT_RGB666_1X18, 4843 }; 4844 4845 static const struct drm_display_mode vivax_tpc9150_panel_mode = { 4846 .clock = 60000, 4847 .hdisplay = 1024, 4848 .hsync_start = 1024 + 160, 4849 .hsync_end = 1024 + 160 + 100, 4850 .htotal = 1024 + 160 + 100 + 60, 4851 .vdisplay = 600, 4852 .vsync_start = 600 + 12, 4853 .vsync_end = 600 + 12 + 10, 4854 .vtotal = 600 + 12 + 10 + 13, 4855 }; 4856 4857 static const struct panel_desc vivax_tpc9150_panel = { 4858 .modes = &vivax_tpc9150_panel_mode, 4859 .num_modes = 1, 4860 .bpc = 6, 4861 .size = { 4862 .width = 200, 4863 .height = 115, 4864 }, 4865 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 4866 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4867 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4868 }; 4869 4870 static const struct drm_display_mode vl050_8048nt_c01_mode = { 4871 .clock = 33333, 4872 .hdisplay = 800, 4873 .hsync_start = 800 + 210, 4874 .hsync_end = 800 + 210 + 20, 4875 .htotal = 800 + 210 + 20 + 46, 4876 .vdisplay = 480, 4877 .vsync_start = 480 + 22, 4878 .vsync_end = 480 + 22 + 10, 4879 .vtotal = 480 + 22 + 10 + 23, 4880 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 4881 }; 4882 4883 static const struct panel_desc vl050_8048nt_c01 = { 4884 .modes = &vl050_8048nt_c01_mode, 4885 .num_modes = 1, 4886 .bpc = 8, 4887 .size = { 4888 .width = 120, 4889 .height = 76, 4890 }, 4891 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4892 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE, 4893 }; 4894 4895 static const struct drm_display_mode winstar_wf35ltiacd_mode = { 4896 .clock = 6410, 4897 .hdisplay = 320, 4898 .hsync_start = 320 + 20, 4899 .hsync_end = 320 + 20 + 30, 4900 .htotal = 320 + 20 + 30 + 38, 4901 .vdisplay = 240, 4902 .vsync_start = 240 + 4, 4903 .vsync_end = 240 + 4 + 3, 4904 .vtotal = 240 + 4 + 3 + 15, 4905 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 4906 }; 4907 4908 static const struct panel_desc winstar_wf35ltiacd = { 4909 .modes = &winstar_wf35ltiacd_mode, 4910 .num_modes = 1, 4911 .bpc = 8, 4912 .size = { 4913 .width = 70, 4914 .height = 53, 4915 }, 4916 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4917 }; 4918 4919 static const struct drm_display_mode yes_optoelectronics_ytc700tlag_05_201c_mode = { 4920 .clock = 51200, 4921 .hdisplay = 1024, 4922 .hsync_start = 1024 + 100, 4923 .hsync_end = 1024 + 100 + 100, 4924 .htotal = 1024 + 100 + 100 + 120, 4925 .vdisplay = 600, 4926 .vsync_start = 600 + 10, 4927 .vsync_end = 600 + 10 + 10, 4928 .vtotal = 600 + 10 + 10 + 15, 4929 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC, 4930 }; 4931 4932 static const struct panel_desc yes_optoelectronics_ytc700tlag_05_201c = { 4933 .modes = &yes_optoelectronics_ytc700tlag_05_201c_mode, 4934 .num_modes = 1, 4935 .bpc = 8, 4936 .size = { 4937 .width = 154, 4938 .height = 90, 4939 }, 4940 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4941 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 4942 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4943 }; 4944 4945 static const struct drm_display_mode mchp_ac69t88a_mode = { 4946 .clock = 25000, 4947 .hdisplay = 800, 4948 .hsync_start = 800 + 88, 4949 .hsync_end = 800 + 88 + 5, 4950 .htotal = 800 + 88 + 5 + 40, 4951 .vdisplay = 480, 4952 .vsync_start = 480 + 23, 4953 .vsync_end = 480 + 23 + 5, 4954 .vtotal = 480 + 23 + 5 + 1, 4955 }; 4956 4957 static const struct panel_desc mchp_ac69t88a = { 4958 .modes = &mchp_ac69t88a_mode, 4959 .num_modes = 1, 4960 .bpc = 8, 4961 .size = { 4962 .width = 108, 4963 .height = 65, 4964 }, 4965 .bus_flags = DRM_BUS_FLAG_DE_HIGH, 4966 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 4967 .connector_type = DRM_MODE_CONNECTOR_LVDS, 4968 }; 4969 4970 static const struct drm_display_mode arm_rtsm_mode[] = { 4971 { 4972 .clock = 65000, 4973 .hdisplay = 1024, 4974 .hsync_start = 1024 + 24, 4975 .hsync_end = 1024 + 24 + 136, 4976 .htotal = 1024 + 24 + 136 + 160, 4977 .vdisplay = 768, 4978 .vsync_start = 768 + 3, 4979 .vsync_end = 768 + 3 + 6, 4980 .vtotal = 768 + 3 + 6 + 29, 4981 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 4982 }, 4983 }; 4984 4985 static const struct panel_desc arm_rtsm = { 4986 .modes = arm_rtsm_mode, 4987 .num_modes = 1, 4988 .bpc = 8, 4989 .size = { 4990 .width = 400, 4991 .height = 300, 4992 }, 4993 .bus_format = MEDIA_BUS_FMT_RGB888_1X24, 4994 }; 4995 4996 static const struct of_device_id platform_of_match[] = { 4997 { 4998 .compatible = "ampire,am-1280800n3tzqw-t00h", 4999 .data = &ire_am_1280800n3tzqw_t00h, 5000 }, { 5001 .compatible = "ampire,am-480272h3tmqw-t01h", 5002 .data = &ire_am_480272h3tmqw_t01h, 5003 }, { 5004 .compatible = "ampire,am-800480l1tmqw-t00h", 5005 .data = &ire_am_800480l1tmqw_t00h, 5006 }, { 5007 .compatible = "ampire,am800480r3tmqwa1h", 5008 .data = &ire_am800480r3tmqwa1h, 5009 }, { 5010 .compatible = "ampire,am800600p5tmqw-tb8h", 5011 .data = &ire_am800600p5tmqwtb8h, 5012 }, { 5013 .compatible = "arm,rtsm-display", 5014 .data = &arm_rtsm, 5015 }, { 5016 .compatible = "armadeus,st0700-adapt", 5017 .data = &armadeus_st0700_adapt, 5018 }, { 5019 .compatible = "auo,b101aw03", 5020 .data = &auo_b101aw03, 5021 }, { 5022 .compatible = "auo,b101xtn01", 5023 .data = &auo_b101xtn01, 5024 }, { 5025 .compatible = "auo,b116xw03", 5026 .data = &auo_b116xw03, 5027 }, { 5028 .compatible = "auo,g070vvn01", 5029 .data = &auo_g070vvn01, 5030 }, { 5031 .compatible = "auo,g101evn010", 5032 .data = &auo_g101evn010, 5033 }, { 5034 .compatible = "auo,g104sn02", 5035 .data = &auo_g104sn02, 5036 }, { 5037 .compatible = "auo,g104stn01", 5038 .data = &auo_g104stn01, 5039 }, { 5040 .compatible = "auo,g121ean01", 5041 .data = &auo_g121ean01, 5042 }, { 5043 .compatible = "auo,g133han01", 5044 .data = &auo_g133han01, 5045 }, { 5046 .compatible = "auo,g156han04", 5047 .data = &auo_g156han04, 5048 }, { 5049 .compatible = "auo,g156xtn01", 5050 .data = &auo_g156xtn01, 5051 }, { 5052 .compatible = "auo,g185han01", 5053 .data = &auo_g185han01, 5054 }, { 5055 .compatible = "auo,g190ean01", 5056 .data = &auo_g190ean01, 5057 }, { 5058 .compatible = "auo,p238han01", 5059 .data = &auo_p238han01, 5060 }, { 5061 .compatible = "auo,p320hvn03", 5062 .data = &auo_p320hvn03, 5063 }, { 5064 .compatible = "auo,t215hvn01", 5065 .data = &auo_t215hvn01, 5066 }, { 5067 .compatible = "avic,tm070ddh03", 5068 .data = &avic_tm070ddh03, 5069 }, { 5070 .compatible = "bananapi,s070wv20-ct16", 5071 .data = &bananapi_s070wv20_ct16, 5072 }, { 5073 .compatible = "boe,av101hdt-a10", 5074 .data = &boe_av101hdt_a10, 5075 }, { 5076 .compatible = "boe,av123z7m-n17", 5077 .data = &boe_av123z7m_n17, 5078 }, { 5079 .compatible = "boe,bp082wx1-100", 5080 .data = &boe_bp082wx1_100, 5081 }, { 5082 .compatible = "boe,bp101wx1-100", 5083 .data = &boe_bp101wx1_100, 5084 }, { 5085 .compatible = "boe,ev121wxm-n10-1850", 5086 .data = &boe_ev121wxm_n10_1850, 5087 }, { 5088 .compatible = "boe,hv070wsa-100", 5089 .data = &boe_hv070wsa 5090 }, { 5091 .compatible = "cct,cmt430b19n00", 5092 .data = &cct_cmt430b19n00, 5093 }, { 5094 .compatible = "cdtech,s043wq26h-ct7", 5095 .data = &cdtech_s043wq26h_ct7, 5096 }, { 5097 .compatible = "cdtech,s070pws19hp-fc21", 5098 .data = &cdtech_s070pws19hp_fc21, 5099 }, { 5100 .compatible = "cdtech,s070swv29hg-dc44", 5101 .data = &cdtech_s070swv29hg_dc44, 5102 }, { 5103 .compatible = "cdtech,s070wv95-ct16", 5104 .data = &cdtech_s070wv95_ct16, 5105 }, { 5106 .compatible = "chefree,ch101olhlwh-002", 5107 .data = &chefree_ch101olhlwh_002, 5108 }, { 5109 .compatible = "chunghwa,claa070wp03xg", 5110 .data = &chunghwa_claa070wp03xg, 5111 }, { 5112 .compatible = "chunghwa,claa101wa01a", 5113 .data = &chunghwa_claa101wa01a 5114 }, { 5115 .compatible = "chunghwa,claa101wb01", 5116 .data = &chunghwa_claa101wb01 5117 }, { 5118 .compatible = "dataimage,fg040346dsswbg04", 5119 .data = &dataimage_fg040346dsswbg04, 5120 }, { 5121 .compatible = "dataimage,fg1001l0dsswmg01", 5122 .data = &dataimage_fg1001l0dsswmg01, 5123 }, { 5124 .compatible = "dataimage,scf0700c48ggu18", 5125 .data = &dataimage_scf0700c48ggu18, 5126 }, { 5127 .compatible = "dlc,dlc0700yzg-1", 5128 .data = &dlc_dlc0700yzg_1, 5129 }, { 5130 .compatible = "dlc,dlc1010gig", 5131 .data = &dlc_dlc1010gig, 5132 }, { 5133 .compatible = "edt,et035012dm6", 5134 .data = &edt_et035012dm6, 5135 }, { 5136 .compatible = "edt,etm0350g0dh6", 5137 .data = &edt_etm0350g0dh6, 5138 }, { 5139 .compatible = "edt,etm043080dh6gp", 5140 .data = &edt_etm043080dh6gp, 5141 }, { 5142 .compatible = "edt,etm0430g0dh6", 5143 .data = &edt_etm0430g0dh6, 5144 }, { 5145 .compatible = "edt,et057090dhu", 5146 .data = &edt_et057090dhu, 5147 }, { 5148 .compatible = "edt,et070080dh6", 5149 .data = &edt_etm0700g0dh6, 5150 }, { 5151 .compatible = "edt,etm0700g0dh6", 5152 .data = &edt_etm0700g0dh6, 5153 }, { 5154 .compatible = "edt,etm0700g0bdh6", 5155 .data = &edt_etm0700g0bdh6, 5156 }, { 5157 .compatible = "edt,etm0700g0edh6", 5158 .data = &edt_etm0700g0bdh6, 5159 }, { 5160 .compatible = "edt,etml0700y5dha", 5161 .data = &edt_etml0700y5dha, 5162 }, { 5163 .compatible = "edt,etml1010g3dra", 5164 .data = &edt_etml1010g3dra, 5165 }, { 5166 .compatible = "edt,etmv570g2dhu", 5167 .data = &edt_etmv570g2dhu, 5168 }, { 5169 .compatible = "eink,vb3300-kca", 5170 .data = &eink_vb3300_kca, 5171 }, { 5172 .compatible = "evervision,vgg644804", 5173 .data = &evervision_vgg644804, 5174 }, { 5175 .compatible = "evervision,vgg804821", 5176 .data = &evervision_vgg804821, 5177 }, { 5178 .compatible = "foxlink,fl500wvr00-a0t", 5179 .data = &foxlink_fl500wvr00_a0t, 5180 }, { 5181 .compatible = "frida,frd350h54004", 5182 .data = &frida_frd350h54004, 5183 }, { 5184 .compatible = "friendlyarm,hd702e", 5185 .data = &friendlyarm_hd702e, 5186 }, { 5187 .compatible = "giantplus,gpg482739qs5", 5188 .data = &giantplus_gpg482739qs5 5189 }, { 5190 .compatible = "giantplus,gpm940b0", 5191 .data = &giantplus_gpm940b0, 5192 }, { 5193 .compatible = "hannstar,hsd070pww1", 5194 .data = &hannstar_hsd070pww1, 5195 }, { 5196 .compatible = "hannstar,hsd100pxn1", 5197 .data = &hannstar_hsd100pxn1, 5198 }, { 5199 .compatible = "hannstar,hsd101pww2", 5200 .data = &hannstar_hsd101pww2, 5201 }, { 5202 .compatible = "hit,tx23d38vm0caa", 5203 .data = &hitachi_tx23d38vm0caa 5204 }, { 5205 .compatible = "innolux,at043tn24", 5206 .data = &innolux_at043tn24, 5207 }, { 5208 .compatible = "innolux,at070tn92", 5209 .data = &innolux_at070tn92, 5210 }, { 5211 .compatible = "innolux,g070ace-l01", 5212 .data = &innolux_g070ace_l01, 5213 }, { 5214 .compatible = "innolux,g070ace-lh3", 5215 .data = &innolux_g070ace_lh3, 5216 }, { 5217 .compatible = "innolux,g070y2-l01", 5218 .data = &innolux_g070y2_l01, 5219 }, { 5220 .compatible = "innolux,g070y2-t02", 5221 .data = &innolux_g070y2_t02, 5222 }, { 5223 .compatible = "innolux,g101ice-l01", 5224 .data = &innolux_g101ice_l01 5225 }, { 5226 .compatible = "innolux,g121i1-l01", 5227 .data = &innolux_g121i1_l01 5228 }, { 5229 .compatible = "innolux,g121x1-l03", 5230 .data = &innolux_g121x1_l03, 5231 }, { 5232 .compatible = "innolux,g121xce-l01", 5233 .data = &innolux_g121xce_l01, 5234 }, { 5235 .compatible = "innolux,g156hce-l01", 5236 .data = &innolux_g156hce_l01, 5237 }, { 5238 .compatible = "innolux,n156bge-l21", 5239 .data = &innolux_n156bge_l21, 5240 }, { 5241 .compatible = "innolux,zj070na-01p", 5242 .data = &innolux_zj070na_01p, 5243 }, { 5244 .compatible = "jutouch,jt101tm023", 5245 .data = &jutouch_jt101tm023, 5246 }, { 5247 .compatible = "koe,tx14d24vm1bpa", 5248 .data = &koe_tx14d24vm1bpa, 5249 }, { 5250 .compatible = "koe,tx26d202vm0bwa", 5251 .data = &koe_tx26d202vm0bwa, 5252 }, { 5253 .compatible = "koe,tx31d200vm0baa", 5254 .data = &koe_tx31d200vm0baa, 5255 }, { 5256 .compatible = "kyo,tcg121xglp", 5257 .data = &kyo_tcg121xglp, 5258 }, { 5259 .compatible = "lemaker,bl035-rgb-002", 5260 .data = &lemaker_bl035_rgb_002, 5261 }, { 5262 .compatible = "lg,lb070wv8", 5263 .data = &lg_lb070wv8, 5264 }, { 5265 .compatible = "lincolntech,lcd185-101ct", 5266 .data = &lincolntech_lcd185_101ct, 5267 }, { 5268 .compatible = "logicpd,type28", 5269 .data = &logicpd_type_28, 5270 }, { 5271 .compatible = "logictechno,lt161010-2nhc", 5272 .data = &logictechno_lt161010_2nh, 5273 }, { 5274 .compatible = "logictechno,lt161010-2nhr", 5275 .data = &logictechno_lt161010_2nh, 5276 }, { 5277 .compatible = "logictechno,lt170410-2whc", 5278 .data = &logictechno_lt170410_2whc, 5279 }, { 5280 .compatible = "logictechno,lttd800480070-l2rt", 5281 .data = &logictechno_lttd800480070_l2rt, 5282 }, { 5283 .compatible = "logictechno,lttd800480070-l6wh-rt", 5284 .data = &logictechno_lttd800480070_l6wh_rt, 5285 }, { 5286 .compatible = "microtips,mf-101hiebcaf0", 5287 .data = µtips_mf_101hiebcaf0_c, 5288 }, { 5289 .compatible = "microtips,mf-103hieb0ga0", 5290 .data = µtips_mf_103hieb0ga0, 5291 }, { 5292 .compatible = "mitsubishi,aa070mc01-ca1", 5293 .data = &mitsubishi_aa070mc01, 5294 }, { 5295 .compatible = "mitsubishi,aa084xe01", 5296 .data = &mitsubishi_aa084xe01, 5297 }, { 5298 .compatible = "multi-inno,mi0700a2t-30", 5299 .data = &multi_inno_mi0700a2t_30, 5300 }, { 5301 .compatible = "multi-inno,mi0700s4t-6", 5302 .data = &multi_inno_mi0700s4t_6, 5303 }, { 5304 .compatible = "multi-inno,mi0800ft-9", 5305 .data = &multi_inno_mi0800ft_9, 5306 }, { 5307 .compatible = "multi-inno,mi1010ait-1cp", 5308 .data = &multi_inno_mi1010ait_1cp, 5309 }, { 5310 .compatible = "multi-inno,mi1010z1t-1cp11", 5311 .data = &multi_inno_mi1010z1t_1cp11, 5312 }, { 5313 .compatible = "nec,nl12880bc20-05", 5314 .data = &nec_nl12880bc20_05, 5315 }, { 5316 .compatible = "nec,nl4827hc19-05b", 5317 .data = &nec_nl4827hc19_05b, 5318 }, { 5319 .compatible = "netron-dy,e231732", 5320 .data = &netron_dy_e231732, 5321 }, { 5322 .compatible = "newhaven,nhd-4.3-480272ef-atxl", 5323 .data = &newhaven_nhd_43_480272ef_atxl, 5324 }, { 5325 .compatible = "nlt,nl13676bc25-03f", 5326 .data = &nlt_nl13676bc25_03f, 5327 }, { 5328 .compatible = "nlt,nl192108ac18-02d", 5329 .data = &nlt_nl192108ac18_02d, 5330 }, { 5331 .compatible = "nvd,9128", 5332 .data = &nvd_9128, 5333 }, { 5334 .compatible = "okaya,rs800480t-7x0gp", 5335 .data = &okaya_rs800480t_7x0gp, 5336 }, { 5337 .compatible = "olimex,lcd-olinuxino-43-ts", 5338 .data = &olimex_lcd_olinuxino_43ts, 5339 }, { 5340 .compatible = "olimex,lcd-olinuxino-5-cts", 5341 .data = &olimex_lcd_olinuxino_5cts, 5342 }, { 5343 .compatible = "ontat,kd50g21-40nt-a1", 5344 .data = &ontat_kd50g21_40nt_a1, 5345 }, { 5346 .compatible = "ontat,yx700wv03", 5347 .data = &ontat_yx700wv03, 5348 }, { 5349 .compatible = "ortustech,com37h3m05dtc", 5350 .data = &ortustech_com37h3m, 5351 }, { 5352 .compatible = "ortustech,com37h3m99dtc", 5353 .data = &ortustech_com37h3m, 5354 }, { 5355 .compatible = "ortustech,com43h4m85ulc", 5356 .data = &ortustech_com43h4m85ulc, 5357 }, { 5358 .compatible = "osddisplays,osd070t1718-19ts", 5359 .data = &osddisplays_osd070t1718_19ts, 5360 }, { 5361 .compatible = "pda,91-00156-a0", 5362 .data = &pda_91_00156_a0, 5363 }, { 5364 .compatible = "powertip,ph128800t004-zza01", 5365 .data = &powertip_ph128800t004_zza01, 5366 }, { 5367 .compatible = "powertip,ph128800t006-zhc01", 5368 .data = &powertip_ph128800t006_zhc01, 5369 }, { 5370 .compatible = "powertip,ph800480t013-idf02", 5371 .data = &powertip_ph800480t013_idf02, 5372 }, { 5373 .compatible = "primeview,pm070wl4", 5374 .data = &primeview_pm070wl4, 5375 }, { 5376 .compatible = "qiaodian,qd43003c0-40", 5377 .data = &qd43003c0_40, 5378 }, { 5379 .compatible = "qishenglong,gopher2b-lcd", 5380 .data = &qishenglong_gopher2b_lcd, 5381 }, { 5382 .compatible = "rocktech,rk043fn48h", 5383 .data = &rocktech_rk043fn48h, 5384 }, { 5385 .compatible = "rocktech,rk070er9427", 5386 .data = &rocktech_rk070er9427, 5387 }, { 5388 .compatible = "rocktech,rk101ii01d-ct", 5389 .data = &rocktech_rk101ii01d_ct, 5390 }, { 5391 .compatible = "samsung,ltl101al01", 5392 .data = &samsung_ltl101al01, 5393 }, { 5394 .compatible = "samsung,ltn101nt05", 5395 .data = &samsung_ltn101nt05, 5396 }, { 5397 .compatible = "satoz,sat050at40h12r2", 5398 .data = &satoz_sat050at40h12r2, 5399 }, { 5400 .compatible = "sharp,lq035q7db03", 5401 .data = &sharp_lq035q7db03, 5402 }, { 5403 .compatible = "sharp,lq070y3dg3b", 5404 .data = &sharp_lq070y3dg3b, 5405 }, { 5406 .compatible = "sharp,lq101k1ly04", 5407 .data = &sharp_lq101k1ly04, 5408 }, { 5409 .compatible = "sharp,ls020b1dd01d", 5410 .data = &sharp_ls020b1dd01d, 5411 }, { 5412 .compatible = "shelly,sca07010-bfn-lnn", 5413 .data = &shelly_sca07010_bfn_lnn, 5414 }, { 5415 .compatible = "starry,kr070pe2t", 5416 .data = &starry_kr070pe2t, 5417 }, { 5418 .compatible = "startek,kd070wvfpa", 5419 .data = &startek_kd070wvfpa, 5420 }, { 5421 .compatible = "team-source-display,tst043015cmhx", 5422 .data = &tsd_tst043015cmhx, 5423 }, { 5424 .compatible = "tfc,s9700rtwv43tr-01b", 5425 .data = &tfc_s9700rtwv43tr_01b, 5426 }, { 5427 .compatible = "tianma,p0700wxf1mbaa", 5428 .data = &tianma_p0700wxf1mbaa, 5429 }, { 5430 .compatible = "tianma,tm070jdhg30", 5431 .data = &tianma_tm070jdhg30, 5432 }, { 5433 .compatible = "tianma,tm070jdhg34-00", 5434 .data = &tianma_tm070jdhg34_00, 5435 }, { 5436 .compatible = "tianma,tm070jvhg33", 5437 .data = &tianma_tm070jvhg33, 5438 }, { 5439 .compatible = "tianma,tm070rvhg71", 5440 .data = &tianma_tm070rvhg71, 5441 }, { 5442 .compatible = "ti,nspire-cx-lcd-panel", 5443 .data = &ti_nspire_cx_lcd_panel, 5444 }, { 5445 .compatible = "ti,nspire-classic-lcd-panel", 5446 .data = &ti_nspire_classic_lcd_panel, 5447 }, { 5448 .compatible = "toshiba,lt089ac29000", 5449 .data = &toshiba_lt089ac29000, 5450 }, { 5451 .compatible = "topland,tian-g07017-01", 5452 .data = &topland_tian_g07017_01, 5453 }, { 5454 .compatible = "tpk,f07a-0102", 5455 .data = &tpk_f07a_0102, 5456 }, { 5457 .compatible = "tpk,f10a-0102", 5458 .data = &tpk_f10a_0102, 5459 }, { 5460 .compatible = "urt,umsh-8596md-t", 5461 .data = &urt_umsh_8596md_parallel, 5462 }, { 5463 .compatible = "urt,umsh-8596md-1t", 5464 .data = &urt_umsh_8596md_parallel, 5465 }, { 5466 .compatible = "urt,umsh-8596md-7t", 5467 .data = &urt_umsh_8596md_parallel, 5468 }, { 5469 .compatible = "urt,umsh-8596md-11t", 5470 .data = &urt_umsh_8596md_lvds, 5471 }, { 5472 .compatible = "urt,umsh-8596md-19t", 5473 .data = &urt_umsh_8596md_lvds, 5474 }, { 5475 .compatible = "urt,umsh-8596md-20t", 5476 .data = &urt_umsh_8596md_parallel, 5477 }, { 5478 .compatible = "vivax,tpc9150-panel", 5479 .data = &vivax_tpc9150_panel, 5480 }, { 5481 .compatible = "vxt,vl050-8048nt-c01", 5482 .data = &vl050_8048nt_c01, 5483 }, { 5484 .compatible = "winstar,wf35ltiacd", 5485 .data = &winstar_wf35ltiacd, 5486 }, { 5487 .compatible = "yes-optoelectronics,ytc700tlag-05-201c", 5488 .data = &yes_optoelectronics_ytc700tlag_05_201c, 5489 }, { 5490 .compatible = "microchip,ac69t88a", 5491 .data = &mchp_ac69t88a, 5492 }, { 5493 /* Must be the last entry */ 5494 .compatible = "panel-dpi", 5495 5496 /* 5497 * Explicitly NULL, the panel_desc structure will be 5498 * allocated by panel_dpi_probe(). 5499 */ 5500 .data = NULL, 5501 }, { 5502 /* sentinel */ 5503 } 5504 }; 5505 MODULE_DEVICE_TABLE(of, platform_of_match); 5506 5507 static int panel_simple_platform_probe(struct platform_device *pdev) 5508 { 5509 struct panel_simple *panel; 5510 5511 panel = panel_simple_probe(&pdev->dev); 5512 if (IS_ERR(panel)) 5513 return PTR_ERR(panel); 5514 5515 return 0; 5516 } 5517 5518 static void panel_simple_platform_remove(struct platform_device *pdev) 5519 { 5520 panel_simple_remove(&pdev->dev); 5521 } 5522 5523 static void panel_simple_platform_shutdown(struct platform_device *pdev) 5524 { 5525 panel_simple_shutdown(&pdev->dev); 5526 } 5527 5528 static const struct dev_pm_ops panel_simple_pm_ops = { 5529 SET_RUNTIME_PM_OPS(panel_simple_suspend, panel_simple_resume, NULL) 5530 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 5531 pm_runtime_force_resume) 5532 }; 5533 5534 static struct platform_driver panel_simple_platform_driver = { 5535 .driver = { 5536 .name = "panel-simple", 5537 .of_match_table = platform_of_match, 5538 .pm = &panel_simple_pm_ops, 5539 }, 5540 .probe = panel_simple_platform_probe, 5541 .remove = panel_simple_platform_remove, 5542 .shutdown = panel_simple_platform_shutdown, 5543 }; 5544 5545 static const struct drm_display_mode auo_b080uan01_mode = { 5546 .clock = 154500, 5547 .hdisplay = 1200, 5548 .hsync_start = 1200 + 62, 5549 .hsync_end = 1200 + 62 + 4, 5550 .htotal = 1200 + 62 + 4 + 62, 5551 .vdisplay = 1920, 5552 .vsync_start = 1920 + 9, 5553 .vsync_end = 1920 + 9 + 2, 5554 .vtotal = 1920 + 9 + 2 + 8, 5555 }; 5556 5557 static const struct panel_desc_dsi auo_b080uan01 = { 5558 .desc = { 5559 .modes = &auo_b080uan01_mode, 5560 .num_modes = 1, 5561 .bpc = 8, 5562 .size = { 5563 .width = 108, 5564 .height = 272, 5565 }, 5566 .connector_type = DRM_MODE_CONNECTOR_DSI, 5567 }, 5568 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS, 5569 .format = MIPI_DSI_FMT_RGB888, 5570 .lanes = 4, 5571 }; 5572 5573 static const struct drm_display_mode boe_tv080wum_nl0_mode = { 5574 .clock = 160000, 5575 .hdisplay = 1200, 5576 .hsync_start = 1200 + 120, 5577 .hsync_end = 1200 + 120 + 20, 5578 .htotal = 1200 + 120 + 20 + 21, 5579 .vdisplay = 1920, 5580 .vsync_start = 1920 + 21, 5581 .vsync_end = 1920 + 21 + 3, 5582 .vtotal = 1920 + 21 + 3 + 18, 5583 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC, 5584 }; 5585 5586 static const struct panel_desc_dsi boe_tv080wum_nl0 = { 5587 .desc = { 5588 .modes = &boe_tv080wum_nl0_mode, 5589 .num_modes = 1, 5590 .size = { 5591 .width = 107, 5592 .height = 172, 5593 }, 5594 .connector_type = DRM_MODE_CONNECTOR_DSI, 5595 }, 5596 .flags = MIPI_DSI_MODE_VIDEO | 5597 MIPI_DSI_MODE_VIDEO_BURST | 5598 MIPI_DSI_MODE_VIDEO_SYNC_PULSE, 5599 .format = MIPI_DSI_FMT_RGB888, 5600 .lanes = 4, 5601 }; 5602 5603 static const struct drm_display_mode lg_ld070wx3_sl01_mode = { 5604 .clock = 71000, 5605 .hdisplay = 800, 5606 .hsync_start = 800 + 32, 5607 .hsync_end = 800 + 32 + 1, 5608 .htotal = 800 + 32 + 1 + 57, 5609 .vdisplay = 1280, 5610 .vsync_start = 1280 + 28, 5611 .vsync_end = 1280 + 28 + 1, 5612 .vtotal = 1280 + 28 + 1 + 14, 5613 }; 5614 5615 static const struct panel_desc_dsi lg_ld070wx3_sl01 = { 5616 .desc = { 5617 .modes = &lg_ld070wx3_sl01_mode, 5618 .num_modes = 1, 5619 .bpc = 8, 5620 .size = { 5621 .width = 94, 5622 .height = 151, 5623 }, 5624 .connector_type = DRM_MODE_CONNECTOR_DSI, 5625 }, 5626 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS, 5627 .format = MIPI_DSI_FMT_RGB888, 5628 .lanes = 4, 5629 }; 5630 5631 static const struct drm_display_mode lg_lh500wx1_sd03_mode = { 5632 .clock = 67000, 5633 .hdisplay = 720, 5634 .hsync_start = 720 + 12, 5635 .hsync_end = 720 + 12 + 4, 5636 .htotal = 720 + 12 + 4 + 112, 5637 .vdisplay = 1280, 5638 .vsync_start = 1280 + 8, 5639 .vsync_end = 1280 + 8 + 4, 5640 .vtotal = 1280 + 8 + 4 + 12, 5641 }; 5642 5643 static const struct panel_desc_dsi lg_lh500wx1_sd03 = { 5644 .desc = { 5645 .modes = &lg_lh500wx1_sd03_mode, 5646 .num_modes = 1, 5647 .bpc = 8, 5648 .size = { 5649 .width = 62, 5650 .height = 110, 5651 }, 5652 .connector_type = DRM_MODE_CONNECTOR_DSI, 5653 }, 5654 .flags = MIPI_DSI_MODE_VIDEO, 5655 .format = MIPI_DSI_FMT_RGB888, 5656 .lanes = 4, 5657 }; 5658 5659 static const struct drm_display_mode panasonic_vvx10f004b00_mode = { 5660 .clock = 157200, 5661 .hdisplay = 1920, 5662 .hsync_start = 1920 + 154, 5663 .hsync_end = 1920 + 154 + 16, 5664 .htotal = 1920 + 154 + 16 + 32, 5665 .vdisplay = 1200, 5666 .vsync_start = 1200 + 17, 5667 .vsync_end = 1200 + 17 + 2, 5668 .vtotal = 1200 + 17 + 2 + 16, 5669 }; 5670 5671 static const struct panel_desc_dsi panasonic_vvx10f004b00 = { 5672 .desc = { 5673 .modes = &panasonic_vvx10f004b00_mode, 5674 .num_modes = 1, 5675 .bpc = 8, 5676 .size = { 5677 .width = 217, 5678 .height = 136, 5679 }, 5680 .connector_type = DRM_MODE_CONNECTOR_DSI, 5681 }, 5682 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE | 5683 MIPI_DSI_CLOCK_NON_CONTINUOUS, 5684 .format = MIPI_DSI_FMT_RGB888, 5685 .lanes = 4, 5686 }; 5687 5688 static const struct drm_display_mode lg_acx467akm_7_mode = { 5689 .clock = 150000, 5690 .hdisplay = 1080, 5691 .hsync_start = 1080 + 2, 5692 .hsync_end = 1080 + 2 + 2, 5693 .htotal = 1080 + 2 + 2 + 2, 5694 .vdisplay = 1920, 5695 .vsync_start = 1920 + 2, 5696 .vsync_end = 1920 + 2 + 2, 5697 .vtotal = 1920 + 2 + 2 + 2, 5698 }; 5699 5700 static const struct panel_desc_dsi lg_acx467akm_7 = { 5701 .desc = { 5702 .modes = &lg_acx467akm_7_mode, 5703 .num_modes = 1, 5704 .bpc = 8, 5705 .size = { 5706 .width = 62, 5707 .height = 110, 5708 }, 5709 .connector_type = DRM_MODE_CONNECTOR_DSI, 5710 }, 5711 .flags = 0, 5712 .format = MIPI_DSI_FMT_RGB888, 5713 .lanes = 4, 5714 }; 5715 5716 static const struct drm_display_mode osd101t2045_53ts_mode = { 5717 .clock = 154500, 5718 .hdisplay = 1920, 5719 .hsync_start = 1920 + 112, 5720 .hsync_end = 1920 + 112 + 16, 5721 .htotal = 1920 + 112 + 16 + 32, 5722 .vdisplay = 1200, 5723 .vsync_start = 1200 + 16, 5724 .vsync_end = 1200 + 16 + 2, 5725 .vtotal = 1200 + 16 + 2 + 16, 5726 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 5727 }; 5728 5729 static const struct panel_desc_dsi osd101t2045_53ts = { 5730 .desc = { 5731 .modes = &osd101t2045_53ts_mode, 5732 .num_modes = 1, 5733 .bpc = 8, 5734 .size = { 5735 .width = 217, 5736 .height = 136, 5737 }, 5738 .connector_type = DRM_MODE_CONNECTOR_DSI, 5739 }, 5740 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST | 5741 MIPI_DSI_MODE_VIDEO_SYNC_PULSE | 5742 MIPI_DSI_MODE_NO_EOT_PACKET, 5743 .format = MIPI_DSI_FMT_RGB888, 5744 .lanes = 4, 5745 }; 5746 5747 static const struct of_device_id dsi_of_match[] = { 5748 { 5749 .compatible = "auo,b080uan01", 5750 .data = &auo_b080uan01 5751 }, { 5752 .compatible = "boe,tv080wum-nl0", 5753 .data = &boe_tv080wum_nl0 5754 }, { 5755 .compatible = "lg,ld070wx3-sl01", 5756 .data = &lg_ld070wx3_sl01 5757 }, { 5758 .compatible = "lg,lh500wx1-sd03", 5759 .data = &lg_lh500wx1_sd03 5760 }, { 5761 .compatible = "panasonic,vvx10f004b00", 5762 .data = &panasonic_vvx10f004b00 5763 }, { 5764 .compatible = "lg,acx467akm-7", 5765 .data = &lg_acx467akm_7 5766 }, { 5767 .compatible = "osddisplays,osd101t2045-53ts", 5768 .data = &osd101t2045_53ts 5769 }, { 5770 /* sentinel */ 5771 } 5772 }; 5773 MODULE_DEVICE_TABLE(of, dsi_of_match); 5774 5775 static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi) 5776 { 5777 const struct panel_desc_dsi *desc; 5778 struct panel_simple *panel; 5779 int err; 5780 5781 panel = panel_simple_probe(&dsi->dev); 5782 if (IS_ERR(panel)) 5783 return PTR_ERR(panel); 5784 5785 desc = container_of(panel->desc, struct panel_desc_dsi, desc); 5786 dsi->mode_flags = desc->flags; 5787 dsi->format = desc->format; 5788 dsi->lanes = desc->lanes; 5789 5790 err = mipi_dsi_attach(dsi); 5791 if (err) { 5792 struct panel_simple *panel = mipi_dsi_get_drvdata(dsi); 5793 5794 drm_panel_remove(&panel->base); 5795 } 5796 5797 return err; 5798 } 5799 5800 static void panel_simple_dsi_remove(struct mipi_dsi_device *dsi) 5801 { 5802 int err; 5803 5804 err = mipi_dsi_detach(dsi); 5805 if (err < 0) 5806 dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err); 5807 5808 panel_simple_remove(&dsi->dev); 5809 } 5810 5811 static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi) 5812 { 5813 panel_simple_shutdown(&dsi->dev); 5814 } 5815 5816 static struct mipi_dsi_driver panel_simple_dsi_driver = { 5817 .driver = { 5818 .name = "panel-simple-dsi", 5819 .of_match_table = dsi_of_match, 5820 .pm = &panel_simple_pm_ops, 5821 }, 5822 .probe = panel_simple_dsi_probe, 5823 .remove = panel_simple_dsi_remove, 5824 .shutdown = panel_simple_dsi_shutdown, 5825 }; 5826 5827 static int __init panel_simple_init(void) 5828 { 5829 int err; 5830 5831 err = platform_driver_register(&panel_simple_platform_driver); 5832 if (err < 0) 5833 return err; 5834 5835 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) { 5836 err = mipi_dsi_driver_register(&panel_simple_dsi_driver); 5837 if (err < 0) 5838 goto err_did_platform_register; 5839 } 5840 5841 return 0; 5842 5843 err_did_platform_register: 5844 platform_driver_unregister(&panel_simple_platform_driver); 5845 5846 return err; 5847 } 5848 module_init(panel_simple_init); 5849 5850 static void __exit panel_simple_exit(void) 5851 { 5852 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) 5853 mipi_dsi_driver_unregister(&panel_simple_dsi_driver); 5854 5855 platform_driver_unregister(&panel_simple_platform_driver); 5856 } 5857 module_exit(panel_simple_exit); 5858 5859 MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>"); 5860 MODULE_DESCRIPTION("DRM Driver for Simple Panels"); 5861 MODULE_LICENSE("GPL and additional rights"); 5862