xref: /linux/drivers/gpu/drm/panel/panel-simple.c (revision 3671f37777589194c44bb9351568c13eee43da3c)
1 /*
2  * Copyright (C) 2013, NVIDIA Corporation.  All rights reserved.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sub license,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the
12  * next paragraph) shall be included in all copies or substantial portions
13  * of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  */
23 
24 #include <linux/delay.h>
25 #include <linux/gpio/consumer.h>
26 #include <linux/i2c.h>
27 #include <linux/media-bus-format.h>
28 #include <linux/module.h>
29 #include <linux/of_platform.h>
30 #include <linux/platform_device.h>
31 #include <linux/pm_runtime.h>
32 #include <linux/regulator/consumer.h>
33 
34 #include <video/display_timing.h>
35 #include <video/of_display_timing.h>
36 #include <video/videomode.h>
37 
38 #include <drm/drm_crtc.h>
39 #include <drm/drm_device.h>
40 #include <drm/drm_edid.h>
41 #include <drm/drm_mipi_dsi.h>
42 #include <drm/drm_panel.h>
43 #include <drm/drm_of.h>
44 
45 /**
46  * struct panel_desc - Describes a simple panel.
47  */
48 struct panel_desc {
49 	/**
50 	 * @modes: Pointer to array of fixed modes appropriate for this panel.
51 	 *
52 	 * If only one mode then this can just be the address of the mode.
53 	 * NOTE: cannot be used with "timings" and also if this is specified
54 	 * then you cannot override the mode in the device tree.
55 	 */
56 	const struct drm_display_mode *modes;
57 
58 	/** @num_modes: Number of elements in modes array. */
59 	unsigned int num_modes;
60 
61 	/**
62 	 * @timings: Pointer to array of display timings
63 	 *
64 	 * NOTE: cannot be used with "modes" and also these will be used to
65 	 * validate a device tree override if one is present.
66 	 */
67 	const struct display_timing *timings;
68 
69 	/** @num_timings: Number of elements in timings array. */
70 	unsigned int num_timings;
71 
72 	/** @bpc: Bits per color. */
73 	unsigned int bpc;
74 
75 	/** @size: Structure containing the physical size of this panel. */
76 	struct {
77 		/**
78 		 * @size.width: Width (in mm) of the active display area.
79 		 */
80 		unsigned int width;
81 
82 		/**
83 		 * @size.height: Height (in mm) of the active display area.
84 		 */
85 		unsigned int height;
86 	} size;
87 
88 	/** @delay: Structure containing various delay values for this panel. */
89 	struct {
90 		/**
91 		 * @delay.prepare: Time for the panel to become ready.
92 		 *
93 		 * The time (in milliseconds) that it takes for the panel to
94 		 * become ready and start receiving video data
95 		 */
96 		unsigned int prepare;
97 
98 		/**
99 		 * @delay.enable: Time for the panel to display a valid frame.
100 		 *
101 		 * The time (in milliseconds) that it takes for the panel to
102 		 * display the first valid frame after starting to receive
103 		 * video data.
104 		 */
105 		unsigned int enable;
106 
107 		/**
108 		 * @delay.disable: Time for the panel to turn the display off.
109 		 *
110 		 * The time (in milliseconds) that it takes for the panel to
111 		 * turn the display off (no content is visible).
112 		 */
113 		unsigned int disable;
114 
115 		/**
116 		 * @delay.unprepare: Time to power down completely.
117 		 *
118 		 * The time (in milliseconds) that it takes for the panel
119 		 * to power itself down completely.
120 		 *
121 		 * This time is used to prevent a future "prepare" from
122 		 * starting until at least this many milliseconds has passed.
123 		 * If at prepare time less time has passed since unprepare
124 		 * finished, the driver waits for the remaining time.
125 		 */
126 		unsigned int unprepare;
127 	} delay;
128 
129 	/** @bus_format: See MEDIA_BUS_FMT_... defines. */
130 	u32 bus_format;
131 
132 	/** @bus_flags: See DRM_BUS_FLAG_... defines. */
133 	u32 bus_flags;
134 
135 	/** @connector_type: LVDS, eDP, DSI, DPI, etc. */
136 	int connector_type;
137 };
138 
139 struct panel_simple {
140 	struct drm_panel base;
141 
142 	ktime_t unprepared_time;
143 
144 	const struct panel_desc *desc;
145 
146 	struct regulator *supply;
147 	struct i2c_adapter *ddc;
148 
149 	struct gpio_desc *enable_gpio;
150 
151 	const struct drm_edid *drm_edid;
152 
153 	struct drm_display_mode override_mode;
154 
155 	enum drm_panel_orientation orientation;
156 };
157 
158 static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
159 {
160 	return container_of(panel, struct panel_simple, base);
161 }
162 
163 static unsigned int panel_simple_get_timings_modes(struct panel_simple *panel,
164 						   struct drm_connector *connector)
165 {
166 	struct drm_display_mode *mode;
167 	unsigned int i, num = 0;
168 
169 	for (i = 0; i < panel->desc->num_timings; i++) {
170 		const struct display_timing *dt = &panel->desc->timings[i];
171 		struct videomode vm;
172 
173 		videomode_from_timing(dt, &vm);
174 		mode = drm_mode_create(connector->dev);
175 		if (!mode) {
176 			dev_err(panel->base.dev, "failed to add mode %ux%u\n",
177 				dt->hactive.typ, dt->vactive.typ);
178 			continue;
179 		}
180 
181 		drm_display_mode_from_videomode(&vm, mode);
182 
183 		mode->type |= DRM_MODE_TYPE_DRIVER;
184 
185 		if (panel->desc->num_timings == 1)
186 			mode->type |= DRM_MODE_TYPE_PREFERRED;
187 
188 		drm_mode_probed_add(connector, mode);
189 		num++;
190 	}
191 
192 	return num;
193 }
194 
195 static unsigned int panel_simple_get_display_modes(struct panel_simple *panel,
196 						   struct drm_connector *connector)
197 {
198 	struct drm_display_mode *mode;
199 	unsigned int i, num = 0;
200 
201 	for (i = 0; i < panel->desc->num_modes; i++) {
202 		const struct drm_display_mode *m = &panel->desc->modes[i];
203 
204 		mode = drm_mode_duplicate(connector->dev, m);
205 		if (!mode) {
206 			dev_err(panel->base.dev, "failed to add mode %ux%u@%u\n",
207 				m->hdisplay, m->vdisplay,
208 				drm_mode_vrefresh(m));
209 			continue;
210 		}
211 
212 		mode->type |= DRM_MODE_TYPE_DRIVER;
213 
214 		if (panel->desc->num_modes == 1)
215 			mode->type |= DRM_MODE_TYPE_PREFERRED;
216 
217 		drm_mode_set_name(mode);
218 
219 		drm_mode_probed_add(connector, mode);
220 		num++;
221 	}
222 
223 	return num;
224 }
225 
226 static int panel_simple_get_non_edid_modes(struct panel_simple *panel,
227 					   struct drm_connector *connector)
228 {
229 	struct drm_display_mode *mode;
230 	bool has_override = panel->override_mode.type;
231 	unsigned int num = 0;
232 
233 	if (!panel->desc)
234 		return 0;
235 
236 	if (has_override) {
237 		mode = drm_mode_duplicate(connector->dev,
238 					  &panel->override_mode);
239 		if (mode) {
240 			drm_mode_probed_add(connector, mode);
241 			num = 1;
242 		} else {
243 			dev_err(panel->base.dev, "failed to add override mode\n");
244 		}
245 	}
246 
247 	/* Only add timings if override was not there or failed to validate */
248 	if (num == 0 && panel->desc->num_timings)
249 		num = panel_simple_get_timings_modes(panel, connector);
250 
251 	/*
252 	 * Only add fixed modes if timings/override added no mode.
253 	 *
254 	 * We should only ever have either the display timings specified
255 	 * or a fixed mode. Anything else is rather bogus.
256 	 */
257 	WARN_ON(panel->desc->num_timings && panel->desc->num_modes);
258 	if (num == 0)
259 		num = panel_simple_get_display_modes(panel, connector);
260 
261 	connector->display_info.bpc = panel->desc->bpc;
262 	connector->display_info.width_mm = panel->desc->size.width;
263 	connector->display_info.height_mm = panel->desc->size.height;
264 	if (panel->desc->bus_format)
265 		drm_display_info_set_bus_formats(&connector->display_info,
266 						 &panel->desc->bus_format, 1);
267 	connector->display_info.bus_flags = panel->desc->bus_flags;
268 
269 	return num;
270 }
271 
272 static void panel_simple_wait(ktime_t start_ktime, unsigned int min_ms)
273 {
274 	ktime_t now_ktime, min_ktime;
275 
276 	if (!min_ms)
277 		return;
278 
279 	min_ktime = ktime_add(start_ktime, ms_to_ktime(min_ms));
280 	now_ktime = ktime_get_boottime();
281 
282 	if (ktime_before(now_ktime, min_ktime))
283 		msleep(ktime_to_ms(ktime_sub(min_ktime, now_ktime)) + 1);
284 }
285 
286 static int panel_simple_disable(struct drm_panel *panel)
287 {
288 	struct panel_simple *p = to_panel_simple(panel);
289 
290 	if (p->desc->delay.disable)
291 		msleep(p->desc->delay.disable);
292 
293 	return 0;
294 }
295 
296 static int panel_simple_suspend(struct device *dev)
297 {
298 	struct panel_simple *p = dev_get_drvdata(dev);
299 
300 	gpiod_set_value_cansleep(p->enable_gpio, 0);
301 	regulator_disable(p->supply);
302 	p->unprepared_time = ktime_get_boottime();
303 
304 	drm_edid_free(p->drm_edid);
305 	p->drm_edid = NULL;
306 
307 	return 0;
308 }
309 
310 static int panel_simple_unprepare(struct drm_panel *panel)
311 {
312 	int ret;
313 
314 	pm_runtime_mark_last_busy(panel->dev);
315 	ret = pm_runtime_put_autosuspend(panel->dev);
316 	if (ret < 0)
317 		return ret;
318 
319 	return 0;
320 }
321 
322 static int panel_simple_resume(struct device *dev)
323 {
324 	struct panel_simple *p = dev_get_drvdata(dev);
325 	int err;
326 
327 	panel_simple_wait(p->unprepared_time, p->desc->delay.unprepare);
328 
329 	err = regulator_enable(p->supply);
330 	if (err < 0) {
331 		dev_err(dev, "failed to enable supply: %d\n", err);
332 		return err;
333 	}
334 
335 	gpiod_set_value_cansleep(p->enable_gpio, 1);
336 
337 	if (p->desc->delay.prepare)
338 		msleep(p->desc->delay.prepare);
339 
340 	return 0;
341 }
342 
343 static int panel_simple_prepare(struct drm_panel *panel)
344 {
345 	int ret;
346 
347 	ret = pm_runtime_get_sync(panel->dev);
348 	if (ret < 0) {
349 		pm_runtime_put_autosuspend(panel->dev);
350 		return ret;
351 	}
352 
353 	return 0;
354 }
355 
356 static int panel_simple_enable(struct drm_panel *panel)
357 {
358 	struct panel_simple *p = to_panel_simple(panel);
359 
360 	if (p->desc->delay.enable)
361 		msleep(p->desc->delay.enable);
362 
363 	return 0;
364 }
365 
366 static int panel_simple_get_modes(struct drm_panel *panel,
367 				  struct drm_connector *connector)
368 {
369 	struct panel_simple *p = to_panel_simple(panel);
370 	int num = 0;
371 
372 	/* probe EDID if a DDC bus is available */
373 	if (p->ddc) {
374 		pm_runtime_get_sync(panel->dev);
375 
376 		if (!p->drm_edid)
377 			p->drm_edid = drm_edid_read_ddc(connector, p->ddc);
378 
379 		drm_edid_connector_update(connector, p->drm_edid);
380 
381 		num += drm_edid_connector_add_modes(connector);
382 
383 		pm_runtime_mark_last_busy(panel->dev);
384 		pm_runtime_put_autosuspend(panel->dev);
385 	}
386 
387 	/* add hard-coded panel modes */
388 	num += panel_simple_get_non_edid_modes(p, connector);
389 
390 	/*
391 	 * TODO: Remove once all drm drivers call
392 	 * drm_connector_set_orientation_from_panel()
393 	 */
394 	drm_connector_set_panel_orientation(connector, p->orientation);
395 
396 	return num;
397 }
398 
399 static int panel_simple_get_timings(struct drm_panel *panel,
400 				    unsigned int num_timings,
401 				    struct display_timing *timings)
402 {
403 	struct panel_simple *p = to_panel_simple(panel);
404 	unsigned int i;
405 
406 	if (p->desc->num_timings < num_timings)
407 		num_timings = p->desc->num_timings;
408 
409 	if (timings)
410 		for (i = 0; i < num_timings; i++)
411 			timings[i] = p->desc->timings[i];
412 
413 	return p->desc->num_timings;
414 }
415 
416 static enum drm_panel_orientation panel_simple_get_orientation(struct drm_panel *panel)
417 {
418 	struct panel_simple *p = to_panel_simple(panel);
419 
420 	return p->orientation;
421 }
422 
423 static const struct drm_panel_funcs panel_simple_funcs = {
424 	.disable = panel_simple_disable,
425 	.unprepare = panel_simple_unprepare,
426 	.prepare = panel_simple_prepare,
427 	.enable = panel_simple_enable,
428 	.get_modes = panel_simple_get_modes,
429 	.get_orientation = panel_simple_get_orientation,
430 	.get_timings = panel_simple_get_timings,
431 };
432 
433 static struct panel_desc panel_dpi;
434 
435 static int panel_dpi_probe(struct device *dev,
436 			   struct panel_simple *panel)
437 {
438 	struct display_timing *timing;
439 	const struct device_node *np;
440 	struct panel_desc *desc;
441 	unsigned int bus_flags;
442 	struct videomode vm;
443 	int ret;
444 
445 	np = dev->of_node;
446 	desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
447 	if (!desc)
448 		return -ENOMEM;
449 
450 	timing = devm_kzalloc(dev, sizeof(*timing), GFP_KERNEL);
451 	if (!timing)
452 		return -ENOMEM;
453 
454 	ret = of_get_display_timing(np, "panel-timing", timing);
455 	if (ret < 0) {
456 		dev_err(dev, "%pOF: no panel-timing node found for \"panel-dpi\" binding\n",
457 			np);
458 		return ret;
459 	}
460 
461 	desc->timings = timing;
462 	desc->num_timings = 1;
463 
464 	of_property_read_u32(np, "width-mm", &desc->size.width);
465 	of_property_read_u32(np, "height-mm", &desc->size.height);
466 
467 	/* Extract bus_flags from display_timing */
468 	bus_flags = 0;
469 	vm.flags = timing->flags;
470 	drm_bus_flags_from_videomode(&vm, &bus_flags);
471 	desc->bus_flags = bus_flags;
472 
473 	/* We do not know the connector for the DT node, so guess it */
474 	desc->connector_type = DRM_MODE_CONNECTOR_DPI;
475 
476 	panel->desc = desc;
477 
478 	return 0;
479 }
480 
481 #define PANEL_SIMPLE_BOUNDS_CHECK(to_check, bounds, field) \
482 	(to_check->field.typ >= bounds->field.min && \
483 	 to_check->field.typ <= bounds->field.max)
484 static void panel_simple_parse_panel_timing_node(struct device *dev,
485 						 struct panel_simple *panel,
486 						 const struct display_timing *ot)
487 {
488 	const struct panel_desc *desc = panel->desc;
489 	struct videomode vm;
490 	unsigned int i;
491 
492 	if (WARN_ON(desc->num_modes)) {
493 		dev_err(dev, "Reject override mode: panel has a fixed mode\n");
494 		return;
495 	}
496 	if (WARN_ON(!desc->num_timings)) {
497 		dev_err(dev, "Reject override mode: no timings specified\n");
498 		return;
499 	}
500 
501 	for (i = 0; i < panel->desc->num_timings; i++) {
502 		const struct display_timing *dt = &panel->desc->timings[i];
503 
504 		if (!PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hactive) ||
505 		    !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hfront_porch) ||
506 		    !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hback_porch) ||
507 		    !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hsync_len) ||
508 		    !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vactive) ||
509 		    !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vfront_porch) ||
510 		    !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vback_porch) ||
511 		    !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vsync_len))
512 			continue;
513 
514 		if (ot->flags != dt->flags)
515 			continue;
516 
517 		videomode_from_timing(ot, &vm);
518 		drm_display_mode_from_videomode(&vm, &panel->override_mode);
519 		panel->override_mode.type |= DRM_MODE_TYPE_DRIVER |
520 					     DRM_MODE_TYPE_PREFERRED;
521 		break;
522 	}
523 
524 	if (WARN_ON(!panel->override_mode.type))
525 		dev_err(dev, "Reject override mode: No display_timing found\n");
526 }
527 
528 static int panel_simple_override_nondefault_lvds_datamapping(struct device *dev,
529 							     struct panel_simple *panel)
530 {
531 	int ret, bpc;
532 
533 	ret = drm_of_lvds_get_data_mapping(dev->of_node);
534 	if (ret < 0) {
535 		if (ret == -EINVAL)
536 			dev_warn(dev, "Ignore invalid data-mapping property\n");
537 
538 		/*
539 		 * Ignore non-existing or malformatted property, fallback to
540 		 * default data-mapping, and return 0.
541 		 */
542 		return 0;
543 	}
544 
545 	switch (ret) {
546 	default:
547 		WARN_ON(1);
548 		fallthrough;
549 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
550 		fallthrough;
551 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
552 		bpc = 8;
553 		break;
554 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
555 		bpc = 6;
556 	}
557 
558 	if (panel->desc->bpc != bpc || panel->desc->bus_format != ret) {
559 		struct panel_desc *override_desc;
560 
561 		override_desc = devm_kmemdup(dev, panel->desc, sizeof(*panel->desc), GFP_KERNEL);
562 		if (!override_desc)
563 			return -ENOMEM;
564 
565 		override_desc->bus_format = ret;
566 		override_desc->bpc = bpc;
567 		panel->desc = override_desc;
568 	}
569 
570 	return 0;
571 }
572 
573 static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
574 {
575 	struct panel_simple *panel;
576 	struct display_timing dt;
577 	struct device_node *ddc;
578 	int connector_type;
579 	u32 bus_flags;
580 	int err;
581 
582 	panel = devm_drm_panel_alloc(dev, struct panel_simple, base,
583 				     &panel_simple_funcs, desc->connector_type);
584 	if (IS_ERR(panel))
585 		return PTR_ERR(panel);
586 
587 	panel->desc = desc;
588 
589 	panel->supply = devm_regulator_get(dev, "power");
590 	if (IS_ERR(panel->supply))
591 		return PTR_ERR(panel->supply);
592 
593 	panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
594 						     GPIOD_OUT_LOW);
595 	if (IS_ERR(panel->enable_gpio))
596 		return dev_err_probe(dev, PTR_ERR(panel->enable_gpio),
597 				     "failed to request GPIO\n");
598 
599 	err = of_drm_get_panel_orientation(dev->of_node, &panel->orientation);
600 	if (err) {
601 		dev_err(dev, "%pOF: failed to get orientation %d\n", dev->of_node, err);
602 		return err;
603 	}
604 
605 	ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
606 	if (ddc) {
607 		panel->ddc = of_find_i2c_adapter_by_node(ddc);
608 		of_node_put(ddc);
609 
610 		if (!panel->ddc)
611 			return -EPROBE_DEFER;
612 	}
613 
614 	if (desc == &panel_dpi) {
615 		/* Handle the generic panel-dpi binding */
616 		err = panel_dpi_probe(dev, panel);
617 		if (err)
618 			goto free_ddc;
619 		desc = panel->desc;
620 	} else {
621 		if (!of_get_display_timing(dev->of_node, "panel-timing", &dt))
622 			panel_simple_parse_panel_timing_node(dev, panel, &dt);
623 	}
624 
625 	if (desc->connector_type == DRM_MODE_CONNECTOR_LVDS) {
626 		/* Optional data-mapping property for overriding bus format */
627 		err = panel_simple_override_nondefault_lvds_datamapping(dev, panel);
628 		if (err)
629 			goto free_ddc;
630 	}
631 
632 	connector_type = desc->connector_type;
633 	/* Catch common mistakes for panels. */
634 	switch (connector_type) {
635 	case 0:
636 		dev_warn(dev, "Specify missing connector_type\n");
637 		connector_type = DRM_MODE_CONNECTOR_DPI;
638 		break;
639 	case DRM_MODE_CONNECTOR_LVDS:
640 		WARN_ON(desc->bus_flags &
641 			~(DRM_BUS_FLAG_DE_LOW |
642 			  DRM_BUS_FLAG_DE_HIGH |
643 			  DRM_BUS_FLAG_DATA_MSB_TO_LSB |
644 			  DRM_BUS_FLAG_DATA_LSB_TO_MSB));
645 		WARN_ON(desc->bus_format != MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
646 			desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_SPWG &&
647 			desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA);
648 		WARN_ON(desc->bus_format == MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
649 			desc->bpc != 6);
650 		WARN_ON((desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_SPWG ||
651 			 desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA) &&
652 			desc->bpc != 8);
653 		break;
654 	case DRM_MODE_CONNECTOR_eDP:
655 		dev_warn(dev, "eDP panels moved to panel-edp\n");
656 		err = -EINVAL;
657 		goto free_ddc;
658 	case DRM_MODE_CONNECTOR_DSI:
659 		if (desc->bpc != 6 && desc->bpc != 8)
660 			dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
661 		break;
662 	case DRM_MODE_CONNECTOR_DPI:
663 		bus_flags = DRM_BUS_FLAG_DE_LOW |
664 			    DRM_BUS_FLAG_DE_HIGH |
665 			    DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE |
666 			    DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
667 			    DRM_BUS_FLAG_DATA_MSB_TO_LSB |
668 			    DRM_BUS_FLAG_DATA_LSB_TO_MSB |
669 			    DRM_BUS_FLAG_SYNC_SAMPLE_POSEDGE |
670 			    DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE;
671 		if (desc->bus_flags & ~bus_flags)
672 			dev_warn(dev, "Unexpected bus_flags(%d)\n", desc->bus_flags & ~bus_flags);
673 		if (!(desc->bus_flags & bus_flags))
674 			dev_warn(dev, "Specify missing bus_flags\n");
675 		if (desc->bus_format == 0)
676 			dev_warn(dev, "Specify missing bus_format\n");
677 		if (desc->bpc != 6 && desc->bpc != 8)
678 			dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
679 		break;
680 	default:
681 		dev_warn(dev, "Specify a valid connector_type: %d\n", desc->connector_type);
682 		connector_type = DRM_MODE_CONNECTOR_DPI;
683 		break;
684 	}
685 
686 	dev_set_drvdata(dev, panel);
687 
688 	/*
689 	 * We use runtime PM for prepare / unprepare since those power the panel
690 	 * on and off and those can be very slow operations. This is important
691 	 * to optimize powering the panel on briefly to read the EDID before
692 	 * fully enabling the panel.
693 	 */
694 	pm_runtime_enable(dev);
695 	pm_runtime_set_autosuspend_delay(dev, 1000);
696 	pm_runtime_use_autosuspend(dev);
697 
698 	err = drm_panel_of_backlight(&panel->base);
699 	if (err) {
700 		dev_err_probe(dev, err, "Could not find backlight\n");
701 		goto disable_pm_runtime;
702 	}
703 
704 	drm_panel_add(&panel->base);
705 
706 	return 0;
707 
708 disable_pm_runtime:
709 	pm_runtime_dont_use_autosuspend(dev);
710 	pm_runtime_disable(dev);
711 free_ddc:
712 	if (panel->ddc)
713 		put_device(&panel->ddc->dev);
714 
715 	return err;
716 }
717 
718 static void panel_simple_shutdown(struct device *dev)
719 {
720 	struct panel_simple *panel = dev_get_drvdata(dev);
721 
722 	/*
723 	 * NOTE: the following two calls don't really belong here. It is the
724 	 * responsibility of a correctly written DRM modeset driver to call
725 	 * drm_atomic_helper_shutdown() at shutdown time and that should
726 	 * cause the panel to be disabled / unprepared if needed. For now,
727 	 * however, we'll keep these calls due to the sheer number of
728 	 * different DRM modeset drivers used with panel-simple. Once we've
729 	 * confirmed that all DRM modeset drivers using this panel properly
730 	 * call drm_atomic_helper_shutdown() we can simply delete the two
731 	 * calls below.
732 	 *
733 	 * TO BE EXPLICIT: THE CALLS BELOW SHOULDN'T BE COPIED TO ANY NEW
734 	 * PANEL DRIVERS.
735 	 *
736 	 * FIXME: If we're still haven't figured out if all DRM modeset
737 	 * drivers properly call drm_atomic_helper_shutdown() but we _have_
738 	 * managed to make sure that DRM modeset drivers get their shutdown()
739 	 * callback before the panel's shutdown() callback (perhaps using
740 	 * device link), we could add a WARN_ON here to help move forward.
741 	 */
742 	if (panel->base.enabled)
743 		drm_panel_disable(&panel->base);
744 	if (panel->base.prepared)
745 		drm_panel_unprepare(&panel->base);
746 }
747 
748 static void panel_simple_remove(struct device *dev)
749 {
750 	struct panel_simple *panel = dev_get_drvdata(dev);
751 
752 	drm_panel_remove(&panel->base);
753 	panel_simple_shutdown(dev);
754 
755 	pm_runtime_dont_use_autosuspend(dev);
756 	pm_runtime_disable(dev);
757 	if (panel->ddc)
758 		put_device(&panel->ddc->dev);
759 }
760 
761 static const struct drm_display_mode ampire_am_1280800n3tzqw_t00h_mode = {
762 	.clock = 71100,
763 	.hdisplay = 1280,
764 	.hsync_start = 1280 + 40,
765 	.hsync_end = 1280 + 40 + 80,
766 	.htotal = 1280 + 40 + 80 + 40,
767 	.vdisplay = 800,
768 	.vsync_start = 800 + 3,
769 	.vsync_end = 800 + 3 + 10,
770 	.vtotal = 800 + 3 + 10 + 10,
771 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
772 };
773 
774 static const struct panel_desc ampire_am_1280800n3tzqw_t00h = {
775 	.modes = &ampire_am_1280800n3tzqw_t00h_mode,
776 	.num_modes = 1,
777 	.bpc = 8,
778 	.size = {
779 		.width = 217,
780 		.height = 136,
781 	},
782 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
783 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
784 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
785 };
786 
787 static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = {
788 	.clock = 9000,
789 	.hdisplay = 480,
790 	.hsync_start = 480 + 2,
791 	.hsync_end = 480 + 2 + 41,
792 	.htotal = 480 + 2 + 41 + 2,
793 	.vdisplay = 272,
794 	.vsync_start = 272 + 2,
795 	.vsync_end = 272 + 2 + 10,
796 	.vtotal = 272 + 2 + 10 + 2,
797 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
798 };
799 
800 static const struct panel_desc ampire_am_480272h3tmqw_t01h = {
801 	.modes = &ampire_am_480272h3tmqw_t01h_mode,
802 	.num_modes = 1,
803 	.bpc = 8,
804 	.size = {
805 		.width = 99,
806 		.height = 58,
807 	},
808 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
809 };
810 
811 static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
812 	.clock = 33333,
813 	.hdisplay = 800,
814 	.hsync_start = 800 + 0,
815 	.hsync_end = 800 + 0 + 255,
816 	.htotal = 800 + 0 + 255 + 0,
817 	.vdisplay = 480,
818 	.vsync_start = 480 + 2,
819 	.vsync_end = 480 + 2 + 45,
820 	.vtotal = 480 + 2 + 45 + 0,
821 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
822 };
823 
824 static const struct display_timing ampire_am_800480l1tmqw_t00h_timing = {
825 	.pixelclock = { 29930000, 33260000, 36590000 },
826 	.hactive = { 800, 800, 800 },
827 	.hfront_porch = { 1, 40, 168 },
828 	.hback_porch = { 88, 88, 88 },
829 	.hsync_len = { 1, 128, 128 },
830 	.vactive = { 480, 480, 480 },
831 	.vfront_porch = { 1, 35, 37 },
832 	.vback_porch = { 8, 8, 8 },
833 	.vsync_len = { 1, 2, 2 },
834 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
835 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
836 		 DISPLAY_FLAGS_SYNC_POSEDGE,
837 };
838 
839 static const struct panel_desc ampire_am_800480l1tmqw_t00h = {
840 	.timings = &ampire_am_800480l1tmqw_t00h_timing,
841 	.num_timings = 1,
842 	.bpc = 8,
843 	.size = {
844 		.width = 111,
845 		.height = 67,
846 	},
847 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
848 	.bus_flags = DRM_BUS_FLAG_DE_HIGH |
849 		     DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
850 		     DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
851 	.connector_type = DRM_MODE_CONNECTOR_DPI,
852 };
853 
854 static const struct panel_desc ampire_am800480r3tmqwa1h = {
855 	.modes = &ampire_am800480r3tmqwa1h_mode,
856 	.num_modes = 1,
857 	.bpc = 6,
858 	.size = {
859 		.width = 152,
860 		.height = 91,
861 	},
862 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
863 };
864 
865 static const struct display_timing ampire_am800600p5tmqw_tb8h_timing = {
866 	.pixelclock = { 34500000, 39600000, 50400000 },
867 	.hactive = { 800, 800, 800 },
868 	.hfront_porch = { 12, 112, 312 },
869 	.hback_porch = { 87, 87, 48 },
870 	.hsync_len = { 1, 1, 40 },
871 	.vactive = { 600, 600, 600 },
872 	.vfront_porch = { 1, 21, 61 },
873 	.vback_porch = { 38, 38, 19 },
874 	.vsync_len = { 1, 1, 20 },
875 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
876 		DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
877 		DISPLAY_FLAGS_SYNC_POSEDGE,
878 };
879 
880 static const struct panel_desc ampire_am800600p5tmqwtb8h = {
881 	.timings = &ampire_am800600p5tmqw_tb8h_timing,
882 	.num_timings = 1,
883 	.bpc = 6,
884 	.size = {
885 		.width = 162,
886 		.height = 122,
887 	},
888 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
889 	.bus_flags = DRM_BUS_FLAG_DE_HIGH |
890 		DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
891 		DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
892 	.connector_type = DRM_MODE_CONNECTOR_DPI,
893 };
894 
895 static const struct display_timing santek_st0700i5y_rbslw_f_timing = {
896 	.pixelclock = { 26400000, 33300000, 46800000 },
897 	.hactive = { 800, 800, 800 },
898 	.hfront_porch = { 16, 210, 354 },
899 	.hback_porch = { 45, 36, 6 },
900 	.hsync_len = { 1, 10, 40 },
901 	.vactive = { 480, 480, 480 },
902 	.vfront_porch = { 7, 22, 147 },
903 	.vback_porch = { 22, 13, 3 },
904 	.vsync_len = { 1, 10, 20 },
905 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
906 		DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE
907 };
908 
909 static const struct panel_desc armadeus_st0700_adapt = {
910 	.timings = &santek_st0700i5y_rbslw_f_timing,
911 	.num_timings = 1,
912 	.bpc = 6,
913 	.size = {
914 		.width = 154,
915 		.height = 86,
916 	},
917 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
918 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
919 };
920 
921 static const struct drm_display_mode auo_b101aw03_mode = {
922 	.clock = 51450,
923 	.hdisplay = 1024,
924 	.hsync_start = 1024 + 156,
925 	.hsync_end = 1024 + 156 + 8,
926 	.htotal = 1024 + 156 + 8 + 156,
927 	.vdisplay = 600,
928 	.vsync_start = 600 + 16,
929 	.vsync_end = 600 + 16 + 6,
930 	.vtotal = 600 + 16 + 6 + 16,
931 };
932 
933 static const struct panel_desc auo_b101aw03 = {
934 	.modes = &auo_b101aw03_mode,
935 	.num_modes = 1,
936 	.bpc = 6,
937 	.size = {
938 		.width = 223,
939 		.height = 125,
940 	},
941 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
942 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
943 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
944 };
945 
946 static const struct drm_display_mode auo_b101xtn01_mode = {
947 	.clock = 72000,
948 	.hdisplay = 1366,
949 	.hsync_start = 1366 + 20,
950 	.hsync_end = 1366 + 20 + 70,
951 	.htotal = 1366 + 20 + 70,
952 	.vdisplay = 768,
953 	.vsync_start = 768 + 14,
954 	.vsync_end = 768 + 14 + 42,
955 	.vtotal = 768 + 14 + 42,
956 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
957 };
958 
959 static const struct panel_desc auo_b101xtn01 = {
960 	.modes = &auo_b101xtn01_mode,
961 	.num_modes = 1,
962 	.bpc = 6,
963 	.size = {
964 		.width = 223,
965 		.height = 125,
966 	},
967 };
968 
969 static const struct drm_display_mode auo_b116xw03_mode = {
970 	.clock = 70589,
971 	.hdisplay = 1366,
972 	.hsync_start = 1366 + 40,
973 	.hsync_end = 1366 + 40 + 40,
974 	.htotal = 1366 + 40 + 40 + 32,
975 	.vdisplay = 768,
976 	.vsync_start = 768 + 10,
977 	.vsync_end = 768 + 10 + 12,
978 	.vtotal = 768 + 10 + 12 + 6,
979 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
980 };
981 
982 static const struct panel_desc auo_b116xw03 = {
983 	.modes = &auo_b116xw03_mode,
984 	.num_modes = 1,
985 	.bpc = 6,
986 	.size = {
987 		.width = 256,
988 		.height = 144,
989 	},
990 	.delay = {
991 		.prepare = 1,
992 		.enable = 200,
993 		.disable = 200,
994 		.unprepare = 500,
995 	},
996 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
997 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
998 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
999 };
1000 
1001 static const struct display_timing auo_g070vvn01_timings = {
1002 	.pixelclock = { 33300000, 34209000, 45000000 },
1003 	.hactive = { 800, 800, 800 },
1004 	.hfront_porch = { 20, 40, 200 },
1005 	.hback_porch = { 87, 40, 1 },
1006 	.hsync_len = { 1, 48, 87 },
1007 	.vactive = { 480, 480, 480 },
1008 	.vfront_porch = { 5, 13, 200 },
1009 	.vback_porch = { 31, 31, 29 },
1010 	.vsync_len = { 1, 1, 3 },
1011 };
1012 
1013 static const struct panel_desc auo_g070vvn01 = {
1014 	.timings = &auo_g070vvn01_timings,
1015 	.num_timings = 1,
1016 	.bpc = 8,
1017 	.size = {
1018 		.width = 152,
1019 		.height = 91,
1020 	},
1021 	.delay = {
1022 		.prepare = 200,
1023 		.enable = 50,
1024 		.disable = 50,
1025 		.unprepare = 1000,
1026 	},
1027 };
1028 
1029 static const struct display_timing auo_g101evn010_timing = {
1030 	.pixelclock = { 64000000, 68930000, 85000000 },
1031 	.hactive = { 1280, 1280, 1280 },
1032 	.hfront_porch = { 8, 64, 256 },
1033 	.hback_porch = { 8, 64, 256 },
1034 	.hsync_len = { 40, 168, 767 },
1035 	.vactive = { 800, 800, 800 },
1036 	.vfront_porch = { 4, 8, 100 },
1037 	.vback_porch = { 4, 8, 100 },
1038 	.vsync_len = { 8, 16, 223 },
1039 };
1040 
1041 static const struct panel_desc auo_g101evn010 = {
1042 	.timings = &auo_g101evn010_timing,
1043 	.num_timings = 1,
1044 	.bpc = 6,
1045 	.size = {
1046 		.width = 216,
1047 		.height = 135,
1048 	},
1049 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1050 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1051 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1052 };
1053 
1054 static const struct drm_display_mode auo_g104sn02_mode = {
1055 	.clock = 40000,
1056 	.hdisplay = 800,
1057 	.hsync_start = 800 + 40,
1058 	.hsync_end = 800 + 40 + 216,
1059 	.htotal = 800 + 40 + 216 + 128,
1060 	.vdisplay = 600,
1061 	.vsync_start = 600 + 10,
1062 	.vsync_end = 600 + 10 + 35,
1063 	.vtotal = 600 + 10 + 35 + 2,
1064 };
1065 
1066 static const struct panel_desc auo_g104sn02 = {
1067 	.modes = &auo_g104sn02_mode,
1068 	.num_modes = 1,
1069 	.bpc = 8,
1070 	.size = {
1071 		.width = 211,
1072 		.height = 158,
1073 	},
1074 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1075 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1076 };
1077 
1078 static const struct drm_display_mode auo_g104stn01_mode = {
1079 	.clock = 40000,
1080 	.hdisplay = 800,
1081 	.hsync_start = 800 + 40,
1082 	.hsync_end = 800 + 40 + 88,
1083 	.htotal = 800 + 40 + 88 + 128,
1084 	.vdisplay = 600,
1085 	.vsync_start = 600 + 1,
1086 	.vsync_end = 600 + 1 + 23,
1087 	.vtotal = 600 + 1 + 23 + 4,
1088 };
1089 
1090 static const struct panel_desc auo_g104stn01 = {
1091 	.modes = &auo_g104stn01_mode,
1092 	.num_modes = 1,
1093 	.bpc = 8,
1094 	.size = {
1095 		.width = 211,
1096 		.height = 158,
1097 	},
1098 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1099 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1100 };
1101 
1102 static const struct display_timing auo_g121ean01_timing = {
1103 	.pixelclock = { 60000000, 74400000, 90000000 },
1104 	.hactive = { 1280, 1280, 1280 },
1105 	.hfront_porch = { 20, 50, 100 },
1106 	.hback_porch = { 20, 50, 100 },
1107 	.hsync_len = { 30, 100, 200 },
1108 	.vactive = { 800, 800, 800 },
1109 	.vfront_porch = { 2, 10, 25 },
1110 	.vback_porch = { 2, 10, 25 },
1111 	.vsync_len = { 4, 18, 50 },
1112 };
1113 
1114 static const struct panel_desc auo_g121ean01 = {
1115 	.timings = &auo_g121ean01_timing,
1116 	.num_timings = 1,
1117 	.bpc = 8,
1118 	.size = {
1119 		.width = 261,
1120 		.height = 163,
1121 	},
1122 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1123 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1124 };
1125 
1126 static const struct display_timing auo_g133han01_timings = {
1127 	.pixelclock = { 134000000, 141200000, 149000000 },
1128 	.hactive = { 1920, 1920, 1920 },
1129 	.hfront_porch = { 39, 58, 77 },
1130 	.hback_porch = { 59, 88, 117 },
1131 	.hsync_len = { 28, 42, 56 },
1132 	.vactive = { 1080, 1080, 1080 },
1133 	.vfront_porch = { 3, 8, 11 },
1134 	.vback_porch = { 5, 14, 19 },
1135 	.vsync_len = { 4, 14, 19 },
1136 };
1137 
1138 static const struct panel_desc auo_g133han01 = {
1139 	.timings = &auo_g133han01_timings,
1140 	.num_timings = 1,
1141 	.bpc = 8,
1142 	.size = {
1143 		.width = 293,
1144 		.height = 165,
1145 	},
1146 	.delay = {
1147 		.prepare = 200,
1148 		.enable = 50,
1149 		.disable = 50,
1150 		.unprepare = 1000,
1151 	},
1152 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
1153 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1154 };
1155 
1156 static const struct display_timing auo_g156han04_timings = {
1157 	.pixelclock = { 137000000, 141000000, 146000000 },
1158 	.hactive = { 1920, 1920, 1920 },
1159 	.hfront_porch = { 60, 60, 60 },
1160 	.hback_porch = { 90, 92, 111 },
1161 	.hsync_len =  { 32, 32, 32 },
1162 	.vactive = { 1080, 1080, 1080 },
1163 	.vfront_porch = { 12, 12, 12 },
1164 	.vback_porch = { 24, 36, 56 },
1165 	.vsync_len = { 8, 8, 8 },
1166 };
1167 
1168 static const struct panel_desc auo_g156han04 = {
1169 	.timings = &auo_g156han04_timings,
1170 	.num_timings = 1,
1171 	.bpc = 8,
1172 	.size = {
1173 		.width = 344,
1174 		.height = 194,
1175 	},
1176 	.delay = {
1177 		.prepare = 50,		/* T2 */
1178 		.enable = 200,		/* T3 */
1179 		.disable = 110,		/* T10 */
1180 		.unprepare = 1000,	/* T13 */
1181 	},
1182 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1183 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1184 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1185 };
1186 
1187 static const struct drm_display_mode auo_g156xtn01_mode = {
1188 	.clock = 76000,
1189 	.hdisplay = 1366,
1190 	.hsync_start = 1366 + 33,
1191 	.hsync_end = 1366 + 33 + 67,
1192 	.htotal = 1560,
1193 	.vdisplay = 768,
1194 	.vsync_start = 768 + 4,
1195 	.vsync_end = 768 + 4 + 4,
1196 	.vtotal = 806,
1197 };
1198 
1199 static const struct panel_desc auo_g156xtn01 = {
1200 	.modes = &auo_g156xtn01_mode,
1201 	.num_modes = 1,
1202 	.bpc = 8,
1203 	.size = {
1204 		.width = 344,
1205 		.height = 194,
1206 	},
1207 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1208 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1209 };
1210 
1211 static const struct display_timing auo_g185han01_timings = {
1212 	.pixelclock = { 120000000, 144000000, 175000000 },
1213 	.hactive = { 1920, 1920, 1920 },
1214 	.hfront_porch = { 36, 120, 148 },
1215 	.hback_porch = { 24, 88, 108 },
1216 	.hsync_len = { 20, 48, 64 },
1217 	.vactive = { 1080, 1080, 1080 },
1218 	.vfront_porch = { 6, 10, 40 },
1219 	.vback_porch = { 2, 5, 20 },
1220 	.vsync_len = { 2, 5, 20 },
1221 };
1222 
1223 static const struct panel_desc auo_g185han01 = {
1224 	.timings = &auo_g185han01_timings,
1225 	.num_timings = 1,
1226 	.bpc = 8,
1227 	.size = {
1228 		.width = 409,
1229 		.height = 230,
1230 	},
1231 	.delay = {
1232 		.prepare = 50,
1233 		.enable = 200,
1234 		.disable = 110,
1235 		.unprepare = 1000,
1236 	},
1237 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1238 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1239 };
1240 
1241 static const struct display_timing auo_g190ean01_timings = {
1242 	.pixelclock = { 90000000, 108000000, 135000000 },
1243 	.hactive = { 1280, 1280, 1280 },
1244 	.hfront_porch = { 126, 184, 1266 },
1245 	.hback_porch = { 84, 122, 844 },
1246 	.hsync_len = { 70, 102, 704 },
1247 	.vactive = { 1024, 1024, 1024 },
1248 	.vfront_porch = { 4, 26, 76 },
1249 	.vback_porch = { 2, 8, 25 },
1250 	.vsync_len = { 2, 8, 25 },
1251 };
1252 
1253 static const struct panel_desc auo_g190ean01 = {
1254 	.timings = &auo_g190ean01_timings,
1255 	.num_timings = 1,
1256 	.bpc = 8,
1257 	.size = {
1258 		.width = 376,
1259 		.height = 301,
1260 	},
1261 	.delay = {
1262 		.prepare = 50,
1263 		.enable = 200,
1264 		.disable = 110,
1265 		.unprepare = 1000,
1266 	},
1267 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1268 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1269 };
1270 
1271 static const struct display_timing auo_p238han01_timings = {
1272 	.pixelclock = { 107400000, 142400000, 180000000 },
1273 	.hactive = { 1920, 1920, 1920 },
1274 	.hfront_porch = { 30, 70, 650 },
1275 	.hback_porch = { 30, 70, 650 },
1276 	.hsync_len = { 20, 40, 136 },
1277 	.vactive = { 1080, 1080, 1080 },
1278 	.vfront_porch = { 5, 19, 318 },
1279 	.vback_porch = { 5, 19, 318 },
1280 	.vsync_len = { 4, 12, 120 },
1281 };
1282 
1283 static const struct panel_desc auo_p238han01 = {
1284 	.timings = &auo_p238han01_timings,
1285 	.num_timings = 1,
1286 	.bpc = 8,
1287 	.size = {
1288 		.width = 527,
1289 		.height = 296,
1290 	},
1291 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1292 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1293 };
1294 
1295 static const struct display_timing auo_p320hvn03_timings = {
1296 	.pixelclock = { 106000000, 148500000, 164000000 },
1297 	.hactive = { 1920, 1920, 1920 },
1298 	.hfront_porch = { 25, 50, 130 },
1299 	.hback_porch = { 25, 50, 130 },
1300 	.hsync_len = { 20, 40, 105 },
1301 	.vactive = { 1080, 1080, 1080 },
1302 	.vfront_porch = { 8, 17, 150 },
1303 	.vback_porch = { 8, 17, 150 },
1304 	.vsync_len = { 4, 11, 100 },
1305 };
1306 
1307 static const struct panel_desc auo_p320hvn03 = {
1308 	.timings = &auo_p320hvn03_timings,
1309 	.num_timings = 1,
1310 	.bpc = 8,
1311 	.size = {
1312 		.width = 698,
1313 		.height = 393,
1314 	},
1315 	.delay = {
1316 		.prepare = 1,
1317 		.enable = 450,
1318 		.unprepare = 500,
1319 	},
1320 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1321 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1322 };
1323 
1324 static const struct drm_display_mode auo_t215hvn01_mode = {
1325 	.clock = 148800,
1326 	.hdisplay = 1920,
1327 	.hsync_start = 1920 + 88,
1328 	.hsync_end = 1920 + 88 + 44,
1329 	.htotal = 1920 + 88 + 44 + 148,
1330 	.vdisplay = 1080,
1331 	.vsync_start = 1080 + 4,
1332 	.vsync_end = 1080 + 4 + 5,
1333 	.vtotal = 1080 + 4 + 5 + 36,
1334 };
1335 
1336 static const struct panel_desc auo_t215hvn01 = {
1337 	.modes = &auo_t215hvn01_mode,
1338 	.num_modes = 1,
1339 	.bpc = 8,
1340 	.size = {
1341 		.width = 430,
1342 		.height = 270,
1343 	},
1344 	.delay = {
1345 		.disable = 5,
1346 		.unprepare = 1000,
1347 	},
1348 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1349 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1350 };
1351 
1352 static const struct drm_display_mode avic_tm070ddh03_mode = {
1353 	.clock = 51200,
1354 	.hdisplay = 1024,
1355 	.hsync_start = 1024 + 160,
1356 	.hsync_end = 1024 + 160 + 4,
1357 	.htotal = 1024 + 160 + 4 + 156,
1358 	.vdisplay = 600,
1359 	.vsync_start = 600 + 17,
1360 	.vsync_end = 600 + 17 + 1,
1361 	.vtotal = 600 + 17 + 1 + 17,
1362 };
1363 
1364 static const struct panel_desc avic_tm070ddh03 = {
1365 	.modes = &avic_tm070ddh03_mode,
1366 	.num_modes = 1,
1367 	.bpc = 8,
1368 	.size = {
1369 		.width = 154,
1370 		.height = 90,
1371 	},
1372 	.delay = {
1373 		.prepare = 20,
1374 		.enable = 200,
1375 		.disable = 200,
1376 	},
1377 };
1378 
1379 static const struct drm_display_mode bananapi_s070wv20_ct16_mode = {
1380 	.clock = 30000,
1381 	.hdisplay = 800,
1382 	.hsync_start = 800 + 40,
1383 	.hsync_end = 800 + 40 + 48,
1384 	.htotal = 800 + 40 + 48 + 40,
1385 	.vdisplay = 480,
1386 	.vsync_start = 480 + 13,
1387 	.vsync_end = 480 + 13 + 3,
1388 	.vtotal = 480 + 13 + 3 + 29,
1389 };
1390 
1391 static const struct panel_desc bananapi_s070wv20_ct16 = {
1392 	.modes = &bananapi_s070wv20_ct16_mode,
1393 	.num_modes = 1,
1394 	.bpc = 6,
1395 	.size = {
1396 		.width = 154,
1397 		.height = 86,
1398 	},
1399 };
1400 
1401 static const struct display_timing boe_av101hdt_a10_timing = {
1402 	.pixelclock = { 74210000, 75330000, 76780000, },
1403 	.hactive = { 1280, 1280, 1280, },
1404 	.hfront_porch = { 10, 42, 33, },
1405 	.hback_porch = { 10, 18, 33, },
1406 	.hsync_len = { 30, 10, 30, },
1407 	.vactive = { 720, 720, 720, },
1408 	.vfront_porch = { 200, 183, 200, },
1409 	.vback_porch = { 8, 8, 8, },
1410 	.vsync_len = { 2, 19, 2, },
1411 	.flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
1412 };
1413 
1414 static const struct panel_desc boe_av101hdt_a10 = {
1415 	.timings = &boe_av101hdt_a10_timing,
1416 	.num_timings = 1,
1417 	.bpc = 8,
1418 	.size = {
1419 		.width = 224,
1420 		.height = 126,
1421 	},
1422 	.delay = {
1423 		.enable = 50,
1424 		.disable = 50,
1425 	},
1426 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1427 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1428 };
1429 
1430 static const struct display_timing boe_av123z7m_n17_timing = {
1431 	.pixelclock = { 86600000, 88000000, 90800000, },
1432 	.hactive = { 1920, 1920, 1920, },
1433 	.hfront_porch = { 10, 10, 10, },
1434 	.hback_porch = { 10, 10, 10, },
1435 	.hsync_len = { 9, 12, 25, },
1436 	.vactive = { 720, 720, 720, },
1437 	.vfront_porch = { 7, 10, 13, },
1438 	.vback_porch = { 7, 10, 13, },
1439 	.vsync_len = { 7, 11, 14, },
1440 	.flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
1441 };
1442 
1443 static const struct panel_desc boe_av123z7m_n17 = {
1444 	.timings = &boe_av123z7m_n17_timing,
1445 	.bpc = 8,
1446 	.num_timings = 1,
1447 	.size = {
1448 		.width = 292,
1449 		.height = 110,
1450 	},
1451 	.delay = {
1452 		.prepare = 50,
1453 		.disable = 50,
1454 	},
1455 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1456 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1457 };
1458 
1459 static const struct drm_display_mode boe_bp101wx1_100_mode = {
1460 	.clock = 78945,
1461 	.hdisplay = 1280,
1462 	.hsync_start = 1280 + 0,
1463 	.hsync_end = 1280 + 0 + 2,
1464 	.htotal = 1280 + 62 + 0 + 2,
1465 	.vdisplay = 800,
1466 	.vsync_start = 800 + 8,
1467 	.vsync_end = 800 + 8 + 2,
1468 	.vtotal = 800 + 6 + 8 + 2,
1469 };
1470 
1471 static const struct panel_desc boe_bp082wx1_100 = {
1472 	.modes = &boe_bp101wx1_100_mode,
1473 	.num_modes = 1,
1474 	.bpc = 8,
1475 	.size = {
1476 		.width = 177,
1477 		.height = 110,
1478 	},
1479 	.delay = {
1480 		.enable = 50,
1481 		.disable = 50,
1482 	},
1483 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
1484 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1485 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1486 };
1487 
1488 static const struct panel_desc boe_bp101wx1_100 = {
1489 	.modes = &boe_bp101wx1_100_mode,
1490 	.num_modes = 1,
1491 	.bpc = 8,
1492 	.size = {
1493 		.width = 217,
1494 		.height = 136,
1495 	},
1496 	.delay = {
1497 		.enable = 50,
1498 		.disable = 50,
1499 	},
1500 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
1501 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1502 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1503 };
1504 
1505 static const struct display_timing boe_ev121wxm_n10_1850_timing = {
1506 	.pixelclock = { 69922000, 71000000, 72293000 },
1507 	.hactive = { 1280, 1280, 1280 },
1508 	.hfront_porch = { 48, 48, 48 },
1509 	.hback_porch = { 80, 80, 80 },
1510 	.hsync_len = { 32, 32, 32 },
1511 	.vactive = { 800, 800, 800 },
1512 	.vfront_porch = { 3, 3, 3 },
1513 	.vback_porch = { 14, 14, 14 },
1514 	.vsync_len = { 6, 6, 6 },
1515 };
1516 
1517 static const struct panel_desc boe_ev121wxm_n10_1850 = {
1518 	.timings = &boe_ev121wxm_n10_1850_timing,
1519 	.num_timings = 1,
1520 	.bpc = 8,
1521 	.size = {
1522 		.width = 261,
1523 		.height = 163,
1524 	},
1525 	.delay = {
1526 		.prepare = 9,
1527 		.enable = 300,
1528 		.unprepare = 300,
1529 		.disable = 560,
1530 	},
1531 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1532 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1533 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1534 };
1535 
1536 static const struct drm_display_mode boe_hv070wsa_mode = {
1537 	.clock = 42105,
1538 	.hdisplay = 1024,
1539 	.hsync_start = 1024 + 30,
1540 	.hsync_end = 1024 + 30 + 30,
1541 	.htotal = 1024 + 30 + 30 + 30,
1542 	.vdisplay = 600,
1543 	.vsync_start = 600 + 10,
1544 	.vsync_end = 600 + 10 + 10,
1545 	.vtotal = 600 + 10 + 10 + 10,
1546 };
1547 
1548 static const struct panel_desc boe_hv070wsa = {
1549 	.modes = &boe_hv070wsa_mode,
1550 	.num_modes = 1,
1551 	.bpc = 8,
1552 	.size = {
1553 		.width = 154,
1554 		.height = 90,
1555 	},
1556 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1557 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1558 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1559 };
1560 
1561 static const struct display_timing cct_cmt430b19n00_timing = {
1562 	.pixelclock = { 8000000, 9000000, 12000000 },
1563 	.hactive = { 480, 480, 480 },
1564 	.hfront_porch = { 2, 8, 75 },
1565 	.hback_porch = { 3, 43, 43 },
1566 	.hsync_len = { 2, 4, 75 },
1567 	.vactive = { 272, 272, 272 },
1568 	.vfront_porch = { 2, 8, 37 },
1569 	.vback_porch = { 2, 12, 12 },
1570 	.vsync_len = { 2, 4, 37 },
1571 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW
1572 };
1573 
1574 static const struct panel_desc cct_cmt430b19n00 = {
1575 	.timings = &cct_cmt430b19n00_timing,
1576 	.num_timings = 1,
1577 	.bpc = 8,
1578 	.size = {
1579 		.width = 95,
1580 		.height = 53,
1581 	},
1582 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1583 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1584 	.connector_type = DRM_MODE_CONNECTOR_DPI,
1585 };
1586 
1587 static const struct drm_display_mode cdtech_s043wq26h_ct7_mode = {
1588 	.clock = 9000,
1589 	.hdisplay = 480,
1590 	.hsync_start = 480 + 5,
1591 	.hsync_end = 480 + 5 + 5,
1592 	.htotal = 480 + 5 + 5 + 40,
1593 	.vdisplay = 272,
1594 	.vsync_start = 272 + 8,
1595 	.vsync_end = 272 + 8 + 8,
1596 	.vtotal = 272 + 8 + 8 + 8,
1597 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1598 };
1599 
1600 static const struct panel_desc cdtech_s043wq26h_ct7 = {
1601 	.modes = &cdtech_s043wq26h_ct7_mode,
1602 	.num_modes = 1,
1603 	.bpc = 8,
1604 	.size = {
1605 		.width = 95,
1606 		.height = 54,
1607 	},
1608 	.bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1609 };
1610 
1611 /* S070PWS19HP-FC21 2017/04/22 */
1612 static const struct drm_display_mode cdtech_s070pws19hp_fc21_mode = {
1613 	.clock = 51200,
1614 	.hdisplay = 1024,
1615 	.hsync_start = 1024 + 160,
1616 	.hsync_end = 1024 + 160 + 20,
1617 	.htotal = 1024 + 160 + 20 + 140,
1618 	.vdisplay = 600,
1619 	.vsync_start = 600 + 12,
1620 	.vsync_end = 600 + 12 + 3,
1621 	.vtotal = 600 + 12 + 3 + 20,
1622 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1623 };
1624 
1625 static const struct panel_desc cdtech_s070pws19hp_fc21 = {
1626 	.modes = &cdtech_s070pws19hp_fc21_mode,
1627 	.num_modes = 1,
1628 	.bpc = 6,
1629 	.size = {
1630 		.width = 154,
1631 		.height = 86,
1632 	},
1633 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1634 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1635 	.connector_type = DRM_MODE_CONNECTOR_DPI,
1636 };
1637 
1638 /* S070SWV29HG-DC44 2017/09/21 */
1639 static const struct drm_display_mode cdtech_s070swv29hg_dc44_mode = {
1640 	.clock = 33300,
1641 	.hdisplay = 800,
1642 	.hsync_start = 800 + 210,
1643 	.hsync_end = 800 + 210 + 2,
1644 	.htotal = 800 + 210 + 2 + 44,
1645 	.vdisplay = 480,
1646 	.vsync_start = 480 + 22,
1647 	.vsync_end = 480 + 22 + 2,
1648 	.vtotal = 480 + 22 + 2 + 21,
1649 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1650 };
1651 
1652 static const struct panel_desc cdtech_s070swv29hg_dc44 = {
1653 	.modes = &cdtech_s070swv29hg_dc44_mode,
1654 	.num_modes = 1,
1655 	.bpc = 6,
1656 	.size = {
1657 		.width = 154,
1658 		.height = 86,
1659 	},
1660 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1661 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1662 	.connector_type = DRM_MODE_CONNECTOR_DPI,
1663 };
1664 
1665 static const struct drm_display_mode cdtech_s070wv95_ct16_mode = {
1666 	.clock = 35000,
1667 	.hdisplay = 800,
1668 	.hsync_start = 800 + 40,
1669 	.hsync_end = 800 + 40 + 40,
1670 	.htotal = 800 + 40 + 40 + 48,
1671 	.vdisplay = 480,
1672 	.vsync_start = 480 + 29,
1673 	.vsync_end = 480 + 29 + 13,
1674 	.vtotal = 480 + 29 + 13 + 3,
1675 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1676 };
1677 
1678 static const struct panel_desc cdtech_s070wv95_ct16 = {
1679 	.modes = &cdtech_s070wv95_ct16_mode,
1680 	.num_modes = 1,
1681 	.bpc = 8,
1682 	.size = {
1683 		.width = 154,
1684 		.height = 85,
1685 	},
1686 };
1687 
1688 static const struct display_timing chefree_ch101olhlwh_002_timing = {
1689 	.pixelclock = { 68900000, 71100000, 73400000 },
1690 	.hactive = { 1280, 1280, 1280 },
1691 	.hfront_porch = { 65, 80, 95 },
1692 	.hback_porch = { 64, 79, 94 },
1693 	.hsync_len = { 1, 1, 1 },
1694 	.vactive = { 800, 800, 800 },
1695 	.vfront_porch = { 7, 11, 14 },
1696 	.vback_porch = { 7, 11, 14 },
1697 	.vsync_len = { 1, 1, 1 },
1698 	.flags = DISPLAY_FLAGS_DE_HIGH,
1699 };
1700 
1701 static const struct panel_desc chefree_ch101olhlwh_002 = {
1702 	.timings = &chefree_ch101olhlwh_002_timing,
1703 	.num_timings = 1,
1704 	.bpc = 8,
1705 	.size = {
1706 		.width = 217,
1707 		.height = 135,
1708 	},
1709 	.delay = {
1710 		.enable = 200,
1711 		.disable = 200,
1712 	},
1713 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1714 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1715 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1716 };
1717 
1718 static const struct drm_display_mode chunghwa_claa070wp03xg_mode = {
1719 	.clock = 66770,
1720 	.hdisplay = 800,
1721 	.hsync_start = 800 + 49,
1722 	.hsync_end = 800 + 49 + 33,
1723 	.htotal = 800 + 49 + 33 + 17,
1724 	.vdisplay = 1280,
1725 	.vsync_start = 1280 + 1,
1726 	.vsync_end = 1280 + 1 + 7,
1727 	.vtotal = 1280 + 1 + 7 + 15,
1728 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1729 };
1730 
1731 static const struct panel_desc chunghwa_claa070wp03xg = {
1732 	.modes = &chunghwa_claa070wp03xg_mode,
1733 	.num_modes = 1,
1734 	.bpc = 6,
1735 	.size = {
1736 		.width = 94,
1737 		.height = 150,
1738 	},
1739 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1740 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1741 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1742 };
1743 
1744 static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
1745 	.clock = 72070,
1746 	.hdisplay = 1366,
1747 	.hsync_start = 1366 + 58,
1748 	.hsync_end = 1366 + 58 + 58,
1749 	.htotal = 1366 + 58 + 58 + 58,
1750 	.vdisplay = 768,
1751 	.vsync_start = 768 + 4,
1752 	.vsync_end = 768 + 4 + 4,
1753 	.vtotal = 768 + 4 + 4 + 4,
1754 };
1755 
1756 static const struct panel_desc chunghwa_claa101wa01a = {
1757 	.modes = &chunghwa_claa101wa01a_mode,
1758 	.num_modes = 1,
1759 	.bpc = 6,
1760 	.size = {
1761 		.width = 220,
1762 		.height = 120,
1763 	},
1764 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1765 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1766 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1767 };
1768 
1769 static const struct drm_display_mode chunghwa_claa101wb01_mode = {
1770 	.clock = 69300,
1771 	.hdisplay = 1366,
1772 	.hsync_start = 1366 + 48,
1773 	.hsync_end = 1366 + 48 + 32,
1774 	.htotal = 1366 + 48 + 32 + 20,
1775 	.vdisplay = 768,
1776 	.vsync_start = 768 + 16,
1777 	.vsync_end = 768 + 16 + 8,
1778 	.vtotal = 768 + 16 + 8 + 16,
1779 };
1780 
1781 static const struct panel_desc chunghwa_claa101wb01 = {
1782 	.modes = &chunghwa_claa101wb01_mode,
1783 	.num_modes = 1,
1784 	.bpc = 6,
1785 	.size = {
1786 		.width = 223,
1787 		.height = 125,
1788 	},
1789 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1790 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
1791 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1792 };
1793 
1794 static const struct display_timing dataimage_fg040346dsswbg04_timing = {
1795 	.pixelclock = { 5000000, 9000000, 12000000 },
1796 	.hactive = { 480, 480, 480 },
1797 	.hfront_porch = { 12, 12, 12 },
1798 	.hback_porch = { 12, 12, 12 },
1799 	.hsync_len = { 21, 21, 21 },
1800 	.vactive = { 272, 272, 272 },
1801 	.vfront_porch = { 4, 4, 4 },
1802 	.vback_porch = { 4, 4, 4 },
1803 	.vsync_len = { 8, 8, 8 },
1804 };
1805 
1806 static const struct panel_desc dataimage_fg040346dsswbg04 = {
1807 	.timings = &dataimage_fg040346dsswbg04_timing,
1808 	.num_timings = 1,
1809 	.bpc = 8,
1810 	.size = {
1811 		.width = 95,
1812 		.height = 54,
1813 	},
1814 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1815 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1816 	.connector_type = DRM_MODE_CONNECTOR_DPI,
1817 };
1818 
1819 static const struct display_timing dataimage_fg1001l0dsswmg01_timing = {
1820 	.pixelclock = { 68900000, 71110000, 73400000 },
1821 	.hactive = { 1280, 1280, 1280 },
1822 	.vactive = { 800, 800, 800 },
1823 	.hback_porch = { 100, 100, 100 },
1824 	.hfront_porch = { 100, 100, 100 },
1825 	.vback_porch = { 5, 5, 5 },
1826 	.vfront_porch = { 5, 5, 5 },
1827 	.hsync_len = { 24, 24, 24 },
1828 	.vsync_len = { 3, 3, 3 },
1829 	.flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
1830 		 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
1831 };
1832 
1833 static const struct panel_desc dataimage_fg1001l0dsswmg01 = {
1834 	.timings = &dataimage_fg1001l0dsswmg01_timing,
1835 	.num_timings = 1,
1836 	.bpc = 8,
1837 	.size = {
1838 		.width = 217,
1839 		.height = 136,
1840 	},
1841 };
1842 
1843 static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = {
1844 	.clock = 33260,
1845 	.hdisplay = 800,
1846 	.hsync_start = 800 + 40,
1847 	.hsync_end = 800 + 40 + 128,
1848 	.htotal = 800 + 40 + 128 + 88,
1849 	.vdisplay = 480,
1850 	.vsync_start = 480 + 10,
1851 	.vsync_end = 480 + 10 + 2,
1852 	.vtotal = 480 + 10 + 2 + 33,
1853 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1854 };
1855 
1856 static const struct panel_desc dataimage_scf0700c48ggu18 = {
1857 	.modes = &dataimage_scf0700c48ggu18_mode,
1858 	.num_modes = 1,
1859 	.bpc = 8,
1860 	.size = {
1861 		.width = 152,
1862 		.height = 91,
1863 	},
1864 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1865 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1866 };
1867 
1868 static const struct display_timing dlc_dlc0700yzg_1_timing = {
1869 	.pixelclock = { 45000000, 51200000, 57000000 },
1870 	.hactive = { 1024, 1024, 1024 },
1871 	.hfront_porch = { 100, 106, 113 },
1872 	.hback_porch = { 100, 106, 113 },
1873 	.hsync_len = { 100, 108, 114 },
1874 	.vactive = { 600, 600, 600 },
1875 	.vfront_porch = { 8, 11, 15 },
1876 	.vback_porch = { 8, 11, 15 },
1877 	.vsync_len = { 9, 13, 15 },
1878 	.flags = DISPLAY_FLAGS_DE_HIGH,
1879 };
1880 
1881 static const struct panel_desc dlc_dlc0700yzg_1 = {
1882 	.timings = &dlc_dlc0700yzg_1_timing,
1883 	.num_timings = 1,
1884 	.bpc = 6,
1885 	.size = {
1886 		.width = 154,
1887 		.height = 86,
1888 	},
1889 	.delay = {
1890 		.prepare = 30,
1891 		.enable = 200,
1892 		.disable = 200,
1893 	},
1894 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1895 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1896 };
1897 
1898 static const struct display_timing dlc_dlc1010gig_timing = {
1899 	.pixelclock = { 68900000, 71100000, 73400000 },
1900 	.hactive = { 1280, 1280, 1280 },
1901 	.hfront_porch = { 43, 53, 63 },
1902 	.hback_porch = { 43, 53, 63 },
1903 	.hsync_len = { 44, 54, 64 },
1904 	.vactive = { 800, 800, 800 },
1905 	.vfront_porch = { 5, 8, 11 },
1906 	.vback_porch = { 5, 8, 11 },
1907 	.vsync_len = { 5, 7, 11 },
1908 	.flags = DISPLAY_FLAGS_DE_HIGH,
1909 };
1910 
1911 static const struct panel_desc dlc_dlc1010gig = {
1912 	.timings = &dlc_dlc1010gig_timing,
1913 	.num_timings = 1,
1914 	.bpc = 8,
1915 	.size = {
1916 		.width = 216,
1917 		.height = 135,
1918 	},
1919 	.delay = {
1920 		.prepare = 60,
1921 		.enable = 150,
1922 		.disable = 100,
1923 		.unprepare = 60,
1924 	},
1925 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1926 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
1927 };
1928 
1929 static const struct drm_display_mode edt_et035012dm6_mode = {
1930 	.clock = 6500,
1931 	.hdisplay = 320,
1932 	.hsync_start = 320 + 20,
1933 	.hsync_end = 320 + 20 + 30,
1934 	.htotal = 320 + 20 + 68,
1935 	.vdisplay = 240,
1936 	.vsync_start = 240 + 4,
1937 	.vsync_end = 240 + 4 + 4,
1938 	.vtotal = 240 + 4 + 4 + 14,
1939 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1940 };
1941 
1942 static const struct panel_desc edt_et035012dm6 = {
1943 	.modes = &edt_et035012dm6_mode,
1944 	.num_modes = 1,
1945 	.bpc = 8,
1946 	.size = {
1947 		.width = 70,
1948 		.height = 52,
1949 	},
1950 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1951 	.bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
1952 };
1953 
1954 static const struct drm_display_mode edt_etm0350g0dh6_mode = {
1955 	.clock = 6520,
1956 	.hdisplay = 320,
1957 	.hsync_start = 320 + 20,
1958 	.hsync_end = 320 + 20 + 68,
1959 	.htotal = 320 + 20 + 68,
1960 	.vdisplay = 240,
1961 	.vsync_start = 240 + 4,
1962 	.vsync_end = 240 + 4 + 18,
1963 	.vtotal = 240 + 4 + 18,
1964 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1965 };
1966 
1967 static const struct panel_desc edt_etm0350g0dh6 = {
1968 	.modes = &edt_etm0350g0dh6_mode,
1969 	.num_modes = 1,
1970 	.bpc = 6,
1971 	.size = {
1972 		.width = 70,
1973 		.height = 53,
1974 	},
1975 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1976 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1977 	.connector_type = DRM_MODE_CONNECTOR_DPI,
1978 };
1979 
1980 static const struct drm_display_mode edt_etm043080dh6gp_mode = {
1981 	.clock = 10870,
1982 	.hdisplay = 480,
1983 	.hsync_start = 480 + 8,
1984 	.hsync_end = 480 + 8 + 4,
1985 	.htotal = 480 + 8 + 4 + 41,
1986 
1987 	/*
1988 	 * IWG22M: Y resolution changed for "dc_linuxfb" module crashing while
1989 	 * fb_align
1990 	 */
1991 
1992 	.vdisplay = 288,
1993 	.vsync_start = 288 + 2,
1994 	.vsync_end = 288 + 2 + 4,
1995 	.vtotal = 288 + 2 + 4 + 10,
1996 };
1997 
1998 static const struct panel_desc edt_etm043080dh6gp = {
1999 	.modes = &edt_etm043080dh6gp_mode,
2000 	.num_modes = 1,
2001 	.bpc = 8,
2002 	.size = {
2003 		.width = 100,
2004 		.height = 65,
2005 	},
2006 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2007 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2008 };
2009 
2010 static const struct drm_display_mode edt_etm0430g0dh6_mode = {
2011 	.clock = 9000,
2012 	.hdisplay = 480,
2013 	.hsync_start = 480 + 2,
2014 	.hsync_end = 480 + 2 + 41,
2015 	.htotal = 480 + 2 + 41 + 2,
2016 	.vdisplay = 272,
2017 	.vsync_start = 272 + 2,
2018 	.vsync_end = 272 + 2 + 10,
2019 	.vtotal = 272 + 2 + 10 + 2,
2020 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2021 };
2022 
2023 static const struct panel_desc edt_etm0430g0dh6 = {
2024 	.modes = &edt_etm0430g0dh6_mode,
2025 	.num_modes = 1,
2026 	.bpc = 6,
2027 	.size = {
2028 		.width = 95,
2029 		.height = 54,
2030 	},
2031 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2032 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2033 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2034 };
2035 
2036 static const struct drm_display_mode edt_et057090dhu_mode = {
2037 	.clock = 25175,
2038 	.hdisplay = 640,
2039 	.hsync_start = 640 + 16,
2040 	.hsync_end = 640 + 16 + 30,
2041 	.htotal = 640 + 16 + 30 + 114,
2042 	.vdisplay = 480,
2043 	.vsync_start = 480 + 10,
2044 	.vsync_end = 480 + 10 + 3,
2045 	.vtotal = 480 + 10 + 3 + 32,
2046 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2047 };
2048 
2049 static const struct panel_desc edt_et057090dhu = {
2050 	.modes = &edt_et057090dhu_mode,
2051 	.num_modes = 1,
2052 	.bpc = 6,
2053 	.size = {
2054 		.width = 115,
2055 		.height = 86,
2056 	},
2057 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2058 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
2059 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2060 };
2061 
2062 static const struct drm_display_mode edt_etm0700g0dh6_mode = {
2063 	.clock = 33260,
2064 	.hdisplay = 800,
2065 	.hsync_start = 800 + 40,
2066 	.hsync_end = 800 + 40 + 128,
2067 	.htotal = 800 + 40 + 128 + 88,
2068 	.vdisplay = 480,
2069 	.vsync_start = 480 + 10,
2070 	.vsync_end = 480 + 10 + 2,
2071 	.vtotal = 480 + 10 + 2 + 33,
2072 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2073 };
2074 
2075 static const struct panel_desc edt_etm0700g0dh6 = {
2076 	.modes = &edt_etm0700g0dh6_mode,
2077 	.num_modes = 1,
2078 	.bpc = 6,
2079 	.size = {
2080 		.width = 152,
2081 		.height = 91,
2082 	},
2083 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2084 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
2085 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2086 };
2087 
2088 static const struct panel_desc edt_etm0700g0bdh6 = {
2089 	.modes = &edt_etm0700g0dh6_mode,
2090 	.num_modes = 1,
2091 	.bpc = 6,
2092 	.size = {
2093 		.width = 152,
2094 		.height = 91,
2095 	},
2096 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2097 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2098 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2099 };
2100 
2101 static const struct display_timing edt_etml0700y5dha_timing = {
2102 	.pixelclock = { 40800000, 51200000, 67200000 },
2103 	.hactive = { 1024, 1024, 1024 },
2104 	.hfront_porch = { 30, 106, 125 },
2105 	.hback_porch = { 30, 106, 125 },
2106 	.hsync_len = { 30, 108, 126 },
2107 	.vactive = { 600, 600, 600 },
2108 	.vfront_porch = { 3, 12, 67},
2109 	.vback_porch = { 3, 12, 67 },
2110 	.vsync_len = { 4, 11, 66 },
2111 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2112 		 DISPLAY_FLAGS_DE_HIGH,
2113 };
2114 
2115 static const struct panel_desc edt_etml0700y5dha = {
2116 	.timings = &edt_etml0700y5dha_timing,
2117 	.num_timings = 1,
2118 	.bpc = 8,
2119 	.size = {
2120 		.width = 155,
2121 		.height = 86,
2122 	},
2123 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2124 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2125 };
2126 
2127 static const struct display_timing edt_etml1010g3dra_timing = {
2128 	.pixelclock = { 66300000, 72400000, 78900000 },
2129 	.hactive = { 1280, 1280, 1280 },
2130 	.hfront_porch = { 12, 72, 132 },
2131 	.hback_porch = { 86, 86, 86 },
2132 	.hsync_len = { 2, 2, 2 },
2133 	.vactive = { 800, 800, 800 },
2134 	.vfront_porch = { 1, 15, 49 },
2135 	.vback_porch = { 21, 21, 21 },
2136 	.vsync_len = { 2, 2, 2 },
2137 	.flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW |
2138 		 DISPLAY_FLAGS_DE_HIGH,
2139 };
2140 
2141 static const struct panel_desc edt_etml1010g3dra = {
2142 	.timings = &edt_etml1010g3dra_timing,
2143 	.num_timings = 1,
2144 	.bpc = 8,
2145 	.size = {
2146 		.width = 216,
2147 		.height = 135,
2148 	},
2149 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2150 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2151 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2152 };
2153 
2154 static const struct drm_display_mode edt_etmv570g2dhu_mode = {
2155 	.clock = 25175,
2156 	.hdisplay = 640,
2157 	.hsync_start = 640,
2158 	.hsync_end = 640 + 16,
2159 	.htotal = 640 + 16 + 30 + 114,
2160 	.vdisplay = 480,
2161 	.vsync_start = 480 + 10,
2162 	.vsync_end = 480 + 10 + 3,
2163 	.vtotal = 480 + 10 + 3 + 35,
2164 	.flags = DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_PHSYNC,
2165 };
2166 
2167 static const struct panel_desc edt_etmv570g2dhu = {
2168 	.modes = &edt_etmv570g2dhu_mode,
2169 	.num_modes = 1,
2170 	.bpc = 6,
2171 	.size = {
2172 		.width = 115,
2173 		.height = 86,
2174 	},
2175 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2176 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
2177 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2178 };
2179 
2180 static const struct display_timing eink_vb3300_kca_timing = {
2181 	.pixelclock = { 40000000, 40000000, 40000000 },
2182 	.hactive = { 334, 334, 334 },
2183 	.hfront_porch = { 1, 1, 1 },
2184 	.hback_porch = { 1, 1, 1 },
2185 	.hsync_len = { 1, 1, 1 },
2186 	.vactive = { 1405, 1405, 1405 },
2187 	.vfront_porch = { 1, 1, 1 },
2188 	.vback_porch = { 1, 1, 1 },
2189 	.vsync_len = { 1, 1, 1 },
2190 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2191 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
2192 };
2193 
2194 static const struct panel_desc eink_vb3300_kca = {
2195 	.timings = &eink_vb3300_kca_timing,
2196 	.num_timings = 1,
2197 	.bpc = 6,
2198 	.size = {
2199 		.width = 157,
2200 		.height = 209,
2201 	},
2202 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2203 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2204 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2205 };
2206 
2207 static const struct display_timing evervision_vgg644804_timing = {
2208 	.pixelclock = { 25175000, 25175000, 25175000 },
2209 	.hactive = { 640, 640, 640 },
2210 	.hfront_porch = { 16, 16, 16 },
2211 	.hback_porch = { 82, 114, 170 },
2212 	.hsync_len = { 5, 30, 30 },
2213 	.vactive = { 480, 480, 480 },
2214 	.vfront_porch = { 10, 10, 10 },
2215 	.vback_porch = { 30, 32, 34 },
2216 	.vsync_len = { 1, 3, 5 },
2217 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2218 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2219 		 DISPLAY_FLAGS_SYNC_POSEDGE,
2220 };
2221 
2222 static const struct panel_desc evervision_vgg644804 = {
2223 	.timings = &evervision_vgg644804_timing,
2224 	.num_timings = 1,
2225 	.bpc = 8,
2226 	.size = {
2227 		.width = 115,
2228 		.height = 86,
2229 	},
2230 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2231 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
2232 };
2233 
2234 static const struct display_timing evervision_vgg804821_timing = {
2235 	.pixelclock = { 27600000, 33300000, 50000000 },
2236 	.hactive = { 800, 800, 800 },
2237 	.hfront_porch = { 40, 66, 70 },
2238 	.hback_porch = { 40, 67, 70 },
2239 	.hsync_len = { 40, 67, 70 },
2240 	.vactive = { 480, 480, 480 },
2241 	.vfront_porch = { 6, 10, 10 },
2242 	.vback_porch = { 7, 11, 11 },
2243 	.vsync_len = { 7, 11, 11 },
2244 	.flags = DISPLAY_FLAGS_HSYNC_HIGH | DISPLAY_FLAGS_VSYNC_HIGH |
2245 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
2246 		 DISPLAY_FLAGS_SYNC_NEGEDGE,
2247 };
2248 
2249 static const struct panel_desc evervision_vgg804821 = {
2250 	.timings = &evervision_vgg804821_timing,
2251 	.num_timings = 1,
2252 	.bpc = 8,
2253 	.size = {
2254 		.width = 108,
2255 		.height = 64,
2256 	},
2257 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2258 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2259 };
2260 
2261 static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
2262 	.clock = 32260,
2263 	.hdisplay = 800,
2264 	.hsync_start = 800 + 168,
2265 	.hsync_end = 800 + 168 + 64,
2266 	.htotal = 800 + 168 + 64 + 88,
2267 	.vdisplay = 480,
2268 	.vsync_start = 480 + 37,
2269 	.vsync_end = 480 + 37 + 2,
2270 	.vtotal = 480 + 37 + 2 + 8,
2271 };
2272 
2273 static const struct panel_desc foxlink_fl500wvr00_a0t = {
2274 	.modes = &foxlink_fl500wvr00_a0t_mode,
2275 	.num_modes = 1,
2276 	.bpc = 8,
2277 	.size = {
2278 		.width = 108,
2279 		.height = 65,
2280 	},
2281 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2282 };
2283 
2284 static const struct drm_display_mode frida_frd350h54004_modes[] = {
2285 	{ /* 60 Hz */
2286 		.clock = 6000,
2287 		.hdisplay = 320,
2288 		.hsync_start = 320 + 44,
2289 		.hsync_end = 320 + 44 + 16,
2290 		.htotal = 320 + 44 + 16 + 20,
2291 		.vdisplay = 240,
2292 		.vsync_start = 240 + 2,
2293 		.vsync_end = 240 + 2 + 6,
2294 		.vtotal = 240 + 2 + 6 + 2,
2295 		.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2296 	},
2297 	{ /* 50 Hz */
2298 		.clock = 5400,
2299 		.hdisplay = 320,
2300 		.hsync_start = 320 + 56,
2301 		.hsync_end = 320 + 56 + 16,
2302 		.htotal = 320 + 56 + 16 + 40,
2303 		.vdisplay = 240,
2304 		.vsync_start = 240 + 2,
2305 		.vsync_end = 240 + 2 + 6,
2306 		.vtotal = 240 + 2 + 6 + 2,
2307 		.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2308 	},
2309 };
2310 
2311 static const struct panel_desc frida_frd350h54004 = {
2312 	.modes = frida_frd350h54004_modes,
2313 	.num_modes = ARRAY_SIZE(frida_frd350h54004_modes),
2314 	.bpc = 8,
2315 	.size = {
2316 		.width = 77,
2317 		.height = 64,
2318 	},
2319 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2320 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
2321 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2322 };
2323 
2324 static const struct drm_display_mode friendlyarm_hd702e_mode = {
2325 	.clock		= 67185,
2326 	.hdisplay	= 800,
2327 	.hsync_start	= 800 + 20,
2328 	.hsync_end	= 800 + 20 + 24,
2329 	.htotal		= 800 + 20 + 24 + 20,
2330 	.vdisplay	= 1280,
2331 	.vsync_start	= 1280 + 4,
2332 	.vsync_end	= 1280 + 4 + 8,
2333 	.vtotal		= 1280 + 4 + 8 + 4,
2334 	.flags		= DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2335 };
2336 
2337 static const struct panel_desc friendlyarm_hd702e = {
2338 	.modes = &friendlyarm_hd702e_mode,
2339 	.num_modes = 1,
2340 	.size = {
2341 		.width	= 94,
2342 		.height	= 151,
2343 	},
2344 };
2345 
2346 static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
2347 	.clock = 9000,
2348 	.hdisplay = 480,
2349 	.hsync_start = 480 + 5,
2350 	.hsync_end = 480 + 5 + 1,
2351 	.htotal = 480 + 5 + 1 + 40,
2352 	.vdisplay = 272,
2353 	.vsync_start = 272 + 8,
2354 	.vsync_end = 272 + 8 + 1,
2355 	.vtotal = 272 + 8 + 1 + 8,
2356 };
2357 
2358 static const struct panel_desc giantplus_gpg482739qs5 = {
2359 	.modes = &giantplus_gpg482739qs5_mode,
2360 	.num_modes = 1,
2361 	.bpc = 8,
2362 	.size = {
2363 		.width = 95,
2364 		.height = 54,
2365 	},
2366 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2367 };
2368 
2369 static const struct display_timing giantplus_gpm940b0_timing = {
2370 	.pixelclock = { 13500000, 27000000, 27500000 },
2371 	.hactive = { 320, 320, 320 },
2372 	.hfront_porch = { 14, 686, 718 },
2373 	.hback_porch = { 50, 70, 255 },
2374 	.hsync_len = { 1, 1, 1 },
2375 	.vactive = { 240, 240, 240 },
2376 	.vfront_porch = { 1, 1, 179 },
2377 	.vback_porch = { 1, 21, 31 },
2378 	.vsync_len = { 1, 1, 6 },
2379 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
2380 };
2381 
2382 static const struct panel_desc giantplus_gpm940b0 = {
2383 	.timings = &giantplus_gpm940b0_timing,
2384 	.num_timings = 1,
2385 	.bpc = 8,
2386 	.size = {
2387 		.width = 60,
2388 		.height = 45,
2389 	},
2390 	.bus_format = MEDIA_BUS_FMT_RGB888_3X8,
2391 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2392 };
2393 
2394 static const struct display_timing hannstar_hsd070pww1_timing = {
2395 	.pixelclock = { 64300000, 71100000, 82000000 },
2396 	.hactive = { 1280, 1280, 1280 },
2397 	.hfront_porch = { 1, 1, 10 },
2398 	.hback_porch = { 1, 1, 10 },
2399 	/*
2400 	 * According to the data sheet, the minimum horizontal blanking interval
2401 	 * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
2402 	 * minimum working horizontal blanking interval to be 60 clocks.
2403 	 */
2404 	.hsync_len = { 58, 158, 661 },
2405 	.vactive = { 800, 800, 800 },
2406 	.vfront_porch = { 1, 1, 10 },
2407 	.vback_porch = { 1, 1, 10 },
2408 	.vsync_len = { 1, 21, 203 },
2409 	.flags = DISPLAY_FLAGS_DE_HIGH,
2410 };
2411 
2412 static const struct panel_desc hannstar_hsd070pww1 = {
2413 	.timings = &hannstar_hsd070pww1_timing,
2414 	.num_timings = 1,
2415 	.bpc = 6,
2416 	.size = {
2417 		.width = 151,
2418 		.height = 94,
2419 	},
2420 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2421 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2422 };
2423 
2424 static const struct display_timing hannstar_hsd100pxn1_timing = {
2425 	.pixelclock = { 55000000, 65000000, 75000000 },
2426 	.hactive = { 1024, 1024, 1024 },
2427 	.hfront_porch = { 40, 40, 40 },
2428 	.hback_porch = { 220, 220, 220 },
2429 	.hsync_len = { 20, 60, 100 },
2430 	.vactive = { 768, 768, 768 },
2431 	.vfront_porch = { 7, 7, 7 },
2432 	.vback_porch = { 21, 21, 21 },
2433 	.vsync_len = { 10, 10, 10 },
2434 	.flags = DISPLAY_FLAGS_DE_HIGH,
2435 };
2436 
2437 static const struct panel_desc hannstar_hsd100pxn1 = {
2438 	.timings = &hannstar_hsd100pxn1_timing,
2439 	.num_timings = 1,
2440 	.bpc = 6,
2441 	.size = {
2442 		.width = 203,
2443 		.height = 152,
2444 	},
2445 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2446 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2447 };
2448 
2449 static const struct display_timing hannstar_hsd101pww2_timing = {
2450 	.pixelclock = { 64300000, 71100000, 82000000 },
2451 	.hactive = { 1280, 1280, 1280 },
2452 	.hfront_porch = { 1, 1, 10 },
2453 	.hback_porch = { 1, 1, 10 },
2454 	.hsync_len = { 58, 158, 661 },
2455 	.vactive = { 800, 800, 800 },
2456 	.vfront_porch = { 1, 1, 10 },
2457 	.vback_porch = { 1, 1, 10 },
2458 	.vsync_len = { 1, 21, 203 },
2459 	.flags = DISPLAY_FLAGS_DE_HIGH,
2460 };
2461 
2462 static const struct panel_desc hannstar_hsd101pww2 = {
2463 	.timings = &hannstar_hsd101pww2_timing,
2464 	.num_timings = 1,
2465 	.bpc = 8,
2466 	.size = {
2467 		.width = 217,
2468 		.height = 136,
2469 	},
2470 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2471 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2472 };
2473 
2474 static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
2475 	.clock = 33333,
2476 	.hdisplay = 800,
2477 	.hsync_start = 800 + 85,
2478 	.hsync_end = 800 + 85 + 86,
2479 	.htotal = 800 + 85 + 86 + 85,
2480 	.vdisplay = 480,
2481 	.vsync_start = 480 + 16,
2482 	.vsync_end = 480 + 16 + 13,
2483 	.vtotal = 480 + 16 + 13 + 16,
2484 };
2485 
2486 static const struct panel_desc hitachi_tx23d38vm0caa = {
2487 	.modes = &hitachi_tx23d38vm0caa_mode,
2488 	.num_modes = 1,
2489 	.bpc = 6,
2490 	.size = {
2491 		.width = 195,
2492 		.height = 117,
2493 	},
2494 	.delay = {
2495 		.enable = 160,
2496 		.disable = 160,
2497 	},
2498 };
2499 
2500 static const struct drm_display_mode innolux_at043tn24_mode = {
2501 	.clock = 9000,
2502 	.hdisplay = 480,
2503 	.hsync_start = 480 + 2,
2504 	.hsync_end = 480 + 2 + 41,
2505 	.htotal = 480 + 2 + 41 + 2,
2506 	.vdisplay = 272,
2507 	.vsync_start = 272 + 2,
2508 	.vsync_end = 272 + 2 + 10,
2509 	.vtotal = 272 + 2 + 10 + 2,
2510 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2511 };
2512 
2513 static const struct panel_desc innolux_at043tn24 = {
2514 	.modes = &innolux_at043tn24_mode,
2515 	.num_modes = 1,
2516 	.bpc = 8,
2517 	.size = {
2518 		.width = 95,
2519 		.height = 54,
2520 	},
2521 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2522 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2523 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2524 };
2525 
2526 static const struct drm_display_mode innolux_at070tn92_mode = {
2527 	.clock = 33333,
2528 	.hdisplay = 800,
2529 	.hsync_start = 800 + 210,
2530 	.hsync_end = 800 + 210 + 20,
2531 	.htotal = 800 + 210 + 20 + 46,
2532 	.vdisplay = 480,
2533 	.vsync_start = 480 + 22,
2534 	.vsync_end = 480 + 22 + 10,
2535 	.vtotal = 480 + 22 + 23 + 10,
2536 };
2537 
2538 static const struct panel_desc innolux_at070tn92 = {
2539 	.modes = &innolux_at070tn92_mode,
2540 	.num_modes = 1,
2541 	.size = {
2542 		.width = 154,
2543 		.height = 86,
2544 	},
2545 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2546 };
2547 
2548 static const struct display_timing innolux_g070ace_l01_timing = {
2549 	.pixelclock = { 25200000, 35000000, 35700000 },
2550 	.hactive = { 800, 800, 800 },
2551 	.hfront_porch = { 30, 32, 87 },
2552 	.hback_porch = { 30, 32, 87 },
2553 	.hsync_len = { 1, 1, 1 },
2554 	.vactive = { 480, 480, 480 },
2555 	.vfront_porch = { 3, 3, 3 },
2556 	.vback_porch = { 13, 13, 13 },
2557 	.vsync_len = { 1, 1, 4 },
2558 	.flags = DISPLAY_FLAGS_DE_HIGH,
2559 };
2560 
2561 static const struct panel_desc innolux_g070ace_l01 = {
2562 	.timings = &innolux_g070ace_l01_timing,
2563 	.num_timings = 1,
2564 	.bpc = 8,
2565 	.size = {
2566 		.width = 152,
2567 		.height = 91,
2568 	},
2569 	.delay = {
2570 		.prepare = 10,
2571 		.enable = 50,
2572 		.disable = 50,
2573 		.unprepare = 500,
2574 	},
2575 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2576 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2577 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2578 };
2579 
2580 static const struct display_timing innolux_g070y2_l01_timing = {
2581 	.pixelclock = { 28000000, 29500000, 32000000 },
2582 	.hactive = { 800, 800, 800 },
2583 	.hfront_porch = { 61, 91, 141 },
2584 	.hback_porch = { 60, 90, 140 },
2585 	.hsync_len = { 12, 12, 12 },
2586 	.vactive = { 480, 480, 480 },
2587 	.vfront_porch = { 4, 9, 30 },
2588 	.vback_porch = { 4, 8, 28 },
2589 	.vsync_len = { 2, 2, 2 },
2590 	.flags = DISPLAY_FLAGS_DE_HIGH,
2591 };
2592 
2593 static const struct panel_desc innolux_g070y2_l01 = {
2594 	.timings = &innolux_g070y2_l01_timing,
2595 	.num_timings = 1,
2596 	.bpc = 8,
2597 	.size = {
2598 		.width = 152,
2599 		.height = 91,
2600 	},
2601 	.delay = {
2602 		.prepare = 10,
2603 		.enable = 100,
2604 		.disable = 100,
2605 		.unprepare = 800,
2606 	},
2607 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2608 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2609 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2610 };
2611 
2612 static const struct display_timing innolux_g070ace_lh3_timing = {
2613 	.pixelclock = { 25200000, 25400000, 35700000 },
2614 	.hactive = { 800, 800, 800 },
2615 	.hfront_porch = { 30, 32, 87 },
2616 	.hback_porch = { 29, 31, 86 },
2617 	.hsync_len = { 1, 1, 1 },
2618 	.vactive = { 480, 480, 480 },
2619 	.vfront_porch = { 4, 5, 65 },
2620 	.vback_porch = { 3, 4, 65 },
2621 	.vsync_len = { 1, 1, 1 },
2622 	.flags = DISPLAY_FLAGS_DE_HIGH,
2623 };
2624 
2625 static const struct panel_desc innolux_g070ace_lh3 = {
2626 	.timings = &innolux_g070ace_lh3_timing,
2627 	.num_timings = 1,
2628 	.bpc = 8,
2629 	.size = {
2630 		.width = 152,
2631 		.height = 91,
2632 	},
2633 	.delay = {
2634 		.prepare = 10,
2635 		.enable = 450,
2636 		.disable = 200,
2637 		.unprepare = 510,
2638 	},
2639 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2640 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2641 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2642 };
2643 
2644 static const struct drm_display_mode innolux_g070y2_t02_mode = {
2645 	.clock = 33333,
2646 	.hdisplay = 800,
2647 	.hsync_start = 800 + 210,
2648 	.hsync_end = 800 + 210 + 20,
2649 	.htotal = 800 + 210 + 20 + 46,
2650 	.vdisplay = 480,
2651 	.vsync_start = 480 + 22,
2652 	.vsync_end = 480 + 22 + 10,
2653 	.vtotal = 480 + 22 + 23 + 10,
2654 };
2655 
2656 static const struct panel_desc innolux_g070y2_t02 = {
2657 	.modes = &innolux_g070y2_t02_mode,
2658 	.num_modes = 1,
2659 	.bpc = 8,
2660 	.size = {
2661 		.width = 152,
2662 		.height = 92,
2663 	},
2664 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2665 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2666 	.connector_type = DRM_MODE_CONNECTOR_DPI,
2667 };
2668 
2669 static const struct display_timing innolux_g101ice_l01_timing = {
2670 	.pixelclock = { 60400000, 71100000, 74700000 },
2671 	.hactive = { 1280, 1280, 1280 },
2672 	.hfront_porch = { 30, 60, 70 },
2673 	.hback_porch = { 30, 60, 70 },
2674 	.hsync_len = { 22, 40, 60 },
2675 	.vactive = { 800, 800, 800 },
2676 	.vfront_porch = { 3, 8, 14 },
2677 	.vback_porch = { 3, 8, 14 },
2678 	.vsync_len = { 4, 7, 12 },
2679 	.flags = DISPLAY_FLAGS_DE_HIGH,
2680 };
2681 
2682 static const struct panel_desc innolux_g101ice_l01 = {
2683 	.timings = &innolux_g101ice_l01_timing,
2684 	.num_timings = 1,
2685 	.bpc = 8,
2686 	.size = {
2687 		.width = 217,
2688 		.height = 135,
2689 	},
2690 	.delay = {
2691 		.enable = 200,
2692 		.disable = 200,
2693 	},
2694 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2695 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2696 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2697 };
2698 
2699 static const struct display_timing innolux_g121i1_l01_timing = {
2700 	.pixelclock = { 67450000, 71000000, 74550000 },
2701 	.hactive = { 1280, 1280, 1280 },
2702 	.hfront_porch = { 40, 80, 160 },
2703 	.hback_porch = { 39, 79, 159 },
2704 	.hsync_len = { 1, 1, 1 },
2705 	.vactive = { 800, 800, 800 },
2706 	.vfront_porch = { 5, 11, 100 },
2707 	.vback_porch = { 4, 11, 99 },
2708 	.vsync_len = { 1, 1, 1 },
2709 };
2710 
2711 static const struct panel_desc innolux_g121i1_l01 = {
2712 	.timings = &innolux_g121i1_l01_timing,
2713 	.num_timings = 1,
2714 	.bpc = 6,
2715 	.size = {
2716 		.width = 261,
2717 		.height = 163,
2718 	},
2719 	.delay = {
2720 		.enable = 200,
2721 		.disable = 20,
2722 	},
2723 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2724 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2725 };
2726 
2727 static const struct display_timing innolux_g121x1_l03_timings = {
2728 	.pixelclock = { 57500000, 64900000, 74400000 },
2729 	.hactive = { 1024, 1024, 1024 },
2730 	.hfront_porch = { 90, 140, 190 },
2731 	.hback_porch = { 90, 140, 190 },
2732 	.hsync_len = { 36, 40, 60 },
2733 	.vactive = { 768, 768, 768 },
2734 	.vfront_porch = { 2, 15, 30 },
2735 	.vback_porch = { 2, 15, 30 },
2736 	.vsync_len = { 2, 8, 20 },
2737 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
2738 };
2739 
2740 static const struct panel_desc innolux_g121x1_l03 = {
2741 	.timings = &innolux_g121x1_l03_timings,
2742 	.num_timings = 1,
2743 	.bpc = 6,
2744 	.size = {
2745 		.width = 246,
2746 		.height = 185,
2747 	},
2748 	.delay = {
2749 		.enable = 200,
2750 		.unprepare = 200,
2751 		.disable = 400,
2752 	},
2753 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2754 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2755 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2756 };
2757 
2758 static const struct panel_desc innolux_g121xce_l01 = {
2759 	.timings = &innolux_g121x1_l03_timings,
2760 	.num_timings = 1,
2761 	.bpc = 8,
2762 	.size = {
2763 		.width = 246,
2764 		.height = 185,
2765 	},
2766 	.delay = {
2767 		.enable = 200,
2768 		.unprepare = 200,
2769 		.disable = 400,
2770 	},
2771 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2772 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2773 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2774 };
2775 
2776 static const struct display_timing innolux_g156hce_l01_timings = {
2777 	.pixelclock = { 120000000, 141860000, 150000000 },
2778 	.hactive = { 1920, 1920, 1920 },
2779 	.hfront_porch = { 80, 90, 100 },
2780 	.hback_porch = { 80, 90, 100 },
2781 	.hsync_len = { 20, 30, 30 },
2782 	.vactive = { 1080, 1080, 1080 },
2783 	.vfront_porch = { 3, 10, 20 },
2784 	.vback_porch = { 3, 10, 20 },
2785 	.vsync_len = { 4, 10, 10 },
2786 };
2787 
2788 static const struct panel_desc innolux_g156hce_l01 = {
2789 	.timings = &innolux_g156hce_l01_timings,
2790 	.num_timings = 1,
2791 	.bpc = 8,
2792 	.size = {
2793 		.width = 344,
2794 		.height = 194,
2795 	},
2796 	.delay = {
2797 		.prepare = 1,		/* T1+T2 */
2798 		.enable = 450,		/* T5 */
2799 		.disable = 200,		/* T6 */
2800 		.unprepare = 10,	/* T3+T7 */
2801 	},
2802 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2803 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2804 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2805 };
2806 
2807 static const struct drm_display_mode innolux_n156bge_l21_mode = {
2808 	.clock = 69300,
2809 	.hdisplay = 1366,
2810 	.hsync_start = 1366 + 16,
2811 	.hsync_end = 1366 + 16 + 34,
2812 	.htotal = 1366 + 16 + 34 + 50,
2813 	.vdisplay = 768,
2814 	.vsync_start = 768 + 2,
2815 	.vsync_end = 768 + 2 + 6,
2816 	.vtotal = 768 + 2 + 6 + 12,
2817 };
2818 
2819 static const struct panel_desc innolux_n156bge_l21 = {
2820 	.modes = &innolux_n156bge_l21_mode,
2821 	.num_modes = 1,
2822 	.bpc = 6,
2823 	.size = {
2824 		.width = 344,
2825 		.height = 193,
2826 	},
2827 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2828 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2829 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2830 };
2831 
2832 static const struct drm_display_mode innolux_zj070na_01p_mode = {
2833 	.clock = 51501,
2834 	.hdisplay = 1024,
2835 	.hsync_start = 1024 + 128,
2836 	.hsync_end = 1024 + 128 + 64,
2837 	.htotal = 1024 + 128 + 64 + 128,
2838 	.vdisplay = 600,
2839 	.vsync_start = 600 + 16,
2840 	.vsync_end = 600 + 16 + 4,
2841 	.vtotal = 600 + 16 + 4 + 16,
2842 };
2843 
2844 static const struct panel_desc innolux_zj070na_01p = {
2845 	.modes = &innolux_zj070na_01p_mode,
2846 	.num_modes = 1,
2847 	.bpc = 6,
2848 	.size = {
2849 		.width = 154,
2850 		.height = 90,
2851 	},
2852 };
2853 
2854 static const struct display_timing koe_tx14d24vm1bpa_timing = {
2855 	.pixelclock = { 5580000, 5850000, 6200000 },
2856 	.hactive = { 320, 320, 320 },
2857 	.hfront_porch = { 30, 30, 30 },
2858 	.hback_porch = { 30, 30, 30 },
2859 	.hsync_len = { 1, 5, 17 },
2860 	.vactive = { 240, 240, 240 },
2861 	.vfront_porch = { 6, 6, 6 },
2862 	.vback_porch = { 5, 5, 5 },
2863 	.vsync_len = { 1, 2, 11 },
2864 	.flags = DISPLAY_FLAGS_DE_HIGH,
2865 };
2866 
2867 static const struct panel_desc koe_tx14d24vm1bpa = {
2868 	.timings = &koe_tx14d24vm1bpa_timing,
2869 	.num_timings = 1,
2870 	.bpc = 6,
2871 	.size = {
2872 		.width = 115,
2873 		.height = 86,
2874 	},
2875 };
2876 
2877 static const struct display_timing koe_tx26d202vm0bwa_timing = {
2878 	.pixelclock = { 151820000, 156720000, 159780000 },
2879 	.hactive = { 1920, 1920, 1920 },
2880 	.hfront_porch = { 105, 130, 142 },
2881 	.hback_porch = { 45, 70, 82 },
2882 	.hsync_len = { 30, 30, 30 },
2883 	.vactive = { 1200, 1200, 1200},
2884 	.vfront_porch = { 3, 5, 10 },
2885 	.vback_porch = { 2, 5, 10 },
2886 	.vsync_len = { 5, 5, 5 },
2887 	.flags = DISPLAY_FLAGS_DE_HIGH,
2888 };
2889 
2890 static const struct panel_desc koe_tx26d202vm0bwa = {
2891 	.timings = &koe_tx26d202vm0bwa_timing,
2892 	.num_timings = 1,
2893 	.bpc = 8,
2894 	.size = {
2895 		.width = 217,
2896 		.height = 136,
2897 	},
2898 	.delay = {
2899 		.prepare = 1000,
2900 		.enable = 1000,
2901 		.unprepare = 1000,
2902 		.disable = 1000,
2903 	},
2904 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2905 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
2906 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2907 };
2908 
2909 static const struct display_timing koe_tx31d200vm0baa_timing = {
2910 	.pixelclock = { 39600000, 43200000, 48000000 },
2911 	.hactive = { 1280, 1280, 1280 },
2912 	.hfront_porch = { 16, 36, 56 },
2913 	.hback_porch = { 16, 36, 56 },
2914 	.hsync_len = { 8, 8, 8 },
2915 	.vactive = { 480, 480, 480 },
2916 	.vfront_porch = { 6, 21, 33 },
2917 	.vback_porch = { 6, 21, 33 },
2918 	.vsync_len = { 8, 8, 8 },
2919 	.flags = DISPLAY_FLAGS_DE_HIGH,
2920 };
2921 
2922 static const struct panel_desc koe_tx31d200vm0baa = {
2923 	.timings = &koe_tx31d200vm0baa_timing,
2924 	.num_timings = 1,
2925 	.bpc = 6,
2926 	.size = {
2927 		.width = 292,
2928 		.height = 109,
2929 	},
2930 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2931 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2932 };
2933 
2934 static const struct display_timing kyo_tcg121xglp_timing = {
2935 	.pixelclock = { 52000000, 65000000, 71000000 },
2936 	.hactive = { 1024, 1024, 1024 },
2937 	.hfront_porch = { 2, 2, 2 },
2938 	.hback_porch = { 2, 2, 2 },
2939 	.hsync_len = { 86, 124, 244 },
2940 	.vactive = { 768, 768, 768 },
2941 	.vfront_porch = { 2, 2, 2 },
2942 	.vback_porch = { 2, 2, 2 },
2943 	.vsync_len = { 6, 34, 73 },
2944 	.flags = DISPLAY_FLAGS_DE_HIGH,
2945 };
2946 
2947 static const struct panel_desc kyo_tcg121xglp = {
2948 	.timings = &kyo_tcg121xglp_timing,
2949 	.num_timings = 1,
2950 	.bpc = 8,
2951 	.size = {
2952 		.width = 246,
2953 		.height = 184,
2954 	},
2955 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2956 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
2957 };
2958 
2959 static const struct drm_display_mode lemaker_bl035_rgb_002_mode = {
2960 	.clock = 7000,
2961 	.hdisplay = 320,
2962 	.hsync_start = 320 + 20,
2963 	.hsync_end = 320 + 20 + 30,
2964 	.htotal = 320 + 20 + 30 + 38,
2965 	.vdisplay = 240,
2966 	.vsync_start = 240 + 4,
2967 	.vsync_end = 240 + 4 + 3,
2968 	.vtotal = 240 + 4 + 3 + 15,
2969 };
2970 
2971 static const struct panel_desc lemaker_bl035_rgb_002 = {
2972 	.modes = &lemaker_bl035_rgb_002_mode,
2973 	.num_modes = 1,
2974 	.size = {
2975 		.width = 70,
2976 		.height = 52,
2977 	},
2978 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2979 	.bus_flags = DRM_BUS_FLAG_DE_LOW,
2980 };
2981 
2982 static const struct display_timing lg_lb070wv8_timing = {
2983 	.pixelclock = { 31950000, 33260000, 34600000 },
2984 	.hactive = { 800, 800, 800 },
2985 	.hfront_porch = { 88, 88, 88 },
2986 	.hback_porch = { 88, 88, 88 },
2987 	.hsync_len = { 80, 80, 80 },
2988 	.vactive = { 480, 480, 480 },
2989 	.vfront_porch = { 10, 10, 10 },
2990 	.vback_porch = { 10, 10, 10 },
2991 	.vsync_len = { 25, 25, 25 },
2992 };
2993 
2994 static const struct panel_desc lg_lb070wv8 = {
2995 	.timings = &lg_lb070wv8_timing,
2996 	.num_timings = 1,
2997 	.bpc = 8,
2998 	.size = {
2999 		.width = 151,
3000 		.height = 91,
3001 	},
3002 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3003 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3004 };
3005 
3006 static const struct drm_display_mode lincolntech_lcd185_101ct_mode = {
3007 	.clock = 155127,
3008 	.hdisplay = 1920,
3009 	.hsync_start = 1920 + 128,
3010 	.hsync_end = 1920 + 128 + 20,
3011 	.htotal = 1920 + 128 + 20 + 12,
3012 	.vdisplay = 1200,
3013 	.vsync_start = 1200 + 19,
3014 	.vsync_end = 1200 + 19 + 4,
3015 	.vtotal = 1200 + 19 + 4 + 20,
3016 };
3017 
3018 static const struct panel_desc lincolntech_lcd185_101ct = {
3019 	.modes = &lincolntech_lcd185_101ct_mode,
3020 	.bpc = 8,
3021 	.num_modes = 1,
3022 	.size = {
3023 		.width = 217,
3024 		.height = 136,
3025 	},
3026 	.delay = {
3027 		.prepare = 50,
3028 		.disable = 50,
3029 	},
3030 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3031 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3032 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3033 };
3034 
3035 static const struct display_timing logictechno_lt161010_2nh_timing = {
3036 	.pixelclock = { 26400000, 33300000, 46800000 },
3037 	.hactive = { 800, 800, 800 },
3038 	.hfront_porch = { 16, 210, 354 },
3039 	.hback_porch = { 46, 46, 46 },
3040 	.hsync_len = { 1, 20, 40 },
3041 	.vactive = { 480, 480, 480 },
3042 	.vfront_porch = { 7, 22, 147 },
3043 	.vback_porch = { 23, 23, 23 },
3044 	.vsync_len = { 1, 10, 20 },
3045 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3046 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
3047 		 DISPLAY_FLAGS_SYNC_POSEDGE,
3048 };
3049 
3050 static const struct panel_desc logictechno_lt161010_2nh = {
3051 	.timings = &logictechno_lt161010_2nh_timing,
3052 	.num_timings = 1,
3053 	.bpc = 6,
3054 	.size = {
3055 		.width = 154,
3056 		.height = 86,
3057 	},
3058 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3059 	.bus_flags = DRM_BUS_FLAG_DE_HIGH |
3060 		     DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3061 		     DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3062 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3063 };
3064 
3065 static const struct display_timing logictechno_lt170410_2whc_timing = {
3066 	.pixelclock = { 68900000, 71100000, 73400000 },
3067 	.hactive = { 1280, 1280, 1280 },
3068 	.hfront_porch = { 23, 60, 71 },
3069 	.hback_porch = { 23, 60, 71 },
3070 	.hsync_len = { 15, 40, 47 },
3071 	.vactive = { 800, 800, 800 },
3072 	.vfront_porch = { 5, 7, 10 },
3073 	.vback_porch = { 5, 7, 10 },
3074 	.vsync_len = { 6, 9, 12 },
3075 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3076 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
3077 		 DISPLAY_FLAGS_SYNC_POSEDGE,
3078 };
3079 
3080 static const struct panel_desc logictechno_lt170410_2whc = {
3081 	.timings = &logictechno_lt170410_2whc_timing,
3082 	.num_timings = 1,
3083 	.bpc = 8,
3084 	.size = {
3085 		.width = 217,
3086 		.height = 136,
3087 	},
3088 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3089 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3090 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3091 };
3092 
3093 static const struct drm_display_mode logictechno_lttd800480070_l2rt_mode = {
3094 	.clock = 33000,
3095 	.hdisplay = 800,
3096 	.hsync_start = 800 + 112,
3097 	.hsync_end = 800 + 112 + 3,
3098 	.htotal = 800 + 112 + 3 + 85,
3099 	.vdisplay = 480,
3100 	.vsync_start = 480 + 38,
3101 	.vsync_end = 480 + 38 + 3,
3102 	.vtotal = 480 + 38 + 3 + 29,
3103 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3104 };
3105 
3106 static const struct panel_desc logictechno_lttd800480070_l2rt = {
3107 	.modes = &logictechno_lttd800480070_l2rt_mode,
3108 	.num_modes = 1,
3109 	.bpc = 8,
3110 	.size = {
3111 		.width = 154,
3112 		.height = 86,
3113 	},
3114 	.delay = {
3115 		.prepare = 45,
3116 		.enable = 100,
3117 		.disable = 100,
3118 		.unprepare = 45
3119 	},
3120 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3121 	.bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3122 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3123 };
3124 
3125 static const struct drm_display_mode logictechno_lttd800480070_l6wh_rt_mode = {
3126 	.clock = 33000,
3127 	.hdisplay = 800,
3128 	.hsync_start = 800 + 154,
3129 	.hsync_end = 800 + 154 + 3,
3130 	.htotal = 800 + 154 + 3 + 43,
3131 	.vdisplay = 480,
3132 	.vsync_start = 480 + 47,
3133 	.vsync_end = 480 + 47 + 3,
3134 	.vtotal = 480 + 47 + 3 + 20,
3135 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3136 };
3137 
3138 static const struct panel_desc logictechno_lttd800480070_l6wh_rt = {
3139 	.modes = &logictechno_lttd800480070_l6wh_rt_mode,
3140 	.num_modes = 1,
3141 	.bpc = 8,
3142 	.size = {
3143 		.width = 154,
3144 		.height = 86,
3145 	},
3146 	.delay = {
3147 		.prepare = 45,
3148 		.enable = 100,
3149 		.disable = 100,
3150 		.unprepare = 45
3151 	},
3152 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3153 	.bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3154 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3155 };
3156 
3157 static const struct drm_display_mode logicpd_type_28_mode = {
3158 	.clock = 9107,
3159 	.hdisplay = 480,
3160 	.hsync_start = 480 + 3,
3161 	.hsync_end = 480 + 3 + 42,
3162 	.htotal = 480 + 3 + 42 + 2,
3163 
3164 	.vdisplay = 272,
3165 	.vsync_start = 272 + 2,
3166 	.vsync_end = 272 + 2 + 11,
3167 	.vtotal = 272 + 2 + 11 + 3,
3168 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3169 };
3170 
3171 static const struct panel_desc logicpd_type_28 = {
3172 	.modes = &logicpd_type_28_mode,
3173 	.num_modes = 1,
3174 	.bpc = 8,
3175 	.size = {
3176 		.width = 105,
3177 		.height = 67,
3178 	},
3179 	.delay = {
3180 		.prepare = 200,
3181 		.enable = 200,
3182 		.unprepare = 200,
3183 		.disable = 200,
3184 	},
3185 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3186 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3187 		     DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE,
3188 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3189 };
3190 
3191 static const struct drm_display_mode microtips_mf_101hiebcaf0_c_mode = {
3192 	.clock = 150275,
3193 	.hdisplay = 1920,
3194 	.hsync_start = 1920 + 32,
3195 	.hsync_end = 1920 + 32 + 52,
3196 	.htotal = 1920 + 32 + 52 + 24,
3197 	.vdisplay = 1200,
3198 	.vsync_start = 1200 + 24,
3199 	.vsync_end = 1200 + 24 + 8,
3200 	.vtotal = 1200 + 24 + 8 + 3,
3201 };
3202 
3203 static const struct panel_desc microtips_mf_101hiebcaf0_c = {
3204 	.modes = &microtips_mf_101hiebcaf0_c_mode,
3205 	.bpc = 8,
3206 	.num_modes = 1,
3207 	.size = {
3208 		.width = 217,
3209 		.height = 136,
3210 	},
3211 	.delay = {
3212 		.prepare = 50,
3213 		.disable = 50,
3214 	},
3215 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3216 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3217 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3218 };
3219 
3220 static const struct drm_display_mode microtips_mf_103hieb0ga0_mode = {
3221 	.clock = 93301,
3222 	.hdisplay = 1920,
3223 	.hsync_start = 1920 + 72,
3224 	.hsync_end = 1920 + 72 + 72,
3225 	.htotal = 1920 + 72 + 72 + 72,
3226 	.vdisplay = 720,
3227 	.vsync_start = 720 + 3,
3228 	.vsync_end = 720 + 3 + 3,
3229 	.vtotal = 720 + 3 + 3 + 2,
3230 };
3231 
3232 static const struct panel_desc microtips_mf_103hieb0ga0 = {
3233 	.modes = &microtips_mf_103hieb0ga0_mode,
3234 	.bpc = 8,
3235 	.num_modes = 1,
3236 	.size = {
3237 		.width = 244,
3238 		.height = 92,
3239 	},
3240 	.delay = {
3241 		.prepare = 50,
3242 		.disable = 50,
3243 	},
3244 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3245 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3246 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3247 };
3248 
3249 static const struct drm_display_mode mitsubishi_aa070mc01_mode = {
3250 	.clock = 30400,
3251 	.hdisplay = 800,
3252 	.hsync_start = 800 + 0,
3253 	.hsync_end = 800 + 1,
3254 	.htotal = 800 + 0 + 1 + 160,
3255 	.vdisplay = 480,
3256 	.vsync_start = 480 + 0,
3257 	.vsync_end = 480 + 48 + 1,
3258 	.vtotal = 480 + 48 + 1 + 0,
3259 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
3260 };
3261 
3262 static const struct panel_desc mitsubishi_aa070mc01 = {
3263 	.modes = &mitsubishi_aa070mc01_mode,
3264 	.num_modes = 1,
3265 	.bpc = 8,
3266 	.size = {
3267 		.width = 152,
3268 		.height = 91,
3269 	},
3270 
3271 	.delay = {
3272 		.enable = 200,
3273 		.unprepare = 200,
3274 		.disable = 400,
3275 	},
3276 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3277 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3278 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3279 };
3280 
3281 static const struct drm_display_mode mitsubishi_aa084xe01_mode = {
3282 	.clock = 56234,
3283 	.hdisplay = 1024,
3284 	.hsync_start = 1024 + 24,
3285 	.hsync_end = 1024 + 24 + 63,
3286 	.htotal = 1024 + 24 + 63 + 1,
3287 	.vdisplay = 768,
3288 	.vsync_start = 768 + 3,
3289 	.vsync_end = 768 + 3 + 6,
3290 	.vtotal = 768 + 3 + 6 + 1,
3291 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3292 };
3293 
3294 static const struct panel_desc mitsubishi_aa084xe01 = {
3295 	.modes = &mitsubishi_aa084xe01_mode,
3296 	.num_modes = 1,
3297 	.bpc = 8,
3298 	.size = {
3299 		.width = 1024,
3300 		.height = 768,
3301 	},
3302 	.bus_format = MEDIA_BUS_FMT_RGB565_1X16,
3303 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3304 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3305 };
3306 
3307 static const struct display_timing multi_inno_mi0700a2t_30_timing = {
3308 	.pixelclock = { 26400000, 33000000, 46800000 },
3309 	.hactive = { 800, 800, 800 },
3310 	.hfront_porch = { 16, 204, 354 },
3311 	.hback_porch = { 46, 46, 46 },
3312 	.hsync_len = { 1, 6, 40 },
3313 	.vactive = { 480, 480, 480 },
3314 	.vfront_porch = { 7, 22, 147 },
3315 	.vback_porch = { 23, 23, 23 },
3316 	.vsync_len = { 1, 3, 20 },
3317 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3318 		 DISPLAY_FLAGS_DE_HIGH,
3319 };
3320 
3321 static const struct panel_desc multi_inno_mi0700a2t_30 = {
3322 	.timings = &multi_inno_mi0700a2t_30_timing,
3323 	.num_timings = 1,
3324 	.bpc = 6,
3325 	.size = {
3326 		.width = 153,
3327 		.height = 92,
3328 	},
3329 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
3330 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3331 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3332 };
3333 
3334 static const struct display_timing multi_inno_mi0700s4t_6_timing = {
3335 	.pixelclock = { 29000000, 33000000, 38000000 },
3336 	.hactive = { 800, 800, 800 },
3337 	.hfront_porch = { 180, 210, 240 },
3338 	.hback_porch = { 16, 16, 16 },
3339 	.hsync_len = { 30, 30, 30 },
3340 	.vactive = { 480, 480, 480 },
3341 	.vfront_porch = { 12, 22, 32 },
3342 	.vback_porch = { 10, 10, 10 },
3343 	.vsync_len = { 13, 13, 13 },
3344 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3345 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
3346 		 DISPLAY_FLAGS_SYNC_POSEDGE,
3347 };
3348 
3349 static const struct panel_desc multi_inno_mi0700s4t_6 = {
3350 	.timings = &multi_inno_mi0700s4t_6_timing,
3351 	.num_timings = 1,
3352 	.bpc = 8,
3353 	.size = {
3354 		.width = 154,
3355 		.height = 86,
3356 	},
3357 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3358 	.bus_flags = DRM_BUS_FLAG_DE_HIGH |
3359 		     DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3360 		     DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3361 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3362 };
3363 
3364 static const struct display_timing multi_inno_mi0800ft_9_timing = {
3365 	.pixelclock = { 32000000, 40000000, 50000000 },
3366 	.hactive = { 800, 800, 800 },
3367 	.hfront_porch = { 16, 210, 354 },
3368 	.hback_porch = { 6, 26, 45 },
3369 	.hsync_len = { 1, 20, 40 },
3370 	.vactive = { 600, 600, 600 },
3371 	.vfront_porch = { 1, 12, 77 },
3372 	.vback_porch = { 3, 13, 22 },
3373 	.vsync_len = { 1, 10, 20 },
3374 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3375 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
3376 		 DISPLAY_FLAGS_SYNC_POSEDGE,
3377 };
3378 
3379 static const struct panel_desc multi_inno_mi0800ft_9 = {
3380 	.timings = &multi_inno_mi0800ft_9_timing,
3381 	.num_timings = 1,
3382 	.bpc = 8,
3383 	.size = {
3384 		.width = 162,
3385 		.height = 122,
3386 	},
3387 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3388 	.bus_flags = DRM_BUS_FLAG_DE_HIGH |
3389 		     DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3390 		     DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3391 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3392 };
3393 
3394 static const struct display_timing multi_inno_mi1010ait_1cp_timing = {
3395 	.pixelclock = { 68900000, 70000000, 73400000 },
3396 	.hactive = { 1280, 1280, 1280 },
3397 	.hfront_porch = { 30, 60, 71 },
3398 	.hback_porch = { 30, 60, 71 },
3399 	.hsync_len = { 10, 10, 48 },
3400 	.vactive = { 800, 800, 800 },
3401 	.vfront_porch = { 5, 10, 10 },
3402 	.vback_porch = { 5, 10, 10 },
3403 	.vsync_len = { 5, 6, 13 },
3404 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3405 		 DISPLAY_FLAGS_DE_HIGH,
3406 };
3407 
3408 static const struct panel_desc multi_inno_mi1010ait_1cp = {
3409 	.timings = &multi_inno_mi1010ait_1cp_timing,
3410 	.num_timings = 1,
3411 	.bpc = 8,
3412 	.size = {
3413 		.width = 217,
3414 		.height = 136,
3415 	},
3416 	.delay = {
3417 		.enable = 50,
3418 		.disable = 50,
3419 	},
3420 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3421 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3422 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3423 };
3424 
3425 static const struct display_timing multi_inno_mi1010z1t_1cp11_timing = {
3426 	.pixelclock = { 40800000, 51200000, 67200000 },
3427 	.hactive = { 1024, 1024, 1024 },
3428 	.hfront_porch = { 30, 110, 130 },
3429 	.hback_porch = { 30, 110, 130 },
3430 	.hsync_len = { 30, 100, 116 },
3431 	.vactive = { 600, 600, 600 },
3432 	.vfront_porch = { 4, 13, 80 },
3433 	.vback_porch = { 4, 13, 80 },
3434 	.vsync_len = { 2, 9, 40 },
3435 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3436 		 DISPLAY_FLAGS_DE_HIGH,
3437 };
3438 
3439 static const struct panel_desc multi_inno_mi1010z1t_1cp11 = {
3440 	.timings = &multi_inno_mi1010z1t_1cp11_timing,
3441 	.num_timings = 1,
3442 	.bpc = 6,
3443 	.size = {
3444 		.width = 260,
3445 		.height = 162,
3446 	},
3447 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
3448 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3449 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3450 };
3451 
3452 static const struct display_timing nec_nl12880bc20_05_timing = {
3453 	.pixelclock = { 67000000, 71000000, 75000000 },
3454 	.hactive = { 1280, 1280, 1280 },
3455 	.hfront_porch = { 2, 30, 30 },
3456 	.hback_porch = { 6, 100, 100 },
3457 	.hsync_len = { 2, 30, 30 },
3458 	.vactive = { 800, 800, 800 },
3459 	.vfront_porch = { 5, 5, 5 },
3460 	.vback_porch = { 11, 11, 11 },
3461 	.vsync_len = { 7, 7, 7 },
3462 };
3463 
3464 static const struct panel_desc nec_nl12880bc20_05 = {
3465 	.timings = &nec_nl12880bc20_05_timing,
3466 	.num_timings = 1,
3467 	.bpc = 8,
3468 	.size = {
3469 		.width = 261,
3470 		.height = 163,
3471 	},
3472 	.delay = {
3473 		.enable = 50,
3474 		.disable = 50,
3475 	},
3476 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3477 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3478 };
3479 
3480 static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
3481 	.clock = 10870,
3482 	.hdisplay = 480,
3483 	.hsync_start = 480 + 2,
3484 	.hsync_end = 480 + 2 + 41,
3485 	.htotal = 480 + 2 + 41 + 2,
3486 	.vdisplay = 272,
3487 	.vsync_start = 272 + 2,
3488 	.vsync_end = 272 + 2 + 4,
3489 	.vtotal = 272 + 2 + 4 + 2,
3490 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3491 };
3492 
3493 static const struct panel_desc nec_nl4827hc19_05b = {
3494 	.modes = &nec_nl4827hc19_05b_mode,
3495 	.num_modes = 1,
3496 	.bpc = 8,
3497 	.size = {
3498 		.width = 95,
3499 		.height = 54,
3500 	},
3501 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3502 	.bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3503 };
3504 
3505 static const struct drm_display_mode netron_dy_e231732_mode = {
3506 	.clock = 66000,
3507 	.hdisplay = 1024,
3508 	.hsync_start = 1024 + 160,
3509 	.hsync_end = 1024 + 160 + 70,
3510 	.htotal = 1024 + 160 + 70 + 90,
3511 	.vdisplay = 600,
3512 	.vsync_start = 600 + 127,
3513 	.vsync_end = 600 + 127 + 20,
3514 	.vtotal = 600 + 127 + 20 + 3,
3515 };
3516 
3517 static const struct panel_desc netron_dy_e231732 = {
3518 	.modes = &netron_dy_e231732_mode,
3519 	.num_modes = 1,
3520 	.size = {
3521 		.width = 154,
3522 		.height = 87,
3523 	},
3524 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3525 };
3526 
3527 static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = {
3528 	.clock = 9000,
3529 	.hdisplay = 480,
3530 	.hsync_start = 480 + 2,
3531 	.hsync_end = 480 + 2 + 41,
3532 	.htotal = 480 + 2 + 41 + 2,
3533 	.vdisplay = 272,
3534 	.vsync_start = 272 + 2,
3535 	.vsync_end = 272 + 2 + 10,
3536 	.vtotal = 272 + 2 + 10 + 2,
3537 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3538 };
3539 
3540 static const struct panel_desc newhaven_nhd_43_480272ef_atxl = {
3541 	.modes = &newhaven_nhd_43_480272ef_atxl_mode,
3542 	.num_modes = 1,
3543 	.bpc = 8,
3544 	.size = {
3545 		.width = 95,
3546 		.height = 54,
3547 	},
3548 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3549 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3550 		     DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3551 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3552 };
3553 
3554 static const struct drm_display_mode nlt_nl13676bc25_03f_mode = {
3555 	.clock = 75400,
3556 	.hdisplay = 1366,
3557 	.hsync_start = 1366 + 14,
3558 	.hsync_end = 1366 + 14 + 56,
3559 	.htotal = 1366 + 14 + 56 + 64,
3560 	.vdisplay = 768,
3561 	.vsync_start = 768 + 1,
3562 	.vsync_end = 768 + 1 + 3,
3563 	.vtotal = 768 + 1 + 3 + 22,
3564 };
3565 
3566 static const struct panel_desc nlt_nl13676bc25_03f = {
3567 	.modes = &nlt_nl13676bc25_03f_mode,
3568 	.num_modes = 1,
3569 	.bpc = 8,
3570 	.size = {
3571 		.width = 363,
3572 		.height = 215,
3573 	},
3574 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3575 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3576 };
3577 
3578 static const struct display_timing nlt_nl192108ac18_02d_timing = {
3579 	.pixelclock = { 130000000, 148350000, 163000000 },
3580 	.hactive = { 1920, 1920, 1920 },
3581 	.hfront_porch = { 80, 100, 100 },
3582 	.hback_porch = { 100, 120, 120 },
3583 	.hsync_len = { 50, 60, 60 },
3584 	.vactive = { 1080, 1080, 1080 },
3585 	.vfront_porch = { 12, 30, 30 },
3586 	.vback_porch = { 4, 10, 10 },
3587 	.vsync_len = { 4, 5, 5 },
3588 };
3589 
3590 static const struct panel_desc nlt_nl192108ac18_02d = {
3591 	.timings = &nlt_nl192108ac18_02d_timing,
3592 	.num_timings = 1,
3593 	.bpc = 8,
3594 	.size = {
3595 		.width = 344,
3596 		.height = 194,
3597 	},
3598 	.delay = {
3599 		.unprepare = 500,
3600 	},
3601 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3602 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3603 };
3604 
3605 static const struct drm_display_mode nvd_9128_mode = {
3606 	.clock = 29500,
3607 	.hdisplay = 800,
3608 	.hsync_start = 800 + 130,
3609 	.hsync_end = 800 + 130 + 98,
3610 	.htotal = 800 + 0 + 130 + 98,
3611 	.vdisplay = 480,
3612 	.vsync_start = 480 + 10,
3613 	.vsync_end = 480 + 10 + 50,
3614 	.vtotal = 480 + 0 + 10 + 50,
3615 };
3616 
3617 static const struct panel_desc nvd_9128 = {
3618 	.modes = &nvd_9128_mode,
3619 	.num_modes = 1,
3620 	.bpc = 8,
3621 	.size = {
3622 		.width = 156,
3623 		.height = 88,
3624 	},
3625 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3626 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3627 };
3628 
3629 static const struct display_timing okaya_rs800480t_7x0gp_timing = {
3630 	.pixelclock = { 30000000, 30000000, 40000000 },
3631 	.hactive = { 800, 800, 800 },
3632 	.hfront_porch = { 40, 40, 40 },
3633 	.hback_porch = { 40, 40, 40 },
3634 	.hsync_len = { 1, 48, 48 },
3635 	.vactive = { 480, 480, 480 },
3636 	.vfront_porch = { 13, 13, 13 },
3637 	.vback_porch = { 29, 29, 29 },
3638 	.vsync_len = { 3, 3, 3 },
3639 	.flags = DISPLAY_FLAGS_DE_HIGH,
3640 };
3641 
3642 static const struct panel_desc okaya_rs800480t_7x0gp = {
3643 	.timings = &okaya_rs800480t_7x0gp_timing,
3644 	.num_timings = 1,
3645 	.bpc = 6,
3646 	.size = {
3647 		.width = 154,
3648 		.height = 87,
3649 	},
3650 	.delay = {
3651 		.prepare = 41,
3652 		.enable = 50,
3653 		.unprepare = 41,
3654 		.disable = 50,
3655 	},
3656 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3657 };
3658 
3659 static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
3660 	.clock = 9000,
3661 	.hdisplay = 480,
3662 	.hsync_start = 480 + 5,
3663 	.hsync_end = 480 + 5 + 30,
3664 	.htotal = 480 + 5 + 30 + 10,
3665 	.vdisplay = 272,
3666 	.vsync_start = 272 + 8,
3667 	.vsync_end = 272 + 8 + 5,
3668 	.vtotal = 272 + 8 + 5 + 3,
3669 };
3670 
3671 static const struct panel_desc olimex_lcd_olinuxino_43ts = {
3672 	.modes = &olimex_lcd_olinuxino_43ts_mode,
3673 	.num_modes = 1,
3674 	.size = {
3675 		.width = 95,
3676 		.height = 54,
3677 	},
3678 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3679 };
3680 
3681 static const struct display_timing ontat_kd50g21_40nt_a1_timing = {
3682 	.pixelclock = { 30000000, 30000000, 50000000 },
3683 	.hactive = { 800, 800, 800 },
3684 	.hfront_porch = { 1, 40, 255 },
3685 	.hback_porch = { 1, 40, 87 },
3686 	.hsync_len = { 1, 48, 87 },
3687 	.vactive = { 480, 480, 480 },
3688 	.vfront_porch = { 1, 13, 255 },
3689 	.vback_porch = { 1, 29, 29 },
3690 	.vsync_len = { 3, 3, 31 },
3691 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3692 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
3693 };
3694 
3695 static const struct panel_desc ontat_kd50g21_40nt_a1 = {
3696 	.timings = &ontat_kd50g21_40nt_a1_timing,
3697 	.num_timings = 1,
3698 	.bpc = 8,
3699 	.size = {
3700 		.width = 108,
3701 		.height = 65,
3702 	},
3703 	.delay = {
3704 		.prepare = 147,		/* 5 VSDs */
3705 		.enable = 147,		/* 5 VSDs */
3706 		.disable = 88,		/* 3 VSDs */
3707 		.unprepare = 117,	/* 4 VSDs */
3708 	},
3709 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3710 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3711 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3712 };
3713 
3714 /*
3715  * 800x480 CVT. The panel appears to be quite accepting, at least as far as
3716  * pixel clocks, but this is the timing that was being used in the Adafruit
3717  * installation instructions.
3718  */
3719 static const struct drm_display_mode ontat_yx700wv03_mode = {
3720 	.clock = 29500,
3721 	.hdisplay = 800,
3722 	.hsync_start = 824,
3723 	.hsync_end = 896,
3724 	.htotal = 992,
3725 	.vdisplay = 480,
3726 	.vsync_start = 483,
3727 	.vsync_end = 493,
3728 	.vtotal = 500,
3729 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3730 };
3731 
3732 /*
3733  * Specification at:
3734  * https://www.adafruit.com/images/product-files/2406/c3163.pdf
3735  */
3736 static const struct panel_desc ontat_yx700wv03 = {
3737 	.modes = &ontat_yx700wv03_mode,
3738 	.num_modes = 1,
3739 	.bpc = 8,
3740 	.size = {
3741 		.width = 154,
3742 		.height = 83,
3743 	},
3744 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3745 };
3746 
3747 static const struct drm_display_mode ortustech_com37h3m_mode  = {
3748 	.clock = 22230,
3749 	.hdisplay = 480,
3750 	.hsync_start = 480 + 40,
3751 	.hsync_end = 480 + 40 + 10,
3752 	.htotal = 480 + 40 + 10 + 40,
3753 	.vdisplay = 640,
3754 	.vsync_start = 640 + 4,
3755 	.vsync_end = 640 + 4 + 2,
3756 	.vtotal = 640 + 4 + 2 + 4,
3757 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3758 };
3759 
3760 static const struct panel_desc ortustech_com37h3m = {
3761 	.modes = &ortustech_com37h3m_mode,
3762 	.num_modes = 1,
3763 	.bpc = 8,
3764 	.size = {
3765 		.width = 56,	/* 56.16mm */
3766 		.height = 75,	/* 74.88mm */
3767 	},
3768 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3769 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3770 		     DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3771 };
3772 
3773 static const struct drm_display_mode ortustech_com43h4m85ulc_mode  = {
3774 	.clock = 25000,
3775 	.hdisplay = 480,
3776 	.hsync_start = 480 + 10,
3777 	.hsync_end = 480 + 10 + 10,
3778 	.htotal = 480 + 10 + 10 + 15,
3779 	.vdisplay = 800,
3780 	.vsync_start = 800 + 3,
3781 	.vsync_end = 800 + 3 + 3,
3782 	.vtotal = 800 + 3 + 3 + 3,
3783 };
3784 
3785 static const struct panel_desc ortustech_com43h4m85ulc = {
3786 	.modes = &ortustech_com43h4m85ulc_mode,
3787 	.num_modes = 1,
3788 	.bpc = 6,
3789 	.size = {
3790 		.width = 56,
3791 		.height = 93,
3792 	},
3793 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3794 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3795 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3796 };
3797 
3798 static const struct drm_display_mode osddisplays_osd070t1718_19ts_mode  = {
3799 	.clock = 33000,
3800 	.hdisplay = 800,
3801 	.hsync_start = 800 + 210,
3802 	.hsync_end = 800 + 210 + 30,
3803 	.htotal = 800 + 210 + 30 + 16,
3804 	.vdisplay = 480,
3805 	.vsync_start = 480 + 22,
3806 	.vsync_end = 480 + 22 + 13,
3807 	.vtotal = 480 + 22 + 13 + 10,
3808 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3809 };
3810 
3811 static const struct panel_desc osddisplays_osd070t1718_19ts = {
3812 	.modes = &osddisplays_osd070t1718_19ts_mode,
3813 	.num_modes = 1,
3814 	.bpc = 8,
3815 	.size = {
3816 		.width = 152,
3817 		.height = 91,
3818 	},
3819 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3820 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3821 		DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3822 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3823 };
3824 
3825 static const struct drm_display_mode pda_91_00156_a0_mode = {
3826 	.clock = 33300,
3827 	.hdisplay = 800,
3828 	.hsync_start = 800 + 1,
3829 	.hsync_end = 800 + 1 + 64,
3830 	.htotal = 800 + 1 + 64 + 64,
3831 	.vdisplay = 480,
3832 	.vsync_start = 480 + 1,
3833 	.vsync_end = 480 + 1 + 23,
3834 	.vtotal = 480 + 1 + 23 + 22,
3835 };
3836 
3837 static const struct panel_desc pda_91_00156_a0  = {
3838 	.modes = &pda_91_00156_a0_mode,
3839 	.num_modes = 1,
3840 	.size = {
3841 		.width = 152,
3842 		.height = 91,
3843 	},
3844 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3845 };
3846 
3847 static const struct drm_display_mode powertip_ph128800t004_zza01_mode = {
3848 	.clock = 71150,
3849 	.hdisplay = 1280,
3850 	.hsync_start = 1280 + 48,
3851 	.hsync_end = 1280 + 48 + 32,
3852 	.htotal = 1280 + 48 + 32 + 80,
3853 	.vdisplay = 800,
3854 	.vsync_start = 800 + 9,
3855 	.vsync_end = 800 + 9 + 8,
3856 	.vtotal = 800 + 9 + 8 + 6,
3857 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3858 };
3859 
3860 static const struct panel_desc powertip_ph128800t004_zza01 = {
3861 	.modes = &powertip_ph128800t004_zza01_mode,
3862 	.num_modes = 1,
3863 	.bpc = 8,
3864 	.size = {
3865 		.width = 216,
3866 		.height = 135,
3867 	},
3868 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3869 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3870 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3871 };
3872 
3873 static const struct drm_display_mode powertip_ph128800t006_zhc01_mode = {
3874 	.clock = 66500,
3875 	.hdisplay = 1280,
3876 	.hsync_start = 1280 + 12,
3877 	.hsync_end = 1280 + 12 + 20,
3878 	.htotal = 1280 + 12 + 20 + 56,
3879 	.vdisplay = 800,
3880 	.vsync_start = 800 + 1,
3881 	.vsync_end = 800 + 1 + 3,
3882 	.vtotal = 800 + 1 + 3 + 20,
3883 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3884 };
3885 
3886 static const struct panel_desc powertip_ph128800t006_zhc01 = {
3887 	.modes = &powertip_ph128800t006_zhc01_mode,
3888 	.num_modes = 1,
3889 	.bpc = 8,
3890 	.size = {
3891 		.width = 216,
3892 		.height = 135,
3893 	},
3894 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3895 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
3896 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
3897 };
3898 
3899 static const struct drm_display_mode powertip_ph800480t013_idf02_mode = {
3900 	.clock = 24750,
3901 	.hdisplay = 800,
3902 	.hsync_start = 800 + 54,
3903 	.hsync_end = 800 + 54 + 2,
3904 	.htotal = 800 + 54 + 2 + 44,
3905 	.vdisplay = 480,
3906 	.vsync_start = 480 + 49,
3907 	.vsync_end = 480 + 49 + 2,
3908 	.vtotal = 480 + 49 + 2 + 22,
3909 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3910 };
3911 
3912 static const struct panel_desc powertip_ph800480t013_idf02  = {
3913 	.modes = &powertip_ph800480t013_idf02_mode,
3914 	.num_modes = 1,
3915 	.bpc = 8,
3916 	.size = {
3917 		.width = 152,
3918 		.height = 91,
3919 	},
3920 	.bus_flags = DRM_BUS_FLAG_DE_HIGH |
3921 		     DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3922 		     DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3923 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3924 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3925 };
3926 
3927 static const struct drm_display_mode primeview_pm070wl4_mode = {
3928 	.clock = 32000,
3929 	.hdisplay = 800,
3930 	.hsync_start = 800 + 42,
3931 	.hsync_end = 800 + 42 + 128,
3932 	.htotal = 800 + 42 + 128 + 86,
3933 	.vdisplay = 480,
3934 	.vsync_start = 480 + 10,
3935 	.vsync_end = 480 + 10 + 2,
3936 	.vtotal = 480 + 10 + 2 + 33,
3937 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
3938 };
3939 
3940 static const struct panel_desc primeview_pm070wl4 = {
3941 	.modes = &primeview_pm070wl4_mode,
3942 	.num_modes = 1,
3943 	.bpc = 6,
3944 	.size = {
3945 		.width = 152,
3946 		.height = 91,
3947 	},
3948 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
3949 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3950 	.connector_type = DRM_MODE_CONNECTOR_DPI,
3951 };
3952 
3953 static const struct drm_display_mode qd43003c0_40_mode = {
3954 	.clock = 9000,
3955 	.hdisplay = 480,
3956 	.hsync_start = 480 + 8,
3957 	.hsync_end = 480 + 8 + 4,
3958 	.htotal = 480 + 8 + 4 + 39,
3959 	.vdisplay = 272,
3960 	.vsync_start = 272 + 4,
3961 	.vsync_end = 272 + 4 + 10,
3962 	.vtotal = 272 + 4 + 10 + 2,
3963 };
3964 
3965 static const struct panel_desc qd43003c0_40 = {
3966 	.modes = &qd43003c0_40_mode,
3967 	.num_modes = 1,
3968 	.bpc = 8,
3969 	.size = {
3970 		.width = 95,
3971 		.height = 53,
3972 	},
3973 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3974 };
3975 
3976 static const struct drm_display_mode qishenglong_gopher2b_lcd_modes[] = {
3977 	{ /* 60 Hz */
3978 		.clock = 10800,
3979 		.hdisplay = 480,
3980 		.hsync_start = 480 + 77,
3981 		.hsync_end = 480 + 77 + 41,
3982 		.htotal = 480 + 77 + 41 + 2,
3983 		.vdisplay = 272,
3984 		.vsync_start = 272 + 16,
3985 		.vsync_end = 272 + 16 + 10,
3986 		.vtotal = 272 + 16 + 10 + 2,
3987 		.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3988 	},
3989 	{ /* 50 Hz */
3990 		.clock = 10800,
3991 		.hdisplay = 480,
3992 		.hsync_start = 480 + 17,
3993 		.hsync_end = 480 + 17 + 41,
3994 		.htotal = 480 + 17 + 41 + 2,
3995 		.vdisplay = 272,
3996 		.vsync_start = 272 + 116,
3997 		.vsync_end = 272 + 116 + 10,
3998 		.vtotal = 272 + 116 + 10 + 2,
3999 		.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4000 	},
4001 };
4002 
4003 static const struct panel_desc qishenglong_gopher2b_lcd = {
4004 	.modes = qishenglong_gopher2b_lcd_modes,
4005 	.num_modes = ARRAY_SIZE(qishenglong_gopher2b_lcd_modes),
4006 	.bpc = 8,
4007 	.size = {
4008 		.width = 95,
4009 		.height = 54,
4010 	},
4011 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4012 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4013 	.connector_type = DRM_MODE_CONNECTOR_DPI,
4014 };
4015 
4016 static const struct display_timing rocktech_rk043fn48h_timing = {
4017 	.pixelclock = { 6000000, 9000000, 12000000 },
4018 	.hactive = { 480, 480, 480 },
4019 	.hback_porch = { 8, 43, 43 },
4020 	.hfront_porch = { 2, 8, 10 },
4021 	.hsync_len = { 1, 1, 1 },
4022 	.vactive = { 272, 272, 272 },
4023 	.vback_porch = { 2, 12, 26 },
4024 	.vfront_porch = { 1, 4, 4 },
4025 	.vsync_len = { 1, 10, 10 },
4026 	.flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW |
4027 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
4028 		 DISPLAY_FLAGS_SYNC_POSEDGE,
4029 };
4030 
4031 static const struct panel_desc rocktech_rk043fn48h = {
4032 	.timings = &rocktech_rk043fn48h_timing,
4033 	.num_timings = 1,
4034 	.bpc = 8,
4035 	.size = {
4036 		.width = 95,
4037 		.height = 54,
4038 	},
4039 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4040 	.connector_type = DRM_MODE_CONNECTOR_DPI,
4041 };
4042 
4043 static const struct display_timing rocktech_rk070er9427_timing = {
4044 	.pixelclock = { 26400000, 33300000, 46800000 },
4045 	.hactive = { 800, 800, 800 },
4046 	.hfront_porch = { 16, 210, 354 },
4047 	.hback_porch = { 46, 46, 46 },
4048 	.hsync_len = { 1, 1, 1 },
4049 	.vactive = { 480, 480, 480 },
4050 	.vfront_porch = { 7, 22, 147 },
4051 	.vback_porch = { 23, 23, 23 },
4052 	.vsync_len = { 1, 1, 1 },
4053 	.flags = DISPLAY_FLAGS_DE_HIGH,
4054 };
4055 
4056 static const struct panel_desc rocktech_rk070er9427 = {
4057 	.timings = &rocktech_rk070er9427_timing,
4058 	.num_timings = 1,
4059 	.bpc = 6,
4060 	.size = {
4061 		.width = 154,
4062 		.height = 86,
4063 	},
4064 	.delay = {
4065 		.prepare = 41,
4066 		.enable = 50,
4067 		.unprepare = 41,
4068 		.disable = 50,
4069 	},
4070 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
4071 };
4072 
4073 static const struct drm_display_mode rocktech_rk101ii01d_ct_mode = {
4074 	.clock = 71100,
4075 	.hdisplay = 1280,
4076 	.hsync_start = 1280 + 48,
4077 	.hsync_end = 1280 + 48 + 32,
4078 	.htotal = 1280 + 48 + 32 + 80,
4079 	.vdisplay = 800,
4080 	.vsync_start = 800 + 2,
4081 	.vsync_end = 800 + 2 + 5,
4082 	.vtotal = 800 + 2 + 5 + 16,
4083 };
4084 
4085 static const struct panel_desc rocktech_rk101ii01d_ct = {
4086 	.modes = &rocktech_rk101ii01d_ct_mode,
4087 	.bpc = 8,
4088 	.num_modes = 1,
4089 	.size = {
4090 		.width = 217,
4091 		.height = 136,
4092 	},
4093 	.delay = {
4094 		.prepare = 50,
4095 		.disable = 50,
4096 	},
4097 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4098 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4099 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4100 };
4101 
4102 static const struct display_timing samsung_ltl101al01_timing = {
4103 	.pixelclock = { 66663000, 66663000, 66663000 },
4104 	.hactive = { 1280, 1280, 1280 },
4105 	.hfront_porch = { 18, 18, 18 },
4106 	.hback_porch = { 36, 36, 36 },
4107 	.hsync_len = { 16, 16, 16 },
4108 	.vactive = { 800, 800, 800 },
4109 	.vfront_porch = { 4, 4, 4 },
4110 	.vback_porch = { 16, 16, 16 },
4111 	.vsync_len = { 3, 3, 3 },
4112 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
4113 };
4114 
4115 static const struct panel_desc samsung_ltl101al01 = {
4116 	.timings = &samsung_ltl101al01_timing,
4117 	.num_timings = 1,
4118 	.bpc = 8,
4119 	.size = {
4120 		.width = 217,
4121 		.height = 135,
4122 	},
4123 	.delay = {
4124 		.prepare = 40,
4125 		.enable = 300,
4126 		.disable = 200,
4127 		.unprepare = 600,
4128 	},
4129 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4130 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4131 };
4132 
4133 static const struct drm_display_mode samsung_ltn101nt05_mode = {
4134 	.clock = 54030,
4135 	.hdisplay = 1024,
4136 	.hsync_start = 1024 + 24,
4137 	.hsync_end = 1024 + 24 + 136,
4138 	.htotal = 1024 + 24 + 136 + 160,
4139 	.vdisplay = 600,
4140 	.vsync_start = 600 + 3,
4141 	.vsync_end = 600 + 3 + 6,
4142 	.vtotal = 600 + 3 + 6 + 61,
4143 };
4144 
4145 static const struct panel_desc samsung_ltn101nt05 = {
4146 	.modes = &samsung_ltn101nt05_mode,
4147 	.num_modes = 1,
4148 	.bpc = 6,
4149 	.size = {
4150 		.width = 223,
4151 		.height = 125,
4152 	},
4153 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
4154 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4155 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4156 };
4157 
4158 static const struct display_timing satoz_sat050at40h12r2_timing = {
4159 	.pixelclock = {33300000, 33300000, 50000000},
4160 	.hactive = {800, 800, 800},
4161 	.hfront_porch = {16, 210, 354},
4162 	.hback_porch = {46, 46, 46},
4163 	.hsync_len = {1, 1, 40},
4164 	.vactive = {480, 480, 480},
4165 	.vfront_porch = {7, 22, 147},
4166 	.vback_porch = {23, 23, 23},
4167 	.vsync_len = {1, 1, 20},
4168 };
4169 
4170 static const struct panel_desc satoz_sat050at40h12r2 = {
4171 	.timings = &satoz_sat050at40h12r2_timing,
4172 	.num_timings = 1,
4173 	.bpc = 8,
4174 	.size = {
4175 		.width = 108,
4176 		.height = 65,
4177 	},
4178 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4179 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4180 };
4181 
4182 static const struct drm_display_mode sharp_lq070y3dg3b_mode = {
4183 	.clock = 33260,
4184 	.hdisplay = 800,
4185 	.hsync_start = 800 + 64,
4186 	.hsync_end = 800 + 64 + 128,
4187 	.htotal = 800 + 64 + 128 + 64,
4188 	.vdisplay = 480,
4189 	.vsync_start = 480 + 8,
4190 	.vsync_end = 480 + 8 + 2,
4191 	.vtotal = 480 + 8 + 2 + 35,
4192 	.flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
4193 };
4194 
4195 static const struct panel_desc sharp_lq070y3dg3b = {
4196 	.modes = &sharp_lq070y3dg3b_mode,
4197 	.num_modes = 1,
4198 	.bpc = 8,
4199 	.size = {
4200 		.width = 152,	/* 152.4mm */
4201 		.height = 91,	/* 91.4mm */
4202 	},
4203 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4204 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
4205 		     DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
4206 };
4207 
4208 static const struct drm_display_mode sharp_lq035q7db03_mode = {
4209 	.clock = 5500,
4210 	.hdisplay = 240,
4211 	.hsync_start = 240 + 16,
4212 	.hsync_end = 240 + 16 + 7,
4213 	.htotal = 240 + 16 + 7 + 5,
4214 	.vdisplay = 320,
4215 	.vsync_start = 320 + 9,
4216 	.vsync_end = 320 + 9 + 1,
4217 	.vtotal = 320 + 9 + 1 + 7,
4218 };
4219 
4220 static const struct panel_desc sharp_lq035q7db03 = {
4221 	.modes = &sharp_lq035q7db03_mode,
4222 	.num_modes = 1,
4223 	.bpc = 6,
4224 	.size = {
4225 		.width = 54,
4226 		.height = 72,
4227 	},
4228 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
4229 };
4230 
4231 static const struct display_timing sharp_lq101k1ly04_timing = {
4232 	.pixelclock = { 60000000, 65000000, 80000000 },
4233 	.hactive = { 1280, 1280, 1280 },
4234 	.hfront_porch = { 20, 20, 20 },
4235 	.hback_porch = { 20, 20, 20 },
4236 	.hsync_len = { 10, 10, 10 },
4237 	.vactive = { 800, 800, 800 },
4238 	.vfront_porch = { 4, 4, 4 },
4239 	.vback_porch = { 4, 4, 4 },
4240 	.vsync_len = { 4, 4, 4 },
4241 	.flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
4242 };
4243 
4244 static const struct panel_desc sharp_lq101k1ly04 = {
4245 	.timings = &sharp_lq101k1ly04_timing,
4246 	.num_timings = 1,
4247 	.bpc = 8,
4248 	.size = {
4249 		.width = 217,
4250 		.height = 136,
4251 	},
4252 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
4253 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4254 };
4255 
4256 static const struct drm_display_mode sharp_ls020b1dd01d_modes[] = {
4257 	{ /* 50 Hz */
4258 		.clock = 3000,
4259 		.hdisplay = 240,
4260 		.hsync_start = 240 + 58,
4261 		.hsync_end = 240 + 58 + 1,
4262 		.htotal = 240 + 58 + 1 + 1,
4263 		.vdisplay = 160,
4264 		.vsync_start = 160 + 24,
4265 		.vsync_end = 160 + 24 + 10,
4266 		.vtotal = 160 + 24 + 10 + 6,
4267 		.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
4268 	},
4269 	{ /* 60 Hz */
4270 		.clock = 3000,
4271 		.hdisplay = 240,
4272 		.hsync_start = 240 + 8,
4273 		.hsync_end = 240 + 8 + 1,
4274 		.htotal = 240 + 8 + 1 + 1,
4275 		.vdisplay = 160,
4276 		.vsync_start = 160 + 24,
4277 		.vsync_end = 160 + 24 + 10,
4278 		.vtotal = 160 + 24 + 10 + 6,
4279 		.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
4280 	},
4281 };
4282 
4283 static const struct panel_desc sharp_ls020b1dd01d = {
4284 	.modes = sharp_ls020b1dd01d_modes,
4285 	.num_modes = ARRAY_SIZE(sharp_ls020b1dd01d_modes),
4286 	.bpc = 6,
4287 	.size = {
4288 		.width = 42,
4289 		.height = 28,
4290 	},
4291 	.bus_format = MEDIA_BUS_FMT_RGB565_1X16,
4292 	.bus_flags = DRM_BUS_FLAG_DE_HIGH
4293 		   | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
4294 		   | DRM_BUS_FLAG_SHARP_SIGNALS,
4295 };
4296 
4297 static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
4298 	.clock = 33300,
4299 	.hdisplay = 800,
4300 	.hsync_start = 800 + 1,
4301 	.hsync_end = 800 + 1 + 64,
4302 	.htotal = 800 + 1 + 64 + 64,
4303 	.vdisplay = 480,
4304 	.vsync_start = 480 + 1,
4305 	.vsync_end = 480 + 1 + 23,
4306 	.vtotal = 480 + 1 + 23 + 22,
4307 };
4308 
4309 static const struct panel_desc shelly_sca07010_bfn_lnn = {
4310 	.modes = &shelly_sca07010_bfn_lnn_mode,
4311 	.num_modes = 1,
4312 	.size = {
4313 		.width = 152,
4314 		.height = 91,
4315 	},
4316 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
4317 };
4318 
4319 static const struct drm_display_mode starry_kr070pe2t_mode = {
4320 	.clock = 33000,
4321 	.hdisplay = 800,
4322 	.hsync_start = 800 + 209,
4323 	.hsync_end = 800 + 209 + 1,
4324 	.htotal = 800 + 209 + 1 + 45,
4325 	.vdisplay = 480,
4326 	.vsync_start = 480 + 22,
4327 	.vsync_end = 480 + 22 + 1,
4328 	.vtotal = 480 + 22 + 1 + 22,
4329 };
4330 
4331 static const struct panel_desc starry_kr070pe2t = {
4332 	.modes = &starry_kr070pe2t_mode,
4333 	.num_modes = 1,
4334 	.bpc = 8,
4335 	.size = {
4336 		.width = 152,
4337 		.height = 86,
4338 	},
4339 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4340 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
4341 	.connector_type = DRM_MODE_CONNECTOR_DPI,
4342 };
4343 
4344 static const struct display_timing startek_kd070wvfpa_mode = {
4345 	.pixelclock = { 25200000, 27200000, 30500000 },
4346 	.hactive = { 800, 800, 800 },
4347 	.hfront_porch = { 19, 44, 115 },
4348 	.hback_porch = { 5, 16, 101 },
4349 	.hsync_len = { 1, 2, 100 },
4350 	.vactive = { 480, 480, 480 },
4351 	.vfront_porch = { 5, 43, 67 },
4352 	.vback_porch = { 5, 5, 67 },
4353 	.vsync_len = { 1, 2, 66 },
4354 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4355 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
4356 		 DISPLAY_FLAGS_SYNC_POSEDGE,
4357 };
4358 
4359 static const struct panel_desc startek_kd070wvfpa = {
4360 	.timings = &startek_kd070wvfpa_mode,
4361 	.num_timings = 1,
4362 	.bpc = 8,
4363 	.size = {
4364 		.width = 152,
4365 		.height = 91,
4366 	},
4367 	.delay = {
4368 		.prepare = 20,
4369 		.enable = 200,
4370 		.disable = 200,
4371 	},
4372 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4373 	.connector_type = DRM_MODE_CONNECTOR_DPI,
4374 	.bus_flags = DRM_BUS_FLAG_DE_HIGH |
4375 		     DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
4376 		     DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
4377 };
4378 
4379 static const struct display_timing tsd_tst043015cmhx_timing = {
4380 	.pixelclock = { 5000000, 9000000, 12000000 },
4381 	.hactive = { 480, 480, 480 },
4382 	.hfront_porch = { 4, 5, 65 },
4383 	.hback_porch = { 36, 40, 255 },
4384 	.hsync_len = { 1, 1, 1 },
4385 	.vactive = { 272, 272, 272 },
4386 	.vfront_porch = { 2, 8, 97 },
4387 	.vback_porch = { 3, 8, 31 },
4388 	.vsync_len = { 1, 1, 1 },
4389 
4390 	.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4391 		 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
4392 };
4393 
4394 static const struct panel_desc tsd_tst043015cmhx = {
4395 	.timings = &tsd_tst043015cmhx_timing,
4396 	.num_timings = 1,
4397 	.bpc = 8,
4398 	.size = {
4399 		.width = 105,
4400 		.height = 67,
4401 	},
4402 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4403 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4404 };
4405 
4406 static const struct drm_display_mode tfc_s9700rtwv43tr_01b_mode = {
4407 	.clock = 30000,
4408 	.hdisplay = 800,
4409 	.hsync_start = 800 + 39,
4410 	.hsync_end = 800 + 39 + 47,
4411 	.htotal = 800 + 39 + 47 + 39,
4412 	.vdisplay = 480,
4413 	.vsync_start = 480 + 13,
4414 	.vsync_end = 480 + 13 + 2,
4415 	.vtotal = 480 + 13 + 2 + 29,
4416 };
4417 
4418 static const struct panel_desc tfc_s9700rtwv43tr_01b = {
4419 	.modes = &tfc_s9700rtwv43tr_01b_mode,
4420 	.num_modes = 1,
4421 	.bpc = 8,
4422 	.size = {
4423 		.width = 155,
4424 		.height = 90,
4425 	},
4426 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4427 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4428 };
4429 
4430 static const struct display_timing tianma_tm070jdhg30_timing = {
4431 	.pixelclock = { 62600000, 68200000, 78100000 },
4432 	.hactive = { 1280, 1280, 1280 },
4433 	.hfront_porch = { 15, 64, 159 },
4434 	.hback_porch = { 5, 5, 5 },
4435 	.hsync_len = { 1, 1, 256 },
4436 	.vactive = { 800, 800, 800 },
4437 	.vfront_porch = { 3, 40, 99 },
4438 	.vback_porch = { 2, 2, 2 },
4439 	.vsync_len = { 1, 1, 128 },
4440 	.flags = DISPLAY_FLAGS_DE_HIGH,
4441 };
4442 
4443 static const struct panel_desc tianma_tm070jdhg30 = {
4444 	.timings = &tianma_tm070jdhg30_timing,
4445 	.num_timings = 1,
4446 	.bpc = 8,
4447 	.size = {
4448 		.width = 151,
4449 		.height = 95,
4450 	},
4451 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4452 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4453 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4454 };
4455 
4456 static const struct panel_desc tianma_tm070jvhg33 = {
4457 	.timings = &tianma_tm070jdhg30_timing,
4458 	.num_timings = 1,
4459 	.bpc = 8,
4460 	.size = {
4461 		.width = 150,
4462 		.height = 94,
4463 	},
4464 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4465 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4466 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4467 };
4468 
4469 /*
4470  * The TM070JDHG34-00 datasheet computes total blanking as back porch +
4471  * front porch, not including sync pulse width. This is for both H and
4472  * V. To make the total blanking and period correct, subtract the pulse
4473  * width from the front porch.
4474  *
4475  * This works well for the Min and Typ values, but for Max values the sync
4476  * pulse width is higher than back porch + front porch, so work around that
4477  * by reducing the Max sync length value to 1 and then treating the Max
4478  * porches as in the Min and Typ cases.
4479  *
4480  * Exact datasheet values are added as a comment where they differ from the
4481  * ones implemented for the above reason.
4482  *
4483  * The P0700WXF1MBAA datasheet is even less detailed, only listing period
4484  * and total blanking time, however the resulting values are the same as
4485  * the TM070JDHG34-00.
4486  */
4487 static const struct display_timing tianma_tm070jdhg34_00_timing = {
4488 	.pixelclock = { 68400000, 71900000, 78100000 },
4489 	.hactive = { 1280, 1280, 1280 },
4490 	.hfront_porch = { 130, 138, 158 }, /* 131, 139, 159 */
4491 	.hback_porch = { 5, 5, 5 },
4492 	.hsync_len = { 1, 1, 1 }, /* 1, 1, 256 */
4493 	.vactive = { 800, 800, 800 },
4494 	.vfront_porch = { 2, 39, 98 }, /* 3, 40, 99 */
4495 	.vback_porch = { 2, 2, 2 },
4496 	.vsync_len = { 1, 1, 1 }, /* 1, 1, 128 */
4497 	.flags = DISPLAY_FLAGS_DE_HIGH,
4498 };
4499 
4500 static const struct panel_desc tianma_tm070jdhg34_00 = {
4501 	.timings = &tianma_tm070jdhg34_00_timing,
4502 	.num_timings = 1,
4503 	.bpc = 8,
4504 	.size = {
4505 		.width = 150, /* 149.76 */
4506 		.height = 94, /* 93.60 */
4507 	},
4508 	.delay = {
4509 		.prepare = 15,		/* Tp1 */
4510 		.enable = 150,		/* Tp2 */
4511 		.disable = 150,		/* Tp4 */
4512 		.unprepare = 120,	/* Tp3 */
4513 	},
4514 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4515 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4516 };
4517 
4518 static const struct panel_desc tianma_p0700wxf1mbaa = {
4519 	.timings = &tianma_tm070jdhg34_00_timing,
4520 	.num_timings = 1,
4521 	.bpc = 8,
4522 	.size = {
4523 		.width = 150, /* 149.76 */
4524 		.height = 94, /* 93.60 */
4525 	},
4526 	.delay = {
4527 		.prepare = 18,		/* Tr + Tp1 */
4528 		.enable = 152,		/* Tp2 + Tp5 */
4529 		.disable = 152,		/* Tp6 + Tp4 */
4530 		.unprepare = 120,	/* Tp3 */
4531 	},
4532 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4533 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4534 };
4535 
4536 static const struct display_timing tianma_tm070rvhg71_timing = {
4537 	.pixelclock = { 27700000, 29200000, 39600000 },
4538 	.hactive = { 800, 800, 800 },
4539 	.hfront_porch = { 12, 40, 212 },
4540 	.hback_porch = { 88, 88, 88 },
4541 	.hsync_len = { 1, 1, 40 },
4542 	.vactive = { 480, 480, 480 },
4543 	.vfront_porch = { 1, 13, 88 },
4544 	.vback_porch = { 32, 32, 32 },
4545 	.vsync_len = { 1, 1, 3 },
4546 	.flags = DISPLAY_FLAGS_DE_HIGH,
4547 };
4548 
4549 static const struct panel_desc tianma_tm070rvhg71 = {
4550 	.timings = &tianma_tm070rvhg71_timing,
4551 	.num_timings = 1,
4552 	.bpc = 8,
4553 	.size = {
4554 		.width = 154,
4555 		.height = 86,
4556 	},
4557 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4558 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4559 };
4560 
4561 static const struct drm_display_mode ti_nspire_cx_lcd_mode[] = {
4562 	{
4563 		.clock = 10000,
4564 		.hdisplay = 320,
4565 		.hsync_start = 320 + 50,
4566 		.hsync_end = 320 + 50 + 6,
4567 		.htotal = 320 + 50 + 6 + 38,
4568 		.vdisplay = 240,
4569 		.vsync_start = 240 + 3,
4570 		.vsync_end = 240 + 3 + 1,
4571 		.vtotal = 240 + 3 + 1 + 17,
4572 		.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4573 	},
4574 };
4575 
4576 static const struct panel_desc ti_nspire_cx_lcd_panel = {
4577 	.modes = ti_nspire_cx_lcd_mode,
4578 	.num_modes = 1,
4579 	.bpc = 8,
4580 	.size = {
4581 		.width = 65,
4582 		.height = 49,
4583 	},
4584 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4585 	.bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
4586 };
4587 
4588 static const struct drm_display_mode ti_nspire_classic_lcd_mode[] = {
4589 	{
4590 		.clock = 10000,
4591 		.hdisplay = 320,
4592 		.hsync_start = 320 + 6,
4593 		.hsync_end = 320 + 6 + 6,
4594 		.htotal = 320 + 6 + 6 + 6,
4595 		.vdisplay = 240,
4596 		.vsync_start = 240 + 0,
4597 		.vsync_end = 240 + 0 + 1,
4598 		.vtotal = 240 + 0 + 1 + 0,
4599 		.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
4600 	},
4601 };
4602 
4603 static const struct panel_desc ti_nspire_classic_lcd_panel = {
4604 	.modes = ti_nspire_classic_lcd_mode,
4605 	.num_modes = 1,
4606 	/* The grayscale panel has 8 bit for the color .. Y (black) */
4607 	.bpc = 8,
4608 	.size = {
4609 		.width = 71,
4610 		.height = 53,
4611 	},
4612 	/* This is the grayscale bus format */
4613 	.bus_format = MEDIA_BUS_FMT_Y8_1X8,
4614 	.bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4615 };
4616 
4617 static const struct display_timing topland_tian_g07017_01_timing = {
4618 	.pixelclock = { 44900000, 51200000, 63000000 },
4619 	.hactive = { 1024, 1024, 1024 },
4620 	.hfront_porch = { 16, 160, 216 },
4621 	.hback_porch = { 160, 160, 160 },
4622 	.hsync_len = { 1, 1, 140 },
4623 	.vactive = { 600, 600, 600 },
4624 	.vfront_porch = { 1, 12, 127 },
4625 	.vback_porch = { 23, 23, 23 },
4626 	.vsync_len = { 1, 1, 20 },
4627 };
4628 
4629 static const struct panel_desc topland_tian_g07017_01 = {
4630 	.timings = &topland_tian_g07017_01_timing,
4631 	.num_timings = 1,
4632 	.bpc = 8,
4633 	.size = {
4634 		.width = 154,
4635 		.height = 86,
4636 	},
4637 	.delay = {
4638 		.prepare = 1, /* 6.5 - 150µs PLL wake-up time */
4639 		.enable = 100,  /* 6.4 - Power on: 6 VSyncs */
4640 		.disable = 84, /* 6.4 - Power off: 5 Vsyncs */
4641 		.unprepare = 50, /* 6.4 - Power off: 3 Vsyncs */
4642 	},
4643 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4644 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4645 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4646 };
4647 
4648 static const struct drm_display_mode toshiba_lt089ac29000_mode = {
4649 	.clock = 79500,
4650 	.hdisplay = 1280,
4651 	.hsync_start = 1280 + 192,
4652 	.hsync_end = 1280 + 192 + 128,
4653 	.htotal = 1280 + 192 + 128 + 64,
4654 	.vdisplay = 768,
4655 	.vsync_start = 768 + 20,
4656 	.vsync_end = 768 + 20 + 7,
4657 	.vtotal = 768 + 20 + 7 + 3,
4658 };
4659 
4660 static const struct panel_desc toshiba_lt089ac29000 = {
4661 	.modes = &toshiba_lt089ac29000_mode,
4662 	.num_modes = 1,
4663 	.size = {
4664 		.width = 194,
4665 		.height = 116,
4666 	},
4667 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
4668 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4669 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4670 };
4671 
4672 static const struct drm_display_mode tpk_f07a_0102_mode = {
4673 	.clock = 33260,
4674 	.hdisplay = 800,
4675 	.hsync_start = 800 + 40,
4676 	.hsync_end = 800 + 40 + 128,
4677 	.htotal = 800 + 40 + 128 + 88,
4678 	.vdisplay = 480,
4679 	.vsync_start = 480 + 10,
4680 	.vsync_end = 480 + 10 + 2,
4681 	.vtotal = 480 + 10 + 2 + 33,
4682 };
4683 
4684 static const struct panel_desc tpk_f07a_0102 = {
4685 	.modes = &tpk_f07a_0102_mode,
4686 	.num_modes = 1,
4687 	.size = {
4688 		.width = 152,
4689 		.height = 91,
4690 	},
4691 	.bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
4692 };
4693 
4694 static const struct drm_display_mode tpk_f10a_0102_mode = {
4695 	.clock = 45000,
4696 	.hdisplay = 1024,
4697 	.hsync_start = 1024 + 176,
4698 	.hsync_end = 1024 + 176 + 5,
4699 	.htotal = 1024 + 176 + 5 + 88,
4700 	.vdisplay = 600,
4701 	.vsync_start = 600 + 20,
4702 	.vsync_end = 600 + 20 + 5,
4703 	.vtotal = 600 + 20 + 5 + 25,
4704 };
4705 
4706 static const struct panel_desc tpk_f10a_0102 = {
4707 	.modes = &tpk_f10a_0102_mode,
4708 	.num_modes = 1,
4709 	.size = {
4710 		.width = 223,
4711 		.height = 125,
4712 	},
4713 };
4714 
4715 static const struct display_timing urt_umsh_8596md_timing = {
4716 	.pixelclock = { 33260000, 33260000, 33260000 },
4717 	.hactive = { 800, 800, 800 },
4718 	.hfront_porch = { 41, 41, 41 },
4719 	.hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
4720 	.hsync_len = { 71, 128, 128 },
4721 	.vactive = { 480, 480, 480 },
4722 	.vfront_porch = { 10, 10, 10 },
4723 	.vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
4724 	.vsync_len = { 2, 2, 2 },
4725 	.flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
4726 		DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
4727 };
4728 
4729 static const struct panel_desc urt_umsh_8596md_lvds = {
4730 	.timings = &urt_umsh_8596md_timing,
4731 	.num_timings = 1,
4732 	.bpc = 6,
4733 	.size = {
4734 		.width = 152,
4735 		.height = 91,
4736 	},
4737 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
4738 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4739 };
4740 
4741 static const struct panel_desc urt_umsh_8596md_parallel = {
4742 	.timings = &urt_umsh_8596md_timing,
4743 	.num_timings = 1,
4744 	.bpc = 6,
4745 	.size = {
4746 		.width = 152,
4747 		.height = 91,
4748 	},
4749 	.bus_format = MEDIA_BUS_FMT_RGB666_1X18,
4750 };
4751 
4752 static const struct drm_display_mode vivax_tpc9150_panel_mode = {
4753 	.clock = 60000,
4754 	.hdisplay = 1024,
4755 	.hsync_start = 1024 + 160,
4756 	.hsync_end = 1024 + 160 + 100,
4757 	.htotal = 1024 + 160 + 100 + 60,
4758 	.vdisplay = 600,
4759 	.vsync_start = 600 + 12,
4760 	.vsync_end = 600 + 12 + 10,
4761 	.vtotal = 600 + 12 + 10 + 13,
4762 };
4763 
4764 static const struct panel_desc vivax_tpc9150_panel = {
4765 	.modes = &vivax_tpc9150_panel_mode,
4766 	.num_modes = 1,
4767 	.bpc = 6,
4768 	.size = {
4769 		.width = 200,
4770 		.height = 115,
4771 	},
4772 	.bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
4773 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4774 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4775 };
4776 
4777 static const struct drm_display_mode vl050_8048nt_c01_mode = {
4778 	.clock = 33333,
4779 	.hdisplay = 800,
4780 	.hsync_start = 800 + 210,
4781 	.hsync_end = 800 + 210 + 20,
4782 	.htotal = 800 + 210 + 20 + 46,
4783 	.vdisplay =  480,
4784 	.vsync_start = 480 + 22,
4785 	.vsync_end = 480 + 22 + 10,
4786 	.vtotal = 480 + 22 + 10 + 23,
4787 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
4788 };
4789 
4790 static const struct panel_desc vl050_8048nt_c01 = {
4791 	.modes = &vl050_8048nt_c01_mode,
4792 	.num_modes = 1,
4793 	.bpc = 8,
4794 	.size = {
4795 		.width = 120,
4796 		.height = 76,
4797 	},
4798 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4799 	.bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4800 };
4801 
4802 static const struct drm_display_mode winstar_wf35ltiacd_mode = {
4803 	.clock = 6410,
4804 	.hdisplay = 320,
4805 	.hsync_start = 320 + 20,
4806 	.hsync_end = 320 + 20 + 30,
4807 	.htotal = 320 + 20 + 30 + 38,
4808 	.vdisplay = 240,
4809 	.vsync_start = 240 + 4,
4810 	.vsync_end = 240 + 4 + 3,
4811 	.vtotal = 240 + 4 + 3 + 15,
4812 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4813 };
4814 
4815 static const struct panel_desc winstar_wf35ltiacd = {
4816 	.modes = &winstar_wf35ltiacd_mode,
4817 	.num_modes = 1,
4818 	.bpc = 8,
4819 	.size = {
4820 		.width = 70,
4821 		.height = 53,
4822 	},
4823 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4824 };
4825 
4826 static const struct drm_display_mode yes_optoelectronics_ytc700tlag_05_201c_mode = {
4827 	.clock = 51200,
4828 	.hdisplay = 1024,
4829 	.hsync_start = 1024 + 100,
4830 	.hsync_end = 1024 + 100 + 100,
4831 	.htotal = 1024 + 100 + 100 + 120,
4832 	.vdisplay = 600,
4833 	.vsync_start = 600 + 10,
4834 	.vsync_end = 600 + 10 + 10,
4835 	.vtotal = 600 + 10 + 10 + 15,
4836 	.flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
4837 };
4838 
4839 static const struct panel_desc yes_optoelectronics_ytc700tlag_05_201c = {
4840 	.modes = &yes_optoelectronics_ytc700tlag_05_201c_mode,
4841 	.num_modes = 1,
4842 	.bpc = 8,
4843 	.size = {
4844 		.width = 154,
4845 		.height = 90,
4846 	},
4847 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4848 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4849 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4850 };
4851 
4852 static const struct drm_display_mode mchp_ac69t88a_mode = {
4853 	.clock = 25000,
4854 	.hdisplay = 800,
4855 	.hsync_start = 800 + 88,
4856 	.hsync_end = 800 + 88 + 5,
4857 	.htotal = 800 + 88 + 5 + 40,
4858 	.vdisplay = 480,
4859 	.vsync_start = 480 + 23,
4860 	.vsync_end = 480 + 23 + 5,
4861 	.vtotal = 480 + 23 + 5 + 1,
4862 };
4863 
4864 static const struct panel_desc mchp_ac69t88a = {
4865 	.modes = &mchp_ac69t88a_mode,
4866 	.num_modes = 1,
4867 	.bpc = 8,
4868 	.size = {
4869 		.width = 108,
4870 		.height = 65,
4871 	},
4872 	.bus_flags = DRM_BUS_FLAG_DE_HIGH,
4873 	.bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
4874 	.connector_type = DRM_MODE_CONNECTOR_LVDS,
4875 };
4876 
4877 static const struct drm_display_mode arm_rtsm_mode[] = {
4878 	{
4879 		.clock = 65000,
4880 		.hdisplay = 1024,
4881 		.hsync_start = 1024 + 24,
4882 		.hsync_end = 1024 + 24 + 136,
4883 		.htotal = 1024 + 24 + 136 + 160,
4884 		.vdisplay = 768,
4885 		.vsync_start = 768 + 3,
4886 		.vsync_end = 768 + 3 + 6,
4887 		.vtotal = 768 + 3 + 6 + 29,
4888 		.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4889 	},
4890 };
4891 
4892 static const struct panel_desc arm_rtsm = {
4893 	.modes = arm_rtsm_mode,
4894 	.num_modes = 1,
4895 	.bpc = 8,
4896 	.size = {
4897 		.width = 400,
4898 		.height = 300,
4899 	},
4900 	.bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4901 };
4902 
4903 static const struct of_device_id platform_of_match[] = {
4904 	{
4905 		.compatible = "ampire,am-1280800n3tzqw-t00h",
4906 		.data = &ampire_am_1280800n3tzqw_t00h,
4907 	}, {
4908 		.compatible = "ampire,am-480272h3tmqw-t01h",
4909 		.data = &ampire_am_480272h3tmqw_t01h,
4910 	}, {
4911 		.compatible = "ampire,am-800480l1tmqw-t00h",
4912 		.data = &ampire_am_800480l1tmqw_t00h,
4913 	}, {
4914 		.compatible = "ampire,am800480r3tmqwa1h",
4915 		.data = &ampire_am800480r3tmqwa1h,
4916 	}, {
4917 		.compatible = "ampire,am800600p5tmqw-tb8h",
4918 		.data = &ampire_am800600p5tmqwtb8h,
4919 	}, {
4920 		.compatible = "arm,rtsm-display",
4921 		.data = &arm_rtsm,
4922 	}, {
4923 		.compatible = "armadeus,st0700-adapt",
4924 		.data = &armadeus_st0700_adapt,
4925 	}, {
4926 		.compatible = "auo,b101aw03",
4927 		.data = &auo_b101aw03,
4928 	}, {
4929 		.compatible = "auo,b101xtn01",
4930 		.data = &auo_b101xtn01,
4931 	}, {
4932 		.compatible = "auo,b116xw03",
4933 		.data = &auo_b116xw03,
4934 	}, {
4935 		.compatible = "auo,g070vvn01",
4936 		.data = &auo_g070vvn01,
4937 	}, {
4938 		.compatible = "auo,g101evn010",
4939 		.data = &auo_g101evn010,
4940 	}, {
4941 		.compatible = "auo,g104sn02",
4942 		.data = &auo_g104sn02,
4943 	}, {
4944 		.compatible = "auo,g104stn01",
4945 		.data = &auo_g104stn01,
4946 	}, {
4947 		.compatible = "auo,g121ean01",
4948 		.data = &auo_g121ean01,
4949 	}, {
4950 		.compatible = "auo,g133han01",
4951 		.data = &auo_g133han01,
4952 	}, {
4953 		.compatible = "auo,g156han04",
4954 		.data = &auo_g156han04,
4955 	}, {
4956 		.compatible = "auo,g156xtn01",
4957 		.data = &auo_g156xtn01,
4958 	}, {
4959 		.compatible = "auo,g185han01",
4960 		.data = &auo_g185han01,
4961 	}, {
4962 		.compatible = "auo,g190ean01",
4963 		.data = &auo_g190ean01,
4964 	}, {
4965 		.compatible = "auo,p238han01",
4966 		.data = &auo_p238han01,
4967 	}, {
4968 		.compatible = "auo,p320hvn03",
4969 		.data = &auo_p320hvn03,
4970 	}, {
4971 		.compatible = "auo,t215hvn01",
4972 		.data = &auo_t215hvn01,
4973 	}, {
4974 		.compatible = "avic,tm070ddh03",
4975 		.data = &avic_tm070ddh03,
4976 	}, {
4977 		.compatible = "bananapi,s070wv20-ct16",
4978 		.data = &bananapi_s070wv20_ct16,
4979 	}, {
4980 		.compatible = "boe,av101hdt-a10",
4981 		.data = &boe_av101hdt_a10,
4982 	}, {
4983 		.compatible = "boe,av123z7m-n17",
4984 		.data = &boe_av123z7m_n17,
4985 	}, {
4986 		.compatible = "boe,bp082wx1-100",
4987 		.data = &boe_bp082wx1_100,
4988 	}, {
4989 		.compatible = "boe,bp101wx1-100",
4990 		.data = &boe_bp101wx1_100,
4991 	}, {
4992 		.compatible = "boe,ev121wxm-n10-1850",
4993 		.data = &boe_ev121wxm_n10_1850,
4994 	}, {
4995 		.compatible = "boe,hv070wsa-100",
4996 		.data = &boe_hv070wsa
4997 	}, {
4998 		.compatible = "cct,cmt430b19n00",
4999 		.data = &cct_cmt430b19n00,
5000 	}, {
5001 		.compatible = "cdtech,s043wq26h-ct7",
5002 		.data = &cdtech_s043wq26h_ct7,
5003 	}, {
5004 		.compatible = "cdtech,s070pws19hp-fc21",
5005 		.data = &cdtech_s070pws19hp_fc21,
5006 	}, {
5007 		.compatible = "cdtech,s070swv29hg-dc44",
5008 		.data = &cdtech_s070swv29hg_dc44,
5009 	}, {
5010 		.compatible = "cdtech,s070wv95-ct16",
5011 		.data = &cdtech_s070wv95_ct16,
5012 	}, {
5013 		.compatible = "chefree,ch101olhlwh-002",
5014 		.data = &chefree_ch101olhlwh_002,
5015 	}, {
5016 		.compatible = "chunghwa,claa070wp03xg",
5017 		.data = &chunghwa_claa070wp03xg,
5018 	}, {
5019 		.compatible = "chunghwa,claa101wa01a",
5020 		.data = &chunghwa_claa101wa01a
5021 	}, {
5022 		.compatible = "chunghwa,claa101wb01",
5023 		.data = &chunghwa_claa101wb01
5024 	}, {
5025 		.compatible = "dataimage,fg040346dsswbg04",
5026 		.data = &dataimage_fg040346dsswbg04,
5027 	}, {
5028 		.compatible = "dataimage,fg1001l0dsswmg01",
5029 		.data = &dataimage_fg1001l0dsswmg01,
5030 	}, {
5031 		.compatible = "dataimage,scf0700c48ggu18",
5032 		.data = &dataimage_scf0700c48ggu18,
5033 	}, {
5034 		.compatible = "dlc,dlc0700yzg-1",
5035 		.data = &dlc_dlc0700yzg_1,
5036 	}, {
5037 		.compatible = "dlc,dlc1010gig",
5038 		.data = &dlc_dlc1010gig,
5039 	}, {
5040 		.compatible = "edt,et035012dm6",
5041 		.data = &edt_et035012dm6,
5042 	}, {
5043 		.compatible = "edt,etm0350g0dh6",
5044 		.data = &edt_etm0350g0dh6,
5045 	}, {
5046 		.compatible = "edt,etm043080dh6gp",
5047 		.data = &edt_etm043080dh6gp,
5048 	}, {
5049 		.compatible = "edt,etm0430g0dh6",
5050 		.data = &edt_etm0430g0dh6,
5051 	}, {
5052 		.compatible = "edt,et057090dhu",
5053 		.data = &edt_et057090dhu,
5054 	}, {
5055 		.compatible = "edt,et070080dh6",
5056 		.data = &edt_etm0700g0dh6,
5057 	}, {
5058 		.compatible = "edt,etm0700g0dh6",
5059 		.data = &edt_etm0700g0dh6,
5060 	}, {
5061 		.compatible = "edt,etm0700g0bdh6",
5062 		.data = &edt_etm0700g0bdh6,
5063 	}, {
5064 		.compatible = "edt,etm0700g0edh6",
5065 		.data = &edt_etm0700g0bdh6,
5066 	}, {
5067 		.compatible = "edt,etml0700y5dha",
5068 		.data = &edt_etml0700y5dha,
5069 	}, {
5070 		.compatible = "edt,etml1010g3dra",
5071 		.data = &edt_etml1010g3dra,
5072 	}, {
5073 		.compatible = "edt,etmv570g2dhu",
5074 		.data = &edt_etmv570g2dhu,
5075 	}, {
5076 		.compatible = "eink,vb3300-kca",
5077 		.data = &eink_vb3300_kca,
5078 	}, {
5079 		.compatible = "evervision,vgg644804",
5080 		.data = &evervision_vgg644804,
5081 	}, {
5082 		.compatible = "evervision,vgg804821",
5083 		.data = &evervision_vgg804821,
5084 	}, {
5085 		.compatible = "foxlink,fl500wvr00-a0t",
5086 		.data = &foxlink_fl500wvr00_a0t,
5087 	}, {
5088 		.compatible = "frida,frd350h54004",
5089 		.data = &frida_frd350h54004,
5090 	}, {
5091 		.compatible = "friendlyarm,hd702e",
5092 		.data = &friendlyarm_hd702e,
5093 	}, {
5094 		.compatible = "giantplus,gpg482739qs5",
5095 		.data = &giantplus_gpg482739qs5
5096 	}, {
5097 		.compatible = "giantplus,gpm940b0",
5098 		.data = &giantplus_gpm940b0,
5099 	}, {
5100 		.compatible = "hannstar,hsd070pww1",
5101 		.data = &hannstar_hsd070pww1,
5102 	}, {
5103 		.compatible = "hannstar,hsd100pxn1",
5104 		.data = &hannstar_hsd100pxn1,
5105 	}, {
5106 		.compatible = "hannstar,hsd101pww2",
5107 		.data = &hannstar_hsd101pww2,
5108 	}, {
5109 		.compatible = "hit,tx23d38vm0caa",
5110 		.data = &hitachi_tx23d38vm0caa
5111 	}, {
5112 		.compatible = "innolux,at043tn24",
5113 		.data = &innolux_at043tn24,
5114 	}, {
5115 		.compatible = "innolux,at070tn92",
5116 		.data = &innolux_at070tn92,
5117 	}, {
5118 		.compatible = "innolux,g070ace-l01",
5119 		.data = &innolux_g070ace_l01,
5120 	}, {
5121 		.compatible = "innolux,g070ace-lh3",
5122 		.data = &innolux_g070ace_lh3,
5123 	}, {
5124 		.compatible = "innolux,g070y2-l01",
5125 		.data = &innolux_g070y2_l01,
5126 	}, {
5127 		.compatible = "innolux,g070y2-t02",
5128 		.data = &innolux_g070y2_t02,
5129 	}, {
5130 		.compatible = "innolux,g101ice-l01",
5131 		.data = &innolux_g101ice_l01
5132 	}, {
5133 		.compatible = "innolux,g121i1-l01",
5134 		.data = &innolux_g121i1_l01
5135 	}, {
5136 		.compatible = "innolux,g121x1-l03",
5137 		.data = &innolux_g121x1_l03,
5138 	}, {
5139 		.compatible = "innolux,g121xce-l01",
5140 		.data = &innolux_g121xce_l01,
5141 	}, {
5142 		.compatible = "innolux,g156hce-l01",
5143 		.data = &innolux_g156hce_l01,
5144 	}, {
5145 		.compatible = "innolux,n156bge-l21",
5146 		.data = &innolux_n156bge_l21,
5147 	}, {
5148 		.compatible = "innolux,zj070na-01p",
5149 		.data = &innolux_zj070na_01p,
5150 	}, {
5151 		.compatible = "koe,tx14d24vm1bpa",
5152 		.data = &koe_tx14d24vm1bpa,
5153 	}, {
5154 		.compatible = "koe,tx26d202vm0bwa",
5155 		.data = &koe_tx26d202vm0bwa,
5156 	}, {
5157 		.compatible = "koe,tx31d200vm0baa",
5158 		.data = &koe_tx31d200vm0baa,
5159 	}, {
5160 		.compatible = "kyo,tcg121xglp",
5161 		.data = &kyo_tcg121xglp,
5162 	}, {
5163 		.compatible = "lemaker,bl035-rgb-002",
5164 		.data = &lemaker_bl035_rgb_002,
5165 	}, {
5166 		.compatible = "lg,lb070wv8",
5167 		.data = &lg_lb070wv8,
5168 	}, {
5169 		.compatible = "lincolntech,lcd185-101ct",
5170 		.data = &lincolntech_lcd185_101ct,
5171 	}, {
5172 		.compatible = "logicpd,type28",
5173 		.data = &logicpd_type_28,
5174 	}, {
5175 		.compatible = "logictechno,lt161010-2nhc",
5176 		.data = &logictechno_lt161010_2nh,
5177 	}, {
5178 		.compatible = "logictechno,lt161010-2nhr",
5179 		.data = &logictechno_lt161010_2nh,
5180 	}, {
5181 		.compatible = "logictechno,lt170410-2whc",
5182 		.data = &logictechno_lt170410_2whc,
5183 	}, {
5184 		.compatible = "logictechno,lttd800480070-l2rt",
5185 		.data = &logictechno_lttd800480070_l2rt,
5186 	}, {
5187 		.compatible = "logictechno,lttd800480070-l6wh-rt",
5188 		.data = &logictechno_lttd800480070_l6wh_rt,
5189 	}, {
5190 		.compatible = "microtips,mf-101hiebcaf0",
5191 		.data = &microtips_mf_101hiebcaf0_c,
5192 	}, {
5193 		.compatible = "microtips,mf-103hieb0ga0",
5194 		.data = &microtips_mf_103hieb0ga0,
5195 	}, {
5196 		.compatible = "mitsubishi,aa070mc01-ca1",
5197 		.data = &mitsubishi_aa070mc01,
5198 	}, {
5199 		.compatible = "mitsubishi,aa084xe01",
5200 		.data = &mitsubishi_aa084xe01,
5201 	}, {
5202 		.compatible = "multi-inno,mi0700a2t-30",
5203 		.data = &multi_inno_mi0700a2t_30,
5204 	}, {
5205 		.compatible = "multi-inno,mi0700s4t-6",
5206 		.data = &multi_inno_mi0700s4t_6,
5207 	}, {
5208 		.compatible = "multi-inno,mi0800ft-9",
5209 		.data = &multi_inno_mi0800ft_9,
5210 	}, {
5211 		.compatible = "multi-inno,mi1010ait-1cp",
5212 		.data = &multi_inno_mi1010ait_1cp,
5213 	}, {
5214 		.compatible = "multi-inno,mi1010z1t-1cp11",
5215 		.data = &multi_inno_mi1010z1t_1cp11,
5216 	}, {
5217 		.compatible = "nec,nl12880bc20-05",
5218 		.data = &nec_nl12880bc20_05,
5219 	}, {
5220 		.compatible = "nec,nl4827hc19-05b",
5221 		.data = &nec_nl4827hc19_05b,
5222 	}, {
5223 		.compatible = "netron-dy,e231732",
5224 		.data = &netron_dy_e231732,
5225 	}, {
5226 		.compatible = "newhaven,nhd-4.3-480272ef-atxl",
5227 		.data = &newhaven_nhd_43_480272ef_atxl,
5228 	}, {
5229 		.compatible = "nlt,nl13676bc25-03f",
5230 		.data = &nlt_nl13676bc25_03f,
5231 	}, {
5232 		.compatible = "nlt,nl192108ac18-02d",
5233 		.data = &nlt_nl192108ac18_02d,
5234 	}, {
5235 		.compatible = "nvd,9128",
5236 		.data = &nvd_9128,
5237 	}, {
5238 		.compatible = "okaya,rs800480t-7x0gp",
5239 		.data = &okaya_rs800480t_7x0gp,
5240 	}, {
5241 		.compatible = "olimex,lcd-olinuxino-43-ts",
5242 		.data = &olimex_lcd_olinuxino_43ts,
5243 	}, {
5244 		.compatible = "ontat,kd50g21-40nt-a1",
5245 		.data = &ontat_kd50g21_40nt_a1,
5246 	}, {
5247 		.compatible = "ontat,yx700wv03",
5248 		.data = &ontat_yx700wv03,
5249 	}, {
5250 		.compatible = "ortustech,com37h3m05dtc",
5251 		.data = &ortustech_com37h3m,
5252 	}, {
5253 		.compatible = "ortustech,com37h3m99dtc",
5254 		.data = &ortustech_com37h3m,
5255 	}, {
5256 		.compatible = "ortustech,com43h4m85ulc",
5257 		.data = &ortustech_com43h4m85ulc,
5258 	}, {
5259 		.compatible = "osddisplays,osd070t1718-19ts",
5260 		.data = &osddisplays_osd070t1718_19ts,
5261 	}, {
5262 		.compatible = "pda,91-00156-a0",
5263 		.data = &pda_91_00156_a0,
5264 	}, {
5265 		.compatible = "powertip,ph128800t004-zza01",
5266 		.data = &powertip_ph128800t004_zza01,
5267 	}, {
5268 		.compatible = "powertip,ph128800t006-zhc01",
5269 		.data = &powertip_ph128800t006_zhc01,
5270 	}, {
5271 		.compatible = "powertip,ph800480t013-idf02",
5272 		.data = &powertip_ph800480t013_idf02,
5273 	}, {
5274 		.compatible = "primeview,pm070wl4",
5275 		.data = &primeview_pm070wl4,
5276 	}, {
5277 		.compatible = "qiaodian,qd43003c0-40",
5278 		.data = &qd43003c0_40,
5279 	}, {
5280 		.compatible = "qishenglong,gopher2b-lcd",
5281 		.data = &qishenglong_gopher2b_lcd,
5282 	}, {
5283 		.compatible = "rocktech,rk043fn48h",
5284 		.data = &rocktech_rk043fn48h,
5285 	}, {
5286 		.compatible = "rocktech,rk070er9427",
5287 		.data = &rocktech_rk070er9427,
5288 	}, {
5289 		.compatible = "rocktech,rk101ii01d-ct",
5290 		.data = &rocktech_rk101ii01d_ct,
5291 	}, {
5292 		.compatible = "samsung,ltl101al01",
5293 		.data = &samsung_ltl101al01,
5294 	}, {
5295 		.compatible = "samsung,ltn101nt05",
5296 		.data = &samsung_ltn101nt05,
5297 	}, {
5298 		.compatible = "satoz,sat050at40h12r2",
5299 		.data = &satoz_sat050at40h12r2,
5300 	}, {
5301 		.compatible = "sharp,lq035q7db03",
5302 		.data = &sharp_lq035q7db03,
5303 	}, {
5304 		.compatible = "sharp,lq070y3dg3b",
5305 		.data = &sharp_lq070y3dg3b,
5306 	}, {
5307 		.compatible = "sharp,lq101k1ly04",
5308 		.data = &sharp_lq101k1ly04,
5309 	}, {
5310 		.compatible = "sharp,ls020b1dd01d",
5311 		.data = &sharp_ls020b1dd01d,
5312 	}, {
5313 		.compatible = "shelly,sca07010-bfn-lnn",
5314 		.data = &shelly_sca07010_bfn_lnn,
5315 	}, {
5316 		.compatible = "starry,kr070pe2t",
5317 		.data = &starry_kr070pe2t,
5318 	}, {
5319 		.compatible = "startek,kd070wvfpa",
5320 		.data = &startek_kd070wvfpa,
5321 	}, {
5322 		.compatible = "team-source-display,tst043015cmhx",
5323 		.data = &tsd_tst043015cmhx,
5324 	}, {
5325 		.compatible = "tfc,s9700rtwv43tr-01b",
5326 		.data = &tfc_s9700rtwv43tr_01b,
5327 	}, {
5328 		.compatible = "tianma,p0700wxf1mbaa",
5329 		.data = &tianma_p0700wxf1mbaa,
5330 	}, {
5331 		.compatible = "tianma,tm070jdhg30",
5332 		.data = &tianma_tm070jdhg30,
5333 	}, {
5334 		.compatible = "tianma,tm070jdhg34-00",
5335 		.data = &tianma_tm070jdhg34_00,
5336 	}, {
5337 		.compatible = "tianma,tm070jvhg33",
5338 		.data = &tianma_tm070jvhg33,
5339 	}, {
5340 		.compatible = "tianma,tm070rvhg71",
5341 		.data = &tianma_tm070rvhg71,
5342 	}, {
5343 		.compatible = "ti,nspire-cx-lcd-panel",
5344 		.data = &ti_nspire_cx_lcd_panel,
5345 	}, {
5346 		.compatible = "ti,nspire-classic-lcd-panel",
5347 		.data = &ti_nspire_classic_lcd_panel,
5348 	}, {
5349 		.compatible = "toshiba,lt089ac29000",
5350 		.data = &toshiba_lt089ac29000,
5351 	}, {
5352 		.compatible = "topland,tian-g07017-01",
5353 		.data = &topland_tian_g07017_01,
5354 	}, {
5355 		.compatible = "tpk,f07a-0102",
5356 		.data = &tpk_f07a_0102,
5357 	}, {
5358 		.compatible = "tpk,f10a-0102",
5359 		.data = &tpk_f10a_0102,
5360 	}, {
5361 		.compatible = "urt,umsh-8596md-t",
5362 		.data = &urt_umsh_8596md_parallel,
5363 	}, {
5364 		.compatible = "urt,umsh-8596md-1t",
5365 		.data = &urt_umsh_8596md_parallel,
5366 	}, {
5367 		.compatible = "urt,umsh-8596md-7t",
5368 		.data = &urt_umsh_8596md_parallel,
5369 	}, {
5370 		.compatible = "urt,umsh-8596md-11t",
5371 		.data = &urt_umsh_8596md_lvds,
5372 	}, {
5373 		.compatible = "urt,umsh-8596md-19t",
5374 		.data = &urt_umsh_8596md_lvds,
5375 	}, {
5376 		.compatible = "urt,umsh-8596md-20t",
5377 		.data = &urt_umsh_8596md_parallel,
5378 	}, {
5379 		.compatible = "vivax,tpc9150-panel",
5380 		.data = &vivax_tpc9150_panel,
5381 	}, {
5382 		.compatible = "vxt,vl050-8048nt-c01",
5383 		.data = &vl050_8048nt_c01,
5384 	}, {
5385 		.compatible = "winstar,wf35ltiacd",
5386 		.data = &winstar_wf35ltiacd,
5387 	}, {
5388 		.compatible = "yes-optoelectronics,ytc700tlag-05-201c",
5389 		.data = &yes_optoelectronics_ytc700tlag_05_201c,
5390 	}, {
5391 		.compatible = "microchip,ac69t88a",
5392 		.data = &mchp_ac69t88a,
5393 	}, {
5394 		/* Must be the last entry */
5395 		.compatible = "panel-dpi",
5396 		.data = &panel_dpi,
5397 	}, {
5398 		/* sentinel */
5399 	}
5400 };
5401 MODULE_DEVICE_TABLE(of, platform_of_match);
5402 
5403 static int panel_simple_platform_probe(struct platform_device *pdev)
5404 {
5405 	const struct panel_desc *desc;
5406 
5407 	desc = of_device_get_match_data(&pdev->dev);
5408 	if (!desc)
5409 		return -ENODEV;
5410 
5411 	return panel_simple_probe(&pdev->dev, desc);
5412 }
5413 
5414 static void panel_simple_platform_remove(struct platform_device *pdev)
5415 {
5416 	panel_simple_remove(&pdev->dev);
5417 }
5418 
5419 static void panel_simple_platform_shutdown(struct platform_device *pdev)
5420 {
5421 	panel_simple_shutdown(&pdev->dev);
5422 }
5423 
5424 static const struct dev_pm_ops panel_simple_pm_ops = {
5425 	SET_RUNTIME_PM_OPS(panel_simple_suspend, panel_simple_resume, NULL)
5426 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
5427 				pm_runtime_force_resume)
5428 };
5429 
5430 static struct platform_driver panel_simple_platform_driver = {
5431 	.driver = {
5432 		.name = "panel-simple",
5433 		.of_match_table = platform_of_match,
5434 		.pm = &panel_simple_pm_ops,
5435 	},
5436 	.probe = panel_simple_platform_probe,
5437 	.remove = panel_simple_platform_remove,
5438 	.shutdown = panel_simple_platform_shutdown,
5439 };
5440 
5441 struct panel_desc_dsi {
5442 	struct panel_desc desc;
5443 
5444 	unsigned long flags;
5445 	enum mipi_dsi_pixel_format format;
5446 	unsigned int lanes;
5447 };
5448 
5449 static const struct drm_display_mode auo_b080uan01_mode = {
5450 	.clock = 154500,
5451 	.hdisplay = 1200,
5452 	.hsync_start = 1200 + 62,
5453 	.hsync_end = 1200 + 62 + 4,
5454 	.htotal = 1200 + 62 + 4 + 62,
5455 	.vdisplay = 1920,
5456 	.vsync_start = 1920 + 9,
5457 	.vsync_end = 1920 + 9 + 2,
5458 	.vtotal = 1920 + 9 + 2 + 8,
5459 };
5460 
5461 static const struct panel_desc_dsi auo_b080uan01 = {
5462 	.desc = {
5463 		.modes = &auo_b080uan01_mode,
5464 		.num_modes = 1,
5465 		.bpc = 8,
5466 		.size = {
5467 			.width = 108,
5468 			.height = 272,
5469 		},
5470 		.connector_type = DRM_MODE_CONNECTOR_DSI,
5471 	},
5472 	.flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
5473 	.format = MIPI_DSI_FMT_RGB888,
5474 	.lanes = 4,
5475 };
5476 
5477 static const struct drm_display_mode boe_tv080wum_nl0_mode = {
5478 	.clock = 160000,
5479 	.hdisplay = 1200,
5480 	.hsync_start = 1200 + 120,
5481 	.hsync_end = 1200 + 120 + 20,
5482 	.htotal = 1200 + 120 + 20 + 21,
5483 	.vdisplay = 1920,
5484 	.vsync_start = 1920 + 21,
5485 	.vsync_end = 1920 + 21 + 3,
5486 	.vtotal = 1920 + 21 + 3 + 18,
5487 	.flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
5488 };
5489 
5490 static const struct panel_desc_dsi boe_tv080wum_nl0 = {
5491 	.desc = {
5492 		.modes = &boe_tv080wum_nl0_mode,
5493 		.num_modes = 1,
5494 		.size = {
5495 			.width = 107,
5496 			.height = 172,
5497 		},
5498 		.connector_type = DRM_MODE_CONNECTOR_DSI,
5499 	},
5500 	.flags = MIPI_DSI_MODE_VIDEO |
5501 		 MIPI_DSI_MODE_VIDEO_BURST |
5502 		 MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
5503 	.format = MIPI_DSI_FMT_RGB888,
5504 	.lanes = 4,
5505 };
5506 
5507 static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
5508 	.clock = 71000,
5509 	.hdisplay = 800,
5510 	.hsync_start = 800 + 32,
5511 	.hsync_end = 800 + 32 + 1,
5512 	.htotal = 800 + 32 + 1 + 57,
5513 	.vdisplay = 1280,
5514 	.vsync_start = 1280 + 28,
5515 	.vsync_end = 1280 + 28 + 1,
5516 	.vtotal = 1280 + 28 + 1 + 14,
5517 };
5518 
5519 static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
5520 	.desc = {
5521 		.modes = &lg_ld070wx3_sl01_mode,
5522 		.num_modes = 1,
5523 		.bpc = 8,
5524 		.size = {
5525 			.width = 94,
5526 			.height = 151,
5527 		},
5528 		.connector_type = DRM_MODE_CONNECTOR_DSI,
5529 	},
5530 	.flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
5531 	.format = MIPI_DSI_FMT_RGB888,
5532 	.lanes = 4,
5533 };
5534 
5535 static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
5536 	.clock = 67000,
5537 	.hdisplay = 720,
5538 	.hsync_start = 720 + 12,
5539 	.hsync_end = 720 + 12 + 4,
5540 	.htotal = 720 + 12 + 4 + 112,
5541 	.vdisplay = 1280,
5542 	.vsync_start = 1280 + 8,
5543 	.vsync_end = 1280 + 8 + 4,
5544 	.vtotal = 1280 + 8 + 4 + 12,
5545 };
5546 
5547 static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
5548 	.desc = {
5549 		.modes = &lg_lh500wx1_sd03_mode,
5550 		.num_modes = 1,
5551 		.bpc = 8,
5552 		.size = {
5553 			.width = 62,
5554 			.height = 110,
5555 		},
5556 		.connector_type = DRM_MODE_CONNECTOR_DSI,
5557 	},
5558 	.flags = MIPI_DSI_MODE_VIDEO,
5559 	.format = MIPI_DSI_FMT_RGB888,
5560 	.lanes = 4,
5561 };
5562 
5563 static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
5564 	.clock = 157200,
5565 	.hdisplay = 1920,
5566 	.hsync_start = 1920 + 154,
5567 	.hsync_end = 1920 + 154 + 16,
5568 	.htotal = 1920 + 154 + 16 + 32,
5569 	.vdisplay = 1200,
5570 	.vsync_start = 1200 + 17,
5571 	.vsync_end = 1200 + 17 + 2,
5572 	.vtotal = 1200 + 17 + 2 + 16,
5573 };
5574 
5575 static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
5576 	.desc = {
5577 		.modes = &panasonic_vvx10f004b00_mode,
5578 		.num_modes = 1,
5579 		.bpc = 8,
5580 		.size = {
5581 			.width = 217,
5582 			.height = 136,
5583 		},
5584 		.connector_type = DRM_MODE_CONNECTOR_DSI,
5585 	},
5586 	.flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
5587 		 MIPI_DSI_CLOCK_NON_CONTINUOUS,
5588 	.format = MIPI_DSI_FMT_RGB888,
5589 	.lanes = 4,
5590 };
5591 
5592 static const struct drm_display_mode lg_acx467akm_7_mode = {
5593 	.clock = 150000,
5594 	.hdisplay = 1080,
5595 	.hsync_start = 1080 + 2,
5596 	.hsync_end = 1080 + 2 + 2,
5597 	.htotal = 1080 + 2 + 2 + 2,
5598 	.vdisplay = 1920,
5599 	.vsync_start = 1920 + 2,
5600 	.vsync_end = 1920 + 2 + 2,
5601 	.vtotal = 1920 + 2 + 2 + 2,
5602 };
5603 
5604 static const struct panel_desc_dsi lg_acx467akm_7 = {
5605 	.desc = {
5606 		.modes = &lg_acx467akm_7_mode,
5607 		.num_modes = 1,
5608 		.bpc = 8,
5609 		.size = {
5610 			.width = 62,
5611 			.height = 110,
5612 		},
5613 		.connector_type = DRM_MODE_CONNECTOR_DSI,
5614 	},
5615 	.flags = 0,
5616 	.format = MIPI_DSI_FMT_RGB888,
5617 	.lanes = 4,
5618 };
5619 
5620 static const struct drm_display_mode osd101t2045_53ts_mode = {
5621 	.clock = 154500,
5622 	.hdisplay = 1920,
5623 	.hsync_start = 1920 + 112,
5624 	.hsync_end = 1920 + 112 + 16,
5625 	.htotal = 1920 + 112 + 16 + 32,
5626 	.vdisplay = 1200,
5627 	.vsync_start = 1200 + 16,
5628 	.vsync_end = 1200 + 16 + 2,
5629 	.vtotal = 1200 + 16 + 2 + 16,
5630 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
5631 };
5632 
5633 static const struct panel_desc_dsi osd101t2045_53ts = {
5634 	.desc = {
5635 		.modes = &osd101t2045_53ts_mode,
5636 		.num_modes = 1,
5637 		.bpc = 8,
5638 		.size = {
5639 			.width = 217,
5640 			.height = 136,
5641 		},
5642 		.connector_type = DRM_MODE_CONNECTOR_DSI,
5643 	},
5644 	.flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
5645 		 MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
5646 		 MIPI_DSI_MODE_NO_EOT_PACKET,
5647 	.format = MIPI_DSI_FMT_RGB888,
5648 	.lanes = 4,
5649 };
5650 
5651 static const struct of_device_id dsi_of_match[] = {
5652 	{
5653 		.compatible = "auo,b080uan01",
5654 		.data = &auo_b080uan01
5655 	}, {
5656 		.compatible = "boe,tv080wum-nl0",
5657 		.data = &boe_tv080wum_nl0
5658 	}, {
5659 		.compatible = "lg,ld070wx3-sl01",
5660 		.data = &lg_ld070wx3_sl01
5661 	}, {
5662 		.compatible = "lg,lh500wx1-sd03",
5663 		.data = &lg_lh500wx1_sd03
5664 	}, {
5665 		.compatible = "panasonic,vvx10f004b00",
5666 		.data = &panasonic_vvx10f004b00
5667 	}, {
5668 		.compatible = "lg,acx467akm-7",
5669 		.data = &lg_acx467akm_7
5670 	}, {
5671 		.compatible = "osddisplays,osd101t2045-53ts",
5672 		.data = &osd101t2045_53ts
5673 	}, {
5674 		/* sentinel */
5675 	}
5676 };
5677 MODULE_DEVICE_TABLE(of, dsi_of_match);
5678 
5679 static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
5680 {
5681 	const struct panel_desc_dsi *desc;
5682 	int err;
5683 
5684 	desc = of_device_get_match_data(&dsi->dev);
5685 	if (!desc)
5686 		return -ENODEV;
5687 
5688 	err = panel_simple_probe(&dsi->dev, &desc->desc);
5689 	if (err < 0)
5690 		return err;
5691 
5692 	dsi->mode_flags = desc->flags;
5693 	dsi->format = desc->format;
5694 	dsi->lanes = desc->lanes;
5695 
5696 	err = mipi_dsi_attach(dsi);
5697 	if (err) {
5698 		struct panel_simple *panel = mipi_dsi_get_drvdata(dsi);
5699 
5700 		drm_panel_remove(&panel->base);
5701 	}
5702 
5703 	return err;
5704 }
5705 
5706 static void panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
5707 {
5708 	int err;
5709 
5710 	err = mipi_dsi_detach(dsi);
5711 	if (err < 0)
5712 		dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
5713 
5714 	panel_simple_remove(&dsi->dev);
5715 }
5716 
5717 static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
5718 {
5719 	panel_simple_shutdown(&dsi->dev);
5720 }
5721 
5722 static struct mipi_dsi_driver panel_simple_dsi_driver = {
5723 	.driver = {
5724 		.name = "panel-simple-dsi",
5725 		.of_match_table = dsi_of_match,
5726 		.pm = &panel_simple_pm_ops,
5727 	},
5728 	.probe = panel_simple_dsi_probe,
5729 	.remove = panel_simple_dsi_remove,
5730 	.shutdown = panel_simple_dsi_shutdown,
5731 };
5732 
5733 static int __init panel_simple_init(void)
5734 {
5735 	int err;
5736 
5737 	err = platform_driver_register(&panel_simple_platform_driver);
5738 	if (err < 0)
5739 		return err;
5740 
5741 	if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
5742 		err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
5743 		if (err < 0)
5744 			goto err_did_platform_register;
5745 	}
5746 
5747 	return 0;
5748 
5749 err_did_platform_register:
5750 	platform_driver_unregister(&panel_simple_platform_driver);
5751 
5752 	return err;
5753 }
5754 module_init(panel_simple_init);
5755 
5756 static void __exit panel_simple_exit(void)
5757 {
5758 	if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
5759 		mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
5760 
5761 	platform_driver_unregister(&panel_simple_platform_driver);
5762 }
5763 module_exit(panel_simple_exit);
5764 
5765 MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
5766 MODULE_DESCRIPTION("DRM Driver for Simple Panels");
5767 MODULE_LICENSE("GPL and additional rights");
5768