xref: /linux/drivers/gpu/drm/nouveau/nvkm/subdev/pci/agp.c (revision e5451c8f8330e03ad3cfa16048b4daf961af434f)
1340b0e7cSBen Skeggs /*
2340b0e7cSBen Skeggs  * Copyright 2015 Nouveau Project
3340b0e7cSBen Skeggs  *
4340b0e7cSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5340b0e7cSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6340b0e7cSBen Skeggs  * to deal in the Software without restriction, including without limitation
7340b0e7cSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8340b0e7cSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9340b0e7cSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10340b0e7cSBen Skeggs  *
11340b0e7cSBen Skeggs  * The above copyright notice and this permission notice shall be included in
12340b0e7cSBen Skeggs  * all copies or substantial portions of the Software.
13340b0e7cSBen Skeggs  *
14340b0e7cSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15340b0e7cSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16340b0e7cSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17340b0e7cSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18340b0e7cSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19340b0e7cSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20340b0e7cSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21340b0e7cSBen Skeggs  */
22340b0e7cSBen Skeggs #include "agp.h"
23340b0e7cSBen Skeggs #ifdef __NVKM_PCI_AGP_H__
24340b0e7cSBen Skeggs #include <core/option.h>
25340b0e7cSBen Skeggs 
26340b0e7cSBen Skeggs struct nvkm_device_agp_quirk {
27340b0e7cSBen Skeggs 	u16 hostbridge_vendor;
28340b0e7cSBen Skeggs 	u16 hostbridge_device;
29340b0e7cSBen Skeggs 	u16 chip_vendor;
30340b0e7cSBen Skeggs 	u16 chip_device;
31340b0e7cSBen Skeggs 	int mode;
32340b0e7cSBen Skeggs };
33340b0e7cSBen Skeggs 
34340b0e7cSBen Skeggs static const struct nvkm_device_agp_quirk
35340b0e7cSBen Skeggs nvkm_device_agp_quirks[] = {
36340b0e7cSBen Skeggs 	/* VIA Apollo PRO133x / GeForce FX 5600 Ultra - fdo#20341 */
37340b0e7cSBen Skeggs 	{ PCI_VENDOR_ID_VIA, 0x0691, PCI_VENDOR_ID_NVIDIA, 0x0311, 2 },
38*953132b5SOndrej Zary 	/* SiS 761 does not support AGP cards, use PCI mode */
39*953132b5SOndrej Zary 	{ PCI_VENDOR_ID_SI, 0x0761, PCI_ANY_ID, PCI_ANY_ID, 0 },
40340b0e7cSBen Skeggs 	{},
41340b0e7cSBen Skeggs };
42340b0e7cSBen Skeggs 
43340b0e7cSBen Skeggs void
nvkm_agp_fini(struct nvkm_pci * pci)44340b0e7cSBen Skeggs nvkm_agp_fini(struct nvkm_pci *pci)
45340b0e7cSBen Skeggs {
46340b0e7cSBen Skeggs 	if (pci->agp.acquired) {
47340b0e7cSBen Skeggs 		agp_backend_release(pci->agp.bridge);
48340b0e7cSBen Skeggs 		pci->agp.acquired = false;
49340b0e7cSBen Skeggs 	}
50340b0e7cSBen Skeggs }
51340b0e7cSBen Skeggs 
52340b0e7cSBen Skeggs /* Ensure AGP controller is in a consistent state in case we need to
53340b0e7cSBen Skeggs  * execute the VBIOS DEVINIT scripts.
54340b0e7cSBen Skeggs  */
55340b0e7cSBen Skeggs void
nvkm_agp_preinit(struct nvkm_pci * pci)56340b0e7cSBen Skeggs nvkm_agp_preinit(struct nvkm_pci *pci)
57340b0e7cSBen Skeggs {
58340b0e7cSBen Skeggs 	struct nvkm_device *device = pci->subdev.device;
59340b0e7cSBen Skeggs 	u32 mode = nvkm_pci_rd32(pci, 0x004c);
60340b0e7cSBen Skeggs 	u32 save[2];
61340b0e7cSBen Skeggs 
62340b0e7cSBen Skeggs 	/* First of all, disable fast writes, otherwise if it's already
63340b0e7cSBen Skeggs 	 * enabled in the AGP bridge and we disable the card's AGP
64340b0e7cSBen Skeggs 	 * controller we might be locking ourselves out of it.
65340b0e7cSBen Skeggs 	 */
66340b0e7cSBen Skeggs 	if ((mode | pci->agp.mode) & PCI_AGP_COMMAND_FW) {
67340b0e7cSBen Skeggs 		mode = pci->agp.mode & ~PCI_AGP_COMMAND_FW;
68340b0e7cSBen Skeggs 		agp_enable(pci->agp.bridge, mode);
69340b0e7cSBen Skeggs 	}
70340b0e7cSBen Skeggs 
71340b0e7cSBen Skeggs 	/* clear busmaster bit, and disable AGP */
72340b0e7cSBen Skeggs 	save[0] = nvkm_pci_rd32(pci, 0x0004);
73340b0e7cSBen Skeggs 	nvkm_pci_wr32(pci, 0x0004, save[0] & ~0x00000004);
74340b0e7cSBen Skeggs 	nvkm_pci_wr32(pci, 0x004c, 0x00000000);
75340b0e7cSBen Skeggs 
76340b0e7cSBen Skeggs 	/* reset PGRAPH, PFIFO and PTIMER */
77340b0e7cSBen Skeggs 	save[1] = nvkm_mask(device, 0x000200, 0x00011100, 0x00000000);
78340b0e7cSBen Skeggs 	nvkm_mask(device, 0x000200, 0x00011100, save[1]);
79340b0e7cSBen Skeggs 
80340b0e7cSBen Skeggs 	/* and restore busmaster bit (gives effect of resetting AGP) */
81340b0e7cSBen Skeggs 	nvkm_pci_wr32(pci, 0x0004, save[0]);
82340b0e7cSBen Skeggs }
83340b0e7cSBen Skeggs 
84340b0e7cSBen Skeggs int
nvkm_agp_init(struct nvkm_pci * pci)85340b0e7cSBen Skeggs nvkm_agp_init(struct nvkm_pci *pci)
86340b0e7cSBen Skeggs {
87340b0e7cSBen Skeggs 	if (!agp_backend_acquire(pci->pdev)) {
88340b0e7cSBen Skeggs 		nvkm_error(&pci->subdev, "failed to acquire agp\n");
89340b0e7cSBen Skeggs 		return -ENODEV;
90340b0e7cSBen Skeggs 	}
91340b0e7cSBen Skeggs 
92340b0e7cSBen Skeggs 	agp_enable(pci->agp.bridge, pci->agp.mode);
93340b0e7cSBen Skeggs 	pci->agp.acquired = true;
94340b0e7cSBen Skeggs 	return 0;
95340b0e7cSBen Skeggs }
96340b0e7cSBen Skeggs 
97340b0e7cSBen Skeggs void
nvkm_agp_dtor(struct nvkm_pci * pci)98340b0e7cSBen Skeggs nvkm_agp_dtor(struct nvkm_pci *pci)
99340b0e7cSBen Skeggs {
100340b0e7cSBen Skeggs 	arch_phys_wc_del(pci->agp.mtrr);
101340b0e7cSBen Skeggs }
102340b0e7cSBen Skeggs 
103340b0e7cSBen Skeggs void
nvkm_agp_ctor(struct nvkm_pci * pci)104340b0e7cSBen Skeggs nvkm_agp_ctor(struct nvkm_pci *pci)
105340b0e7cSBen Skeggs {
106340b0e7cSBen Skeggs 	const struct nvkm_device_agp_quirk *quirk = nvkm_device_agp_quirks;
107340b0e7cSBen Skeggs 	struct nvkm_subdev *subdev = &pci->subdev;
108340b0e7cSBen Skeggs 	struct nvkm_device *device = subdev->device;
109340b0e7cSBen Skeggs 	struct agp_kern_info info;
110340b0e7cSBen Skeggs 	int mode = -1;
111340b0e7cSBen Skeggs 
112340b0e7cSBen Skeggs #ifdef __powerpc__
113340b0e7cSBen Skeggs 	/* Disable AGP by default on all PowerPC machines for now -- At
114340b0e7cSBen Skeggs 	 * least some UniNorth-2 AGP bridges are known to be broken:
115340b0e7cSBen Skeggs 	 * DMA from the host to the card works just fine, but writeback
116340b0e7cSBen Skeggs 	 * from the card to the host goes straight to memory
117340b0e7cSBen Skeggs 	 * untranslated bypassing that GATT somehow, making them quite
118340b0e7cSBen Skeggs 	 * painful to deal with...
119340b0e7cSBen Skeggs 	 */
120340b0e7cSBen Skeggs 	mode = 0;
121340b0e7cSBen Skeggs #endif
122340b0e7cSBen Skeggs 	mode = nvkm_longopt(device->cfgopt, "NvAGP", mode);
123340b0e7cSBen Skeggs 
124340b0e7cSBen Skeggs 	/* acquire bridge temporarily, so that we can copy its info */
125340b0e7cSBen Skeggs 	if (!(pci->agp.bridge = agp_backend_acquire(pci->pdev))) {
126340b0e7cSBen Skeggs 		nvkm_warn(subdev, "failed to acquire agp\n");
127340b0e7cSBen Skeggs 		return;
128340b0e7cSBen Skeggs 	}
129340b0e7cSBen Skeggs 	agp_copy_info(pci->agp.bridge, &info);
130340b0e7cSBen Skeggs 	agp_backend_release(pci->agp.bridge);
131340b0e7cSBen Skeggs 
132340b0e7cSBen Skeggs 	pci->agp.mode = info.mode;
133340b0e7cSBen Skeggs 	pci->agp.base = info.aper_base;
134340b0e7cSBen Skeggs 	pci->agp.size = info.aper_size * 1024 * 1024;
135340b0e7cSBen Skeggs 	pci->agp.cma  = info.cant_use_aperture;
136340b0e7cSBen Skeggs 	pci->agp.mtrr = -1;
137340b0e7cSBen Skeggs 
138340b0e7cSBen Skeggs 	/* determine if bridge + chipset combination needs a workaround */
139340b0e7cSBen Skeggs 	while (quirk->hostbridge_vendor) {
140340b0e7cSBen Skeggs 		if (info.device->vendor == quirk->hostbridge_vendor &&
141340b0e7cSBen Skeggs 		    info.device->device == quirk->hostbridge_device &&
142*953132b5SOndrej Zary 		    (quirk->chip_vendor == (u16)PCI_ANY_ID ||
143*953132b5SOndrej Zary 		    pci->pdev->vendor == quirk->chip_vendor) &&
144*953132b5SOndrej Zary 		    (quirk->chip_device == (u16)PCI_ANY_ID ||
145*953132b5SOndrej Zary 		    pci->pdev->device == quirk->chip_device)) {
146340b0e7cSBen Skeggs 			nvkm_info(subdev, "forcing default agp mode to %dX, "
147340b0e7cSBen Skeggs 					  "use NvAGP=<mode> to override\n",
148340b0e7cSBen Skeggs 				  quirk->mode);
149340b0e7cSBen Skeggs 			mode = quirk->mode;
150340b0e7cSBen Skeggs 			break;
151340b0e7cSBen Skeggs 		}
152340b0e7cSBen Skeggs 		quirk++;
153340b0e7cSBen Skeggs 	}
154340b0e7cSBen Skeggs 
155340b0e7cSBen Skeggs 	/* apply quirk / user-specified mode */
156340b0e7cSBen Skeggs 	if (mode >= 1) {
157340b0e7cSBen Skeggs 		if (pci->agp.mode & 0x00000008)
158340b0e7cSBen Skeggs 			mode /= 4; /* AGPv3 */
159340b0e7cSBen Skeggs 		pci->agp.mode &= ~0x00000007;
160340b0e7cSBen Skeggs 		pci->agp.mode |= (mode & 0x7);
161340b0e7cSBen Skeggs 	} else
162340b0e7cSBen Skeggs 	if (mode == 0) {
163340b0e7cSBen Skeggs 		pci->agp.bridge = NULL;
164340b0e7cSBen Skeggs 		return;
165340b0e7cSBen Skeggs 	}
166340b0e7cSBen Skeggs 
167340b0e7cSBen Skeggs 	/* fast writes appear to be broken on nv18, they make the card
168340b0e7cSBen Skeggs 	 * lock up randomly.
169340b0e7cSBen Skeggs 	 */
170340b0e7cSBen Skeggs 	if (device->chipset == 0x18)
171340b0e7cSBen Skeggs 		pci->agp.mode &= ~PCI_AGP_COMMAND_FW;
172340b0e7cSBen Skeggs 
173340b0e7cSBen Skeggs 	pci->agp.mtrr = arch_phys_wc_add(pci->agp.base, pci->agp.size);
174340b0e7cSBen Skeggs }
175340b0e7cSBen Skeggs #endif
176