1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2015 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 * Authors: AMD 24 * 25 */ 26 27 /* The caprices of the preprocessor require that this be declared right here */ 28 #define CREATE_TRACE_POINTS 29 30 #include "dm_services_types.h" 31 #include "dc.h" 32 #include "link_enc_cfg.h" 33 #include "dc/inc/core_types.h" 34 #include "dal_asic_id.h" 35 #include "dmub/dmub_srv.h" 36 #include "dc/inc/hw/dmcu.h" 37 #include "dc/inc/hw/abm.h" 38 #include "dc/dc_dmub_srv.h" 39 #include "dc/dc_edid_parser.h" 40 #include "dc/dc_stat.h" 41 #include "dc/dc_state.h" 42 #include "amdgpu_dm_trace.h" 43 #include "link/protocols/link_dpcd.h" 44 #include "link_service_types.h" 45 #include "link/protocols/link_dp_capability.h" 46 #include "link/protocols/link_ddc.h" 47 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_dm_wb.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 #include "amdgpu_dm_replay.h" 69 70 #include "ivsrcid/ivsrcid_vislands30.h" 71 72 #include <linux/backlight.h> 73 #include <linux/module.h> 74 #include <linux/moduleparam.h> 75 #include <linux/types.h> 76 #include <linux/pm_runtime.h> 77 #include <linux/pci.h> 78 #include <linux/power_supply.h> 79 #include <linux/firmware.h> 80 #include <linux/component.h> 81 #include <linux/sort.h> 82 83 #include <drm/drm_privacy_screen_consumer.h> 84 #include <drm/display/drm_dp_mst_helper.h> 85 #include <drm/display/drm_hdmi_helper.h> 86 #include <drm/drm_atomic.h> 87 #include <drm/drm_atomic_uapi.h> 88 #include <drm/drm_atomic_helper.h> 89 #include <drm/drm_blend.h> 90 #include <drm/drm_fixed.h> 91 #include <drm/drm_fourcc.h> 92 #include <drm/drm_edid.h> 93 #include <drm/drm_eld.h> 94 #include <drm/drm_utils.h> 95 #include <drm/drm_vblank.h> 96 #include <drm/drm_audio_component.h> 97 #include <drm/drm_gem_atomic_helper.h> 98 99 #include <media/cec-notifier.h> 100 #include <acpi/video.h> 101 102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 103 104 #include "modules/inc/mod_freesync.h" 105 #include "modules/power/power_helpers.h" 106 107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch"); 108 109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 131 132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 136 137 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 139 140 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 142 143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin" 144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB); 145 146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin" 147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB); 148 149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin" 150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB); 151 152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin" 153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB); 154 155 /* Number of bytes in PSP header for firmware. */ 156 #define PSP_HEADER_BYTES 0x100 157 158 /* Number of bytes in PSP footer for firmware. */ 159 #define PSP_FOOTER_BYTES 0x100 160 161 /** 162 * DOC: overview 163 * 164 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 165 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 166 * requests into DC requests, and DC responses into DRM responses. 167 * 168 * The root control structure is &struct amdgpu_display_manager. 169 */ 170 171 /* basic init/fini API */ 172 static int amdgpu_dm_init(struct amdgpu_device *adev); 173 static void amdgpu_dm_fini(struct amdgpu_device *adev); 174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state); 176 static struct amdgpu_i2c_adapter * 177 create_i2c(struct ddc_service *ddc_service, bool oem); 178 179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 180 { 181 switch (link->dpcd_caps.dongle_type) { 182 case DISPLAY_DONGLE_NONE: 183 return DRM_MODE_SUBCONNECTOR_Native; 184 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 185 return DRM_MODE_SUBCONNECTOR_VGA; 186 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 187 case DISPLAY_DONGLE_DP_DVI_DONGLE: 188 return DRM_MODE_SUBCONNECTOR_DVID; 189 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 190 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 191 return DRM_MODE_SUBCONNECTOR_HDMIA; 192 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 193 default: 194 return DRM_MODE_SUBCONNECTOR_Unknown; 195 } 196 } 197 198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 199 { 200 struct dc_link *link = aconnector->dc_link; 201 struct drm_connector *connector = &aconnector->base; 202 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 203 204 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 205 return; 206 207 if (aconnector->dc_sink) 208 subconnector = get_subconnector_type(link); 209 210 drm_object_property_set_value(&connector->base, 211 connector->dev->mode_config.dp_subconnector_property, 212 subconnector); 213 } 214 215 /* 216 * initializes drm_device display related structures, based on the information 217 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 218 * drm_encoder, drm_mode_config 219 * 220 * Returns 0 on success 221 */ 222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 223 /* removes and deallocates the drm structures, created by the above function */ 224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 225 226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 227 struct amdgpu_dm_connector *amdgpu_dm_connector, 228 u32 link_index, 229 struct amdgpu_encoder *amdgpu_encoder); 230 static int amdgpu_dm_encoder_init(struct drm_device *dev, 231 struct amdgpu_encoder *aencoder, 232 uint32_t link_index); 233 234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 235 236 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 237 238 static int amdgpu_dm_atomic_check(struct drm_device *dev, 239 struct drm_atomic_state *state); 240 241 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 242 static void handle_hpd_rx_irq(void *param); 243 244 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 245 int bl_idx, 246 u32 user_brightness); 247 248 static bool 249 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 250 struct drm_crtc_state *new_crtc_state); 251 /* 252 * dm_vblank_get_counter 253 * 254 * @brief 255 * Get counter for number of vertical blanks 256 * 257 * @param 258 * struct amdgpu_device *adev - [in] desired amdgpu device 259 * int disp_idx - [in] which CRTC to get the counter from 260 * 261 * @return 262 * Counter for vertical blanks 263 */ 264 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 265 { 266 struct amdgpu_crtc *acrtc = NULL; 267 268 if (crtc >= adev->mode_info.num_crtc) 269 return 0; 270 271 acrtc = adev->mode_info.crtcs[crtc]; 272 273 if (!acrtc->dm_irq_params.stream) { 274 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 275 crtc); 276 return 0; 277 } 278 279 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 280 } 281 282 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 283 u32 *vbl, u32 *position) 284 { 285 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 286 struct amdgpu_crtc *acrtc = NULL; 287 struct dc *dc = adev->dm.dc; 288 289 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 290 return -EINVAL; 291 292 acrtc = adev->mode_info.crtcs[crtc]; 293 294 if (!acrtc->dm_irq_params.stream) { 295 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 296 crtc); 297 return 0; 298 } 299 300 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed) 301 dc_allow_idle_optimizations(dc, false); 302 303 /* 304 * TODO rework base driver to use values directly. 305 * for now parse it back into reg-format 306 */ 307 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 308 &v_blank_start, 309 &v_blank_end, 310 &h_position, 311 &v_position); 312 313 *position = v_position | (h_position << 16); 314 *vbl = v_blank_start | (v_blank_end << 16); 315 316 return 0; 317 } 318 319 static bool dm_is_idle(struct amdgpu_ip_block *ip_block) 320 { 321 /* XXX todo */ 322 return true; 323 } 324 325 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block) 326 { 327 /* XXX todo */ 328 return 0; 329 } 330 331 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block) 332 { 333 return false; 334 } 335 336 static int dm_soft_reset(struct amdgpu_ip_block *ip_block) 337 { 338 /* XXX todo */ 339 return 0; 340 } 341 342 static struct amdgpu_crtc * 343 get_crtc_by_otg_inst(struct amdgpu_device *adev, 344 int otg_inst) 345 { 346 struct drm_device *dev = adev_to_drm(adev); 347 struct drm_crtc *crtc; 348 struct amdgpu_crtc *amdgpu_crtc; 349 350 if (WARN_ON(otg_inst == -1)) 351 return adev->mode_info.crtcs[0]; 352 353 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 354 amdgpu_crtc = to_amdgpu_crtc(crtc); 355 356 if (amdgpu_crtc->otg_inst == otg_inst) 357 return amdgpu_crtc; 358 } 359 360 return NULL; 361 } 362 363 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 364 struct dm_crtc_state *new_state) 365 { 366 if (new_state->stream->adjust.timing_adjust_pending) 367 return true; 368 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 369 return true; 370 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 371 return true; 372 else 373 return false; 374 } 375 376 /* 377 * DC will program planes with their z-order determined by their ordering 378 * in the dc_surface_updates array. This comparator is used to sort them 379 * by descending zpos. 380 */ 381 static int dm_plane_layer_index_cmp(const void *a, const void *b) 382 { 383 const struct dc_surface_update *sa = (struct dc_surface_update *)a; 384 const struct dc_surface_update *sb = (struct dc_surface_update *)b; 385 386 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */ 387 return sb->surface->layer_index - sa->surface->layer_index; 388 } 389 390 /** 391 * update_planes_and_stream_adapter() - Send planes to be updated in DC 392 * 393 * DC has a generic way to update planes and stream via 394 * dc_update_planes_and_stream function; however, DM might need some 395 * adjustments and preparation before calling it. This function is a wrapper 396 * for the dc_update_planes_and_stream that does any required configuration 397 * before passing control to DC. 398 * 399 * @dc: Display Core control structure 400 * @update_type: specify whether it is FULL/MEDIUM/FAST update 401 * @planes_count: planes count to update 402 * @stream: stream state 403 * @stream_update: stream update 404 * @array_of_surface_update: dc surface update pointer 405 * 406 */ 407 static inline bool update_planes_and_stream_adapter(struct dc *dc, 408 int update_type, 409 int planes_count, 410 struct dc_stream_state *stream, 411 struct dc_stream_update *stream_update, 412 struct dc_surface_update *array_of_surface_update) 413 { 414 sort(array_of_surface_update, planes_count, 415 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL); 416 417 /* 418 * Previous frame finished and HW is ready for optimization. 419 */ 420 if (update_type == UPDATE_TYPE_FAST) 421 dc_post_update_surfaces_to_stream(dc); 422 423 return dc_update_planes_and_stream(dc, 424 array_of_surface_update, 425 planes_count, 426 stream, 427 stream_update); 428 } 429 430 /** 431 * dm_pflip_high_irq() - Handle pageflip interrupt 432 * @interrupt_params: ignored 433 * 434 * Handles the pageflip interrupt by notifying all interested parties 435 * that the pageflip has been completed. 436 */ 437 static void dm_pflip_high_irq(void *interrupt_params) 438 { 439 struct amdgpu_crtc *amdgpu_crtc; 440 struct common_irq_params *irq_params = interrupt_params; 441 struct amdgpu_device *adev = irq_params->adev; 442 struct drm_device *dev = adev_to_drm(adev); 443 unsigned long flags; 444 struct drm_pending_vblank_event *e; 445 u32 vpos, hpos, v_blank_start, v_blank_end; 446 bool vrr_active; 447 448 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 449 450 /* IRQ could occur when in initial stage */ 451 /* TODO work and BO cleanup */ 452 if (amdgpu_crtc == NULL) { 453 drm_dbg_state(dev, "CRTC is null, returning.\n"); 454 return; 455 } 456 457 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 458 459 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 460 drm_dbg_state(dev, 461 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 462 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED, 463 amdgpu_crtc->crtc_id, amdgpu_crtc); 464 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 465 return; 466 } 467 468 /* page flip completed. */ 469 e = amdgpu_crtc->event; 470 amdgpu_crtc->event = NULL; 471 472 WARN_ON(!e); 473 474 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 475 476 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 477 if (!vrr_active || 478 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 479 &v_blank_end, &hpos, &vpos) || 480 (vpos < v_blank_start)) { 481 /* Update to correct count and vblank timestamp if racing with 482 * vblank irq. This also updates to the correct vblank timestamp 483 * even in VRR mode, as scanout is past the front-porch atm. 484 */ 485 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 486 487 /* Wake up userspace by sending the pageflip event with proper 488 * count and timestamp of vblank of flip completion. 489 */ 490 if (e) { 491 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 492 493 /* Event sent, so done with vblank for this flip */ 494 drm_crtc_vblank_put(&amdgpu_crtc->base); 495 } 496 } else if (e) { 497 /* VRR active and inside front-porch: vblank count and 498 * timestamp for pageflip event will only be up to date after 499 * drm_crtc_handle_vblank() has been executed from late vblank 500 * irq handler after start of back-porch (vline 0). We queue the 501 * pageflip event for send-out by drm_crtc_handle_vblank() with 502 * updated timestamp and count, once it runs after us. 503 * 504 * We need to open-code this instead of using the helper 505 * drm_crtc_arm_vblank_event(), as that helper would 506 * call drm_crtc_accurate_vblank_count(), which we must 507 * not call in VRR mode while we are in front-porch! 508 */ 509 510 /* sequence will be replaced by real count during send-out. */ 511 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 512 e->pipe = amdgpu_crtc->crtc_id; 513 514 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 515 e = NULL; 516 } 517 518 /* Keep track of vblank of this flip for flip throttling. We use the 519 * cooked hw counter, as that one incremented at start of this vblank 520 * of pageflip completion, so last_flip_vblank is the forbidden count 521 * for queueing new pageflips if vsync + VRR is enabled. 522 */ 523 amdgpu_crtc->dm_irq_params.last_flip_vblank = 524 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 525 526 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 527 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 528 529 drm_dbg_state(dev, 530 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 531 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e); 532 } 533 534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work) 535 { 536 struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work); 537 struct amdgpu_device *adev = work->adev; 538 struct dc_stream_state *stream = work->stream; 539 struct dc_crtc_timing_adjust *adjust = work->adjust; 540 541 mutex_lock(&adev->dm.dc_lock); 542 dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust); 543 mutex_unlock(&adev->dm.dc_lock); 544 545 dc_stream_release(stream); 546 kfree(work->adjust); 547 kfree(work); 548 } 549 550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev, 551 struct dc_stream_state *stream, 552 struct dc_crtc_timing_adjust *adjust) 553 { 554 struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_KERNEL); 555 if (!offload_work) { 556 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n"); 557 return; 558 } 559 560 struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_KERNEL); 561 if (!adjust_copy) { 562 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n"); 563 kfree(offload_work); 564 return; 565 } 566 567 dc_stream_retain(stream); 568 memcpy(adjust_copy, adjust, sizeof(*adjust_copy)); 569 570 INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update); 571 offload_work->adev = adev; 572 offload_work->stream = stream; 573 offload_work->adjust = adjust_copy; 574 575 queue_work(system_wq, &offload_work->work); 576 } 577 578 static void dm_vupdate_high_irq(void *interrupt_params) 579 { 580 struct common_irq_params *irq_params = interrupt_params; 581 struct amdgpu_device *adev = irq_params->adev; 582 struct amdgpu_crtc *acrtc; 583 struct drm_device *drm_dev; 584 struct drm_vblank_crtc *vblank; 585 ktime_t frame_duration_ns, previous_timestamp; 586 unsigned long flags; 587 int vrr_active; 588 589 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 590 591 if (acrtc) { 592 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 593 drm_dev = acrtc->base.dev; 594 vblank = drm_crtc_vblank_crtc(&acrtc->base); 595 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 596 frame_duration_ns = vblank->time - previous_timestamp; 597 598 if (frame_duration_ns > 0) { 599 trace_amdgpu_refresh_rate_track(acrtc->base.index, 600 frame_duration_ns, 601 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 602 atomic64_set(&irq_params->previous_timestamp, vblank->time); 603 } 604 605 drm_dbg_vbl(drm_dev, 606 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id, 607 vrr_active); 608 609 /* Core vblank handling is done here after end of front-porch in 610 * vrr mode, as vblank timestamping will give valid results 611 * while now done after front-porch. This will also deliver 612 * page-flip completion events that have been queued to us 613 * if a pageflip happened inside front-porch. 614 */ 615 if (vrr_active && acrtc->dm_irq_params.stream) { 616 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 617 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 618 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state 619 == VRR_STATE_ACTIVE_VARIABLE; 620 621 amdgpu_dm_crtc_handle_vblank(acrtc); 622 623 /* BTR processing for pre-DCE12 ASICs */ 624 if (adev->family < AMDGPU_FAMILY_AI) { 625 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 626 mod_freesync_handle_v_update( 627 adev->dm.freesync_module, 628 acrtc->dm_irq_params.stream, 629 &acrtc->dm_irq_params.vrr_params); 630 631 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 632 schedule_dc_vmin_vmax(adev, 633 acrtc->dm_irq_params.stream, 634 &acrtc->dm_irq_params.vrr_params.adjust); 635 } 636 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 637 } 638 } 639 } 640 } 641 642 /** 643 * dm_crtc_high_irq() - Handles CRTC interrupt 644 * @interrupt_params: used for determining the CRTC instance 645 * 646 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 647 * event handler. 648 */ 649 static void dm_crtc_high_irq(void *interrupt_params) 650 { 651 struct common_irq_params *irq_params = interrupt_params; 652 struct amdgpu_device *adev = irq_params->adev; 653 struct drm_writeback_job *job; 654 struct amdgpu_crtc *acrtc; 655 unsigned long flags; 656 int vrr_active; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 659 if (!acrtc) 660 return; 661 662 if (acrtc->wb_conn) { 663 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags); 664 665 if (acrtc->wb_pending) { 666 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue, 667 struct drm_writeback_job, 668 list_entry); 669 acrtc->wb_pending = false; 670 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 671 672 if (job) { 673 unsigned int v_total, refresh_hz; 674 struct dc_stream_state *stream = acrtc->dm_irq_params.stream; 675 676 v_total = stream->adjust.v_total_max ? 677 stream->adjust.v_total_max : stream->timing.v_total; 678 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz * 679 100LL, (v_total * stream->timing.h_total)); 680 mdelay(1000 / refresh_hz); 681 682 drm_writeback_signal_completion(acrtc->wb_conn, 0); 683 dc_stream_fc_disable_writeback(adev->dm.dc, 684 acrtc->dm_irq_params.stream, 0); 685 } 686 } else 687 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 688 } 689 690 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 691 692 drm_dbg_vbl(adev_to_drm(adev), 693 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 694 vrr_active, acrtc->dm_irq_params.active_planes); 695 696 /** 697 * Core vblank handling at start of front-porch is only possible 698 * in non-vrr mode, as only there vblank timestamping will give 699 * valid results while done in front-porch. Otherwise defer it 700 * to dm_vupdate_high_irq after end of front-porch. 701 */ 702 if (!vrr_active) 703 amdgpu_dm_crtc_handle_vblank(acrtc); 704 705 /** 706 * Following stuff must happen at start of vblank, for crc 707 * computation and below-the-range btr support in vrr mode. 708 */ 709 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 710 711 /* BTR updates need to happen before VUPDATE on Vega and above. */ 712 if (adev->family < AMDGPU_FAMILY_AI) 713 return; 714 715 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 716 717 if (acrtc->dm_irq_params.stream && 718 acrtc->dm_irq_params.vrr_params.supported) { 719 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 720 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 721 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE; 722 723 mod_freesync_handle_v_update(adev->dm.freesync_module, 724 acrtc->dm_irq_params.stream, 725 &acrtc->dm_irq_params.vrr_params); 726 727 /* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */ 728 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 729 schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream, 730 &acrtc->dm_irq_params.vrr_params.adjust); 731 } 732 } 733 734 /* 735 * If there aren't any active_planes then DCH HUBP may be clock-gated. 736 * In that case, pageflip completion interrupts won't fire and pageflip 737 * completion events won't get delivered. Prevent this by sending 738 * pending pageflip events from here if a flip is still pending. 739 * 740 * If any planes are enabled, use dm_pflip_high_irq() instead, to 741 * avoid race conditions between flip programming and completion, 742 * which could cause too early flip completion events. 743 */ 744 if (adev->family >= AMDGPU_FAMILY_RV && 745 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 746 acrtc->dm_irq_params.active_planes == 0) { 747 if (acrtc->event) { 748 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 749 acrtc->event = NULL; 750 drm_crtc_vblank_put(&acrtc->base); 751 } 752 acrtc->pflip_status = AMDGPU_FLIP_NONE; 753 } 754 755 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 756 } 757 758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 759 /** 760 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 761 * DCN generation ASICs 762 * @interrupt_params: interrupt parameters 763 * 764 * Used to set crc window/read out crc value at vertical line 0 position 765 */ 766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 767 { 768 struct common_irq_params *irq_params = interrupt_params; 769 struct amdgpu_device *adev = irq_params->adev; 770 struct amdgpu_crtc *acrtc; 771 772 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 773 774 if (!acrtc) 775 return; 776 777 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 778 } 779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 780 781 /** 782 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 783 * @adev: amdgpu_device pointer 784 * @notify: dmub notification structure 785 * 786 * Dmub AUX or SET_CONFIG command completion processing callback 787 * Copies dmub notification to DM which is to be read by AUX command. 788 * issuing thread and also signals the event to wake up the thread. 789 */ 790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 791 struct dmub_notification *notify) 792 { 793 if (adev->dm.dmub_notify) 794 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 795 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 796 complete(&adev->dm.dmub_aux_transfer_done); 797 } 798 799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev, 800 struct dmub_notification *notify) 801 { 802 if (!adev || !notify) { 803 ASSERT(false); 804 return; 805 } 806 807 const struct dmub_cmd_fused_request *req = ¬ify->fused_request; 808 const uint8_t ddc_line = req->u.aux.ddc_line; 809 810 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) { 811 ASSERT(false); 812 return; 813 } 814 815 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line]; 816 817 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch"); 818 memcpy(sync->reply_data, req, sizeof(*req)); 819 complete(&sync->replied); 820 } 821 822 /** 823 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 824 * @adev: amdgpu_device pointer 825 * @notify: dmub notification structure 826 * 827 * Dmub Hpd interrupt processing callback. Gets displayindex through the 828 * ink index and calls helper to do the processing. 829 */ 830 static void dmub_hpd_callback(struct amdgpu_device *adev, 831 struct dmub_notification *notify) 832 { 833 struct amdgpu_dm_connector *aconnector; 834 struct amdgpu_dm_connector *hpd_aconnector = NULL; 835 struct drm_connector *connector; 836 struct drm_connector_list_iter iter; 837 struct dc_link *link; 838 u8 link_index = 0; 839 struct drm_device *dev; 840 841 if (adev == NULL) 842 return; 843 844 if (notify == NULL) { 845 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL"); 846 return; 847 } 848 849 if (notify->link_index > adev->dm.dc->link_count) { 850 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index); 851 return; 852 } 853 854 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */ 855 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) { 856 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n"); 857 return; 858 } 859 860 link_index = notify->link_index; 861 link = adev->dm.dc->links[link_index]; 862 dev = adev->dm.ddev; 863 864 drm_connector_list_iter_begin(dev, &iter); 865 drm_for_each_connector_iter(connector, &iter) { 866 867 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 868 continue; 869 870 aconnector = to_amdgpu_dm_connector(connector); 871 if (link && aconnector->dc_link == link) { 872 if (notify->type == DMUB_NOTIFICATION_HPD) 873 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index); 874 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 875 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index); 876 else 877 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n", 878 notify->type, link_index); 879 880 hpd_aconnector = aconnector; 881 break; 882 } 883 } 884 drm_connector_list_iter_end(&iter); 885 886 if (hpd_aconnector) { 887 if (notify->type == DMUB_NOTIFICATION_HPD) { 888 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG)) 889 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index); 890 handle_hpd_irq_helper(hpd_aconnector); 891 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) { 892 handle_hpd_rx_irq(hpd_aconnector); 893 } 894 } 895 } 896 897 /** 898 * dmub_hpd_sense_callback - DMUB HPD sense processing callback. 899 * @adev: amdgpu_device pointer 900 * @notify: dmub notification structure 901 * 902 * HPD sense changes can occur during low power states and need to be 903 * notified from firmware to driver. 904 */ 905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev, 906 struct dmub_notification *notify) 907 { 908 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n"); 909 } 910 911 /** 912 * register_dmub_notify_callback - Sets callback for DMUB notify 913 * @adev: amdgpu_device pointer 914 * @type: Type of dmub notification 915 * @callback: Dmub interrupt callback function 916 * @dmub_int_thread_offload: offload indicator 917 * 918 * API to register a dmub callback handler for a dmub notification 919 * Also sets indicator whether callback processing to be offloaded. 920 * to dmub interrupt handling thread 921 * Return: true if successfully registered, false if there is existing registration 922 */ 923 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 924 enum dmub_notification_type type, 925 dmub_notify_interrupt_callback_t callback, 926 bool dmub_int_thread_offload) 927 { 928 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 929 adev->dm.dmub_callback[type] = callback; 930 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 931 } else 932 return false; 933 934 return true; 935 } 936 937 static void dm_handle_hpd_work(struct work_struct *work) 938 { 939 struct dmub_hpd_work *dmub_hpd_wrk; 940 941 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 942 943 if (!dmub_hpd_wrk->dmub_notify) { 944 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL"); 945 return; 946 } 947 948 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 949 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 950 dmub_hpd_wrk->dmub_notify); 951 } 952 953 kfree(dmub_hpd_wrk->dmub_notify); 954 kfree(dmub_hpd_wrk); 955 956 } 957 958 static const char *dmub_notification_type_str(enum dmub_notification_type e) 959 { 960 switch (e) { 961 case DMUB_NOTIFICATION_NO_DATA: 962 return "NO_DATA"; 963 case DMUB_NOTIFICATION_AUX_REPLY: 964 return "AUX_REPLY"; 965 case DMUB_NOTIFICATION_HPD: 966 return "HPD"; 967 case DMUB_NOTIFICATION_HPD_IRQ: 968 return "HPD_IRQ"; 969 case DMUB_NOTIFICATION_SET_CONFIG_REPLY: 970 return "SET_CONFIG_REPLY"; 971 case DMUB_NOTIFICATION_DPIA_NOTIFICATION: 972 return "DPIA_NOTIFICATION"; 973 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY: 974 return "HPD_SENSE_NOTIFY"; 975 case DMUB_NOTIFICATION_FUSED_IO: 976 return "FUSED_IO"; 977 default: 978 return "<unknown>"; 979 } 980 } 981 982 #define DMUB_TRACE_MAX_READ 64 983 /** 984 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 985 * @interrupt_params: used for determining the Outbox instance 986 * 987 * Handles the Outbox Interrupt 988 * event handler. 989 */ 990 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 991 { 992 struct dmub_notification notify = {0}; 993 struct common_irq_params *irq_params = interrupt_params; 994 struct amdgpu_device *adev = irq_params->adev; 995 struct amdgpu_display_manager *dm = &adev->dm; 996 struct dmcub_trace_buf_entry entry = { 0 }; 997 u32 count = 0; 998 struct dmub_hpd_work *dmub_hpd_wrk; 999 1000 do { 1001 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 1002 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 1003 entry.param0, entry.param1); 1004 1005 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 1006 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 1007 } else 1008 break; 1009 1010 count++; 1011 1012 } while (count <= DMUB_TRACE_MAX_READ); 1013 1014 if (count > DMUB_TRACE_MAX_READ) 1015 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ"); 1016 1017 if (dc_enable_dmub_notifications(adev->dm.dc) && 1018 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 1019 1020 do { 1021 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 1022 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 1023 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type); 1024 continue; 1025 } 1026 if (!dm->dmub_callback[notify.type]) { 1027 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n", 1028 dmub_notification_type_str(notify.type)); 1029 continue; 1030 } 1031 if (dm->dmub_thread_offload[notify.type] == true) { 1032 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 1033 if (!dmub_hpd_wrk) { 1034 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk"); 1035 return; 1036 } 1037 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 1038 GFP_ATOMIC); 1039 if (!dmub_hpd_wrk->dmub_notify) { 1040 kfree(dmub_hpd_wrk); 1041 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify"); 1042 return; 1043 } 1044 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 1045 dmub_hpd_wrk->adev = adev; 1046 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 1047 } else { 1048 dm->dmub_callback[notify.type](adev, ¬ify); 1049 } 1050 } while (notify.pending_notification); 1051 } 1052 } 1053 1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block, 1055 enum amd_clockgating_state state) 1056 { 1057 return 0; 1058 } 1059 1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block, 1061 enum amd_powergating_state state) 1062 { 1063 return 0; 1064 } 1065 1066 /* Prototypes of private functions */ 1067 static int dm_early_init(struct amdgpu_ip_block *ip_block); 1068 1069 /* Allocate memory for FBC compressed data */ 1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 1071 { 1072 struct amdgpu_device *adev = drm_to_adev(connector->dev); 1073 struct dm_compressor_info *compressor = &adev->dm.compressor; 1074 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 1075 struct drm_display_mode *mode; 1076 unsigned long max_size = 0; 1077 1078 if (adev->dm.dc->fbc_compressor == NULL) 1079 return; 1080 1081 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 1082 return; 1083 1084 if (compressor->bo_ptr) 1085 return; 1086 1087 1088 list_for_each_entry(mode, &connector->modes, head) { 1089 if (max_size < (unsigned long) mode->htotal * mode->vtotal) 1090 max_size = (unsigned long) mode->htotal * mode->vtotal; 1091 } 1092 1093 if (max_size) { 1094 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 1095 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 1096 &compressor->gpu_addr, &compressor->cpu_addr); 1097 1098 if (r) 1099 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n"); 1100 else { 1101 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 1102 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4); 1103 } 1104 1105 } 1106 1107 } 1108 1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 1110 int pipe, bool *enabled, 1111 unsigned char *buf, int max_bytes) 1112 { 1113 struct drm_device *dev = dev_get_drvdata(kdev); 1114 struct amdgpu_device *adev = drm_to_adev(dev); 1115 struct drm_connector *connector; 1116 struct drm_connector_list_iter conn_iter; 1117 struct amdgpu_dm_connector *aconnector; 1118 int ret = 0; 1119 1120 *enabled = false; 1121 1122 mutex_lock(&adev->dm.audio_lock); 1123 1124 drm_connector_list_iter_begin(dev, &conn_iter); 1125 drm_for_each_connector_iter(connector, &conn_iter) { 1126 1127 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 1128 continue; 1129 1130 aconnector = to_amdgpu_dm_connector(connector); 1131 if (aconnector->audio_inst != port) 1132 continue; 1133 1134 *enabled = true; 1135 mutex_lock(&connector->eld_mutex); 1136 ret = drm_eld_size(connector->eld); 1137 memcpy(buf, connector->eld, min(max_bytes, ret)); 1138 mutex_unlock(&connector->eld_mutex); 1139 1140 break; 1141 } 1142 drm_connector_list_iter_end(&conn_iter); 1143 1144 mutex_unlock(&adev->dm.audio_lock); 1145 1146 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 1147 1148 return ret; 1149 } 1150 1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 1152 .get_eld = amdgpu_dm_audio_component_get_eld, 1153 }; 1154 1155 static int amdgpu_dm_audio_component_bind(struct device *kdev, 1156 struct device *hda_kdev, void *data) 1157 { 1158 struct drm_device *dev = dev_get_drvdata(kdev); 1159 struct amdgpu_device *adev = drm_to_adev(dev); 1160 struct drm_audio_component *acomp = data; 1161 1162 acomp->ops = &amdgpu_dm_audio_component_ops; 1163 acomp->dev = kdev; 1164 adev->dm.audio_component = acomp; 1165 1166 return 0; 1167 } 1168 1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 1170 struct device *hda_kdev, void *data) 1171 { 1172 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev)); 1173 struct drm_audio_component *acomp = data; 1174 1175 acomp->ops = NULL; 1176 acomp->dev = NULL; 1177 adev->dm.audio_component = NULL; 1178 } 1179 1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 1181 .bind = amdgpu_dm_audio_component_bind, 1182 .unbind = amdgpu_dm_audio_component_unbind, 1183 }; 1184 1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1186 { 1187 int i, ret; 1188 1189 if (!amdgpu_audio) 1190 return 0; 1191 1192 adev->mode_info.audio.enabled = true; 1193 1194 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1195 1196 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1197 adev->mode_info.audio.pin[i].channels = -1; 1198 adev->mode_info.audio.pin[i].rate = -1; 1199 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1200 adev->mode_info.audio.pin[i].status_bits = 0; 1201 adev->mode_info.audio.pin[i].category_code = 0; 1202 adev->mode_info.audio.pin[i].connected = false; 1203 adev->mode_info.audio.pin[i].id = 1204 adev->dm.dc->res_pool->audios[i]->inst; 1205 adev->mode_info.audio.pin[i].offset = 0; 1206 } 1207 1208 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1209 if (ret < 0) 1210 return ret; 1211 1212 adev->dm.audio_registered = true; 1213 1214 return 0; 1215 } 1216 1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1218 { 1219 if (!amdgpu_audio) 1220 return; 1221 1222 if (!adev->mode_info.audio.enabled) 1223 return; 1224 1225 if (adev->dm.audio_registered) { 1226 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1227 adev->dm.audio_registered = false; 1228 } 1229 1230 /* TODO: Disable audio? */ 1231 1232 adev->mode_info.audio.enabled = false; 1233 } 1234 1235 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1236 { 1237 struct drm_audio_component *acomp = adev->dm.audio_component; 1238 1239 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1240 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1241 1242 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1243 pin, -1); 1244 } 1245 } 1246 1247 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1248 { 1249 const struct dmcub_firmware_header_v1_0 *hdr; 1250 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1251 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1252 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1253 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1254 struct abm *abm = adev->dm.dc->res_pool->abm; 1255 struct dc_context *ctx = adev->dm.dc->ctx; 1256 struct dmub_srv_hw_params hw_params; 1257 enum dmub_status status; 1258 const unsigned char *fw_inst_const, *fw_bss_data; 1259 u32 i, fw_inst_const_size, fw_bss_data_size; 1260 bool has_hw_support; 1261 1262 if (!dmub_srv) 1263 /* DMUB isn't supported on the ASIC. */ 1264 return 0; 1265 1266 if (!fb_info) { 1267 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n"); 1268 return -EINVAL; 1269 } 1270 1271 if (!dmub_fw) { 1272 /* Firmware required for DMUB support. */ 1273 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n"); 1274 return -EINVAL; 1275 } 1276 1277 /* initialize register offsets for ASICs with runtime initialization available */ 1278 if (dmub_srv->hw_funcs.init_reg_offsets) 1279 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx); 1280 1281 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1282 if (status != DMUB_STATUS_OK) { 1283 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status); 1284 return -EINVAL; 1285 } 1286 1287 if (!has_hw_support) { 1288 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n"); 1289 return 0; 1290 } 1291 1292 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1293 status = dmub_srv_hw_reset(dmub_srv); 1294 if (status != DMUB_STATUS_OK) 1295 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status); 1296 1297 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1298 1299 fw_inst_const = dmub_fw->data + 1300 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1301 PSP_HEADER_BYTES; 1302 1303 fw_bss_data = dmub_fw->data + 1304 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1305 le32_to_cpu(hdr->inst_const_bytes); 1306 1307 /* Copy firmware and bios info into FB memory. */ 1308 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1309 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1310 1311 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1312 1313 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1314 * amdgpu_ucode_init_single_fw will load dmub firmware 1315 * fw_inst_const part to cw0; otherwise, the firmware back door load 1316 * will be done by dm_dmub_hw_init 1317 */ 1318 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1319 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1320 fw_inst_const_size); 1321 } 1322 1323 if (fw_bss_data_size) 1324 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1325 fw_bss_data, fw_bss_data_size); 1326 1327 /* Copy firmware bios info into FB memory. */ 1328 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1329 adev->bios_size); 1330 1331 /* Reset regions that need to be reset. */ 1332 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1333 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1334 1335 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1336 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1337 1338 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1339 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1340 1341 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0, 1342 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size); 1343 1344 /* Initialize hardware. */ 1345 memset(&hw_params, 0, sizeof(hw_params)); 1346 hw_params.fb_base = adev->gmc.fb_start; 1347 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1348 1349 /* backdoor load firmware and trigger dmub running */ 1350 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1351 hw_params.load_inst_const = true; 1352 1353 if (dmcu) 1354 hw_params.psp_version = dmcu->psp_version; 1355 1356 for (i = 0; i < fb_info->num_fb; ++i) 1357 hw_params.fb[i] = &fb_info->fb[i]; 1358 1359 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1360 case IP_VERSION(3, 1, 3): 1361 case IP_VERSION(3, 1, 4): 1362 case IP_VERSION(3, 5, 0): 1363 case IP_VERSION(3, 5, 1): 1364 case IP_VERSION(3, 6, 0): 1365 case IP_VERSION(4, 0, 1): 1366 hw_params.dpia_supported = true; 1367 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1368 break; 1369 default: 1370 break; 1371 } 1372 1373 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1374 case IP_VERSION(3, 5, 0): 1375 case IP_VERSION(3, 5, 1): 1376 case IP_VERSION(3, 6, 0): 1377 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10; 1378 hw_params.lower_hbr3_phy_ssc = true; 1379 break; 1380 default: 1381 break; 1382 } 1383 1384 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1385 if (status != DMUB_STATUS_OK) { 1386 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status); 1387 return -EINVAL; 1388 } 1389 1390 /* Wait for firmware load to finish. */ 1391 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1392 if (status != DMUB_STATUS_OK) 1393 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1394 1395 /* Init DMCU and ABM if available. */ 1396 if (dmcu && abm) { 1397 dmcu->funcs->dmcu_init(dmcu); 1398 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1399 } 1400 1401 if (!adev->dm.dc->ctx->dmub_srv) 1402 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1403 if (!adev->dm.dc->ctx->dmub_srv) { 1404 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n"); 1405 return -ENOMEM; 1406 } 1407 1408 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n", 1409 adev->dm.dmcub_fw_version); 1410 1411 /* Keeping sanity checks off if 1412 * DCN31 >= 4.0.59.0 1413 * DCN314 >= 8.0.16.0 1414 * Otherwise, turn on sanity checks 1415 */ 1416 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1417 case IP_VERSION(3, 1, 2): 1418 case IP_VERSION(3, 1, 3): 1419 if (adev->dm.dmcub_fw_version && 1420 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1421 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59)) 1422 adev->dm.dc->debug.sanity_checks = true; 1423 break; 1424 case IP_VERSION(3, 1, 4): 1425 if (adev->dm.dmcub_fw_version && 1426 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1427 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16)) 1428 adev->dm.dc->debug.sanity_checks = true; 1429 break; 1430 default: 1431 break; 1432 } 1433 1434 return 0; 1435 } 1436 1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1438 { 1439 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1440 enum dmub_status status; 1441 bool init; 1442 int r; 1443 1444 if (!dmub_srv) { 1445 /* DMUB isn't supported on the ASIC. */ 1446 return; 1447 } 1448 1449 status = dmub_srv_is_hw_init(dmub_srv, &init); 1450 if (status != DMUB_STATUS_OK) 1451 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status); 1452 1453 if (status == DMUB_STATUS_OK && init) { 1454 /* Wait for firmware load to finish. */ 1455 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1456 if (status != DMUB_STATUS_OK) 1457 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1458 } else { 1459 /* Perform the full hardware initialization. */ 1460 r = dm_dmub_hw_init(adev); 1461 if (r) 1462 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 1463 } 1464 } 1465 1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1467 { 1468 u64 pt_base; 1469 u32 logical_addr_low; 1470 u32 logical_addr_high; 1471 u32 agp_base, agp_bot, agp_top; 1472 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1473 1474 memset(pa_config, 0, sizeof(*pa_config)); 1475 1476 agp_base = 0; 1477 agp_bot = adev->gmc.agp_start >> 24; 1478 agp_top = adev->gmc.agp_end >> 24; 1479 1480 /* AGP aperture is disabled */ 1481 if (agp_bot > agp_top) { 1482 logical_addr_low = adev->gmc.fb_start >> 18; 1483 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1484 AMD_APU_IS_RENOIR | 1485 AMD_APU_IS_GREEN_SARDINE)) 1486 /* 1487 * Raven2 has a HW issue that it is unable to use the vram which 1488 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1489 * workaround that increase system aperture high address (add 1) 1490 * to get rid of the VM fault and hardware hang. 1491 */ 1492 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1493 else 1494 logical_addr_high = adev->gmc.fb_end >> 18; 1495 } else { 1496 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1497 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1498 AMD_APU_IS_RENOIR | 1499 AMD_APU_IS_GREEN_SARDINE)) 1500 /* 1501 * Raven2 has a HW issue that it is unable to use the vram which 1502 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1503 * workaround that increase system aperture high address (add 1) 1504 * to get rid of the VM fault and hardware hang. 1505 */ 1506 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1507 else 1508 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1509 } 1510 1511 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1512 1513 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1514 AMDGPU_GPU_PAGE_SHIFT); 1515 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1516 AMDGPU_GPU_PAGE_SHIFT); 1517 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1518 AMDGPU_GPU_PAGE_SHIFT); 1519 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1520 AMDGPU_GPU_PAGE_SHIFT); 1521 page_table_base.high_part = upper_32_bits(pt_base); 1522 page_table_base.low_part = lower_32_bits(pt_base); 1523 1524 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1525 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1526 1527 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1528 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1529 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1530 1531 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1532 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1533 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1534 1535 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1536 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1537 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1538 1539 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1540 1541 } 1542 1543 static void force_connector_state( 1544 struct amdgpu_dm_connector *aconnector, 1545 enum drm_connector_force force_state) 1546 { 1547 struct drm_connector *connector = &aconnector->base; 1548 1549 mutex_lock(&connector->dev->mode_config.mutex); 1550 aconnector->base.force = force_state; 1551 mutex_unlock(&connector->dev->mode_config.mutex); 1552 1553 mutex_lock(&aconnector->hpd_lock); 1554 drm_kms_helper_connector_hotplug_event(connector); 1555 mutex_unlock(&aconnector->hpd_lock); 1556 } 1557 1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1559 { 1560 struct hpd_rx_irq_offload_work *offload_work; 1561 struct amdgpu_dm_connector *aconnector; 1562 struct dc_link *dc_link; 1563 struct amdgpu_device *adev; 1564 enum dc_connection_type new_connection_type = dc_connection_none; 1565 unsigned long flags; 1566 union test_response test_response; 1567 1568 memset(&test_response, 0, sizeof(test_response)); 1569 1570 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1571 aconnector = offload_work->offload_wq->aconnector; 1572 adev = offload_work->adev; 1573 1574 if (!aconnector) { 1575 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1576 goto skip; 1577 } 1578 1579 dc_link = aconnector->dc_link; 1580 1581 mutex_lock(&aconnector->hpd_lock); 1582 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1583 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 1584 mutex_unlock(&aconnector->hpd_lock); 1585 1586 if (new_connection_type == dc_connection_none) 1587 goto skip; 1588 1589 if (amdgpu_in_reset(adev)) 1590 goto skip; 1591 1592 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1593 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1594 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1595 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1596 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1597 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1598 goto skip; 1599 } 1600 1601 mutex_lock(&adev->dm.dc_lock); 1602 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1603 dc_link_dp_handle_automated_test(dc_link); 1604 1605 if (aconnector->timing_changed) { 1606 /* force connector disconnect and reconnect */ 1607 force_connector_state(aconnector, DRM_FORCE_OFF); 1608 msleep(100); 1609 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1610 } 1611 1612 test_response.bits.ACK = 1; 1613 1614 core_link_write_dpcd( 1615 dc_link, 1616 DP_TEST_RESPONSE, 1617 &test_response.raw, 1618 sizeof(test_response)); 1619 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1620 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1621 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1622 /* offload_work->data is from handle_hpd_rx_irq-> 1623 * schedule_hpd_rx_offload_work.this is defer handle 1624 * for hpd short pulse. upon here, link status may be 1625 * changed, need get latest link status from dpcd 1626 * registers. if link status is good, skip run link 1627 * training again. 1628 */ 1629 union hpd_irq_data irq_data; 1630 1631 memset(&irq_data, 0, sizeof(irq_data)); 1632 1633 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1634 * request be added to work queue if link lost at end of dc_link_ 1635 * dp_handle_link_loss 1636 */ 1637 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1638 offload_work->offload_wq->is_handling_link_loss = false; 1639 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1640 1641 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1642 dc_link_check_link_loss_status(dc_link, &irq_data)) 1643 dc_link_dp_handle_link_loss(dc_link); 1644 } 1645 mutex_unlock(&adev->dm.dc_lock); 1646 1647 skip: 1648 kfree(offload_work); 1649 1650 } 1651 1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev) 1653 { 1654 struct dc *dc = adev->dm.dc; 1655 int max_caps = dc->caps.max_links; 1656 int i = 0; 1657 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1658 1659 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1660 1661 if (!hpd_rx_offload_wq) 1662 return NULL; 1663 1664 1665 for (i = 0; i < max_caps; i++) { 1666 hpd_rx_offload_wq[i].wq = 1667 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1668 1669 if (hpd_rx_offload_wq[i].wq == NULL) { 1670 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!"); 1671 goto out_err; 1672 } 1673 1674 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1675 } 1676 1677 return hpd_rx_offload_wq; 1678 1679 out_err: 1680 for (i = 0; i < max_caps; i++) { 1681 if (hpd_rx_offload_wq[i].wq) 1682 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1683 } 1684 kfree(hpd_rx_offload_wq); 1685 return NULL; 1686 } 1687 1688 struct amdgpu_stutter_quirk { 1689 u16 chip_vendor; 1690 u16 chip_device; 1691 u16 subsys_vendor; 1692 u16 subsys_device; 1693 u8 revision; 1694 }; 1695 1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1697 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1698 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1699 { 0, 0, 0, 0, 0 }, 1700 }; 1701 1702 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1703 { 1704 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1705 1706 while (p && p->chip_device != 0) { 1707 if (pdev->vendor == p->chip_vendor && 1708 pdev->device == p->chip_device && 1709 pdev->subsystem_vendor == p->subsys_vendor && 1710 pdev->subsystem_device == p->subsys_device && 1711 pdev->revision == p->revision) { 1712 return true; 1713 } 1714 ++p; 1715 } 1716 return false; 1717 } 1718 1719 1720 void* 1721 dm_allocate_gpu_mem( 1722 struct amdgpu_device *adev, 1723 enum dc_gpu_mem_alloc_type type, 1724 size_t size, 1725 long long *addr) 1726 { 1727 struct dal_allocation *da; 1728 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ? 1729 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM; 1730 int ret; 1731 1732 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL); 1733 if (!da) 1734 return NULL; 1735 1736 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 1737 domain, &da->bo, 1738 &da->gpu_addr, &da->cpu_ptr); 1739 1740 *addr = da->gpu_addr; 1741 1742 if (ret) { 1743 kfree(da); 1744 return NULL; 1745 } 1746 1747 /* add da to list in dm */ 1748 list_add(&da->list, &adev->dm.da_list); 1749 1750 return da->cpu_ptr; 1751 } 1752 1753 void 1754 dm_free_gpu_mem( 1755 struct amdgpu_device *adev, 1756 enum dc_gpu_mem_alloc_type type, 1757 void *pvMem) 1758 { 1759 struct dal_allocation *da; 1760 1761 /* walk the da list in DM */ 1762 list_for_each_entry(da, &adev->dm.da_list, list) { 1763 if (pvMem == da->cpu_ptr) { 1764 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 1765 list_del(&da->list); 1766 kfree(da); 1767 break; 1768 } 1769 } 1770 1771 } 1772 1773 static enum dmub_status 1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev, 1775 enum dmub_gpint_command command_code, 1776 uint16_t param, 1777 uint32_t timeout_us) 1778 { 1779 union dmub_gpint_data_register reg, test; 1780 uint32_t i; 1781 1782 /* Assume that VBIOS DMUB is ready to take commands */ 1783 1784 reg.bits.status = 1; 1785 reg.bits.command_code = command_code; 1786 reg.bits.param = param; 1787 1788 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all); 1789 1790 for (i = 0; i < timeout_us; ++i) { 1791 udelay(1); 1792 1793 /* Check if our GPINT got acked */ 1794 reg.bits.status = 0; 1795 test = (union dmub_gpint_data_register) 1796 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8); 1797 1798 if (test.all == reg.all) 1799 return DMUB_STATUS_OK; 1800 } 1801 1802 return DMUB_STATUS_TIMEOUT; 1803 } 1804 1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev) 1806 { 1807 void *bb; 1808 long long addr; 1809 unsigned int bb_size; 1810 int i = 0; 1811 uint16_t chunk; 1812 enum dmub_gpint_command send_addrs[] = { 1813 DMUB_GPINT__SET_BB_ADDR_WORD0, 1814 DMUB_GPINT__SET_BB_ADDR_WORD1, 1815 DMUB_GPINT__SET_BB_ADDR_WORD2, 1816 DMUB_GPINT__SET_BB_ADDR_WORD3, 1817 }; 1818 enum dmub_status ret; 1819 1820 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1821 case IP_VERSION(4, 0, 1): 1822 bb_size = sizeof(struct dml2_soc_bb); 1823 break; 1824 default: 1825 return NULL; 1826 } 1827 1828 bb = dm_allocate_gpu_mem(adev, 1829 DC_MEM_ALLOC_TYPE_GART, 1830 bb_size, 1831 &addr); 1832 if (!bb) 1833 return NULL; 1834 1835 for (i = 0; i < 4; i++) { 1836 /* Extract 16-bit chunk */ 1837 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF; 1838 /* Send the chunk */ 1839 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000); 1840 if (ret != DMUB_STATUS_OK) 1841 goto free_bb; 1842 } 1843 1844 /* Now ask DMUB to copy the bb */ 1845 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000); 1846 if (ret != DMUB_STATUS_OK) 1847 goto free_bb; 1848 1849 return bb; 1850 1851 free_bb: 1852 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb); 1853 return NULL; 1854 1855 } 1856 1857 static enum dmub_ips_disable_type dm_get_default_ips_mode( 1858 struct amdgpu_device *adev) 1859 { 1860 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE; 1861 1862 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1863 case IP_VERSION(3, 5, 0): 1864 case IP_VERSION(3, 6, 0): 1865 case IP_VERSION(3, 5, 1): 1866 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1867 break; 1868 default: 1869 /* ASICs older than DCN35 do not have IPSs */ 1870 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0)) 1871 ret = DMUB_IPS_DISABLE_ALL; 1872 break; 1873 } 1874 1875 return ret; 1876 } 1877 1878 static int amdgpu_dm_init(struct amdgpu_device *adev) 1879 { 1880 struct dc_init_data init_data; 1881 struct dc_callback_init init_params; 1882 int r; 1883 1884 adev->dm.ddev = adev_to_drm(adev); 1885 adev->dm.adev = adev; 1886 1887 /* Zero all the fields */ 1888 memset(&init_data, 0, sizeof(init_data)); 1889 memset(&init_params, 0, sizeof(init_params)); 1890 1891 mutex_init(&adev->dm.dpia_aux_lock); 1892 mutex_init(&adev->dm.dc_lock); 1893 mutex_init(&adev->dm.audio_lock); 1894 1895 if (amdgpu_dm_irq_init(adev)) { 1896 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n"); 1897 goto error; 1898 } 1899 1900 init_data.asic_id.chip_family = adev->family; 1901 1902 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1903 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1904 init_data.asic_id.chip_id = adev->pdev->device; 1905 1906 init_data.asic_id.vram_width = adev->gmc.vram_width; 1907 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1908 init_data.asic_id.atombios_base_address = 1909 adev->mode_info.atom_context->bios; 1910 1911 init_data.driver = adev; 1912 1913 /* cgs_device was created in dm_sw_init() */ 1914 init_data.cgs_device = adev->dm.cgs_device; 1915 1916 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1917 1918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1919 case IP_VERSION(2, 1, 0): 1920 switch (adev->dm.dmcub_fw_version) { 1921 case 0: /* development */ 1922 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1923 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1924 init_data.flags.disable_dmcu = false; 1925 break; 1926 default: 1927 init_data.flags.disable_dmcu = true; 1928 } 1929 break; 1930 case IP_VERSION(2, 0, 3): 1931 init_data.flags.disable_dmcu = true; 1932 break; 1933 default: 1934 break; 1935 } 1936 1937 /* APU support S/G display by default except: 1938 * ASICs before Carrizo, 1939 * RAVEN1 (Users reported stability issue) 1940 */ 1941 1942 if (adev->asic_type < CHIP_CARRIZO) { 1943 init_data.flags.gpu_vm_support = false; 1944 } else if (adev->asic_type == CHIP_RAVEN) { 1945 if (adev->apu_flags & AMD_APU_IS_RAVEN) 1946 init_data.flags.gpu_vm_support = false; 1947 else 1948 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0); 1949 } else { 1950 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3)) 1951 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1); 1952 else 1953 init_data.flags.gpu_vm_support = 1954 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU); 1955 } 1956 1957 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support; 1958 1959 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1960 init_data.flags.fbc_support = true; 1961 1962 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1963 init_data.flags.multi_mon_pp_mclk_switch = true; 1964 1965 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1966 init_data.flags.disable_fractional_pwm = true; 1967 1968 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1969 init_data.flags.edp_no_power_sequencing = true; 1970 1971 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1972 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1973 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1974 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1975 1976 init_data.flags.seamless_boot_edp_requested = false; 1977 1978 if (amdgpu_device_seamless_boot_supported(adev)) { 1979 init_data.flags.seamless_boot_edp_requested = true; 1980 init_data.flags.allow_seamless_boot_optimization = true; 1981 drm_dbg(adev->dm.ddev, "Seamless boot requested\n"); 1982 } 1983 1984 init_data.flags.enable_mipi_converter_optimization = true; 1985 1986 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1987 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1988 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0]; 1989 1990 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS) 1991 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL; 1992 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC) 1993 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC; 1994 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC) 1995 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1996 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE) 1997 init_data.flags.disable_ips = DMUB_IPS_ENABLE; 1998 else 1999 init_data.flags.disable_ips = dm_get_default_ips_mode(adev); 2000 2001 init_data.flags.disable_ips_in_vpb = 0; 2002 2003 /* Enable DWB for tested platforms only */ 2004 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) 2005 init_data.num_virtual_links = 1; 2006 2007 retrieve_dmi_info(&adev->dm); 2008 if (adev->dm.edp0_on_dp1_quirk) 2009 init_data.flags.support_edp0_on_dp1 = true; 2010 2011 if (adev->dm.bb_from_dmub) 2012 init_data.bb_from_dmub = adev->dm.bb_from_dmub; 2013 else 2014 init_data.bb_from_dmub = NULL; 2015 2016 /* Display Core create. */ 2017 adev->dm.dc = dc_create(&init_data); 2018 2019 if (adev->dm.dc) { 2020 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER, 2021 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 2022 } else { 2023 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER); 2024 goto error; 2025 } 2026 2027 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 2028 adev->dm.dc->debug.force_single_disp_pipe_split = false; 2029 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 2030 } 2031 2032 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 2033 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 2034 if (dm_should_disable_stutter(adev->pdev)) 2035 adev->dm.dc->debug.disable_stutter = true; 2036 2037 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 2038 adev->dm.dc->debug.disable_stutter = true; 2039 2040 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 2041 adev->dm.dc->debug.disable_dsc = true; 2042 2043 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 2044 adev->dm.dc->debug.disable_clock_gate = true; 2045 2046 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 2047 adev->dm.dc->debug.force_subvp_mclk_switch = true; 2048 2049 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) { 2050 adev->dm.dc->debug.force_disable_subvp = true; 2051 adev->dm.dc->debug.fams2_config.bits.enable = false; 2052 } 2053 2054 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) { 2055 adev->dm.dc->debug.using_dml2 = true; 2056 adev->dm.dc->debug.using_dml21 = true; 2057 } 2058 2059 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE) 2060 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true; 2061 2062 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK) 2063 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true; 2064 2065 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT) 2066 adev->dm.dc->debug.skip_detection_link_training = true; 2067 2068 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 2069 2070 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 2071 adev->dm.dc->debug.ignore_cable_id = true; 2072 2073 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 2074 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n"); 2075 2076 r = dm_dmub_hw_init(adev); 2077 if (r) { 2078 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 2079 goto error; 2080 } 2081 2082 dc_hardware_init(adev->dm.dc); 2083 2084 adev->dm.restore_backlight = true; 2085 2086 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev); 2087 if (!adev->dm.hpd_rx_offload_wq) { 2088 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n"); 2089 goto error; 2090 } 2091 2092 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 2093 struct dc_phy_addr_space_config pa_config; 2094 2095 mmhub_read_system_context(adev, &pa_config); 2096 2097 // Call the DC init_memory func 2098 dc_setup_system_context(adev->dm.dc, &pa_config); 2099 } 2100 2101 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 2102 if (!adev->dm.freesync_module) { 2103 drm_err(adev_to_drm(adev), 2104 "failed to initialize freesync_module.\n"); 2105 } else 2106 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n", 2107 adev->dm.freesync_module); 2108 2109 amdgpu_dm_init_color_mod(); 2110 2111 if (adev->dm.dc->caps.max_links > 0) { 2112 adev->dm.vblank_control_workqueue = 2113 create_singlethread_workqueue("dm_vblank_control_workqueue"); 2114 if (!adev->dm.vblank_control_workqueue) 2115 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n"); 2116 } 2117 2118 if (adev->dm.dc->caps.ips_support && 2119 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL) 2120 adev->dm.idle_workqueue = idle_create_workqueue(adev); 2121 2122 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 2123 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 2124 2125 if (!adev->dm.hdcp_workqueue) 2126 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n"); 2127 else 2128 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 2129 2130 dc_init_callbacks(adev->dm.dc, &init_params); 2131 } 2132 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2133 init_completion(&adev->dm.dmub_aux_transfer_done); 2134 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 2135 if (!adev->dm.dmub_notify) { 2136 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify"); 2137 goto error; 2138 } 2139 2140 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 2141 if (!adev->dm.delayed_hpd_wq) { 2142 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n"); 2143 goto error; 2144 } 2145 2146 amdgpu_dm_outbox_init(adev); 2147 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 2148 dmub_aux_setconfig_callback, false)) { 2149 drm_err(adev_to_drm(adev), "fail to register dmub aux callback"); 2150 goto error; 2151 } 2152 2153 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++) 2154 init_completion(&adev->dm.fused_io[i].replied); 2155 2156 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO, 2157 dmub_aux_fused_io_callback, false)) { 2158 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback"); 2159 goto error; 2160 } 2161 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 2162 * It is expected that DMUB will resend any pending notifications at this point. Note 2163 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 2164 * align legacy interface initialization sequence. Connection status will be proactivly 2165 * detected once in the amdgpu_dm_initialize_drm_device. 2166 */ 2167 dc_enable_dmub_outbox(adev->dm.dc); 2168 2169 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 2170 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 2171 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 2172 } 2173 2174 if (amdgpu_dm_initialize_drm_device(adev)) { 2175 drm_err(adev_to_drm(adev), 2176 "failed to initialize sw for display support.\n"); 2177 goto error; 2178 } 2179 2180 /* create fake encoders for MST */ 2181 dm_dp_create_fake_mst_encoders(adev); 2182 2183 /* TODO: Add_display_info? */ 2184 2185 /* TODO use dynamic cursor width */ 2186 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 2187 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 2188 2189 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 2190 drm_err(adev_to_drm(adev), 2191 "failed to initialize vblank for display support.\n"); 2192 goto error; 2193 } 2194 2195 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2196 amdgpu_dm_crtc_secure_display_create_contexts(adev); 2197 if (!adev->dm.secure_display_ctx.crtc_ctx) 2198 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n"); 2199 2200 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1)) 2201 adev->dm.secure_display_ctx.support_mul_roi = true; 2202 2203 #endif 2204 2205 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n"); 2206 2207 return 0; 2208 error: 2209 amdgpu_dm_fini(adev); 2210 2211 return -EINVAL; 2212 } 2213 2214 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block) 2215 { 2216 struct amdgpu_device *adev = ip_block->adev; 2217 2218 amdgpu_dm_audio_fini(adev); 2219 2220 return 0; 2221 } 2222 2223 static void amdgpu_dm_fini(struct amdgpu_device *adev) 2224 { 2225 int i; 2226 2227 if (adev->dm.vblank_control_workqueue) { 2228 destroy_workqueue(adev->dm.vblank_control_workqueue); 2229 adev->dm.vblank_control_workqueue = NULL; 2230 } 2231 2232 if (adev->dm.idle_workqueue) { 2233 if (adev->dm.idle_workqueue->running) { 2234 adev->dm.idle_workqueue->enable = false; 2235 flush_work(&adev->dm.idle_workqueue->work); 2236 } 2237 2238 kfree(adev->dm.idle_workqueue); 2239 adev->dm.idle_workqueue = NULL; 2240 } 2241 2242 amdgpu_dm_destroy_drm_device(&adev->dm); 2243 2244 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2245 if (adev->dm.secure_display_ctx.crtc_ctx) { 2246 for (i = 0; i < adev->mode_info.num_crtc; i++) { 2247 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) { 2248 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work); 2249 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work); 2250 } 2251 } 2252 kfree(adev->dm.secure_display_ctx.crtc_ctx); 2253 adev->dm.secure_display_ctx.crtc_ctx = NULL; 2254 } 2255 #endif 2256 if (adev->dm.hdcp_workqueue) { 2257 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 2258 adev->dm.hdcp_workqueue = NULL; 2259 } 2260 2261 if (adev->dm.dc) { 2262 dc_deinit_callbacks(adev->dm.dc); 2263 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 2264 if (dc_enable_dmub_notifications(adev->dm.dc)) { 2265 kfree(adev->dm.dmub_notify); 2266 adev->dm.dmub_notify = NULL; 2267 destroy_workqueue(adev->dm.delayed_hpd_wq); 2268 adev->dm.delayed_hpd_wq = NULL; 2269 } 2270 } 2271 2272 if (adev->dm.dmub_bo) 2273 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 2274 &adev->dm.dmub_bo_gpu_addr, 2275 &adev->dm.dmub_bo_cpu_addr); 2276 2277 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) { 2278 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 2279 if (adev->dm.hpd_rx_offload_wq[i].wq) { 2280 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 2281 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 2282 } 2283 } 2284 2285 kfree(adev->dm.hpd_rx_offload_wq); 2286 adev->dm.hpd_rx_offload_wq = NULL; 2287 } 2288 2289 /* DC Destroy TODO: Replace destroy DAL */ 2290 if (adev->dm.dc) 2291 dc_destroy(&adev->dm.dc); 2292 /* 2293 * TODO: pageflip, vlank interrupt 2294 * 2295 * amdgpu_dm_irq_fini(adev); 2296 */ 2297 2298 if (adev->dm.cgs_device) { 2299 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 2300 adev->dm.cgs_device = NULL; 2301 } 2302 if (adev->dm.freesync_module) { 2303 mod_freesync_destroy(adev->dm.freesync_module); 2304 adev->dm.freesync_module = NULL; 2305 } 2306 2307 mutex_destroy(&adev->dm.audio_lock); 2308 mutex_destroy(&adev->dm.dc_lock); 2309 mutex_destroy(&adev->dm.dpia_aux_lock); 2310 } 2311 2312 static int load_dmcu_fw(struct amdgpu_device *adev) 2313 { 2314 const char *fw_name_dmcu = NULL; 2315 int r; 2316 const struct dmcu_firmware_header_v1_0 *hdr; 2317 2318 switch (adev->asic_type) { 2319 #if defined(CONFIG_DRM_AMD_DC_SI) 2320 case CHIP_TAHITI: 2321 case CHIP_PITCAIRN: 2322 case CHIP_VERDE: 2323 case CHIP_OLAND: 2324 #endif 2325 case CHIP_BONAIRE: 2326 case CHIP_HAWAII: 2327 case CHIP_KAVERI: 2328 case CHIP_KABINI: 2329 case CHIP_MULLINS: 2330 case CHIP_TONGA: 2331 case CHIP_FIJI: 2332 case CHIP_CARRIZO: 2333 case CHIP_STONEY: 2334 case CHIP_POLARIS11: 2335 case CHIP_POLARIS10: 2336 case CHIP_POLARIS12: 2337 case CHIP_VEGAM: 2338 case CHIP_VEGA10: 2339 case CHIP_VEGA12: 2340 case CHIP_VEGA20: 2341 return 0; 2342 case CHIP_NAVI12: 2343 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 2344 break; 2345 case CHIP_RAVEN: 2346 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 2347 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2348 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 2349 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2350 else 2351 return 0; 2352 break; 2353 default: 2354 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2355 case IP_VERSION(2, 0, 2): 2356 case IP_VERSION(2, 0, 3): 2357 case IP_VERSION(2, 0, 0): 2358 case IP_VERSION(2, 1, 0): 2359 case IP_VERSION(3, 0, 0): 2360 case IP_VERSION(3, 0, 2): 2361 case IP_VERSION(3, 0, 3): 2362 case IP_VERSION(3, 0, 1): 2363 case IP_VERSION(3, 1, 2): 2364 case IP_VERSION(3, 1, 3): 2365 case IP_VERSION(3, 1, 4): 2366 case IP_VERSION(3, 1, 5): 2367 case IP_VERSION(3, 1, 6): 2368 case IP_VERSION(3, 2, 0): 2369 case IP_VERSION(3, 2, 1): 2370 case IP_VERSION(3, 5, 0): 2371 case IP_VERSION(3, 5, 1): 2372 case IP_VERSION(3, 6, 0): 2373 case IP_VERSION(4, 0, 1): 2374 return 0; 2375 default: 2376 break; 2377 } 2378 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type); 2379 return -EINVAL; 2380 } 2381 2382 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2383 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2384 return 0; 2385 } 2386 2387 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED, 2388 "%s", fw_name_dmcu); 2389 if (r == -ENODEV) { 2390 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2391 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2392 adev->dm.fw_dmcu = NULL; 2393 return 0; 2394 } 2395 if (r) { 2396 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n", 2397 fw_name_dmcu); 2398 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2399 return r; 2400 } 2401 2402 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2403 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2404 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2405 adev->firmware.fw_size += 2406 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2407 2408 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2409 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2410 adev->firmware.fw_size += 2411 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2412 2413 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2414 2415 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2416 2417 return 0; 2418 } 2419 2420 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2421 { 2422 struct amdgpu_device *adev = ctx; 2423 2424 return dm_read_reg(adev->dm.dc->ctx, address); 2425 } 2426 2427 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2428 uint32_t value) 2429 { 2430 struct amdgpu_device *adev = ctx; 2431 2432 return dm_write_reg(adev->dm.dc->ctx, address, value); 2433 } 2434 2435 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2436 { 2437 struct dmub_srv_create_params create_params; 2438 struct dmub_srv_region_params region_params; 2439 struct dmub_srv_region_info region_info; 2440 struct dmub_srv_memory_params memory_params; 2441 struct dmub_srv_fb_info *fb_info; 2442 struct dmub_srv *dmub_srv; 2443 const struct dmcub_firmware_header_v1_0 *hdr; 2444 enum dmub_asic dmub_asic; 2445 enum dmub_status status; 2446 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = { 2447 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST 2448 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK 2449 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA 2450 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS 2451 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX 2452 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF 2453 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE 2454 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM 2455 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM 2456 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE 2457 }; 2458 int r; 2459 2460 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2461 case IP_VERSION(2, 1, 0): 2462 dmub_asic = DMUB_ASIC_DCN21; 2463 break; 2464 case IP_VERSION(3, 0, 0): 2465 dmub_asic = DMUB_ASIC_DCN30; 2466 break; 2467 case IP_VERSION(3, 0, 1): 2468 dmub_asic = DMUB_ASIC_DCN301; 2469 break; 2470 case IP_VERSION(3, 0, 2): 2471 dmub_asic = DMUB_ASIC_DCN302; 2472 break; 2473 case IP_VERSION(3, 0, 3): 2474 dmub_asic = DMUB_ASIC_DCN303; 2475 break; 2476 case IP_VERSION(3, 1, 2): 2477 case IP_VERSION(3, 1, 3): 2478 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2479 break; 2480 case IP_VERSION(3, 1, 4): 2481 dmub_asic = DMUB_ASIC_DCN314; 2482 break; 2483 case IP_VERSION(3, 1, 5): 2484 dmub_asic = DMUB_ASIC_DCN315; 2485 break; 2486 case IP_VERSION(3, 1, 6): 2487 dmub_asic = DMUB_ASIC_DCN316; 2488 break; 2489 case IP_VERSION(3, 2, 0): 2490 dmub_asic = DMUB_ASIC_DCN32; 2491 break; 2492 case IP_VERSION(3, 2, 1): 2493 dmub_asic = DMUB_ASIC_DCN321; 2494 break; 2495 case IP_VERSION(3, 5, 0): 2496 case IP_VERSION(3, 5, 1): 2497 dmub_asic = DMUB_ASIC_DCN35; 2498 break; 2499 case IP_VERSION(3, 6, 0): 2500 dmub_asic = DMUB_ASIC_DCN36; 2501 break; 2502 case IP_VERSION(4, 0, 1): 2503 dmub_asic = DMUB_ASIC_DCN401; 2504 break; 2505 2506 default: 2507 /* ASIC doesn't support DMUB. */ 2508 return 0; 2509 } 2510 2511 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2512 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2513 2514 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2515 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2516 AMDGPU_UCODE_ID_DMCUB; 2517 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2518 adev->dm.dmub_fw; 2519 adev->firmware.fw_size += 2520 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2521 2522 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n", 2523 adev->dm.dmcub_fw_version); 2524 } 2525 2526 2527 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2528 dmub_srv = adev->dm.dmub_srv; 2529 2530 if (!dmub_srv) { 2531 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n"); 2532 return -ENOMEM; 2533 } 2534 2535 memset(&create_params, 0, sizeof(create_params)); 2536 create_params.user_ctx = adev; 2537 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2538 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2539 create_params.asic = dmub_asic; 2540 2541 /* Create the DMUB service. */ 2542 status = dmub_srv_create(dmub_srv, &create_params); 2543 if (status != DMUB_STATUS_OK) { 2544 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status); 2545 return -EINVAL; 2546 } 2547 2548 /* Calculate the size of all the regions for the DMUB service. */ 2549 memset(®ion_params, 0, sizeof(region_params)); 2550 2551 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2552 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2553 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2554 region_params.vbios_size = adev->bios_size; 2555 region_params.fw_bss_data = region_params.bss_data_size ? 2556 adev->dm.dmub_fw->data + 2557 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2558 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2559 region_params.fw_inst_const = 2560 adev->dm.dmub_fw->data + 2561 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2562 PSP_HEADER_BYTES; 2563 region_params.window_memory_type = window_memory_type; 2564 2565 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2566 ®ion_info); 2567 2568 if (status != DMUB_STATUS_OK) { 2569 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status); 2570 return -EINVAL; 2571 } 2572 2573 /* 2574 * Allocate a framebuffer based on the total size of all the regions. 2575 * TODO: Move this into GART. 2576 */ 2577 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2578 AMDGPU_GEM_DOMAIN_VRAM | 2579 AMDGPU_GEM_DOMAIN_GTT, 2580 &adev->dm.dmub_bo, 2581 &adev->dm.dmub_bo_gpu_addr, 2582 &adev->dm.dmub_bo_cpu_addr); 2583 if (r) 2584 return r; 2585 2586 /* Rebase the regions on the framebuffer address. */ 2587 memset(&memory_params, 0, sizeof(memory_params)); 2588 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2589 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2590 memory_params.region_info = ®ion_info; 2591 memory_params.window_memory_type = window_memory_type; 2592 2593 adev->dm.dmub_fb_info = 2594 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2595 fb_info = adev->dm.dmub_fb_info; 2596 2597 if (!fb_info) { 2598 drm_err(adev_to_drm(adev), 2599 "Failed to allocate framebuffer info for DMUB service!\n"); 2600 return -ENOMEM; 2601 } 2602 2603 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2604 if (status != DMUB_STATUS_OK) { 2605 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status); 2606 return -EINVAL; 2607 } 2608 2609 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev); 2610 2611 return 0; 2612 } 2613 2614 static int dm_sw_init(struct amdgpu_ip_block *ip_block) 2615 { 2616 struct amdgpu_device *adev = ip_block->adev; 2617 int r; 2618 2619 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 2620 2621 if (!adev->dm.cgs_device) { 2622 drm_err(adev_to_drm(adev), "failed to create cgs device.\n"); 2623 return -EINVAL; 2624 } 2625 2626 /* Moved from dm init since we need to use allocations for storing bounding box data */ 2627 INIT_LIST_HEAD(&adev->dm.da_list); 2628 2629 r = dm_dmub_sw_init(adev); 2630 if (r) 2631 return r; 2632 2633 return load_dmcu_fw(adev); 2634 } 2635 2636 static int dm_sw_fini(struct amdgpu_ip_block *ip_block) 2637 { 2638 struct amdgpu_device *adev = ip_block->adev; 2639 struct dal_allocation *da; 2640 2641 list_for_each_entry(da, &adev->dm.da_list, list) { 2642 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) { 2643 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 2644 list_del(&da->list); 2645 kfree(da); 2646 adev->dm.bb_from_dmub = NULL; 2647 break; 2648 } 2649 } 2650 2651 2652 kfree(adev->dm.dmub_fb_info); 2653 adev->dm.dmub_fb_info = NULL; 2654 2655 if (adev->dm.dmub_srv) { 2656 dmub_srv_destroy(adev->dm.dmub_srv); 2657 kfree(adev->dm.dmub_srv); 2658 adev->dm.dmub_srv = NULL; 2659 } 2660 2661 amdgpu_ucode_release(&adev->dm.dmub_fw); 2662 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2663 2664 return 0; 2665 } 2666 2667 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2668 { 2669 struct amdgpu_dm_connector *aconnector; 2670 struct drm_connector *connector; 2671 struct drm_connector_list_iter iter; 2672 int ret = 0; 2673 2674 drm_connector_list_iter_begin(dev, &iter); 2675 drm_for_each_connector_iter(connector, &iter) { 2676 2677 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2678 continue; 2679 2680 aconnector = to_amdgpu_dm_connector(connector); 2681 if (aconnector->dc_link->type == dc_connection_mst_branch && 2682 aconnector->mst_mgr.aux) { 2683 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n", 2684 aconnector, 2685 aconnector->base.base.id); 2686 2687 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2688 if (ret < 0) { 2689 drm_err(dev, "DM_MST: Failed to start MST\n"); 2690 aconnector->dc_link->type = 2691 dc_connection_single; 2692 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2693 aconnector->dc_link); 2694 break; 2695 } 2696 } 2697 } 2698 drm_connector_list_iter_end(&iter); 2699 2700 return ret; 2701 } 2702 2703 static int dm_late_init(struct amdgpu_ip_block *ip_block) 2704 { 2705 struct amdgpu_device *adev = ip_block->adev; 2706 2707 struct dmcu_iram_parameters params; 2708 unsigned int linear_lut[16]; 2709 int i; 2710 struct dmcu *dmcu = NULL; 2711 2712 dmcu = adev->dm.dc->res_pool->dmcu; 2713 2714 for (i = 0; i < 16; i++) 2715 linear_lut[i] = 0xFFFF * i / 15; 2716 2717 params.set = 0; 2718 params.backlight_ramping_override = false; 2719 params.backlight_ramping_start = 0xCCCC; 2720 params.backlight_ramping_reduction = 0xCCCCCCCC; 2721 params.backlight_lut_array_size = 16; 2722 params.backlight_lut_array = linear_lut; 2723 2724 /* Min backlight level after ABM reduction, Don't allow below 1% 2725 * 0xFFFF x 0.01 = 0x28F 2726 */ 2727 params.min_abm_backlight = 0x28F; 2728 /* In the case where abm is implemented on dmcub, 2729 * dmcu object will be null. 2730 * ABM 2.4 and up are implemented on dmcub. 2731 */ 2732 if (dmcu) { 2733 if (!dmcu_load_iram(dmcu, params)) 2734 return -EINVAL; 2735 } else if (adev->dm.dc->ctx->dmub_srv) { 2736 struct dc_link *edp_links[MAX_NUM_EDP]; 2737 int edp_num; 2738 2739 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2740 for (i = 0; i < edp_num; i++) { 2741 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2742 return -EINVAL; 2743 } 2744 } 2745 2746 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2747 } 2748 2749 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2750 { 2751 u8 buf[UUID_SIZE]; 2752 guid_t guid; 2753 int ret; 2754 2755 mutex_lock(&mgr->lock); 2756 if (!mgr->mst_primary) 2757 goto out_fail; 2758 2759 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2760 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2761 goto out_fail; 2762 } 2763 2764 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2765 DP_MST_EN | 2766 DP_UP_REQ_EN | 2767 DP_UPSTREAM_IS_SRC); 2768 if (ret < 0) { 2769 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2770 goto out_fail; 2771 } 2772 2773 /* Some hubs forget their guids after they resume */ 2774 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf)); 2775 if (ret != sizeof(buf)) { 2776 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2777 goto out_fail; 2778 } 2779 2780 import_guid(&guid, buf); 2781 2782 if (guid_is_null(&guid)) { 2783 guid_gen(&guid); 2784 export_guid(buf, &guid); 2785 2786 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf)); 2787 2788 if (ret != sizeof(buf)) { 2789 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2790 goto out_fail; 2791 } 2792 } 2793 2794 guid_copy(&mgr->mst_primary->guid, &guid); 2795 2796 out_fail: 2797 mutex_unlock(&mgr->lock); 2798 } 2799 2800 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector) 2801 { 2802 struct cec_notifier *n = aconnector->notifier; 2803 2804 if (!n) 2805 return; 2806 2807 cec_notifier_phys_addr_invalidate(n); 2808 } 2809 2810 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector) 2811 { 2812 struct drm_connector *connector = &aconnector->base; 2813 struct cec_notifier *n = aconnector->notifier; 2814 2815 if (!n) 2816 return; 2817 2818 cec_notifier_set_phys_addr(n, 2819 connector->display_info.source_physical_address); 2820 } 2821 2822 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend) 2823 { 2824 struct amdgpu_dm_connector *aconnector; 2825 struct drm_connector *connector; 2826 struct drm_connector_list_iter conn_iter; 2827 2828 drm_connector_list_iter_begin(ddev, &conn_iter); 2829 drm_for_each_connector_iter(connector, &conn_iter) { 2830 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2831 continue; 2832 2833 aconnector = to_amdgpu_dm_connector(connector); 2834 if (suspend) 2835 hdmi_cec_unset_edid(aconnector); 2836 else 2837 hdmi_cec_set_edid(aconnector); 2838 } 2839 drm_connector_list_iter_end(&conn_iter); 2840 } 2841 2842 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2843 { 2844 struct amdgpu_dm_connector *aconnector; 2845 struct drm_connector *connector; 2846 struct drm_connector_list_iter iter; 2847 struct drm_dp_mst_topology_mgr *mgr; 2848 2849 drm_connector_list_iter_begin(dev, &iter); 2850 drm_for_each_connector_iter(connector, &iter) { 2851 2852 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2853 continue; 2854 2855 aconnector = to_amdgpu_dm_connector(connector); 2856 if (aconnector->dc_link->type != dc_connection_mst_branch || 2857 aconnector->mst_root) 2858 continue; 2859 2860 mgr = &aconnector->mst_mgr; 2861 2862 if (suspend) { 2863 drm_dp_mst_topology_mgr_suspend(mgr); 2864 } else { 2865 /* if extended timeout is supported in hardware, 2866 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2867 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2868 */ 2869 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2870 if (!dp_is_lttpr_present(aconnector->dc_link)) 2871 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2872 2873 /* TODO: move resume_mst_branch_status() into drm mst resume again 2874 * once topology probing work is pulled out from mst resume into mst 2875 * resume 2nd step. mst resume 2nd step should be called after old 2876 * state getting restored (i.e. drm_atomic_helper_resume()). 2877 */ 2878 resume_mst_branch_status(mgr); 2879 } 2880 } 2881 drm_connector_list_iter_end(&iter); 2882 } 2883 2884 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2885 { 2886 int ret = 0; 2887 2888 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2889 * on window driver dc implementation. 2890 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2891 * should be passed to smu during boot up and resume from s3. 2892 * boot up: dc calculate dcn watermark clock settings within dc_create, 2893 * dcn20_resource_construct 2894 * then call pplib functions below to pass the settings to smu: 2895 * smu_set_watermarks_for_clock_ranges 2896 * smu_set_watermarks_table 2897 * navi10_set_watermarks_table 2898 * smu_write_watermarks_table 2899 * 2900 * For Renoir, clock settings of dcn watermark are also fixed values. 2901 * dc has implemented different flow for window driver: 2902 * dc_hardware_init / dc_set_power_state 2903 * dcn10_init_hw 2904 * notify_wm_ranges 2905 * set_wm_ranges 2906 * -- Linux 2907 * smu_set_watermarks_for_clock_ranges 2908 * renoir_set_watermarks_table 2909 * smu_write_watermarks_table 2910 * 2911 * For Linux, 2912 * dc_hardware_init -> amdgpu_dm_init 2913 * dc_set_power_state --> dm_resume 2914 * 2915 * therefore, this function apply to navi10/12/14 but not Renoir 2916 * * 2917 */ 2918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2919 case IP_VERSION(2, 0, 2): 2920 case IP_VERSION(2, 0, 0): 2921 break; 2922 default: 2923 return 0; 2924 } 2925 2926 ret = amdgpu_dpm_write_watermarks_table(adev); 2927 if (ret) { 2928 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n"); 2929 return ret; 2930 } 2931 2932 return 0; 2933 } 2934 2935 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev) 2936 { 2937 struct amdgpu_display_manager *dm = &adev->dm; 2938 struct amdgpu_i2c_adapter *oem_i2c; 2939 struct ddc_service *oem_ddc_service; 2940 int r; 2941 2942 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc); 2943 if (oem_ddc_service) { 2944 oem_i2c = create_i2c(oem_ddc_service, true); 2945 if (!oem_i2c) { 2946 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n"); 2947 return -ENOMEM; 2948 } 2949 2950 r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base); 2951 if (r) { 2952 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n"); 2953 kfree(oem_i2c); 2954 return r; 2955 } 2956 dm->oem_i2c = oem_i2c; 2957 } 2958 2959 return 0; 2960 } 2961 2962 /** 2963 * dm_hw_init() - Initialize DC device 2964 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2965 * 2966 * Initialize the &struct amdgpu_display_manager device. This involves calling 2967 * the initializers of each DM component, then populating the struct with them. 2968 * 2969 * Although the function implies hardware initialization, both hardware and 2970 * software are initialized here. Splitting them out to their relevant init 2971 * hooks is a future TODO item. 2972 * 2973 * Some notable things that are initialized here: 2974 * 2975 * - Display Core, both software and hardware 2976 * - DC modules that we need (freesync and color management) 2977 * - DRM software states 2978 * - Interrupt sources and handlers 2979 * - Vblank support 2980 * - Debug FS entries, if enabled 2981 */ 2982 static int dm_hw_init(struct amdgpu_ip_block *ip_block) 2983 { 2984 struct amdgpu_device *adev = ip_block->adev; 2985 int r; 2986 2987 /* Create DAL display manager */ 2988 r = amdgpu_dm_init(adev); 2989 if (r) 2990 return r; 2991 amdgpu_dm_hpd_init(adev); 2992 2993 r = dm_oem_i2c_hw_init(adev); 2994 if (r) 2995 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n"); 2996 2997 return 0; 2998 } 2999 3000 /** 3001 * dm_hw_fini() - Teardown DC device 3002 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 3003 * 3004 * Teardown components within &struct amdgpu_display_manager that require 3005 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 3006 * were loaded. Also flush IRQ workqueues and disable them. 3007 */ 3008 static int dm_hw_fini(struct amdgpu_ip_block *ip_block) 3009 { 3010 struct amdgpu_device *adev = ip_block->adev; 3011 3012 amdgpu_dm_hpd_fini(adev); 3013 3014 amdgpu_dm_irq_fini(adev); 3015 amdgpu_dm_fini(adev); 3016 return 0; 3017 } 3018 3019 3020 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 3021 struct dc_state *state, bool enable) 3022 { 3023 enum dc_irq_source irq_source; 3024 struct amdgpu_crtc *acrtc; 3025 int rc = -EBUSY; 3026 int i = 0; 3027 3028 for (i = 0; i < state->stream_count; i++) { 3029 acrtc = get_crtc_by_otg_inst( 3030 adev, state->stream_status[i].primary_otg_inst); 3031 3032 if (acrtc && state->stream_status[i].plane_count != 0) { 3033 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 3034 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 3035 if (rc) 3036 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n", 3037 enable ? "enable" : "disable"); 3038 3039 if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) { 3040 if (enable) { 3041 if (amdgpu_dm_crtc_vrr_active( 3042 to_dm_crtc_state(acrtc->base.state))) 3043 rc = amdgpu_dm_crtc_set_vupdate_irq( 3044 &acrtc->base, true); 3045 } else 3046 rc = amdgpu_dm_crtc_set_vupdate_irq( 3047 &acrtc->base, false); 3048 3049 if (rc) 3050 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", 3051 enable ? "en" : "dis"); 3052 } 3053 3054 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 3055 /* During gpu-reset we disable and then enable vblank irq, so 3056 * don't use amdgpu_irq_get/put() to avoid refcount change. 3057 */ 3058 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 3059 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 3060 } 3061 } 3062 3063 } 3064 3065 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T)) 3066 3067 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 3068 { 3069 struct dc_state *context __free(state_release) = NULL; 3070 int i; 3071 struct dc_stream_state *del_streams[MAX_PIPES]; 3072 int del_streams_count = 0; 3073 struct dc_commit_streams_params params = {}; 3074 3075 memset(del_streams, 0, sizeof(del_streams)); 3076 3077 context = dc_state_create_current_copy(dc); 3078 if (context == NULL) 3079 return DC_ERROR_UNEXPECTED; 3080 3081 /* First remove from context all streams */ 3082 for (i = 0; i < context->stream_count; i++) { 3083 struct dc_stream_state *stream = context->streams[i]; 3084 3085 del_streams[del_streams_count++] = stream; 3086 } 3087 3088 /* Remove all planes for removed streams and then remove the streams */ 3089 for (i = 0; i < del_streams_count; i++) { 3090 enum dc_status res; 3091 3092 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context)) 3093 return DC_FAIL_DETACH_SURFACES; 3094 3095 res = dc_state_remove_stream(dc, context, del_streams[i]); 3096 if (res != DC_OK) 3097 return res; 3098 } 3099 3100 params.streams = context->streams; 3101 params.stream_count = context->stream_count; 3102 3103 return dc_commit_streams(dc, ¶ms); 3104 } 3105 3106 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 3107 { 3108 int i; 3109 3110 if (dm->hpd_rx_offload_wq) { 3111 for (i = 0; i < dm->dc->caps.max_links; i++) 3112 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 3113 } 3114 } 3115 3116 static int dm_cache_state(struct amdgpu_device *adev) 3117 { 3118 int r; 3119 3120 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 3121 if (IS_ERR(adev->dm.cached_state)) { 3122 r = PTR_ERR(adev->dm.cached_state); 3123 adev->dm.cached_state = NULL; 3124 } 3125 3126 return adev->dm.cached_state ? 0 : r; 3127 } 3128 3129 static void dm_destroy_cached_state(struct amdgpu_device *adev) 3130 { 3131 struct amdgpu_display_manager *dm = &adev->dm; 3132 struct drm_device *ddev = adev_to_drm(adev); 3133 struct dm_plane_state *dm_new_plane_state; 3134 struct drm_plane_state *new_plane_state; 3135 struct dm_crtc_state *dm_new_crtc_state; 3136 struct drm_crtc_state *new_crtc_state; 3137 struct drm_plane *plane; 3138 struct drm_crtc *crtc; 3139 int i; 3140 3141 if (!dm->cached_state) 3142 return; 3143 3144 /* Force mode set in atomic commit */ 3145 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3146 new_crtc_state->active_changed = true; 3147 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3148 reset_freesync_config_for_crtc(dm_new_crtc_state); 3149 } 3150 3151 /* 3152 * atomic_check is expected to create the dc states. We need to release 3153 * them here, since they were duplicated as part of the suspend 3154 * procedure. 3155 */ 3156 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3157 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3158 if (dm_new_crtc_state->stream) { 3159 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 3160 dc_stream_release(dm_new_crtc_state->stream); 3161 dm_new_crtc_state->stream = NULL; 3162 } 3163 dm_new_crtc_state->base.color_mgmt_changed = true; 3164 } 3165 3166 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 3167 dm_new_plane_state = to_dm_plane_state(new_plane_state); 3168 if (dm_new_plane_state->dc_state) { 3169 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 3170 dc_plane_state_release(dm_new_plane_state->dc_state); 3171 dm_new_plane_state->dc_state = NULL; 3172 } 3173 } 3174 3175 drm_atomic_helper_resume(ddev, dm->cached_state); 3176 3177 dm->cached_state = NULL; 3178 } 3179 3180 static int dm_suspend(struct amdgpu_ip_block *ip_block) 3181 { 3182 struct amdgpu_device *adev = ip_block->adev; 3183 struct amdgpu_display_manager *dm = &adev->dm; 3184 3185 if (amdgpu_in_reset(adev)) { 3186 enum dc_status res; 3187 3188 mutex_lock(&dm->dc_lock); 3189 3190 dc_allow_idle_optimizations(adev->dm.dc, false); 3191 3192 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state); 3193 3194 if (dm->cached_dc_state) 3195 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 3196 3197 res = amdgpu_dm_commit_zero_streams(dm->dc); 3198 if (res != DC_OK) { 3199 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res); 3200 return -EINVAL; 3201 } 3202 3203 amdgpu_dm_irq_suspend(adev); 3204 3205 hpd_rx_irq_work_suspend(dm); 3206 3207 return 0; 3208 } 3209 3210 if (!adev->dm.cached_state) { 3211 int r = dm_cache_state(adev); 3212 3213 if (r) 3214 return r; 3215 } 3216 3217 s3_handle_hdmi_cec(adev_to_drm(adev), true); 3218 3219 s3_handle_mst(adev_to_drm(adev), true); 3220 3221 amdgpu_dm_irq_suspend(adev); 3222 3223 hpd_rx_irq_work_suspend(dm); 3224 3225 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 3226 3227 if (dm->dc->caps.ips_support && adev->in_s0ix) 3228 dc_allow_idle_optimizations(dm->dc, true); 3229 3230 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3); 3231 3232 return 0; 3233 } 3234 3235 struct drm_connector * 3236 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 3237 struct drm_crtc *crtc) 3238 { 3239 u32 i; 3240 struct drm_connector_state *new_con_state; 3241 struct drm_connector *connector; 3242 struct drm_crtc *crtc_from_state; 3243 3244 for_each_new_connector_in_state(state, connector, new_con_state, i) { 3245 crtc_from_state = new_con_state->crtc; 3246 3247 if (crtc_from_state == crtc) 3248 return connector; 3249 } 3250 3251 return NULL; 3252 } 3253 3254 static void emulated_link_detect(struct dc_link *link) 3255 { 3256 struct dc_sink_init_data sink_init_data = { 0 }; 3257 struct display_sink_capability sink_caps = { 0 }; 3258 enum dc_edid_status edid_status; 3259 struct dc_context *dc_ctx = link->ctx; 3260 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context); 3261 struct dc_sink *sink = NULL; 3262 struct dc_sink *prev_sink = NULL; 3263 3264 link->type = dc_connection_none; 3265 prev_sink = link->local_sink; 3266 3267 if (prev_sink) 3268 dc_sink_release(prev_sink); 3269 3270 switch (link->connector_signal) { 3271 case SIGNAL_TYPE_HDMI_TYPE_A: { 3272 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3273 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 3274 break; 3275 } 3276 3277 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 3278 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3279 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 3280 break; 3281 } 3282 3283 case SIGNAL_TYPE_DVI_DUAL_LINK: { 3284 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3285 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 3286 break; 3287 } 3288 3289 case SIGNAL_TYPE_LVDS: { 3290 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3291 sink_caps.signal = SIGNAL_TYPE_LVDS; 3292 break; 3293 } 3294 3295 case SIGNAL_TYPE_EDP: { 3296 sink_caps.transaction_type = 3297 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3298 sink_caps.signal = SIGNAL_TYPE_EDP; 3299 break; 3300 } 3301 3302 case SIGNAL_TYPE_DISPLAY_PORT: { 3303 sink_caps.transaction_type = 3304 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3305 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 3306 break; 3307 } 3308 3309 default: 3310 drm_err(dev, "Invalid connector type! signal:%d\n", 3311 link->connector_signal); 3312 return; 3313 } 3314 3315 sink_init_data.link = link; 3316 sink_init_data.sink_signal = sink_caps.signal; 3317 3318 sink = dc_sink_create(&sink_init_data); 3319 if (!sink) { 3320 drm_err(dev, "Failed to create sink!\n"); 3321 return; 3322 } 3323 3324 /* dc_sink_create returns a new reference */ 3325 link->local_sink = sink; 3326 3327 edid_status = dm_helpers_read_local_edid( 3328 link->ctx, 3329 link, 3330 sink); 3331 3332 if (edid_status != EDID_OK) 3333 drm_err(dev, "Failed to read EDID\n"); 3334 3335 } 3336 3337 static void dm_gpureset_commit_state(struct dc_state *dc_state, 3338 struct amdgpu_display_manager *dm) 3339 { 3340 struct { 3341 struct dc_surface_update surface_updates[MAX_SURFACES]; 3342 struct dc_plane_info plane_infos[MAX_SURFACES]; 3343 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 3344 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 3345 struct dc_stream_update stream_update; 3346 } *bundle __free(kfree); 3347 int k, m; 3348 3349 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 3350 3351 if (!bundle) { 3352 drm_err(dm->ddev, "Failed to allocate update bundle\n"); 3353 return; 3354 } 3355 3356 for (k = 0; k < dc_state->stream_count; k++) { 3357 bundle->stream_update.stream = dc_state->streams[k]; 3358 3359 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) { 3360 bundle->surface_updates[m].surface = 3361 dc_state->stream_status[k].plane_states[m]; 3362 bundle->surface_updates[m].surface->force_full_update = 3363 true; 3364 } 3365 3366 update_planes_and_stream_adapter(dm->dc, 3367 UPDATE_TYPE_FULL, 3368 dc_state->stream_status[k].plane_count, 3369 dc_state->streams[k], 3370 &bundle->stream_update, 3371 bundle->surface_updates); 3372 } 3373 } 3374 3375 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev, 3376 struct dc_sink *sink) 3377 { 3378 struct dc_panel_patch *ppatch = NULL; 3379 3380 if (!sink) 3381 return; 3382 3383 ppatch = &sink->edid_caps.panel_patch; 3384 if (ppatch->wait_after_dpcd_poweroff_ms) { 3385 msleep(ppatch->wait_after_dpcd_poweroff_ms); 3386 drm_dbg_driver(adev_to_drm(adev), 3387 "%s: adding a %ds delay as w/a for panel\n", 3388 __func__, 3389 ppatch->wait_after_dpcd_poweroff_ms / 1000); 3390 } 3391 } 3392 3393 static int dm_resume(struct amdgpu_ip_block *ip_block) 3394 { 3395 struct amdgpu_device *adev = ip_block->adev; 3396 struct drm_device *ddev = adev_to_drm(adev); 3397 struct amdgpu_display_manager *dm = &adev->dm; 3398 struct amdgpu_dm_connector *aconnector; 3399 struct drm_connector *connector; 3400 struct drm_connector_list_iter iter; 3401 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 3402 enum dc_connection_type new_connection_type = dc_connection_none; 3403 struct dc_state *dc_state; 3404 int i, r, j; 3405 struct dc_commit_streams_params commit_params = {}; 3406 3407 if (dm->dc->caps.ips_support) { 3408 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false); 3409 } 3410 3411 if (amdgpu_in_reset(adev)) { 3412 dc_state = dm->cached_dc_state; 3413 3414 /* 3415 * The dc->current_state is backed up into dm->cached_dc_state 3416 * before we commit 0 streams. 3417 * 3418 * DC will clear link encoder assignments on the real state 3419 * but the changes won't propagate over to the copy we made 3420 * before the 0 streams commit. 3421 * 3422 * DC expects that link encoder assignments are *not* valid 3423 * when committing a state, so as a workaround we can copy 3424 * off of the current state. 3425 * 3426 * We lose the previous assignments, but we had already 3427 * commit 0 streams anyway. 3428 */ 3429 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 3430 3431 r = dm_dmub_hw_init(adev); 3432 if (r) { 3433 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 3434 return r; 3435 } 3436 3437 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3438 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3439 3440 dc_resume(dm->dc); 3441 adev->dm.restore_backlight = true; 3442 3443 amdgpu_dm_irq_resume_early(adev); 3444 3445 for (i = 0; i < dc_state->stream_count; i++) { 3446 dc_state->streams[i]->mode_changed = true; 3447 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 3448 dc_state->stream_status[i].plane_states[j]->update_flags.raw 3449 = 0xffffffff; 3450 } 3451 } 3452 3453 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3454 amdgpu_dm_outbox_init(adev); 3455 dc_enable_dmub_outbox(adev->dm.dc); 3456 } 3457 3458 commit_params.streams = dc_state->streams; 3459 commit_params.stream_count = dc_state->stream_count; 3460 dc_exit_ips_for_hw_access(dm->dc); 3461 WARN_ON(!dc_commit_streams(dm->dc, &commit_params)); 3462 3463 dm_gpureset_commit_state(dm->cached_dc_state, dm); 3464 3465 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 3466 3467 dc_state_release(dm->cached_dc_state); 3468 dm->cached_dc_state = NULL; 3469 3470 amdgpu_dm_irq_resume_late(adev); 3471 3472 mutex_unlock(&dm->dc_lock); 3473 3474 /* set the backlight after a reset */ 3475 for (i = 0; i < dm->num_of_edps; i++) { 3476 if (dm->backlight_dev[i]) 3477 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 3478 } 3479 3480 return 0; 3481 } 3482 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 3483 dc_state_release(dm_state->context); 3484 dm_state->context = dc_state_create(dm->dc, NULL); 3485 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 3486 3487 /* Before powering on DC we need to re-initialize DMUB. */ 3488 dm_dmub_hw_resume(adev); 3489 3490 /* Re-enable outbox interrupts for DPIA. */ 3491 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3492 amdgpu_dm_outbox_init(adev); 3493 dc_enable_dmub_outbox(adev->dm.dc); 3494 } 3495 3496 /* power on hardware */ 3497 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3498 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3499 3500 /* program HPD filter */ 3501 dc_resume(dm->dc); 3502 3503 /* 3504 * early enable HPD Rx IRQ, should be done before set mode as short 3505 * pulse interrupts are used for MST 3506 */ 3507 amdgpu_dm_irq_resume_early(adev); 3508 3509 s3_handle_hdmi_cec(ddev, false); 3510 3511 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 3512 s3_handle_mst(ddev, false); 3513 3514 /* Do detection*/ 3515 drm_connector_list_iter_begin(ddev, &iter); 3516 drm_for_each_connector_iter(connector, &iter) { 3517 bool ret; 3518 3519 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3520 continue; 3521 3522 aconnector = to_amdgpu_dm_connector(connector); 3523 3524 if (!aconnector->dc_link) 3525 continue; 3526 3527 /* 3528 * this is the case when traversing through already created end sink 3529 * MST connectors, should be skipped 3530 */ 3531 if (aconnector->mst_root) 3532 continue; 3533 3534 guard(mutex)(&aconnector->hpd_lock); 3535 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3536 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3537 3538 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3539 emulated_link_detect(aconnector->dc_link); 3540 } else { 3541 guard(mutex)(&dm->dc_lock); 3542 dc_exit_ips_for_hw_access(dm->dc); 3543 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4); 3544 if (ret) { 3545 /* w/a delay for certain panels */ 3546 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3547 } 3548 } 3549 3550 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 3551 aconnector->fake_enable = false; 3552 3553 if (aconnector->dc_sink) 3554 dc_sink_release(aconnector->dc_sink); 3555 aconnector->dc_sink = NULL; 3556 amdgpu_dm_update_connector_after_detect(aconnector); 3557 } 3558 drm_connector_list_iter_end(&iter); 3559 3560 dm_destroy_cached_state(adev); 3561 3562 /* Do mst topology probing after resuming cached state*/ 3563 drm_connector_list_iter_begin(ddev, &iter); 3564 drm_for_each_connector_iter(connector, &iter) { 3565 3566 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3567 continue; 3568 3569 aconnector = to_amdgpu_dm_connector(connector); 3570 if (aconnector->dc_link->type != dc_connection_mst_branch || 3571 aconnector->mst_root) 3572 continue; 3573 3574 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr); 3575 } 3576 drm_connector_list_iter_end(&iter); 3577 3578 amdgpu_dm_irq_resume_late(adev); 3579 3580 amdgpu_dm_smu_write_watermarks_table(adev); 3581 3582 drm_kms_helper_hotplug_event(ddev); 3583 3584 return 0; 3585 } 3586 3587 /** 3588 * DOC: DM Lifecycle 3589 * 3590 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3591 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3592 * the base driver's device list to be initialized and torn down accordingly. 3593 * 3594 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3595 */ 3596 3597 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3598 .name = "dm", 3599 .early_init = dm_early_init, 3600 .late_init = dm_late_init, 3601 .sw_init = dm_sw_init, 3602 .sw_fini = dm_sw_fini, 3603 .early_fini = amdgpu_dm_early_fini, 3604 .hw_init = dm_hw_init, 3605 .hw_fini = dm_hw_fini, 3606 .suspend = dm_suspend, 3607 .resume = dm_resume, 3608 .is_idle = dm_is_idle, 3609 .wait_for_idle = dm_wait_for_idle, 3610 .check_soft_reset = dm_check_soft_reset, 3611 .soft_reset = dm_soft_reset, 3612 .set_clockgating_state = dm_set_clockgating_state, 3613 .set_powergating_state = dm_set_powergating_state, 3614 }; 3615 3616 const struct amdgpu_ip_block_version dm_ip_block = { 3617 .type = AMD_IP_BLOCK_TYPE_DCE, 3618 .major = 1, 3619 .minor = 0, 3620 .rev = 0, 3621 .funcs = &amdgpu_dm_funcs, 3622 }; 3623 3624 3625 /** 3626 * DOC: atomic 3627 * 3628 * *WIP* 3629 */ 3630 3631 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3632 .fb_create = amdgpu_display_user_framebuffer_create, 3633 .get_format_info = amdgpu_dm_plane_get_format_info, 3634 .atomic_check = amdgpu_dm_atomic_check, 3635 .atomic_commit = drm_atomic_helper_commit, 3636 }; 3637 3638 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3639 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3640 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 3641 }; 3642 3643 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3644 { 3645 const struct drm_panel_backlight_quirk *panel_backlight_quirk; 3646 struct amdgpu_dm_backlight_caps *caps; 3647 struct drm_connector *conn_base; 3648 struct amdgpu_device *adev; 3649 struct drm_luminance_range_info *luminance_range; 3650 struct drm_device *drm; 3651 3652 if (aconnector->bl_idx == -1 || 3653 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3654 return; 3655 3656 conn_base = &aconnector->base; 3657 drm = conn_base->dev; 3658 adev = drm_to_adev(drm); 3659 3660 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3661 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3662 caps->aux_support = false; 3663 3664 if (caps->ext_caps->bits.oled == 1 3665 /* 3666 * || 3667 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3668 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3669 */) 3670 caps->aux_support = true; 3671 3672 if (amdgpu_backlight == 0) 3673 caps->aux_support = false; 3674 else if (amdgpu_backlight == 1) 3675 caps->aux_support = true; 3676 if (caps->aux_support) 3677 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX; 3678 3679 luminance_range = &conn_base->display_info.luminance_range; 3680 3681 if (luminance_range->max_luminance) 3682 caps->aux_max_input_signal = luminance_range->max_luminance; 3683 else 3684 caps->aux_max_input_signal = 512; 3685 3686 if (luminance_range->min_luminance) 3687 caps->aux_min_input_signal = luminance_range->min_luminance; 3688 else 3689 caps->aux_min_input_signal = 1; 3690 3691 panel_backlight_quirk = 3692 drm_get_panel_backlight_quirk(aconnector->drm_edid); 3693 if (!IS_ERR_OR_NULL(panel_backlight_quirk)) { 3694 if (panel_backlight_quirk->min_brightness) { 3695 caps->min_input_signal = 3696 panel_backlight_quirk->min_brightness - 1; 3697 drm_info(drm, 3698 "Applying panel backlight quirk, min_brightness: %d\n", 3699 caps->min_input_signal); 3700 } 3701 if (panel_backlight_quirk->brightness_mask) { 3702 drm_info(drm, 3703 "Applying panel backlight quirk, brightness_mask: 0x%X\n", 3704 panel_backlight_quirk->brightness_mask); 3705 caps->brightness_mask = 3706 panel_backlight_quirk->brightness_mask; 3707 } 3708 } 3709 } 3710 3711 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T)) 3712 3713 void amdgpu_dm_update_connector_after_detect( 3714 struct amdgpu_dm_connector *aconnector) 3715 { 3716 struct drm_connector *connector = &aconnector->base; 3717 struct dc_sink *sink __free(sink_release) = NULL; 3718 struct drm_device *dev = connector->dev; 3719 3720 /* MST handled by drm_mst framework */ 3721 if (aconnector->mst_mgr.mst_state == true) 3722 return; 3723 3724 sink = aconnector->dc_link->local_sink; 3725 if (sink) 3726 dc_sink_retain(sink); 3727 3728 /* 3729 * Edid mgmt connector gets first update only in mode_valid hook and then 3730 * the connector sink is set to either fake or physical sink depends on link status. 3731 * Skip if already done during boot. 3732 */ 3733 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3734 && aconnector->dc_em_sink) { 3735 3736 /* 3737 * For S3 resume with headless use eml_sink to fake stream 3738 * because on resume connector->sink is set to NULL 3739 */ 3740 guard(mutex)(&dev->mode_config.mutex); 3741 3742 if (sink) { 3743 if (aconnector->dc_sink) { 3744 amdgpu_dm_update_freesync_caps(connector, NULL); 3745 /* 3746 * retain and release below are used to 3747 * bump up refcount for sink because the link doesn't point 3748 * to it anymore after disconnect, so on next crtc to connector 3749 * reshuffle by UMD we will get into unwanted dc_sink release 3750 */ 3751 dc_sink_release(aconnector->dc_sink); 3752 } 3753 aconnector->dc_sink = sink; 3754 dc_sink_retain(aconnector->dc_sink); 3755 amdgpu_dm_update_freesync_caps(connector, 3756 aconnector->drm_edid); 3757 } else { 3758 amdgpu_dm_update_freesync_caps(connector, NULL); 3759 if (!aconnector->dc_sink) { 3760 aconnector->dc_sink = aconnector->dc_em_sink; 3761 dc_sink_retain(aconnector->dc_sink); 3762 } 3763 } 3764 3765 return; 3766 } 3767 3768 /* 3769 * TODO: temporary guard to look for proper fix 3770 * if this sink is MST sink, we should not do anything 3771 */ 3772 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 3773 return; 3774 3775 if (aconnector->dc_sink == sink) { 3776 /* 3777 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3778 * Do nothing!! 3779 */ 3780 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n", 3781 aconnector->connector_id); 3782 return; 3783 } 3784 3785 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3786 aconnector->connector_id, aconnector->dc_sink, sink); 3787 3788 guard(mutex)(&dev->mode_config.mutex); 3789 3790 /* 3791 * 1. Update status of the drm connector 3792 * 2. Send an event and let userspace tell us what to do 3793 */ 3794 if (sink) { 3795 /* 3796 * TODO: check if we still need the S3 mode update workaround. 3797 * If yes, put it here. 3798 */ 3799 if (aconnector->dc_sink) { 3800 amdgpu_dm_update_freesync_caps(connector, NULL); 3801 dc_sink_release(aconnector->dc_sink); 3802 } 3803 3804 aconnector->dc_sink = sink; 3805 dc_sink_retain(aconnector->dc_sink); 3806 if (sink->dc_edid.length == 0) { 3807 aconnector->drm_edid = NULL; 3808 hdmi_cec_unset_edid(aconnector); 3809 if (aconnector->dc_link->aux_mode) { 3810 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3811 } 3812 } else { 3813 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid; 3814 3815 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length); 3816 drm_edid_connector_update(connector, aconnector->drm_edid); 3817 3818 hdmi_cec_set_edid(aconnector); 3819 if (aconnector->dc_link->aux_mode) 3820 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux, 3821 connector->display_info.source_physical_address); 3822 } 3823 3824 if (!aconnector->timing_requested) { 3825 aconnector->timing_requested = 3826 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3827 if (!aconnector->timing_requested) 3828 drm_err(dev, 3829 "failed to create aconnector->requested_timing\n"); 3830 } 3831 3832 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid); 3833 update_connector_ext_caps(aconnector); 3834 } else { 3835 hdmi_cec_unset_edid(aconnector); 3836 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3837 amdgpu_dm_update_freesync_caps(connector, NULL); 3838 aconnector->num_modes = 0; 3839 dc_sink_release(aconnector->dc_sink); 3840 aconnector->dc_sink = NULL; 3841 drm_edid_free(aconnector->drm_edid); 3842 aconnector->drm_edid = NULL; 3843 kfree(aconnector->timing_requested); 3844 aconnector->timing_requested = NULL; 3845 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3846 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3847 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3848 } 3849 3850 update_subconnector_property(aconnector); 3851 } 3852 3853 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3854 { 3855 struct drm_connector *connector = &aconnector->base; 3856 struct drm_device *dev = connector->dev; 3857 enum dc_connection_type new_connection_type = dc_connection_none; 3858 struct amdgpu_device *adev = drm_to_adev(dev); 3859 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3860 struct dc *dc = aconnector->dc_link->ctx->dc; 3861 bool ret = false; 3862 3863 if (adev->dm.disable_hpd_irq) 3864 return; 3865 3866 /* 3867 * In case of failure or MST no need to update connector status or notify the OS 3868 * since (for MST case) MST does this in its own context. 3869 */ 3870 guard(mutex)(&aconnector->hpd_lock); 3871 3872 if (adev->dm.hdcp_workqueue) { 3873 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3874 dm_con_state->update_hdcp = true; 3875 } 3876 if (aconnector->fake_enable) 3877 aconnector->fake_enable = false; 3878 3879 aconnector->timing_changed = false; 3880 3881 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3882 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3883 3884 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3885 emulated_link_detect(aconnector->dc_link); 3886 3887 drm_modeset_lock_all(dev); 3888 dm_restore_drm_connector_state(dev, connector); 3889 drm_modeset_unlock_all(dev); 3890 3891 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3892 drm_kms_helper_connector_hotplug_event(connector); 3893 } else { 3894 scoped_guard(mutex, &adev->dm.dc_lock) { 3895 dc_exit_ips_for_hw_access(dc); 3896 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3897 } 3898 if (ret) { 3899 /* w/a delay for certain panels */ 3900 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3901 amdgpu_dm_update_connector_after_detect(aconnector); 3902 3903 drm_modeset_lock_all(dev); 3904 dm_restore_drm_connector_state(dev, connector); 3905 drm_modeset_unlock_all(dev); 3906 3907 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3908 drm_kms_helper_connector_hotplug_event(connector); 3909 } 3910 } 3911 } 3912 3913 static void handle_hpd_irq(void *param) 3914 { 3915 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3916 3917 handle_hpd_irq_helper(aconnector); 3918 3919 } 3920 3921 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq, 3922 union hpd_irq_data hpd_irq_data) 3923 { 3924 struct hpd_rx_irq_offload_work *offload_work = 3925 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3926 3927 if (!offload_work) { 3928 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n"); 3929 return; 3930 } 3931 3932 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3933 offload_work->data = hpd_irq_data; 3934 offload_work->offload_wq = offload_wq; 3935 offload_work->adev = adev; 3936 3937 queue_work(offload_wq->wq, &offload_work->work); 3938 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3939 } 3940 3941 static void handle_hpd_rx_irq(void *param) 3942 { 3943 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3944 struct drm_connector *connector = &aconnector->base; 3945 struct drm_device *dev = connector->dev; 3946 struct dc_link *dc_link = aconnector->dc_link; 3947 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3948 bool result = false; 3949 enum dc_connection_type new_connection_type = dc_connection_none; 3950 struct amdgpu_device *adev = drm_to_adev(dev); 3951 union hpd_irq_data hpd_irq_data; 3952 bool link_loss = false; 3953 bool has_left_work = false; 3954 int idx = dc_link->link_index; 3955 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3956 struct dc *dc = aconnector->dc_link->ctx->dc; 3957 3958 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3959 3960 if (adev->dm.disable_hpd_irq) 3961 return; 3962 3963 /* 3964 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3965 * conflict, after implement i2c helper, this mutex should be 3966 * retired. 3967 */ 3968 mutex_lock(&aconnector->hpd_lock); 3969 3970 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3971 &link_loss, true, &has_left_work); 3972 3973 if (!has_left_work) 3974 goto out; 3975 3976 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3977 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 3978 goto out; 3979 } 3980 3981 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3982 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3983 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3984 bool skip = false; 3985 3986 /* 3987 * DOWN_REP_MSG_RDY is also handled by polling method 3988 * mgr->cbs->poll_hpd_irq() 3989 */ 3990 spin_lock(&offload_wq->offload_lock); 3991 skip = offload_wq->is_handling_mst_msg_rdy_event; 3992 3993 if (!skip) 3994 offload_wq->is_handling_mst_msg_rdy_event = true; 3995 3996 spin_unlock(&offload_wq->offload_lock); 3997 3998 if (!skip) 3999 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4000 4001 goto out; 4002 } 4003 4004 if (link_loss) { 4005 bool skip = false; 4006 4007 spin_lock(&offload_wq->offload_lock); 4008 skip = offload_wq->is_handling_link_loss; 4009 4010 if (!skip) 4011 offload_wq->is_handling_link_loss = true; 4012 4013 spin_unlock(&offload_wq->offload_lock); 4014 4015 if (!skip) 4016 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4017 4018 goto out; 4019 } 4020 } 4021 4022 out: 4023 if (result && !is_mst_root_connector) { 4024 /* Downstream Port status changed. */ 4025 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 4026 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 4027 4028 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4029 emulated_link_detect(dc_link); 4030 4031 if (aconnector->fake_enable) 4032 aconnector->fake_enable = false; 4033 4034 amdgpu_dm_update_connector_after_detect(aconnector); 4035 4036 4037 drm_modeset_lock_all(dev); 4038 dm_restore_drm_connector_state(dev, connector); 4039 drm_modeset_unlock_all(dev); 4040 4041 drm_kms_helper_connector_hotplug_event(connector); 4042 } else { 4043 bool ret = false; 4044 4045 mutex_lock(&adev->dm.dc_lock); 4046 dc_exit_ips_for_hw_access(dc); 4047 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 4048 mutex_unlock(&adev->dm.dc_lock); 4049 4050 if (ret) { 4051 if (aconnector->fake_enable) 4052 aconnector->fake_enable = false; 4053 4054 amdgpu_dm_update_connector_after_detect(aconnector); 4055 4056 drm_modeset_lock_all(dev); 4057 dm_restore_drm_connector_state(dev, connector); 4058 drm_modeset_unlock_all(dev); 4059 4060 drm_kms_helper_connector_hotplug_event(connector); 4061 } 4062 } 4063 } 4064 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 4065 if (adev->dm.hdcp_workqueue) 4066 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 4067 } 4068 4069 if (dc_link->type != dc_connection_mst_branch) 4070 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 4071 4072 mutex_unlock(&aconnector->hpd_lock); 4073 } 4074 4075 static int register_hpd_handlers(struct amdgpu_device *adev) 4076 { 4077 struct drm_device *dev = adev_to_drm(adev); 4078 struct drm_connector *connector; 4079 struct amdgpu_dm_connector *aconnector; 4080 const struct dc_link *dc_link; 4081 struct dc_interrupt_params int_params = {0}; 4082 4083 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4084 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4085 4086 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 4087 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, 4088 dmub_hpd_callback, true)) { 4089 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4090 return -EINVAL; 4091 } 4092 4093 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, 4094 dmub_hpd_callback, true)) { 4095 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4096 return -EINVAL; 4097 } 4098 4099 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY, 4100 dmub_hpd_sense_callback, true)) { 4101 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback"); 4102 return -EINVAL; 4103 } 4104 } 4105 4106 list_for_each_entry(connector, 4107 &dev->mode_config.connector_list, head) { 4108 4109 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 4110 continue; 4111 4112 aconnector = to_amdgpu_dm_connector(connector); 4113 dc_link = aconnector->dc_link; 4114 4115 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 4116 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4117 int_params.irq_source = dc_link->irq_source_hpd; 4118 4119 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4120 int_params.irq_source < DC_IRQ_SOURCE_HPD1 || 4121 int_params.irq_source > DC_IRQ_SOURCE_HPD6) { 4122 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n"); 4123 return -EINVAL; 4124 } 4125 4126 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4127 handle_hpd_irq, (void *) aconnector)) 4128 return -ENOMEM; 4129 } 4130 4131 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 4132 4133 /* Also register for DP short pulse (hpd_rx). */ 4134 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4135 int_params.irq_source = dc_link->irq_source_hpd_rx; 4136 4137 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4138 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX || 4139 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) { 4140 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n"); 4141 return -EINVAL; 4142 } 4143 4144 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4145 handle_hpd_rx_irq, (void *) aconnector)) 4146 return -ENOMEM; 4147 } 4148 } 4149 return 0; 4150 } 4151 4152 #if defined(CONFIG_DRM_AMD_DC_SI) 4153 /* Register IRQ sources and initialize IRQ callbacks */ 4154 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 4155 { 4156 struct dc *dc = adev->dm.dc; 4157 struct common_irq_params *c_irq_params; 4158 struct dc_interrupt_params int_params = {0}; 4159 int r; 4160 int i; 4161 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4162 4163 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4164 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4165 4166 /* 4167 * Actions of amdgpu_irq_add_id(): 4168 * 1. Register a set() function with base driver. 4169 * Base driver will call set() function to enable/disable an 4170 * interrupt in DC hardware. 4171 * 2. Register amdgpu_dm_irq_handler(). 4172 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4173 * coming from DC hardware. 4174 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4175 * for acknowledging and handling. 4176 */ 4177 4178 /* Use VBLANK interrupt */ 4179 for (i = 0; i < adev->mode_info.num_crtc; i++) { 4180 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 4181 if (r) { 4182 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4183 return r; 4184 } 4185 4186 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4187 int_params.irq_source = 4188 dc_interrupt_to_irq_source(dc, i + 1, 0); 4189 4190 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4191 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4192 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4193 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4194 return -EINVAL; 4195 } 4196 4197 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4198 4199 c_irq_params->adev = adev; 4200 c_irq_params->irq_src = int_params.irq_source; 4201 4202 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4203 dm_crtc_high_irq, c_irq_params)) 4204 return -ENOMEM; 4205 } 4206 4207 /* Use GRPH_PFLIP interrupt */ 4208 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4209 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4210 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4211 if (r) { 4212 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4213 return r; 4214 } 4215 4216 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4217 int_params.irq_source = 4218 dc_interrupt_to_irq_source(dc, i, 0); 4219 4220 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4221 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4222 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4223 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4224 return -EINVAL; 4225 } 4226 4227 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4228 4229 c_irq_params->adev = adev; 4230 c_irq_params->irq_src = int_params.irq_source; 4231 4232 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4233 dm_pflip_high_irq, c_irq_params)) 4234 return -ENOMEM; 4235 } 4236 4237 /* HPD */ 4238 r = amdgpu_irq_add_id(adev, client_id, 4239 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4240 if (r) { 4241 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4242 return r; 4243 } 4244 4245 r = register_hpd_handlers(adev); 4246 4247 return r; 4248 } 4249 #endif 4250 4251 /* Register IRQ sources and initialize IRQ callbacks */ 4252 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 4253 { 4254 struct dc *dc = adev->dm.dc; 4255 struct common_irq_params *c_irq_params; 4256 struct dc_interrupt_params int_params = {0}; 4257 int r; 4258 int i; 4259 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4260 4261 if (adev->family >= AMDGPU_FAMILY_AI) 4262 client_id = SOC15_IH_CLIENTID_DCE; 4263 4264 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4265 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4266 4267 /* 4268 * Actions of amdgpu_irq_add_id(): 4269 * 1. Register a set() function with base driver. 4270 * Base driver will call set() function to enable/disable an 4271 * interrupt in DC hardware. 4272 * 2. Register amdgpu_dm_irq_handler(). 4273 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4274 * coming from DC hardware. 4275 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4276 * for acknowledging and handling. 4277 */ 4278 4279 /* Use VBLANK interrupt */ 4280 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 4281 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 4282 if (r) { 4283 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4284 return r; 4285 } 4286 4287 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4288 int_params.irq_source = 4289 dc_interrupt_to_irq_source(dc, i, 0); 4290 4291 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4292 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4293 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4294 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4295 return -EINVAL; 4296 } 4297 4298 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4299 4300 c_irq_params->adev = adev; 4301 c_irq_params->irq_src = int_params.irq_source; 4302 4303 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4304 dm_crtc_high_irq, c_irq_params)) 4305 return -ENOMEM; 4306 } 4307 4308 /* Use VUPDATE interrupt */ 4309 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 4310 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 4311 if (r) { 4312 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4313 return r; 4314 } 4315 4316 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4317 int_params.irq_source = 4318 dc_interrupt_to_irq_source(dc, i, 0); 4319 4320 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4321 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4322 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4323 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4324 return -EINVAL; 4325 } 4326 4327 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4328 4329 c_irq_params->adev = adev; 4330 c_irq_params->irq_src = int_params.irq_source; 4331 4332 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4333 dm_vupdate_high_irq, c_irq_params)) 4334 return -ENOMEM; 4335 } 4336 4337 /* Use GRPH_PFLIP interrupt */ 4338 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4339 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4340 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4341 if (r) { 4342 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4343 return r; 4344 } 4345 4346 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4347 int_params.irq_source = 4348 dc_interrupt_to_irq_source(dc, i, 0); 4349 4350 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4351 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4352 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4353 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4354 return -EINVAL; 4355 } 4356 4357 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4358 4359 c_irq_params->adev = adev; 4360 c_irq_params->irq_src = int_params.irq_source; 4361 4362 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4363 dm_pflip_high_irq, c_irq_params)) 4364 return -ENOMEM; 4365 } 4366 4367 /* HPD */ 4368 r = amdgpu_irq_add_id(adev, client_id, 4369 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4370 if (r) { 4371 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4372 return r; 4373 } 4374 4375 r = register_hpd_handlers(adev); 4376 4377 return r; 4378 } 4379 4380 /* Register IRQ sources and initialize IRQ callbacks */ 4381 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 4382 { 4383 struct dc *dc = adev->dm.dc; 4384 struct common_irq_params *c_irq_params; 4385 struct dc_interrupt_params int_params = {0}; 4386 int r; 4387 int i; 4388 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4389 static const unsigned int vrtl_int_srcid[] = { 4390 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 4391 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 4392 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 4393 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 4394 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 4395 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 4396 }; 4397 #endif 4398 4399 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4400 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4401 4402 /* 4403 * Actions of amdgpu_irq_add_id(): 4404 * 1. Register a set() function with base driver. 4405 * Base driver will call set() function to enable/disable an 4406 * interrupt in DC hardware. 4407 * 2. Register amdgpu_dm_irq_handler(). 4408 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4409 * coming from DC hardware. 4410 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4411 * for acknowledging and handling. 4412 */ 4413 4414 /* Use VSTARTUP interrupt */ 4415 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 4416 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 4417 i++) { 4418 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 4419 4420 if (r) { 4421 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4422 return r; 4423 } 4424 4425 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4426 int_params.irq_source = 4427 dc_interrupt_to_irq_source(dc, i, 0); 4428 4429 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4430 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4431 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4432 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4433 return -EINVAL; 4434 } 4435 4436 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4437 4438 c_irq_params->adev = adev; 4439 c_irq_params->irq_src = int_params.irq_source; 4440 4441 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4442 dm_crtc_high_irq, c_irq_params)) 4443 return -ENOMEM; 4444 } 4445 4446 /* Use otg vertical line interrupt */ 4447 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4448 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 4449 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 4450 vrtl_int_srcid[i], &adev->vline0_irq); 4451 4452 if (r) { 4453 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n"); 4454 return r; 4455 } 4456 4457 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4458 int_params.irq_source = 4459 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 4460 4461 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4462 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 || 4463 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) { 4464 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n"); 4465 return -EINVAL; 4466 } 4467 4468 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 4469 - DC_IRQ_SOURCE_DC1_VLINE0]; 4470 4471 c_irq_params->adev = adev; 4472 c_irq_params->irq_src = int_params.irq_source; 4473 4474 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4475 dm_dcn_vertical_interrupt0_high_irq, 4476 c_irq_params)) 4477 return -ENOMEM; 4478 } 4479 #endif 4480 4481 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 4482 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 4483 * to trigger at end of each vblank, regardless of state of the lock, 4484 * matching DCE behaviour. 4485 */ 4486 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 4487 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 4488 i++) { 4489 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 4490 4491 if (r) { 4492 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4493 return r; 4494 } 4495 4496 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4497 int_params.irq_source = 4498 dc_interrupt_to_irq_source(dc, i, 0); 4499 4500 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4501 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4502 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4503 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4504 return -EINVAL; 4505 } 4506 4507 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4508 4509 c_irq_params->adev = adev; 4510 c_irq_params->irq_src = int_params.irq_source; 4511 4512 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4513 dm_vupdate_high_irq, c_irq_params)) 4514 return -ENOMEM; 4515 } 4516 4517 /* Use GRPH_PFLIP interrupt */ 4518 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 4519 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 4520 i++) { 4521 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 4522 if (r) { 4523 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4524 return r; 4525 } 4526 4527 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4528 int_params.irq_source = 4529 dc_interrupt_to_irq_source(dc, i, 0); 4530 4531 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4532 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4533 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4534 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4535 return -EINVAL; 4536 } 4537 4538 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4539 4540 c_irq_params->adev = adev; 4541 c_irq_params->irq_src = int_params.irq_source; 4542 4543 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4544 dm_pflip_high_irq, c_irq_params)) 4545 return -ENOMEM; 4546 } 4547 4548 /* HPD */ 4549 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 4550 &adev->hpd_irq); 4551 if (r) { 4552 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4553 return r; 4554 } 4555 4556 r = register_hpd_handlers(adev); 4557 4558 return r; 4559 } 4560 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 4561 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 4562 { 4563 struct dc *dc = adev->dm.dc; 4564 struct common_irq_params *c_irq_params; 4565 struct dc_interrupt_params int_params = {0}; 4566 int r, i; 4567 4568 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4569 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4570 4571 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 4572 &adev->dmub_outbox_irq); 4573 if (r) { 4574 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n"); 4575 return r; 4576 } 4577 4578 if (dc->ctx->dmub_srv) { 4579 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 4580 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4581 int_params.irq_source = 4582 dc_interrupt_to_irq_source(dc, i, 0); 4583 4584 c_irq_params = &adev->dm.dmub_outbox_params[0]; 4585 4586 c_irq_params->adev = adev; 4587 c_irq_params->irq_src = int_params.irq_source; 4588 4589 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4590 dm_dmub_outbox1_low_irq, c_irq_params)) 4591 return -ENOMEM; 4592 } 4593 4594 return 0; 4595 } 4596 4597 /* 4598 * Acquires the lock for the atomic state object and returns 4599 * the new atomic state. 4600 * 4601 * This should only be called during atomic check. 4602 */ 4603 int dm_atomic_get_state(struct drm_atomic_state *state, 4604 struct dm_atomic_state **dm_state) 4605 { 4606 struct drm_device *dev = state->dev; 4607 struct amdgpu_device *adev = drm_to_adev(dev); 4608 struct amdgpu_display_manager *dm = &adev->dm; 4609 struct drm_private_state *priv_state; 4610 4611 if (*dm_state) 4612 return 0; 4613 4614 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 4615 if (IS_ERR(priv_state)) 4616 return PTR_ERR(priv_state); 4617 4618 *dm_state = to_dm_atomic_state(priv_state); 4619 4620 return 0; 4621 } 4622 4623 static struct dm_atomic_state * 4624 dm_atomic_get_new_state(struct drm_atomic_state *state) 4625 { 4626 struct drm_device *dev = state->dev; 4627 struct amdgpu_device *adev = drm_to_adev(dev); 4628 struct amdgpu_display_manager *dm = &adev->dm; 4629 struct drm_private_obj *obj; 4630 struct drm_private_state *new_obj_state; 4631 int i; 4632 4633 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 4634 if (obj->funcs == dm->atomic_obj.funcs) 4635 return to_dm_atomic_state(new_obj_state); 4636 } 4637 4638 return NULL; 4639 } 4640 4641 static struct drm_private_state * 4642 dm_atomic_duplicate_state(struct drm_private_obj *obj) 4643 { 4644 struct dm_atomic_state *old_state, *new_state; 4645 4646 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 4647 if (!new_state) 4648 return NULL; 4649 4650 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 4651 4652 old_state = to_dm_atomic_state(obj->state); 4653 4654 if (old_state && old_state->context) 4655 new_state->context = dc_state_create_copy(old_state->context); 4656 4657 if (!new_state->context) { 4658 kfree(new_state); 4659 return NULL; 4660 } 4661 4662 return &new_state->base; 4663 } 4664 4665 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 4666 struct drm_private_state *state) 4667 { 4668 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 4669 4670 if (dm_state && dm_state->context) 4671 dc_state_release(dm_state->context); 4672 4673 kfree(dm_state); 4674 } 4675 4676 static struct drm_private_state_funcs dm_atomic_state_funcs = { 4677 .atomic_duplicate_state = dm_atomic_duplicate_state, 4678 .atomic_destroy_state = dm_atomic_destroy_state, 4679 }; 4680 4681 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 4682 { 4683 struct dm_atomic_state *state; 4684 int r; 4685 4686 adev->mode_info.mode_config_initialized = true; 4687 4688 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 4689 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 4690 4691 adev_to_drm(adev)->mode_config.max_width = 16384; 4692 adev_to_drm(adev)->mode_config.max_height = 16384; 4693 4694 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4695 if (adev->asic_type == CHIP_HAWAII) 4696 /* disable prefer shadow for now due to hibernation issues */ 4697 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4698 else 4699 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4700 /* indicates support for immediate flip */ 4701 adev_to_drm(adev)->mode_config.async_page_flip = true; 4702 4703 state = kzalloc(sizeof(*state), GFP_KERNEL); 4704 if (!state) 4705 return -ENOMEM; 4706 4707 state->context = dc_state_create_current_copy(adev->dm.dc); 4708 if (!state->context) { 4709 kfree(state); 4710 return -ENOMEM; 4711 } 4712 4713 drm_atomic_private_obj_init(adev_to_drm(adev), 4714 &adev->dm.atomic_obj, 4715 &state->base, 4716 &dm_atomic_state_funcs); 4717 4718 r = amdgpu_display_modeset_create_props(adev); 4719 if (r) { 4720 dc_state_release(state->context); 4721 kfree(state); 4722 return r; 4723 } 4724 4725 #ifdef AMD_PRIVATE_COLOR 4726 if (amdgpu_dm_create_color_properties(adev)) { 4727 dc_state_release(state->context); 4728 kfree(state); 4729 return -ENOMEM; 4730 } 4731 #endif 4732 4733 r = amdgpu_dm_audio_init(adev); 4734 if (r) { 4735 dc_state_release(state->context); 4736 kfree(state); 4737 return r; 4738 } 4739 4740 return 0; 4741 } 4742 4743 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4744 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4745 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4746 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4747 4748 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4749 int bl_idx) 4750 { 4751 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx]; 4752 4753 if (caps->caps_valid) 4754 return; 4755 4756 #if defined(CONFIG_ACPI) 4757 amdgpu_acpi_get_backlight_caps(caps); 4758 4759 /* validate the firmware value is sane */ 4760 if (caps->caps_valid) { 4761 int spread = caps->max_input_signal - caps->min_input_signal; 4762 4763 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4764 caps->min_input_signal < 0 || 4765 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4766 spread < AMDGPU_DM_MIN_SPREAD) { 4767 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4768 caps->min_input_signal, caps->max_input_signal); 4769 caps->caps_valid = false; 4770 } 4771 } 4772 4773 if (!caps->caps_valid) { 4774 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4775 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4776 caps->caps_valid = true; 4777 } 4778 #else 4779 if (caps->aux_support) 4780 return; 4781 4782 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4783 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4784 caps->caps_valid = true; 4785 #endif 4786 } 4787 4788 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4789 unsigned int *min, unsigned int *max) 4790 { 4791 if (!caps) 4792 return 0; 4793 4794 if (caps->aux_support) { 4795 // Firmware limits are in nits, DC API wants millinits. 4796 *max = 1000 * caps->aux_max_input_signal; 4797 *min = 1000 * caps->aux_min_input_signal; 4798 } else { 4799 // Firmware limits are 8-bit, PWM control is 16-bit. 4800 *max = 0x101 * caps->max_input_signal; 4801 *min = 0x101 * caps->min_input_signal; 4802 } 4803 return 1; 4804 } 4805 4806 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */ 4807 static inline u32 scale_input_to_fw(int min, int max, u64 input) 4808 { 4809 return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min); 4810 } 4811 4812 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */ 4813 static inline u32 scale_fw_to_input(int min, int max, u64 input) 4814 { 4815 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL); 4816 } 4817 4818 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps, 4819 unsigned int min, unsigned int max, 4820 uint32_t *user_brightness) 4821 { 4822 u32 brightness = scale_input_to_fw(min, max, *user_brightness); 4823 u8 lower_signal, upper_signal, upper_lum, lower_lum, lum; 4824 int left, right; 4825 4826 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE) 4827 return; 4828 4829 if (!caps->data_points) 4830 return; 4831 4832 left = 0; 4833 right = caps->data_points - 1; 4834 while (left <= right) { 4835 int mid = left + (right - left) / 2; 4836 u8 signal = caps->luminance_data[mid].input_signal; 4837 4838 /* Exact match found */ 4839 if (signal == brightness) { 4840 lum = caps->luminance_data[mid].luminance; 4841 goto scale; 4842 } 4843 4844 if (signal < brightness) 4845 left = mid + 1; 4846 else 4847 right = mid - 1; 4848 } 4849 4850 /* verify bound */ 4851 if (left >= caps->data_points) 4852 left = caps->data_points - 1; 4853 4854 /* At this point, left > right */ 4855 lower_signal = caps->luminance_data[right].input_signal; 4856 upper_signal = caps->luminance_data[left].input_signal; 4857 lower_lum = caps->luminance_data[right].luminance; 4858 upper_lum = caps->luminance_data[left].luminance; 4859 4860 /* interpolate */ 4861 if (right == left || !lower_lum) 4862 lum = upper_lum; 4863 else 4864 lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) * 4865 (brightness - lower_signal), 4866 upper_signal - lower_signal); 4867 scale: 4868 *user_brightness = scale_fw_to_input(min, max, 4869 DIV_ROUND_CLOSEST(lum * brightness, 101)); 4870 } 4871 4872 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4873 uint32_t brightness) 4874 { 4875 unsigned int min, max; 4876 4877 if (!get_brightness_range(caps, &min, &max)) 4878 return brightness; 4879 4880 convert_custom_brightness(caps, min, max, &brightness); 4881 4882 // Rescale 0..max to min..max 4883 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max); 4884 } 4885 4886 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4887 uint32_t brightness) 4888 { 4889 unsigned int min, max; 4890 4891 if (!get_brightness_range(caps, &min, &max)) 4892 return brightness; 4893 4894 if (brightness < min) 4895 return 0; 4896 // Rescale min..max to 0..max 4897 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min), 4898 max - min); 4899 } 4900 4901 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4902 int bl_idx, 4903 u32 user_brightness) 4904 { 4905 struct amdgpu_dm_backlight_caps *caps; 4906 struct dc_link *link; 4907 u32 brightness; 4908 bool rc, reallow_idle = false; 4909 4910 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4911 caps = &dm->backlight_caps[bl_idx]; 4912 4913 dm->brightness[bl_idx] = user_brightness; 4914 /* update scratch register */ 4915 if (bl_idx == 0) 4916 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4917 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]); 4918 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4919 4920 /* Apply brightness quirk */ 4921 if (caps->brightness_mask) 4922 brightness |= caps->brightness_mask; 4923 4924 /* Change brightness based on AUX property */ 4925 mutex_lock(&dm->dc_lock); 4926 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) { 4927 dc_allow_idle_optimizations(dm->dc, false); 4928 reallow_idle = true; 4929 } 4930 4931 if (trace_amdgpu_dm_brightness_enabled()) { 4932 trace_amdgpu_dm_brightness(__builtin_return_address(0), 4933 user_brightness, 4934 brightness, 4935 caps->aux_support, 4936 power_supply_is_system_supplied() > 0); 4937 } 4938 4939 if (caps->aux_support) { 4940 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4941 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4942 if (!rc) 4943 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4944 } else { 4945 struct set_backlight_level_params backlight_level_params = { 0 }; 4946 4947 backlight_level_params.backlight_pwm_u16_16 = brightness; 4948 backlight_level_params.transition_time_in_ms = 0; 4949 4950 rc = dc_link_set_backlight_level(link, &backlight_level_params); 4951 if (!rc) 4952 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4953 } 4954 4955 if (dm->dc->caps.ips_support && reallow_idle) 4956 dc_allow_idle_optimizations(dm->dc, true); 4957 4958 mutex_unlock(&dm->dc_lock); 4959 4960 if (rc) 4961 dm->actual_brightness[bl_idx] = user_brightness; 4962 } 4963 4964 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4965 { 4966 struct amdgpu_display_manager *dm = bl_get_data(bd); 4967 int i; 4968 4969 for (i = 0; i < dm->num_of_edps; i++) { 4970 if (bd == dm->backlight_dev[i]) 4971 break; 4972 } 4973 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4974 i = 0; 4975 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4976 4977 return 0; 4978 } 4979 4980 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4981 int bl_idx) 4982 { 4983 int ret; 4984 struct amdgpu_dm_backlight_caps caps; 4985 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4986 4987 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4988 caps = dm->backlight_caps[bl_idx]; 4989 4990 if (caps.aux_support) { 4991 u32 avg, peak; 4992 4993 if (!dc_link_get_backlight_level_nits(link, &avg, &peak)) 4994 return dm->brightness[bl_idx]; 4995 return convert_brightness_to_user(&caps, avg); 4996 } 4997 4998 ret = dc_link_get_backlight_level(link); 4999 5000 if (ret == DC_ERROR_UNEXPECTED) 5001 return dm->brightness[bl_idx]; 5002 5003 return convert_brightness_to_user(&caps, ret); 5004 } 5005 5006 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 5007 { 5008 struct amdgpu_display_manager *dm = bl_get_data(bd); 5009 int i; 5010 5011 for (i = 0; i < dm->num_of_edps; i++) { 5012 if (bd == dm->backlight_dev[i]) 5013 break; 5014 } 5015 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5016 i = 0; 5017 return amdgpu_dm_backlight_get_level(dm, i); 5018 } 5019 5020 static const struct backlight_ops amdgpu_dm_backlight_ops = { 5021 .options = BL_CORE_SUSPENDRESUME, 5022 .get_brightness = amdgpu_dm_backlight_get_brightness, 5023 .update_status = amdgpu_dm_backlight_update_status, 5024 }; 5025 5026 static void 5027 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 5028 { 5029 struct drm_device *drm = aconnector->base.dev; 5030 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 5031 struct backlight_properties props = { 0 }; 5032 struct amdgpu_dm_backlight_caps *caps; 5033 char bl_name[16]; 5034 int min, max; 5035 5036 if (aconnector->bl_idx == -1) 5037 return; 5038 5039 if (!acpi_video_backlight_use_native()) { 5040 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 5041 /* Try registering an ACPI video backlight device instead. */ 5042 acpi_video_register_backlight(); 5043 return; 5044 } 5045 5046 caps = &dm->backlight_caps[aconnector->bl_idx]; 5047 if (get_brightness_range(caps, &min, &max)) { 5048 if (power_supply_is_system_supplied() > 0) 5049 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100); 5050 else 5051 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100); 5052 /* min is zero, so max needs to be adjusted */ 5053 props.max_brightness = max - min; 5054 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max, 5055 caps->ac_level, caps->dc_level); 5056 } else 5057 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL; 5058 5059 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) { 5060 drm_info(drm, "Using custom brightness curve\n"); 5061 props.scale = BACKLIGHT_SCALE_NON_LINEAR; 5062 } else 5063 props.scale = BACKLIGHT_SCALE_LINEAR; 5064 props.type = BACKLIGHT_RAW; 5065 5066 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 5067 drm->primary->index + aconnector->bl_idx); 5068 5069 dm->backlight_dev[aconnector->bl_idx] = 5070 backlight_device_register(bl_name, aconnector->base.kdev, dm, 5071 &amdgpu_dm_backlight_ops, &props); 5072 dm->brightness[aconnector->bl_idx] = props.brightness; 5073 5074 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 5075 drm_err(drm, "DM: Backlight registration failed!\n"); 5076 dm->backlight_dev[aconnector->bl_idx] = NULL; 5077 } else 5078 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name); 5079 } 5080 5081 static int initialize_plane(struct amdgpu_display_manager *dm, 5082 struct amdgpu_mode_info *mode_info, int plane_id, 5083 enum drm_plane_type plane_type, 5084 const struct dc_plane_cap *plane_cap) 5085 { 5086 struct drm_plane *plane; 5087 unsigned long possible_crtcs; 5088 int ret = 0; 5089 5090 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 5091 if (!plane) { 5092 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n"); 5093 return -ENOMEM; 5094 } 5095 plane->type = plane_type; 5096 5097 /* 5098 * HACK: IGT tests expect that the primary plane for a CRTC 5099 * can only have one possible CRTC. Only expose support for 5100 * any CRTC if they're not going to be used as a primary plane 5101 * for a CRTC - like overlay or underlay planes. 5102 */ 5103 possible_crtcs = 1 << plane_id; 5104 if (plane_id >= dm->dc->caps.max_streams) 5105 possible_crtcs = 0xff; 5106 5107 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 5108 5109 if (ret) { 5110 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n"); 5111 kfree(plane); 5112 return ret; 5113 } 5114 5115 if (mode_info) 5116 mode_info->planes[plane_id] = plane; 5117 5118 return ret; 5119 } 5120 5121 5122 static void setup_backlight_device(struct amdgpu_display_manager *dm, 5123 struct amdgpu_dm_connector *aconnector) 5124 { 5125 struct dc_link *link = aconnector->dc_link; 5126 int bl_idx = dm->num_of_edps; 5127 5128 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 5129 link->type == dc_connection_none) 5130 return; 5131 5132 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 5133 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 5134 return; 5135 } 5136 5137 aconnector->bl_idx = bl_idx; 5138 5139 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5140 dm->backlight_link[bl_idx] = link; 5141 dm->num_of_edps++; 5142 5143 update_connector_ext_caps(aconnector); 5144 } 5145 5146 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 5147 5148 /* 5149 * In this architecture, the association 5150 * connector -> encoder -> crtc 5151 * id not really requried. The crtc and connector will hold the 5152 * display_index as an abstraction to use with DAL component 5153 * 5154 * Returns 0 on success 5155 */ 5156 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 5157 { 5158 struct amdgpu_display_manager *dm = &adev->dm; 5159 s32 i; 5160 struct amdgpu_dm_connector *aconnector = NULL; 5161 struct amdgpu_encoder *aencoder = NULL; 5162 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5163 u32 link_cnt; 5164 s32 primary_planes; 5165 enum dc_connection_type new_connection_type = dc_connection_none; 5166 const struct dc_plane_cap *plane; 5167 bool psr_feature_enabled = false; 5168 bool replay_feature_enabled = false; 5169 int max_overlay = dm->dc->caps.max_slave_planes; 5170 5171 dm->display_indexes_num = dm->dc->caps.max_streams; 5172 /* Update the actual used number of crtc */ 5173 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 5174 5175 amdgpu_dm_set_irq_funcs(adev); 5176 5177 link_cnt = dm->dc->caps.max_links; 5178 if (amdgpu_dm_mode_config_init(dm->adev)) { 5179 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n"); 5180 return -EINVAL; 5181 } 5182 5183 /* There is one primary plane per CRTC */ 5184 primary_planes = dm->dc->caps.max_streams; 5185 if (primary_planes > AMDGPU_MAX_PLANES) { 5186 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n"); 5187 return -EINVAL; 5188 } 5189 5190 /* 5191 * Initialize primary planes, implicit planes for legacy IOCTLS. 5192 * Order is reversed to match iteration order in atomic check. 5193 */ 5194 for (i = (primary_planes - 1); i >= 0; i--) { 5195 plane = &dm->dc->caps.planes[i]; 5196 5197 if (initialize_plane(dm, mode_info, i, 5198 DRM_PLANE_TYPE_PRIMARY, plane)) { 5199 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n"); 5200 goto fail; 5201 } 5202 } 5203 5204 /* 5205 * Initialize overlay planes, index starting after primary planes. 5206 * These planes have a higher DRM index than the primary planes since 5207 * they should be considered as having a higher z-order. 5208 * Order is reversed to match iteration order in atomic check. 5209 * 5210 * Only support DCN for now, and only expose one so we don't encourage 5211 * userspace to use up all the pipes. 5212 */ 5213 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 5214 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 5215 5216 /* Do not create overlay if MPO disabled */ 5217 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 5218 break; 5219 5220 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 5221 continue; 5222 5223 if (!plane->pixel_format_support.argb8888) 5224 continue; 5225 5226 if (max_overlay-- == 0) 5227 break; 5228 5229 if (initialize_plane(dm, NULL, primary_planes + i, 5230 DRM_PLANE_TYPE_OVERLAY, plane)) { 5231 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n"); 5232 goto fail; 5233 } 5234 } 5235 5236 for (i = 0; i < dm->dc->caps.max_streams; i++) 5237 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 5238 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n"); 5239 goto fail; 5240 } 5241 5242 /* Use Outbox interrupt */ 5243 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5244 case IP_VERSION(3, 0, 0): 5245 case IP_VERSION(3, 1, 2): 5246 case IP_VERSION(3, 1, 3): 5247 case IP_VERSION(3, 1, 4): 5248 case IP_VERSION(3, 1, 5): 5249 case IP_VERSION(3, 1, 6): 5250 case IP_VERSION(3, 2, 0): 5251 case IP_VERSION(3, 2, 1): 5252 case IP_VERSION(2, 1, 0): 5253 case IP_VERSION(3, 5, 0): 5254 case IP_VERSION(3, 5, 1): 5255 case IP_VERSION(3, 6, 0): 5256 case IP_VERSION(4, 0, 1): 5257 if (register_outbox_irq_handlers(dm->adev)) { 5258 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5259 goto fail; 5260 } 5261 break; 5262 default: 5263 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 5264 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5265 } 5266 5267 /* Determine whether to enable PSR support by default. */ 5268 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 5269 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5270 case IP_VERSION(3, 1, 2): 5271 case IP_VERSION(3, 1, 3): 5272 case IP_VERSION(3, 1, 4): 5273 case IP_VERSION(3, 1, 5): 5274 case IP_VERSION(3, 1, 6): 5275 case IP_VERSION(3, 2, 0): 5276 case IP_VERSION(3, 2, 1): 5277 case IP_VERSION(3, 5, 0): 5278 case IP_VERSION(3, 5, 1): 5279 case IP_VERSION(3, 6, 0): 5280 case IP_VERSION(4, 0, 1): 5281 psr_feature_enabled = true; 5282 break; 5283 default: 5284 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 5285 break; 5286 } 5287 } 5288 5289 /* Determine whether to enable Replay support by default. */ 5290 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) { 5291 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5292 case IP_VERSION(3, 1, 4): 5293 case IP_VERSION(3, 2, 0): 5294 case IP_VERSION(3, 2, 1): 5295 case IP_VERSION(3, 5, 0): 5296 case IP_VERSION(3, 5, 1): 5297 case IP_VERSION(3, 6, 0): 5298 replay_feature_enabled = true; 5299 break; 5300 5301 default: 5302 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK; 5303 break; 5304 } 5305 } 5306 5307 if (link_cnt > MAX_LINKS) { 5308 drm_err(adev_to_drm(adev), 5309 "KMS: Cannot support more than %d display indexes\n", 5310 MAX_LINKS); 5311 goto fail; 5312 } 5313 5314 /* loops over all connectors on the board */ 5315 for (i = 0; i < link_cnt; i++) { 5316 struct dc_link *link = NULL; 5317 5318 link = dc_get_link_at_index(dm->dc, i); 5319 5320 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) { 5321 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL); 5322 5323 if (!wbcon) { 5324 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n"); 5325 continue; 5326 } 5327 5328 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) { 5329 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n"); 5330 kfree(wbcon); 5331 continue; 5332 } 5333 5334 link->psr_settings.psr_feature_enabled = false; 5335 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED; 5336 5337 continue; 5338 } 5339 5340 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 5341 if (!aconnector) 5342 goto fail; 5343 5344 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 5345 if (!aencoder) 5346 goto fail; 5347 5348 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 5349 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n"); 5350 goto fail; 5351 } 5352 5353 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 5354 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n"); 5355 goto fail; 5356 } 5357 5358 if (dm->hpd_rx_offload_wq) 5359 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 5360 aconnector; 5361 5362 if (!dc_link_detect_connection_type(link, &new_connection_type)) 5363 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 5364 5365 if (aconnector->base.force && new_connection_type == dc_connection_none) { 5366 emulated_link_detect(link); 5367 amdgpu_dm_update_connector_after_detect(aconnector); 5368 } else { 5369 bool ret = false; 5370 5371 mutex_lock(&dm->dc_lock); 5372 dc_exit_ips_for_hw_access(dm->dc); 5373 ret = dc_link_detect(link, DETECT_REASON_BOOT); 5374 mutex_unlock(&dm->dc_lock); 5375 5376 if (ret) { 5377 amdgpu_dm_update_connector_after_detect(aconnector); 5378 setup_backlight_device(dm, aconnector); 5379 5380 /* Disable PSR if Replay can be enabled */ 5381 if (replay_feature_enabled) 5382 if (amdgpu_dm_set_replay_caps(link, aconnector)) 5383 psr_feature_enabled = false; 5384 5385 if (psr_feature_enabled) { 5386 amdgpu_dm_set_psr_caps(link); 5387 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n", 5388 link->psr_settings.psr_feature_enabled, 5389 link->psr_settings.psr_version, 5390 link->dpcd_caps.psr_info.psr_version, 5391 link->dpcd_caps.psr_info.psr_dpcd_caps.raw, 5392 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap); 5393 } 5394 } 5395 } 5396 amdgpu_set_panel_orientation(&aconnector->base); 5397 } 5398 5399 /* Software is initialized. Now we can register interrupt handlers. */ 5400 switch (adev->asic_type) { 5401 #if defined(CONFIG_DRM_AMD_DC_SI) 5402 case CHIP_TAHITI: 5403 case CHIP_PITCAIRN: 5404 case CHIP_VERDE: 5405 case CHIP_OLAND: 5406 if (dce60_register_irq_handlers(dm->adev)) { 5407 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5408 goto fail; 5409 } 5410 break; 5411 #endif 5412 case CHIP_BONAIRE: 5413 case CHIP_HAWAII: 5414 case CHIP_KAVERI: 5415 case CHIP_KABINI: 5416 case CHIP_MULLINS: 5417 case CHIP_TONGA: 5418 case CHIP_FIJI: 5419 case CHIP_CARRIZO: 5420 case CHIP_STONEY: 5421 case CHIP_POLARIS11: 5422 case CHIP_POLARIS10: 5423 case CHIP_POLARIS12: 5424 case CHIP_VEGAM: 5425 case CHIP_VEGA10: 5426 case CHIP_VEGA12: 5427 case CHIP_VEGA20: 5428 if (dce110_register_irq_handlers(dm->adev)) { 5429 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5430 goto fail; 5431 } 5432 break; 5433 default: 5434 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5435 case IP_VERSION(1, 0, 0): 5436 case IP_VERSION(1, 0, 1): 5437 case IP_VERSION(2, 0, 2): 5438 case IP_VERSION(2, 0, 3): 5439 case IP_VERSION(2, 0, 0): 5440 case IP_VERSION(2, 1, 0): 5441 case IP_VERSION(3, 0, 0): 5442 case IP_VERSION(3, 0, 2): 5443 case IP_VERSION(3, 0, 3): 5444 case IP_VERSION(3, 0, 1): 5445 case IP_VERSION(3, 1, 2): 5446 case IP_VERSION(3, 1, 3): 5447 case IP_VERSION(3, 1, 4): 5448 case IP_VERSION(3, 1, 5): 5449 case IP_VERSION(3, 1, 6): 5450 case IP_VERSION(3, 2, 0): 5451 case IP_VERSION(3, 2, 1): 5452 case IP_VERSION(3, 5, 0): 5453 case IP_VERSION(3, 5, 1): 5454 case IP_VERSION(3, 6, 0): 5455 case IP_VERSION(4, 0, 1): 5456 if (dcn10_register_irq_handlers(dm->adev)) { 5457 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5458 goto fail; 5459 } 5460 break; 5461 default: 5462 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n", 5463 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5464 goto fail; 5465 } 5466 break; 5467 } 5468 5469 return 0; 5470 fail: 5471 kfree(aencoder); 5472 kfree(aconnector); 5473 5474 return -EINVAL; 5475 } 5476 5477 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 5478 { 5479 if (dm->atomic_obj.state) 5480 drm_atomic_private_obj_fini(&dm->atomic_obj); 5481 } 5482 5483 /****************************************************************************** 5484 * amdgpu_display_funcs functions 5485 *****************************************************************************/ 5486 5487 /* 5488 * dm_bandwidth_update - program display watermarks 5489 * 5490 * @adev: amdgpu_device pointer 5491 * 5492 * Calculate and program the display watermarks and line buffer allocation. 5493 */ 5494 static void dm_bandwidth_update(struct amdgpu_device *adev) 5495 { 5496 /* TODO: implement later */ 5497 } 5498 5499 static const struct amdgpu_display_funcs dm_display_funcs = { 5500 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 5501 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 5502 .backlight_set_level = NULL, /* never called for DC */ 5503 .backlight_get_level = NULL, /* never called for DC */ 5504 .hpd_sense = NULL,/* called unconditionally */ 5505 .hpd_set_polarity = NULL, /* called unconditionally */ 5506 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 5507 .page_flip_get_scanoutpos = 5508 dm_crtc_get_scanoutpos,/* called unconditionally */ 5509 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 5510 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 5511 }; 5512 5513 #if defined(CONFIG_DEBUG_KERNEL_DC) 5514 5515 static ssize_t s3_debug_store(struct device *device, 5516 struct device_attribute *attr, 5517 const char *buf, 5518 size_t count) 5519 { 5520 int ret; 5521 int s3_state; 5522 struct drm_device *drm_dev = dev_get_drvdata(device); 5523 struct amdgpu_device *adev = drm_to_adev(drm_dev); 5524 struct amdgpu_ip_block *ip_block; 5525 5526 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE); 5527 if (!ip_block) 5528 return -EINVAL; 5529 5530 ret = kstrtoint(buf, 0, &s3_state); 5531 5532 if (ret == 0) { 5533 if (s3_state) { 5534 dm_resume(ip_block); 5535 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 5536 } else 5537 dm_suspend(ip_block); 5538 } 5539 5540 return ret == 0 ? count : 0; 5541 } 5542 5543 DEVICE_ATTR_WO(s3_debug); 5544 5545 #endif 5546 5547 static int dm_init_microcode(struct amdgpu_device *adev) 5548 { 5549 char *fw_name_dmub; 5550 int r; 5551 5552 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5553 case IP_VERSION(2, 1, 0): 5554 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 5555 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 5556 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 5557 break; 5558 case IP_VERSION(3, 0, 0): 5559 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 5560 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 5561 else 5562 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 5563 break; 5564 case IP_VERSION(3, 0, 1): 5565 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 5566 break; 5567 case IP_VERSION(3, 0, 2): 5568 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 5569 break; 5570 case IP_VERSION(3, 0, 3): 5571 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 5572 break; 5573 case IP_VERSION(3, 1, 2): 5574 case IP_VERSION(3, 1, 3): 5575 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 5576 break; 5577 case IP_VERSION(3, 1, 4): 5578 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 5579 break; 5580 case IP_VERSION(3, 1, 5): 5581 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 5582 break; 5583 case IP_VERSION(3, 1, 6): 5584 fw_name_dmub = FIRMWARE_DCN316_DMUB; 5585 break; 5586 case IP_VERSION(3, 2, 0): 5587 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 5588 break; 5589 case IP_VERSION(3, 2, 1): 5590 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 5591 break; 5592 case IP_VERSION(3, 5, 0): 5593 fw_name_dmub = FIRMWARE_DCN_35_DMUB; 5594 break; 5595 case IP_VERSION(3, 5, 1): 5596 fw_name_dmub = FIRMWARE_DCN_351_DMUB; 5597 break; 5598 case IP_VERSION(3, 6, 0): 5599 fw_name_dmub = FIRMWARE_DCN_36_DMUB; 5600 break; 5601 case IP_VERSION(4, 0, 1): 5602 fw_name_dmub = FIRMWARE_DCN_401_DMUB; 5603 break; 5604 default: 5605 /* ASIC doesn't support DMUB. */ 5606 return 0; 5607 } 5608 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED, 5609 "%s", fw_name_dmub); 5610 return r; 5611 } 5612 5613 static int dm_early_init(struct amdgpu_ip_block *ip_block) 5614 { 5615 struct amdgpu_device *adev = ip_block->adev; 5616 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5617 struct atom_context *ctx = mode_info->atom_context; 5618 int index = GetIndexIntoMasterTable(DATA, Object_Header); 5619 u16 data_offset; 5620 5621 /* if there is no object header, skip DM */ 5622 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 5623 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 5624 drm_info(adev_to_drm(adev), "No object header, skipping DM\n"); 5625 return -ENOENT; 5626 } 5627 5628 switch (adev->asic_type) { 5629 #if defined(CONFIG_DRM_AMD_DC_SI) 5630 case CHIP_TAHITI: 5631 case CHIP_PITCAIRN: 5632 case CHIP_VERDE: 5633 adev->mode_info.num_crtc = 6; 5634 adev->mode_info.num_hpd = 6; 5635 adev->mode_info.num_dig = 6; 5636 break; 5637 case CHIP_OLAND: 5638 adev->mode_info.num_crtc = 2; 5639 adev->mode_info.num_hpd = 2; 5640 adev->mode_info.num_dig = 2; 5641 break; 5642 #endif 5643 case CHIP_BONAIRE: 5644 case CHIP_HAWAII: 5645 adev->mode_info.num_crtc = 6; 5646 adev->mode_info.num_hpd = 6; 5647 adev->mode_info.num_dig = 6; 5648 break; 5649 case CHIP_KAVERI: 5650 adev->mode_info.num_crtc = 4; 5651 adev->mode_info.num_hpd = 6; 5652 adev->mode_info.num_dig = 7; 5653 break; 5654 case CHIP_KABINI: 5655 case CHIP_MULLINS: 5656 adev->mode_info.num_crtc = 2; 5657 adev->mode_info.num_hpd = 6; 5658 adev->mode_info.num_dig = 6; 5659 break; 5660 case CHIP_FIJI: 5661 case CHIP_TONGA: 5662 adev->mode_info.num_crtc = 6; 5663 adev->mode_info.num_hpd = 6; 5664 adev->mode_info.num_dig = 7; 5665 break; 5666 case CHIP_CARRIZO: 5667 adev->mode_info.num_crtc = 3; 5668 adev->mode_info.num_hpd = 6; 5669 adev->mode_info.num_dig = 9; 5670 break; 5671 case CHIP_STONEY: 5672 adev->mode_info.num_crtc = 2; 5673 adev->mode_info.num_hpd = 6; 5674 adev->mode_info.num_dig = 9; 5675 break; 5676 case CHIP_POLARIS11: 5677 case CHIP_POLARIS12: 5678 adev->mode_info.num_crtc = 5; 5679 adev->mode_info.num_hpd = 5; 5680 adev->mode_info.num_dig = 5; 5681 break; 5682 case CHIP_POLARIS10: 5683 case CHIP_VEGAM: 5684 adev->mode_info.num_crtc = 6; 5685 adev->mode_info.num_hpd = 6; 5686 adev->mode_info.num_dig = 6; 5687 break; 5688 case CHIP_VEGA10: 5689 case CHIP_VEGA12: 5690 case CHIP_VEGA20: 5691 adev->mode_info.num_crtc = 6; 5692 adev->mode_info.num_hpd = 6; 5693 adev->mode_info.num_dig = 6; 5694 break; 5695 default: 5696 5697 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5698 case IP_VERSION(2, 0, 2): 5699 case IP_VERSION(3, 0, 0): 5700 adev->mode_info.num_crtc = 6; 5701 adev->mode_info.num_hpd = 6; 5702 adev->mode_info.num_dig = 6; 5703 break; 5704 case IP_VERSION(2, 0, 0): 5705 case IP_VERSION(3, 0, 2): 5706 adev->mode_info.num_crtc = 5; 5707 adev->mode_info.num_hpd = 5; 5708 adev->mode_info.num_dig = 5; 5709 break; 5710 case IP_VERSION(2, 0, 3): 5711 case IP_VERSION(3, 0, 3): 5712 adev->mode_info.num_crtc = 2; 5713 adev->mode_info.num_hpd = 2; 5714 adev->mode_info.num_dig = 2; 5715 break; 5716 case IP_VERSION(1, 0, 0): 5717 case IP_VERSION(1, 0, 1): 5718 case IP_VERSION(3, 0, 1): 5719 case IP_VERSION(2, 1, 0): 5720 case IP_VERSION(3, 1, 2): 5721 case IP_VERSION(3, 1, 3): 5722 case IP_VERSION(3, 1, 4): 5723 case IP_VERSION(3, 1, 5): 5724 case IP_VERSION(3, 1, 6): 5725 case IP_VERSION(3, 2, 0): 5726 case IP_VERSION(3, 2, 1): 5727 case IP_VERSION(3, 5, 0): 5728 case IP_VERSION(3, 5, 1): 5729 case IP_VERSION(3, 6, 0): 5730 case IP_VERSION(4, 0, 1): 5731 adev->mode_info.num_crtc = 4; 5732 adev->mode_info.num_hpd = 4; 5733 adev->mode_info.num_dig = 4; 5734 break; 5735 default: 5736 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n", 5737 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5738 return -EINVAL; 5739 } 5740 break; 5741 } 5742 5743 if (adev->mode_info.funcs == NULL) 5744 adev->mode_info.funcs = &dm_display_funcs; 5745 5746 /* 5747 * Note: Do NOT change adev->audio_endpt_rreg and 5748 * adev->audio_endpt_wreg because they are initialised in 5749 * amdgpu_device_init() 5750 */ 5751 #if defined(CONFIG_DEBUG_KERNEL_DC) 5752 device_create_file( 5753 adev_to_drm(adev)->dev, 5754 &dev_attr_s3_debug); 5755 #endif 5756 adev->dc_enabled = true; 5757 5758 return dm_init_microcode(adev); 5759 } 5760 5761 static bool modereset_required(struct drm_crtc_state *crtc_state) 5762 { 5763 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 5764 } 5765 5766 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 5767 { 5768 drm_encoder_cleanup(encoder); 5769 kfree(encoder); 5770 } 5771 5772 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 5773 .destroy = amdgpu_dm_encoder_destroy, 5774 }; 5775 5776 static int 5777 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 5778 const enum surface_pixel_format format, 5779 enum dc_color_space *color_space) 5780 { 5781 bool full_range; 5782 5783 *color_space = COLOR_SPACE_SRGB; 5784 5785 /* DRM color properties only affect non-RGB formats. */ 5786 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 5787 return 0; 5788 5789 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 5790 5791 switch (plane_state->color_encoding) { 5792 case DRM_COLOR_YCBCR_BT601: 5793 if (full_range) 5794 *color_space = COLOR_SPACE_YCBCR601; 5795 else 5796 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 5797 break; 5798 5799 case DRM_COLOR_YCBCR_BT709: 5800 if (full_range) 5801 *color_space = COLOR_SPACE_YCBCR709; 5802 else 5803 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 5804 break; 5805 5806 case DRM_COLOR_YCBCR_BT2020: 5807 if (full_range) 5808 *color_space = COLOR_SPACE_2020_YCBCR_FULL; 5809 else 5810 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 5811 break; 5812 5813 default: 5814 return -EINVAL; 5815 } 5816 5817 return 0; 5818 } 5819 5820 static int 5821 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 5822 const struct drm_plane_state *plane_state, 5823 const u64 tiling_flags, 5824 struct dc_plane_info *plane_info, 5825 struct dc_plane_address *address, 5826 bool tmz_surface) 5827 { 5828 const struct drm_framebuffer *fb = plane_state->fb; 5829 const struct amdgpu_framebuffer *afb = 5830 to_amdgpu_framebuffer(plane_state->fb); 5831 int ret; 5832 5833 memset(plane_info, 0, sizeof(*plane_info)); 5834 5835 switch (fb->format->format) { 5836 case DRM_FORMAT_C8: 5837 plane_info->format = 5838 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 5839 break; 5840 case DRM_FORMAT_RGB565: 5841 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 5842 break; 5843 case DRM_FORMAT_XRGB8888: 5844 case DRM_FORMAT_ARGB8888: 5845 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 5846 break; 5847 case DRM_FORMAT_XRGB2101010: 5848 case DRM_FORMAT_ARGB2101010: 5849 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 5850 break; 5851 case DRM_FORMAT_XBGR2101010: 5852 case DRM_FORMAT_ABGR2101010: 5853 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 5854 break; 5855 case DRM_FORMAT_XBGR8888: 5856 case DRM_FORMAT_ABGR8888: 5857 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 5858 break; 5859 case DRM_FORMAT_NV21: 5860 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 5861 break; 5862 case DRM_FORMAT_NV12: 5863 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 5864 break; 5865 case DRM_FORMAT_P010: 5866 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 5867 break; 5868 case DRM_FORMAT_XRGB16161616F: 5869 case DRM_FORMAT_ARGB16161616F: 5870 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 5871 break; 5872 case DRM_FORMAT_XBGR16161616F: 5873 case DRM_FORMAT_ABGR16161616F: 5874 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 5875 break; 5876 case DRM_FORMAT_XRGB16161616: 5877 case DRM_FORMAT_ARGB16161616: 5878 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 5879 break; 5880 case DRM_FORMAT_XBGR16161616: 5881 case DRM_FORMAT_ABGR16161616: 5882 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 5883 break; 5884 default: 5885 drm_err(adev_to_drm(adev), 5886 "Unsupported screen format %p4cc\n", 5887 &fb->format->format); 5888 return -EINVAL; 5889 } 5890 5891 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5892 case DRM_MODE_ROTATE_0: 5893 plane_info->rotation = ROTATION_ANGLE_0; 5894 break; 5895 case DRM_MODE_ROTATE_90: 5896 plane_info->rotation = ROTATION_ANGLE_90; 5897 break; 5898 case DRM_MODE_ROTATE_180: 5899 plane_info->rotation = ROTATION_ANGLE_180; 5900 break; 5901 case DRM_MODE_ROTATE_270: 5902 plane_info->rotation = ROTATION_ANGLE_270; 5903 break; 5904 default: 5905 plane_info->rotation = ROTATION_ANGLE_0; 5906 break; 5907 } 5908 5909 5910 plane_info->visible = true; 5911 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5912 5913 plane_info->layer_index = plane_state->normalized_zpos; 5914 5915 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5916 &plane_info->color_space); 5917 if (ret) 5918 return ret; 5919 5920 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5921 plane_info->rotation, tiling_flags, 5922 &plane_info->tiling_info, 5923 &plane_info->plane_size, 5924 &plane_info->dcc, address, 5925 tmz_surface); 5926 if (ret) 5927 return ret; 5928 5929 amdgpu_dm_plane_fill_blending_from_plane_state( 5930 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5931 &plane_info->global_alpha, &plane_info->global_alpha_value); 5932 5933 return 0; 5934 } 5935 5936 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5937 struct dc_plane_state *dc_plane_state, 5938 struct drm_plane_state *plane_state, 5939 struct drm_crtc_state *crtc_state) 5940 { 5941 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5942 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5943 struct dc_scaling_info scaling_info; 5944 struct dc_plane_info plane_info; 5945 int ret; 5946 5947 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5948 if (ret) 5949 return ret; 5950 5951 dc_plane_state->src_rect = scaling_info.src_rect; 5952 dc_plane_state->dst_rect = scaling_info.dst_rect; 5953 dc_plane_state->clip_rect = scaling_info.clip_rect; 5954 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5955 5956 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5957 afb->tiling_flags, 5958 &plane_info, 5959 &dc_plane_state->address, 5960 afb->tmz_surface); 5961 if (ret) 5962 return ret; 5963 5964 dc_plane_state->format = plane_info.format; 5965 dc_plane_state->color_space = plane_info.color_space; 5966 dc_plane_state->format = plane_info.format; 5967 dc_plane_state->plane_size = plane_info.plane_size; 5968 dc_plane_state->rotation = plane_info.rotation; 5969 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5970 dc_plane_state->stereo_format = plane_info.stereo_format; 5971 dc_plane_state->tiling_info = plane_info.tiling_info; 5972 dc_plane_state->visible = plane_info.visible; 5973 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5974 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5975 dc_plane_state->global_alpha = plane_info.global_alpha; 5976 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5977 dc_plane_state->dcc = plane_info.dcc; 5978 dc_plane_state->layer_index = plane_info.layer_index; 5979 dc_plane_state->flip_int_enabled = true; 5980 5981 /* 5982 * Always set input transfer function, since plane state is refreshed 5983 * every time. 5984 */ 5985 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, 5986 plane_state, 5987 dc_plane_state); 5988 if (ret) 5989 return ret; 5990 5991 return 0; 5992 } 5993 5994 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5995 struct rect *dirty_rect, int32_t x, 5996 s32 y, s32 width, s32 height, 5997 int *i, bool ffu) 5998 { 5999 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 6000 6001 dirty_rect->x = x; 6002 dirty_rect->y = y; 6003 dirty_rect->width = width; 6004 dirty_rect->height = height; 6005 6006 if (ffu) 6007 drm_dbg(plane->dev, 6008 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 6009 plane->base.id, width, height); 6010 else 6011 drm_dbg(plane->dev, 6012 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 6013 plane->base.id, x, y, width, height); 6014 6015 (*i)++; 6016 } 6017 6018 /** 6019 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 6020 * 6021 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 6022 * remote fb 6023 * @old_plane_state: Old state of @plane 6024 * @new_plane_state: New state of @plane 6025 * @crtc_state: New state of CRTC connected to the @plane 6026 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 6027 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled. 6028 * If PSR SU is enabled and damage clips are available, only the regions of the screen 6029 * that have changed will be updated. If PSR SU is not enabled, 6030 * or if damage clips are not available, the entire screen will be updated. 6031 * @dirty_regions_changed: dirty regions changed 6032 * 6033 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 6034 * (referred to as "damage clips" in DRM nomenclature) that require updating on 6035 * the eDP remote buffer. The responsibility of specifying the dirty regions is 6036 * amdgpu_dm's. 6037 * 6038 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 6039 * plane with regions that require flushing to the eDP remote buffer. In 6040 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 6041 * implicitly provide damage clips without any client support via the plane 6042 * bounds. 6043 */ 6044 static void fill_dc_dirty_rects(struct drm_plane *plane, 6045 struct drm_plane_state *old_plane_state, 6046 struct drm_plane_state *new_plane_state, 6047 struct drm_crtc_state *crtc_state, 6048 struct dc_flip_addrs *flip_addrs, 6049 bool is_psr_su, 6050 bool *dirty_regions_changed) 6051 { 6052 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6053 struct rect *dirty_rects = flip_addrs->dirty_rects; 6054 u32 num_clips; 6055 struct drm_mode_rect *clips; 6056 bool bb_changed; 6057 bool fb_changed; 6058 u32 i = 0; 6059 *dirty_regions_changed = false; 6060 6061 /* 6062 * Cursor plane has it's own dirty rect update interface. See 6063 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 6064 */ 6065 if (plane->type == DRM_PLANE_TYPE_CURSOR) 6066 return; 6067 6068 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 6069 goto ffu; 6070 6071 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 6072 clips = drm_plane_get_damage_clips(new_plane_state); 6073 6074 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 && 6075 is_psr_su))) 6076 goto ffu; 6077 6078 if (!dm_crtc_state->mpo_requested) { 6079 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 6080 goto ffu; 6081 6082 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 6083 fill_dc_dirty_rect(new_plane_state->plane, 6084 &dirty_rects[flip_addrs->dirty_rect_count], 6085 clips->x1, clips->y1, 6086 clips->x2 - clips->x1, clips->y2 - clips->y1, 6087 &flip_addrs->dirty_rect_count, 6088 false); 6089 return; 6090 } 6091 6092 /* 6093 * MPO is requested. Add entire plane bounding box to dirty rects if 6094 * flipped to or damaged. 6095 * 6096 * If plane is moved or resized, also add old bounding box to dirty 6097 * rects. 6098 */ 6099 fb_changed = old_plane_state->fb->base.id != 6100 new_plane_state->fb->base.id; 6101 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 6102 old_plane_state->crtc_y != new_plane_state->crtc_y || 6103 old_plane_state->crtc_w != new_plane_state->crtc_w || 6104 old_plane_state->crtc_h != new_plane_state->crtc_h); 6105 6106 drm_dbg(plane->dev, 6107 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 6108 new_plane_state->plane->base.id, 6109 bb_changed, fb_changed, num_clips); 6110 6111 *dirty_regions_changed = bb_changed; 6112 6113 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 6114 goto ffu; 6115 6116 if (bb_changed) { 6117 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6118 new_plane_state->crtc_x, 6119 new_plane_state->crtc_y, 6120 new_plane_state->crtc_w, 6121 new_plane_state->crtc_h, &i, false); 6122 6123 /* Add old plane bounding-box if plane is moved or resized */ 6124 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6125 old_plane_state->crtc_x, 6126 old_plane_state->crtc_y, 6127 old_plane_state->crtc_w, 6128 old_plane_state->crtc_h, &i, false); 6129 } 6130 6131 if (num_clips) { 6132 for (; i < num_clips; clips++) 6133 fill_dc_dirty_rect(new_plane_state->plane, 6134 &dirty_rects[i], clips->x1, 6135 clips->y1, clips->x2 - clips->x1, 6136 clips->y2 - clips->y1, &i, false); 6137 } else if (fb_changed && !bb_changed) { 6138 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6139 new_plane_state->crtc_x, 6140 new_plane_state->crtc_y, 6141 new_plane_state->crtc_w, 6142 new_plane_state->crtc_h, &i, false); 6143 } 6144 6145 flip_addrs->dirty_rect_count = i; 6146 return; 6147 6148 ffu: 6149 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 6150 dm_crtc_state->base.mode.crtc_hdisplay, 6151 dm_crtc_state->base.mode.crtc_vdisplay, 6152 &flip_addrs->dirty_rect_count, true); 6153 } 6154 6155 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 6156 const struct dm_connector_state *dm_state, 6157 struct dc_stream_state *stream) 6158 { 6159 enum amdgpu_rmx_type rmx_type; 6160 6161 struct rect src = { 0 }; /* viewport in composition space*/ 6162 struct rect dst = { 0 }; /* stream addressable area */ 6163 6164 /* no mode. nothing to be done */ 6165 if (!mode) 6166 return; 6167 6168 /* Full screen scaling by default */ 6169 src.width = mode->hdisplay; 6170 src.height = mode->vdisplay; 6171 dst.width = stream->timing.h_addressable; 6172 dst.height = stream->timing.v_addressable; 6173 6174 if (dm_state) { 6175 rmx_type = dm_state->scaling; 6176 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 6177 if (src.width * dst.height < 6178 src.height * dst.width) { 6179 /* height needs less upscaling/more downscaling */ 6180 dst.width = src.width * 6181 dst.height / src.height; 6182 } else { 6183 /* width needs less upscaling/more downscaling */ 6184 dst.height = src.height * 6185 dst.width / src.width; 6186 } 6187 } else if (rmx_type == RMX_CENTER) { 6188 dst = src; 6189 } 6190 6191 dst.x = (stream->timing.h_addressable - dst.width) / 2; 6192 dst.y = (stream->timing.v_addressable - dst.height) / 2; 6193 6194 if (dm_state->underscan_enable) { 6195 dst.x += dm_state->underscan_hborder / 2; 6196 dst.y += dm_state->underscan_vborder / 2; 6197 dst.width -= dm_state->underscan_hborder; 6198 dst.height -= dm_state->underscan_vborder; 6199 } 6200 } 6201 6202 stream->src = src; 6203 stream->dst = dst; 6204 6205 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 6206 dst.x, dst.y, dst.width, dst.height); 6207 6208 } 6209 6210 static enum dc_color_depth 6211 convert_color_depth_from_display_info(const struct drm_connector *connector, 6212 bool is_y420, int requested_bpc) 6213 { 6214 u8 bpc; 6215 6216 if (is_y420) { 6217 bpc = 8; 6218 6219 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 6220 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 6221 bpc = 16; 6222 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 6223 bpc = 12; 6224 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 6225 bpc = 10; 6226 } else { 6227 bpc = (uint8_t)connector->display_info.bpc; 6228 /* Assume 8 bpc by default if no bpc is specified. */ 6229 bpc = bpc ? bpc : 8; 6230 } 6231 6232 if (requested_bpc > 0) { 6233 /* 6234 * Cap display bpc based on the user requested value. 6235 * 6236 * The value for state->max_bpc may not correctly updated 6237 * depending on when the connector gets added to the state 6238 * or if this was called outside of atomic check, so it 6239 * can't be used directly. 6240 */ 6241 bpc = min_t(u8, bpc, requested_bpc); 6242 6243 /* Round down to the nearest even number. */ 6244 bpc = bpc - (bpc & 1); 6245 } 6246 6247 switch (bpc) { 6248 case 0: 6249 /* 6250 * Temporary Work around, DRM doesn't parse color depth for 6251 * EDID revision before 1.4 6252 * TODO: Fix edid parsing 6253 */ 6254 return COLOR_DEPTH_888; 6255 case 6: 6256 return COLOR_DEPTH_666; 6257 case 8: 6258 return COLOR_DEPTH_888; 6259 case 10: 6260 return COLOR_DEPTH_101010; 6261 case 12: 6262 return COLOR_DEPTH_121212; 6263 case 14: 6264 return COLOR_DEPTH_141414; 6265 case 16: 6266 return COLOR_DEPTH_161616; 6267 default: 6268 return COLOR_DEPTH_UNDEFINED; 6269 } 6270 } 6271 6272 static enum dc_aspect_ratio 6273 get_aspect_ratio(const struct drm_display_mode *mode_in) 6274 { 6275 /* 1-1 mapping, since both enums follow the HDMI spec. */ 6276 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 6277 } 6278 6279 static enum dc_color_space 6280 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 6281 const struct drm_connector_state *connector_state) 6282 { 6283 enum dc_color_space color_space = COLOR_SPACE_SRGB; 6284 6285 switch (connector_state->colorspace) { 6286 case DRM_MODE_COLORIMETRY_BT601_YCC: 6287 if (dc_crtc_timing->flags.Y_ONLY) 6288 color_space = COLOR_SPACE_YCBCR601_LIMITED; 6289 else 6290 color_space = COLOR_SPACE_YCBCR601; 6291 break; 6292 case DRM_MODE_COLORIMETRY_BT709_YCC: 6293 if (dc_crtc_timing->flags.Y_ONLY) 6294 color_space = COLOR_SPACE_YCBCR709_LIMITED; 6295 else 6296 color_space = COLOR_SPACE_YCBCR709; 6297 break; 6298 case DRM_MODE_COLORIMETRY_OPRGB: 6299 color_space = COLOR_SPACE_ADOBERGB; 6300 break; 6301 case DRM_MODE_COLORIMETRY_BT2020_RGB: 6302 case DRM_MODE_COLORIMETRY_BT2020_YCC: 6303 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 6304 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 6305 else 6306 color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 6307 break; 6308 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 6309 default: 6310 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 6311 color_space = COLOR_SPACE_SRGB; 6312 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED) 6313 color_space = COLOR_SPACE_SRGB_LIMITED; 6314 /* 6315 * 27030khz is the separation point between HDTV and SDTV 6316 * according to HDMI spec, we use YCbCr709 and YCbCr601 6317 * respectively 6318 */ 6319 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 6320 if (dc_crtc_timing->flags.Y_ONLY) 6321 color_space = 6322 COLOR_SPACE_YCBCR709_LIMITED; 6323 else 6324 color_space = COLOR_SPACE_YCBCR709; 6325 } else { 6326 if (dc_crtc_timing->flags.Y_ONLY) 6327 color_space = 6328 COLOR_SPACE_YCBCR601_LIMITED; 6329 else 6330 color_space = COLOR_SPACE_YCBCR601; 6331 } 6332 break; 6333 } 6334 6335 return color_space; 6336 } 6337 6338 static enum display_content_type 6339 get_output_content_type(const struct drm_connector_state *connector_state) 6340 { 6341 switch (connector_state->content_type) { 6342 default: 6343 case DRM_MODE_CONTENT_TYPE_NO_DATA: 6344 return DISPLAY_CONTENT_TYPE_NO_DATA; 6345 case DRM_MODE_CONTENT_TYPE_GRAPHICS: 6346 return DISPLAY_CONTENT_TYPE_GRAPHICS; 6347 case DRM_MODE_CONTENT_TYPE_PHOTO: 6348 return DISPLAY_CONTENT_TYPE_PHOTO; 6349 case DRM_MODE_CONTENT_TYPE_CINEMA: 6350 return DISPLAY_CONTENT_TYPE_CINEMA; 6351 case DRM_MODE_CONTENT_TYPE_GAME: 6352 return DISPLAY_CONTENT_TYPE_GAME; 6353 } 6354 } 6355 6356 static bool adjust_colour_depth_from_display_info( 6357 struct dc_crtc_timing *timing_out, 6358 const struct drm_display_info *info) 6359 { 6360 enum dc_color_depth depth = timing_out->display_color_depth; 6361 int normalized_clk; 6362 6363 do { 6364 normalized_clk = timing_out->pix_clk_100hz / 10; 6365 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 6366 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 6367 normalized_clk /= 2; 6368 /* Adjusting pix clock following on HDMI spec based on colour depth */ 6369 switch (depth) { 6370 case COLOR_DEPTH_888: 6371 break; 6372 case COLOR_DEPTH_101010: 6373 normalized_clk = (normalized_clk * 30) / 24; 6374 break; 6375 case COLOR_DEPTH_121212: 6376 normalized_clk = (normalized_clk * 36) / 24; 6377 break; 6378 case COLOR_DEPTH_161616: 6379 normalized_clk = (normalized_clk * 48) / 24; 6380 break; 6381 default: 6382 /* The above depths are the only ones valid for HDMI. */ 6383 return false; 6384 } 6385 if (normalized_clk <= info->max_tmds_clock) { 6386 timing_out->display_color_depth = depth; 6387 return true; 6388 } 6389 } while (--depth > COLOR_DEPTH_666); 6390 return false; 6391 } 6392 6393 static void fill_stream_properties_from_drm_display_mode( 6394 struct dc_stream_state *stream, 6395 const struct drm_display_mode *mode_in, 6396 const struct drm_connector *connector, 6397 const struct drm_connector_state *connector_state, 6398 const struct dc_stream_state *old_stream, 6399 int requested_bpc) 6400 { 6401 struct dc_crtc_timing *timing_out = &stream->timing; 6402 const struct drm_display_info *info = &connector->display_info; 6403 struct amdgpu_dm_connector *aconnector = NULL; 6404 struct hdmi_vendor_infoframe hv_frame; 6405 struct hdmi_avi_infoframe avi_frame; 6406 ssize_t err; 6407 6408 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 6409 aconnector = to_amdgpu_dm_connector(connector); 6410 6411 memset(&hv_frame, 0, sizeof(hv_frame)); 6412 memset(&avi_frame, 0, sizeof(avi_frame)); 6413 6414 timing_out->h_border_left = 0; 6415 timing_out->h_border_right = 0; 6416 timing_out->v_border_top = 0; 6417 timing_out->v_border_bottom = 0; 6418 /* TODO: un-hardcode */ 6419 if (drm_mode_is_420_only(info, mode_in) 6420 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6421 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6422 else if (drm_mode_is_420_also(info, mode_in) 6423 && aconnector 6424 && aconnector->force_yuv420_output) 6425 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6426 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422) 6427 && aconnector 6428 && aconnector->force_yuv422_output) 6429 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422; 6430 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 6431 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6432 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 6433 else 6434 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 6435 6436 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 6437 timing_out->display_color_depth = convert_color_depth_from_display_info( 6438 connector, 6439 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 6440 requested_bpc); 6441 timing_out->scan_type = SCANNING_TYPE_NODATA; 6442 timing_out->hdmi_vic = 0; 6443 6444 if (old_stream) { 6445 timing_out->vic = old_stream->timing.vic; 6446 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 6447 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 6448 } else { 6449 timing_out->vic = drm_match_cea_mode(mode_in); 6450 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 6451 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 6452 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 6453 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 6454 } 6455 6456 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6457 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, 6458 (struct drm_connector *)connector, 6459 mode_in); 6460 if (err < 0) 6461 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n", 6462 connector->name, err); 6463 timing_out->vic = avi_frame.video_code; 6464 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, 6465 (struct drm_connector *)connector, 6466 mode_in); 6467 if (err < 0) 6468 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n", 6469 connector->name, err); 6470 timing_out->hdmi_vic = hv_frame.vic; 6471 } 6472 6473 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) { 6474 timing_out->h_addressable = mode_in->hdisplay; 6475 timing_out->h_total = mode_in->htotal; 6476 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 6477 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 6478 timing_out->v_total = mode_in->vtotal; 6479 timing_out->v_addressable = mode_in->vdisplay; 6480 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 6481 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 6482 timing_out->pix_clk_100hz = mode_in->clock * 10; 6483 } else { 6484 timing_out->h_addressable = mode_in->crtc_hdisplay; 6485 timing_out->h_total = mode_in->crtc_htotal; 6486 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 6487 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 6488 timing_out->v_total = mode_in->crtc_vtotal; 6489 timing_out->v_addressable = mode_in->crtc_vdisplay; 6490 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 6491 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 6492 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 6493 } 6494 6495 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 6496 6497 stream->out_transfer_func.type = TF_TYPE_PREDEFINED; 6498 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB; 6499 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6500 if (!adjust_colour_depth_from_display_info(timing_out, info) && 6501 drm_mode_is_420_also(info, mode_in) && 6502 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 6503 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6504 adjust_colour_depth_from_display_info(timing_out, info); 6505 } 6506 } 6507 6508 stream->output_color_space = get_output_color_space(timing_out, connector_state); 6509 stream->content_type = get_output_content_type(connector_state); 6510 } 6511 6512 static void fill_audio_info(struct audio_info *audio_info, 6513 const struct drm_connector *drm_connector, 6514 const struct dc_sink *dc_sink) 6515 { 6516 int i = 0; 6517 int cea_revision = 0; 6518 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 6519 6520 audio_info->manufacture_id = edid_caps->manufacturer_id; 6521 audio_info->product_id = edid_caps->product_id; 6522 6523 cea_revision = drm_connector->display_info.cea_rev; 6524 6525 strscpy(audio_info->display_name, 6526 edid_caps->display_name, 6527 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 6528 6529 if (cea_revision >= 3) { 6530 audio_info->mode_count = edid_caps->audio_mode_count; 6531 6532 for (i = 0; i < audio_info->mode_count; ++i) { 6533 audio_info->modes[i].format_code = 6534 (enum audio_format_code) 6535 (edid_caps->audio_modes[i].format_code); 6536 audio_info->modes[i].channel_count = 6537 edid_caps->audio_modes[i].channel_count; 6538 audio_info->modes[i].sample_rates.all = 6539 edid_caps->audio_modes[i].sample_rate; 6540 audio_info->modes[i].sample_size = 6541 edid_caps->audio_modes[i].sample_size; 6542 } 6543 } 6544 6545 audio_info->flags.all = edid_caps->speaker_flags; 6546 6547 /* TODO: We only check for the progressive mode, check for interlace mode too */ 6548 if (drm_connector->latency_present[0]) { 6549 audio_info->video_latency = drm_connector->video_latency[0]; 6550 audio_info->audio_latency = drm_connector->audio_latency[0]; 6551 } 6552 6553 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 6554 6555 } 6556 6557 static void 6558 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 6559 struct drm_display_mode *dst_mode) 6560 { 6561 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 6562 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 6563 dst_mode->crtc_clock = src_mode->crtc_clock; 6564 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 6565 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 6566 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 6567 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 6568 dst_mode->crtc_htotal = src_mode->crtc_htotal; 6569 dst_mode->crtc_hskew = src_mode->crtc_hskew; 6570 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 6571 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 6572 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 6573 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 6574 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 6575 } 6576 6577 static void 6578 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 6579 const struct drm_display_mode *native_mode, 6580 bool scale_enabled) 6581 { 6582 if (scale_enabled || ( 6583 native_mode->clock == drm_mode->clock && 6584 native_mode->htotal == drm_mode->htotal && 6585 native_mode->vtotal == drm_mode->vtotal)) { 6586 if (native_mode->crtc_clock) 6587 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 6588 } else { 6589 /* no scaling nor amdgpu inserted, no need to patch */ 6590 } 6591 } 6592 6593 static struct dc_sink * 6594 create_fake_sink(struct drm_device *dev, struct dc_link *link) 6595 { 6596 struct dc_sink_init_data sink_init_data = { 0 }; 6597 struct dc_sink *sink = NULL; 6598 6599 sink_init_data.link = link; 6600 sink_init_data.sink_signal = link->connector_signal; 6601 6602 sink = dc_sink_create(&sink_init_data); 6603 if (!sink) { 6604 drm_err(dev, "Failed to create sink!\n"); 6605 return NULL; 6606 } 6607 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 6608 6609 return sink; 6610 } 6611 6612 static void set_multisync_trigger_params( 6613 struct dc_stream_state *stream) 6614 { 6615 struct dc_stream_state *master = NULL; 6616 6617 if (stream->triggered_crtc_reset.enabled) { 6618 master = stream->triggered_crtc_reset.event_source; 6619 stream->triggered_crtc_reset.event = 6620 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 6621 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 6622 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 6623 } 6624 } 6625 6626 static void set_master_stream(struct dc_stream_state *stream_set[], 6627 int stream_count) 6628 { 6629 int j, highest_rfr = 0, master_stream = 0; 6630 6631 for (j = 0; j < stream_count; j++) { 6632 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 6633 int refresh_rate = 0; 6634 6635 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 6636 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 6637 if (refresh_rate > highest_rfr) { 6638 highest_rfr = refresh_rate; 6639 master_stream = j; 6640 } 6641 } 6642 } 6643 for (j = 0; j < stream_count; j++) { 6644 if (stream_set[j]) 6645 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 6646 } 6647 } 6648 6649 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 6650 { 6651 int i = 0; 6652 struct dc_stream_state *stream; 6653 6654 if (context->stream_count < 2) 6655 return; 6656 for (i = 0; i < context->stream_count ; i++) { 6657 if (!context->streams[i]) 6658 continue; 6659 /* 6660 * TODO: add a function to read AMD VSDB bits and set 6661 * crtc_sync_master.multi_sync_enabled flag 6662 * For now it's set to false 6663 */ 6664 } 6665 6666 set_master_stream(context->streams, context->stream_count); 6667 6668 for (i = 0; i < context->stream_count ; i++) { 6669 stream = context->streams[i]; 6670 6671 if (!stream) 6672 continue; 6673 6674 set_multisync_trigger_params(stream); 6675 } 6676 } 6677 6678 /** 6679 * DOC: FreeSync Video 6680 * 6681 * When a userspace application wants to play a video, the content follows a 6682 * standard format definition that usually specifies the FPS for that format. 6683 * The below list illustrates some video format and the expected FPS, 6684 * respectively: 6685 * 6686 * - TV/NTSC (23.976 FPS) 6687 * - Cinema (24 FPS) 6688 * - TV/PAL (25 FPS) 6689 * - TV/NTSC (29.97 FPS) 6690 * - TV/NTSC (30 FPS) 6691 * - Cinema HFR (48 FPS) 6692 * - TV/PAL (50 FPS) 6693 * - Commonly used (60 FPS) 6694 * - Multiples of 24 (48,72,96 FPS) 6695 * 6696 * The list of standards video format is not huge and can be added to the 6697 * connector modeset list beforehand. With that, userspace can leverage 6698 * FreeSync to extends the front porch in order to attain the target refresh 6699 * rate. Such a switch will happen seamlessly, without screen blanking or 6700 * reprogramming of the output in any other way. If the userspace requests a 6701 * modesetting change compatible with FreeSync modes that only differ in the 6702 * refresh rate, DC will skip the full update and avoid blink during the 6703 * transition. For example, the video player can change the modesetting from 6704 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 6705 * causing any display blink. This same concept can be applied to a mode 6706 * setting change. 6707 */ 6708 static struct drm_display_mode * 6709 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 6710 bool use_probed_modes) 6711 { 6712 struct drm_display_mode *m, *m_pref = NULL; 6713 u16 current_refresh, highest_refresh; 6714 struct list_head *list_head = use_probed_modes ? 6715 &aconnector->base.probed_modes : 6716 &aconnector->base.modes; 6717 6718 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 6719 return NULL; 6720 6721 if (aconnector->freesync_vid_base.clock != 0) 6722 return &aconnector->freesync_vid_base; 6723 6724 /* Find the preferred mode */ 6725 list_for_each_entry(m, list_head, head) { 6726 if (m->type & DRM_MODE_TYPE_PREFERRED) { 6727 m_pref = m; 6728 break; 6729 } 6730 } 6731 6732 if (!m_pref) { 6733 /* Probably an EDID with no preferred mode. Fallback to first entry */ 6734 m_pref = list_first_entry_or_null( 6735 &aconnector->base.modes, struct drm_display_mode, head); 6736 if (!m_pref) { 6737 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n"); 6738 return NULL; 6739 } 6740 } 6741 6742 highest_refresh = drm_mode_vrefresh(m_pref); 6743 6744 /* 6745 * Find the mode with highest refresh rate with same resolution. 6746 * For some monitors, preferred mode is not the mode with highest 6747 * supported refresh rate. 6748 */ 6749 list_for_each_entry(m, list_head, head) { 6750 current_refresh = drm_mode_vrefresh(m); 6751 6752 if (m->hdisplay == m_pref->hdisplay && 6753 m->vdisplay == m_pref->vdisplay && 6754 highest_refresh < current_refresh) { 6755 highest_refresh = current_refresh; 6756 m_pref = m; 6757 } 6758 } 6759 6760 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 6761 return m_pref; 6762 } 6763 6764 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 6765 struct amdgpu_dm_connector *aconnector) 6766 { 6767 struct drm_display_mode *high_mode; 6768 int timing_diff; 6769 6770 high_mode = get_highest_refresh_rate_mode(aconnector, false); 6771 if (!high_mode || !mode) 6772 return false; 6773 6774 timing_diff = high_mode->vtotal - mode->vtotal; 6775 6776 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 6777 high_mode->hdisplay != mode->hdisplay || 6778 high_mode->vdisplay != mode->vdisplay || 6779 high_mode->hsync_start != mode->hsync_start || 6780 high_mode->hsync_end != mode->hsync_end || 6781 high_mode->htotal != mode->htotal || 6782 high_mode->hskew != mode->hskew || 6783 high_mode->vscan != mode->vscan || 6784 high_mode->vsync_start - mode->vsync_start != timing_diff || 6785 high_mode->vsync_end - mode->vsync_end != timing_diff) 6786 return false; 6787 else 6788 return true; 6789 } 6790 6791 #if defined(CONFIG_DRM_AMD_DC_FP) 6792 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 6793 struct dc_sink *sink, struct dc_stream_state *stream, 6794 struct dsc_dec_dpcd_caps *dsc_caps) 6795 { 6796 stream->timing.flags.DSC = 0; 6797 dsc_caps->is_dsc_supported = false; 6798 6799 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 6800 sink->sink_signal == SIGNAL_TYPE_EDP)) { 6801 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 6802 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 6803 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 6804 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 6805 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 6806 dsc_caps); 6807 } 6808 } 6809 6810 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 6811 struct dc_sink *sink, struct dc_stream_state *stream, 6812 struct dsc_dec_dpcd_caps *dsc_caps, 6813 uint32_t max_dsc_target_bpp_limit_override) 6814 { 6815 const struct dc_link_settings *verified_link_cap = NULL; 6816 u32 link_bw_in_kbps; 6817 u32 edp_min_bpp_x16, edp_max_bpp_x16; 6818 struct dc *dc = sink->ctx->dc; 6819 struct dc_dsc_bw_range bw_range = {0}; 6820 struct dc_dsc_config dsc_cfg = {0}; 6821 struct dc_dsc_config_options dsc_options = {0}; 6822 6823 dc_dsc_get_default_config_option(dc, &dsc_options); 6824 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6825 6826 verified_link_cap = dc_link_get_link_cap(stream->link); 6827 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 6828 edp_min_bpp_x16 = 8 * 16; 6829 edp_max_bpp_x16 = 8 * 16; 6830 6831 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 6832 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 6833 6834 if (edp_max_bpp_x16 < edp_min_bpp_x16) 6835 edp_min_bpp_x16 = edp_max_bpp_x16; 6836 6837 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 6838 dc->debug.dsc_min_slice_height_override, 6839 edp_min_bpp_x16, edp_max_bpp_x16, 6840 dsc_caps, 6841 &stream->timing, 6842 dc_link_get_highest_encoding_format(aconnector->dc_link), 6843 &bw_range)) { 6844 6845 if (bw_range.max_kbps < link_bw_in_kbps) { 6846 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6847 dsc_caps, 6848 &dsc_options, 6849 0, 6850 &stream->timing, 6851 dc_link_get_highest_encoding_format(aconnector->dc_link), 6852 &dsc_cfg)) { 6853 stream->timing.dsc_cfg = dsc_cfg; 6854 stream->timing.flags.DSC = 1; 6855 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 6856 } 6857 return; 6858 } 6859 } 6860 6861 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6862 dsc_caps, 6863 &dsc_options, 6864 link_bw_in_kbps, 6865 &stream->timing, 6866 dc_link_get_highest_encoding_format(aconnector->dc_link), 6867 &dsc_cfg)) { 6868 stream->timing.dsc_cfg = dsc_cfg; 6869 stream->timing.flags.DSC = 1; 6870 } 6871 } 6872 6873 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 6874 struct dc_sink *sink, struct dc_stream_state *stream, 6875 struct dsc_dec_dpcd_caps *dsc_caps) 6876 { 6877 struct drm_connector *drm_connector = &aconnector->base; 6878 u32 link_bandwidth_kbps; 6879 struct dc *dc = sink->ctx->dc; 6880 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 6881 u32 dsc_max_supported_bw_in_kbps; 6882 u32 max_dsc_target_bpp_limit_override = 6883 drm_connector->display_info.max_dsc_bpp; 6884 struct dc_dsc_config_options dsc_options = {0}; 6885 6886 dc_dsc_get_default_config_option(dc, &dsc_options); 6887 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6888 6889 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 6890 dc_link_get_link_cap(aconnector->dc_link)); 6891 6892 /* Set DSC policy according to dsc_clock_en */ 6893 dc_dsc_policy_set_enable_dsc_when_not_needed( 6894 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 6895 6896 if (sink->sink_signal == SIGNAL_TYPE_EDP && 6897 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 6898 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 6899 6900 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 6901 6902 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6903 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 6904 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6905 dsc_caps, 6906 &dsc_options, 6907 link_bandwidth_kbps, 6908 &stream->timing, 6909 dc_link_get_highest_encoding_format(aconnector->dc_link), 6910 &stream->timing.dsc_cfg)) { 6911 stream->timing.flags.DSC = 1; 6912 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n", 6913 __func__, drm_connector->name); 6914 } 6915 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 6916 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 6917 dc_link_get_highest_encoding_format(aconnector->dc_link)); 6918 max_supported_bw_in_kbps = link_bandwidth_kbps; 6919 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 6920 6921 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 6922 max_supported_bw_in_kbps > 0 && 6923 dsc_max_supported_bw_in_kbps > 0) 6924 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6925 dsc_caps, 6926 &dsc_options, 6927 dsc_max_supported_bw_in_kbps, 6928 &stream->timing, 6929 dc_link_get_highest_encoding_format(aconnector->dc_link), 6930 &stream->timing.dsc_cfg)) { 6931 stream->timing.flags.DSC = 1; 6932 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n", 6933 __func__, drm_connector->name); 6934 } 6935 } 6936 } 6937 6938 /* Overwrite the stream flag if DSC is enabled through debugfs */ 6939 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 6940 stream->timing.flags.DSC = 1; 6941 6942 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 6943 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 6944 6945 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 6946 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 6947 6948 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6949 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6950 } 6951 #endif 6952 6953 static struct dc_stream_state * 6954 create_stream_for_sink(struct drm_connector *connector, 6955 const struct drm_display_mode *drm_mode, 6956 const struct dm_connector_state *dm_state, 6957 const struct dc_stream_state *old_stream, 6958 int requested_bpc) 6959 { 6960 struct drm_device *dev = connector->dev; 6961 struct amdgpu_dm_connector *aconnector = NULL; 6962 struct drm_display_mode *preferred_mode = NULL; 6963 const struct drm_connector_state *con_state = &dm_state->base; 6964 struct dc_stream_state *stream = NULL; 6965 struct drm_display_mode mode; 6966 struct drm_display_mode saved_mode; 6967 struct drm_display_mode *freesync_mode = NULL; 6968 bool native_mode_found = false; 6969 bool recalculate_timing = false; 6970 bool scale = dm_state->scaling != RMX_OFF; 6971 int mode_refresh; 6972 int preferred_refresh = 0; 6973 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6974 #if defined(CONFIG_DRM_AMD_DC_FP) 6975 struct dsc_dec_dpcd_caps dsc_caps; 6976 #endif 6977 struct dc_link *link = NULL; 6978 struct dc_sink *sink = NULL; 6979 6980 drm_mode_init(&mode, drm_mode); 6981 memset(&saved_mode, 0, sizeof(saved_mode)); 6982 6983 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) { 6984 aconnector = NULL; 6985 aconnector = to_amdgpu_dm_connector(connector); 6986 link = aconnector->dc_link; 6987 } else { 6988 struct drm_writeback_connector *wbcon = NULL; 6989 struct amdgpu_dm_wb_connector *dm_wbcon = NULL; 6990 6991 wbcon = drm_connector_to_writeback(connector); 6992 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon); 6993 link = dm_wbcon->link; 6994 } 6995 6996 if (!aconnector || !aconnector->dc_sink) { 6997 sink = create_fake_sink(dev, link); 6998 if (!sink) 6999 return stream; 7000 7001 } else { 7002 sink = aconnector->dc_sink; 7003 dc_sink_retain(sink); 7004 } 7005 7006 stream = dc_create_stream_for_sink(sink); 7007 7008 if (stream == NULL) { 7009 drm_err(dev, "Failed to create stream for sink!\n"); 7010 goto finish; 7011 } 7012 7013 /* We leave this NULL for writeback connectors */ 7014 stream->dm_stream_context = aconnector; 7015 7016 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 7017 connector->display_info.hdmi.scdc.scrambling.low_rates; 7018 7019 list_for_each_entry(preferred_mode, &connector->modes, head) { 7020 /* Search for preferred mode */ 7021 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 7022 native_mode_found = true; 7023 break; 7024 } 7025 } 7026 if (!native_mode_found) 7027 preferred_mode = list_first_entry_or_null( 7028 &connector->modes, 7029 struct drm_display_mode, 7030 head); 7031 7032 mode_refresh = drm_mode_vrefresh(&mode); 7033 7034 if (preferred_mode == NULL) { 7035 /* 7036 * This may not be an error, the use case is when we have no 7037 * usermode calls to reset and set mode upon hotplug. In this 7038 * case, we call set mode ourselves to restore the previous mode 7039 * and the modelist may not be filled in time. 7040 */ 7041 drm_dbg_driver(dev, "No preferred mode found\n"); 7042 } else if (aconnector) { 7043 recalculate_timing = amdgpu_freesync_vid_mode && 7044 is_freesync_video_mode(&mode, aconnector); 7045 if (recalculate_timing) { 7046 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 7047 drm_mode_copy(&saved_mode, &mode); 7048 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 7049 drm_mode_copy(&mode, freesync_mode); 7050 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 7051 } else { 7052 decide_crtc_timing_for_drm_display_mode( 7053 &mode, preferred_mode, scale); 7054 7055 preferred_refresh = drm_mode_vrefresh(preferred_mode); 7056 } 7057 } 7058 7059 if (recalculate_timing) 7060 drm_mode_set_crtcinfo(&saved_mode, 0); 7061 7062 /* 7063 * If scaling is enabled and refresh rate didn't change 7064 * we copy the vic and polarities of the old timings 7065 */ 7066 if (!scale || mode_refresh != preferred_refresh) 7067 fill_stream_properties_from_drm_display_mode( 7068 stream, &mode, connector, con_state, NULL, 7069 requested_bpc); 7070 else 7071 fill_stream_properties_from_drm_display_mode( 7072 stream, &mode, connector, con_state, old_stream, 7073 requested_bpc); 7074 7075 /* The rest isn't needed for writeback connectors */ 7076 if (!aconnector) 7077 goto finish; 7078 7079 if (aconnector->timing_changed) { 7080 drm_dbg(aconnector->base.dev, 7081 "overriding timing for automated test, bpc %d, changing to %d\n", 7082 stream->timing.display_color_depth, 7083 aconnector->timing_requested->display_color_depth); 7084 stream->timing = *aconnector->timing_requested; 7085 } 7086 7087 #if defined(CONFIG_DRM_AMD_DC_FP) 7088 /* SST DSC determination policy */ 7089 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 7090 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 7091 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 7092 #endif 7093 7094 update_stream_scaling_settings(&mode, dm_state, stream); 7095 7096 fill_audio_info( 7097 &stream->audio_info, 7098 connector, 7099 sink); 7100 7101 update_stream_signal(stream, sink); 7102 7103 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 7104 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 7105 7106 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 7107 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 7108 stream->signal == SIGNAL_TYPE_EDP) { 7109 const struct dc_edid_caps *edid_caps; 7110 unsigned int disable_colorimetry = 0; 7111 7112 if (aconnector->dc_sink) { 7113 edid_caps = &aconnector->dc_sink->edid_caps; 7114 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry; 7115 } 7116 7117 // 7118 // should decide stream support vsc sdp colorimetry capability 7119 // before building vsc info packet 7120 // 7121 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 7122 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED && 7123 !disable_colorimetry; 7124 7125 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22) 7126 tf = TRANSFER_FUNC_GAMMA_22; 7127 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 7128 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 7129 7130 } 7131 finish: 7132 dc_sink_release(sink); 7133 7134 return stream; 7135 } 7136 7137 static enum drm_connector_status 7138 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 7139 { 7140 bool connected; 7141 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7142 7143 /* 7144 * Notes: 7145 * 1. This interface is NOT called in context of HPD irq. 7146 * 2. This interface *is called* in context of user-mode ioctl. Which 7147 * makes it a bad place for *any* MST-related activity. 7148 */ 7149 7150 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 7151 !aconnector->fake_enable) 7152 connected = (aconnector->dc_sink != NULL); 7153 else 7154 connected = (aconnector->base.force == DRM_FORCE_ON || 7155 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 7156 7157 update_subconnector_property(aconnector); 7158 7159 return (connected ? connector_status_connected : 7160 connector_status_disconnected); 7161 } 7162 7163 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 7164 struct drm_connector_state *connector_state, 7165 struct drm_property *property, 7166 uint64_t val) 7167 { 7168 struct drm_device *dev = connector->dev; 7169 struct amdgpu_device *adev = drm_to_adev(dev); 7170 struct dm_connector_state *dm_old_state = 7171 to_dm_connector_state(connector->state); 7172 struct dm_connector_state *dm_new_state = 7173 to_dm_connector_state(connector_state); 7174 7175 int ret = -EINVAL; 7176 7177 if (property == dev->mode_config.scaling_mode_property) { 7178 enum amdgpu_rmx_type rmx_type; 7179 7180 switch (val) { 7181 case DRM_MODE_SCALE_CENTER: 7182 rmx_type = RMX_CENTER; 7183 break; 7184 case DRM_MODE_SCALE_ASPECT: 7185 rmx_type = RMX_ASPECT; 7186 break; 7187 case DRM_MODE_SCALE_FULLSCREEN: 7188 rmx_type = RMX_FULL; 7189 break; 7190 case DRM_MODE_SCALE_NONE: 7191 default: 7192 rmx_type = RMX_OFF; 7193 break; 7194 } 7195 7196 if (dm_old_state->scaling == rmx_type) 7197 return 0; 7198 7199 dm_new_state->scaling = rmx_type; 7200 ret = 0; 7201 } else if (property == adev->mode_info.underscan_hborder_property) { 7202 dm_new_state->underscan_hborder = val; 7203 ret = 0; 7204 } else if (property == adev->mode_info.underscan_vborder_property) { 7205 dm_new_state->underscan_vborder = val; 7206 ret = 0; 7207 } else if (property == adev->mode_info.underscan_property) { 7208 dm_new_state->underscan_enable = val; 7209 ret = 0; 7210 } 7211 7212 return ret; 7213 } 7214 7215 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 7216 const struct drm_connector_state *state, 7217 struct drm_property *property, 7218 uint64_t *val) 7219 { 7220 struct drm_device *dev = connector->dev; 7221 struct amdgpu_device *adev = drm_to_adev(dev); 7222 struct dm_connector_state *dm_state = 7223 to_dm_connector_state(state); 7224 int ret = -EINVAL; 7225 7226 if (property == dev->mode_config.scaling_mode_property) { 7227 switch (dm_state->scaling) { 7228 case RMX_CENTER: 7229 *val = DRM_MODE_SCALE_CENTER; 7230 break; 7231 case RMX_ASPECT: 7232 *val = DRM_MODE_SCALE_ASPECT; 7233 break; 7234 case RMX_FULL: 7235 *val = DRM_MODE_SCALE_FULLSCREEN; 7236 break; 7237 case RMX_OFF: 7238 default: 7239 *val = DRM_MODE_SCALE_NONE; 7240 break; 7241 } 7242 ret = 0; 7243 } else if (property == adev->mode_info.underscan_hborder_property) { 7244 *val = dm_state->underscan_hborder; 7245 ret = 0; 7246 } else if (property == adev->mode_info.underscan_vborder_property) { 7247 *val = dm_state->underscan_vborder; 7248 ret = 0; 7249 } else if (property == adev->mode_info.underscan_property) { 7250 *val = dm_state->underscan_enable; 7251 ret = 0; 7252 } 7253 7254 return ret; 7255 } 7256 7257 /** 7258 * DOC: panel power savings 7259 * 7260 * The display manager allows you to set your desired **panel power savings** 7261 * level (between 0-4, with 0 representing off), e.g. using the following:: 7262 * 7263 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings 7264 * 7265 * Modifying this value can have implications on color accuracy, so tread 7266 * carefully. 7267 */ 7268 7269 static ssize_t panel_power_savings_show(struct device *device, 7270 struct device_attribute *attr, 7271 char *buf) 7272 { 7273 struct drm_connector *connector = dev_get_drvdata(device); 7274 struct drm_device *dev = connector->dev; 7275 u8 val; 7276 7277 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7278 val = to_dm_connector_state(connector->state)->abm_level == 7279 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 : 7280 to_dm_connector_state(connector->state)->abm_level; 7281 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7282 7283 return sysfs_emit(buf, "%u\n", val); 7284 } 7285 7286 static ssize_t panel_power_savings_store(struct device *device, 7287 struct device_attribute *attr, 7288 const char *buf, size_t count) 7289 { 7290 struct drm_connector *connector = dev_get_drvdata(device); 7291 struct drm_device *dev = connector->dev; 7292 long val; 7293 int ret; 7294 7295 ret = kstrtol(buf, 0, &val); 7296 7297 if (ret) 7298 return ret; 7299 7300 if (val < 0 || val > 4) 7301 return -EINVAL; 7302 7303 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7304 to_dm_connector_state(connector->state)->abm_level = val ?: 7305 ABM_LEVEL_IMMEDIATE_DISABLE; 7306 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7307 7308 drm_kms_helper_hotplug_event(dev); 7309 7310 return count; 7311 } 7312 7313 static DEVICE_ATTR_RW(panel_power_savings); 7314 7315 static struct attribute *amdgpu_attrs[] = { 7316 &dev_attr_panel_power_savings.attr, 7317 NULL 7318 }; 7319 7320 static const struct attribute_group amdgpu_group = { 7321 .name = "amdgpu", 7322 .attrs = amdgpu_attrs 7323 }; 7324 7325 static bool 7326 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector) 7327 { 7328 if (amdgpu_dm_abm_level >= 0) 7329 return false; 7330 7331 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP) 7332 return false; 7333 7334 /* check for OLED panels */ 7335 if (amdgpu_dm_connector->bl_idx >= 0) { 7336 struct drm_device *drm = amdgpu_dm_connector->base.dev; 7337 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 7338 struct amdgpu_dm_backlight_caps *caps; 7339 7340 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx]; 7341 if (caps->aux_support) 7342 return false; 7343 } 7344 7345 return true; 7346 } 7347 7348 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 7349 { 7350 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 7351 7352 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) 7353 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group); 7354 7355 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier); 7356 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 7357 } 7358 7359 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 7360 { 7361 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7362 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7363 struct amdgpu_display_manager *dm = &adev->dm; 7364 7365 /* 7366 * Call only if mst_mgr was initialized before since it's not done 7367 * for all connector types. 7368 */ 7369 if (aconnector->mst_mgr.dev) 7370 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 7371 7372 if (aconnector->bl_idx != -1) { 7373 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 7374 dm->backlight_dev[aconnector->bl_idx] = NULL; 7375 } 7376 7377 if (aconnector->dc_em_sink) 7378 dc_sink_release(aconnector->dc_em_sink); 7379 aconnector->dc_em_sink = NULL; 7380 if (aconnector->dc_sink) 7381 dc_sink_release(aconnector->dc_sink); 7382 aconnector->dc_sink = NULL; 7383 7384 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 7385 drm_connector_unregister(connector); 7386 drm_connector_cleanup(connector); 7387 kfree(aconnector->dm_dp_aux.aux.name); 7388 7389 kfree(connector); 7390 } 7391 7392 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 7393 { 7394 struct dm_connector_state *state = 7395 to_dm_connector_state(connector->state); 7396 7397 if (connector->state) 7398 __drm_atomic_helper_connector_destroy_state(connector->state); 7399 7400 kfree(state); 7401 7402 state = kzalloc(sizeof(*state), GFP_KERNEL); 7403 7404 if (state) { 7405 state->scaling = RMX_OFF; 7406 state->underscan_enable = false; 7407 state->underscan_hborder = 0; 7408 state->underscan_vborder = 0; 7409 state->base.max_requested_bpc = 8; 7410 state->vcpi_slots = 0; 7411 state->pbn = 0; 7412 7413 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 7414 if (amdgpu_dm_abm_level <= 0) 7415 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7416 else 7417 state->abm_level = amdgpu_dm_abm_level; 7418 } 7419 7420 __drm_atomic_helper_connector_reset(connector, &state->base); 7421 } 7422 } 7423 7424 struct drm_connector_state * 7425 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 7426 { 7427 struct dm_connector_state *state = 7428 to_dm_connector_state(connector->state); 7429 7430 struct dm_connector_state *new_state = 7431 kmemdup(state, sizeof(*state), GFP_KERNEL); 7432 7433 if (!new_state) 7434 return NULL; 7435 7436 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 7437 7438 new_state->freesync_capable = state->freesync_capable; 7439 new_state->abm_level = state->abm_level; 7440 new_state->scaling = state->scaling; 7441 new_state->underscan_enable = state->underscan_enable; 7442 new_state->underscan_hborder = state->underscan_hborder; 7443 new_state->underscan_vborder = state->underscan_vborder; 7444 new_state->vcpi_slots = state->vcpi_slots; 7445 new_state->pbn = state->pbn; 7446 return &new_state->base; 7447 } 7448 7449 static int 7450 amdgpu_dm_connector_late_register(struct drm_connector *connector) 7451 { 7452 struct amdgpu_dm_connector *amdgpu_dm_connector = 7453 to_amdgpu_dm_connector(connector); 7454 int r; 7455 7456 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) { 7457 r = sysfs_create_group(&connector->kdev->kobj, 7458 &amdgpu_group); 7459 if (r) 7460 return r; 7461 } 7462 7463 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 7464 7465 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 7466 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 7467 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 7468 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 7469 if (r) 7470 return r; 7471 } 7472 7473 #if defined(CONFIG_DEBUG_FS) 7474 connector_debugfs_init(amdgpu_dm_connector); 7475 #endif 7476 7477 return 0; 7478 } 7479 7480 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 7481 { 7482 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7483 struct dc_link *dc_link = aconnector->dc_link; 7484 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 7485 const struct drm_edid *drm_edid; 7486 struct i2c_adapter *ddc; 7487 struct drm_device *dev = connector->dev; 7488 7489 if (dc_link && dc_link->aux_mode) 7490 ddc = &aconnector->dm_dp_aux.aux.ddc; 7491 else 7492 ddc = &aconnector->i2c->base; 7493 7494 drm_edid = drm_edid_read_ddc(connector, ddc); 7495 drm_edid_connector_update(connector, drm_edid); 7496 if (!drm_edid) { 7497 drm_err(dev, "No EDID found on connector: %s.\n", connector->name); 7498 return; 7499 } 7500 7501 aconnector->drm_edid = drm_edid; 7502 /* Update emulated (virtual) sink's EDID */ 7503 if (dc_em_sink && dc_link) { 7504 // FIXME: Get rid of drm_edid_raw() 7505 const struct edid *edid = drm_edid_raw(drm_edid); 7506 7507 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 7508 memmove(dc_em_sink->dc_edid.raw_edid, edid, 7509 (edid->extensions + 1) * EDID_LENGTH); 7510 dm_helpers_parse_edid_caps( 7511 dc_link, 7512 &dc_em_sink->dc_edid, 7513 &dc_em_sink->edid_caps); 7514 } 7515 } 7516 7517 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 7518 .reset = amdgpu_dm_connector_funcs_reset, 7519 .detect = amdgpu_dm_connector_detect, 7520 .fill_modes = drm_helper_probe_single_connector_modes, 7521 .destroy = amdgpu_dm_connector_destroy, 7522 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 7523 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 7524 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 7525 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 7526 .late_register = amdgpu_dm_connector_late_register, 7527 .early_unregister = amdgpu_dm_connector_unregister, 7528 .force = amdgpu_dm_connector_funcs_force 7529 }; 7530 7531 static int get_modes(struct drm_connector *connector) 7532 { 7533 return amdgpu_dm_connector_get_modes(connector); 7534 } 7535 7536 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 7537 { 7538 struct drm_connector *connector = &aconnector->base; 7539 struct dc_link *dc_link = aconnector->dc_link; 7540 struct dc_sink_init_data init_params = { 7541 .link = aconnector->dc_link, 7542 .sink_signal = SIGNAL_TYPE_VIRTUAL 7543 }; 7544 const struct drm_edid *drm_edid; 7545 const struct edid *edid; 7546 struct i2c_adapter *ddc; 7547 7548 if (dc_link && dc_link->aux_mode) 7549 ddc = &aconnector->dm_dp_aux.aux.ddc; 7550 else 7551 ddc = &aconnector->i2c->base; 7552 7553 drm_edid = drm_edid_read_ddc(connector, ddc); 7554 drm_edid_connector_update(connector, drm_edid); 7555 if (!drm_edid) { 7556 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name); 7557 return; 7558 } 7559 7560 if (connector->display_info.is_hdmi) 7561 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A; 7562 7563 aconnector->drm_edid = drm_edid; 7564 7565 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 7566 aconnector->dc_em_sink = dc_link_add_remote_sink( 7567 aconnector->dc_link, 7568 (uint8_t *)edid, 7569 (edid->extensions + 1) * EDID_LENGTH, 7570 &init_params); 7571 7572 if (aconnector->base.force == DRM_FORCE_ON) { 7573 aconnector->dc_sink = aconnector->dc_link->local_sink ? 7574 aconnector->dc_link->local_sink : 7575 aconnector->dc_em_sink; 7576 if (aconnector->dc_sink) 7577 dc_sink_retain(aconnector->dc_sink); 7578 } 7579 } 7580 7581 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 7582 { 7583 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 7584 7585 /* 7586 * In case of headless boot with force on for DP managed connector 7587 * Those settings have to be != 0 to get initial modeset 7588 */ 7589 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7590 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 7591 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 7592 } 7593 7594 create_eml_sink(aconnector); 7595 } 7596 7597 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 7598 struct dc_stream_state *stream) 7599 { 7600 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 7601 struct dc_plane_state *dc_plane_state = NULL; 7602 struct dc_state *dc_state = NULL; 7603 7604 if (!stream) 7605 goto cleanup; 7606 7607 dc_plane_state = dc_create_plane_state(dc); 7608 if (!dc_plane_state) 7609 goto cleanup; 7610 7611 dc_state = dc_state_create(dc, NULL); 7612 if (!dc_state) 7613 goto cleanup; 7614 7615 /* populate stream to plane */ 7616 dc_plane_state->src_rect.height = stream->src.height; 7617 dc_plane_state->src_rect.width = stream->src.width; 7618 dc_plane_state->dst_rect.height = stream->src.height; 7619 dc_plane_state->dst_rect.width = stream->src.width; 7620 dc_plane_state->clip_rect.height = stream->src.height; 7621 dc_plane_state->clip_rect.width = stream->src.width; 7622 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 7623 dc_plane_state->plane_size.surface_size.height = stream->src.height; 7624 dc_plane_state->plane_size.surface_size.width = stream->src.width; 7625 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 7626 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 7627 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 7628 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 7629 dc_plane_state->rotation = ROTATION_ANGLE_0; 7630 dc_plane_state->is_tiling_rotated = false; 7631 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 7632 7633 dc_result = dc_validate_stream(dc, stream); 7634 if (dc_result == DC_OK) 7635 dc_result = dc_validate_plane(dc, dc_plane_state); 7636 7637 if (dc_result == DC_OK) 7638 dc_result = dc_state_add_stream(dc, dc_state, stream); 7639 7640 if (dc_result == DC_OK && !dc_state_add_plane( 7641 dc, 7642 stream, 7643 dc_plane_state, 7644 dc_state)) 7645 dc_result = DC_FAIL_ATTACH_SURFACES; 7646 7647 if (dc_result == DC_OK) 7648 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY); 7649 7650 cleanup: 7651 if (dc_state) 7652 dc_state_release(dc_state); 7653 7654 if (dc_plane_state) 7655 dc_plane_state_release(dc_plane_state); 7656 7657 return dc_result; 7658 } 7659 7660 struct dc_stream_state * 7661 create_validate_stream_for_sink(struct drm_connector *connector, 7662 const struct drm_display_mode *drm_mode, 7663 const struct dm_connector_state *dm_state, 7664 const struct dc_stream_state *old_stream) 7665 { 7666 struct amdgpu_dm_connector *aconnector = NULL; 7667 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7668 struct dc_stream_state *stream; 7669 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 7670 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 7671 enum dc_status dc_result = DC_OK; 7672 uint8_t bpc_limit = 6; 7673 7674 if (!dm_state) 7675 return NULL; 7676 7677 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 7678 aconnector = to_amdgpu_dm_connector(connector); 7679 7680 if (aconnector && 7681 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A || 7682 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)) 7683 bpc_limit = 8; 7684 7685 do { 7686 drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc); 7687 stream = create_stream_for_sink(connector, drm_mode, 7688 dm_state, old_stream, 7689 requested_bpc); 7690 if (stream == NULL) { 7691 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n"); 7692 break; 7693 } 7694 7695 dc_result = dc_validate_stream(adev->dm.dc, stream); 7696 7697 if (!aconnector) /* writeback connector */ 7698 return stream; 7699 7700 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 7701 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 7702 7703 if (dc_result == DC_OK) 7704 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 7705 7706 if (dc_result != DC_OK) { 7707 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n", 7708 drm_mode->hdisplay, 7709 drm_mode->vdisplay, 7710 drm_mode->clock, 7711 dc_pixel_encoding_to_str(stream->timing.pixel_encoding), 7712 dc_color_depth_to_str(stream->timing.display_color_depth), 7713 dc_status_to_str(dc_result)); 7714 7715 dc_stream_release(stream); 7716 stream = NULL; 7717 requested_bpc -= 2; /* lower bpc to retry validation */ 7718 } 7719 7720 } while (stream == NULL && requested_bpc >= bpc_limit); 7721 7722 switch (dc_result) { 7723 /* 7724 * If we failed to validate DP bandwidth stream with the requested RGB color depth, 7725 * we try to fallback and configure in order: 7726 * YUV422 (8bpc, 6bpc) 7727 * YUV420 (8bpc, 6bpc) 7728 */ 7729 case DC_FAIL_ENC_VALIDATE: 7730 case DC_EXCEED_DONGLE_CAP: 7731 case DC_NO_DP_LINK_BANDWIDTH: 7732 /* recursively entered twice and already tried both YUV422 and YUV420 */ 7733 if (aconnector->force_yuv422_output && aconnector->force_yuv420_output) 7734 break; 7735 /* first failure; try YUV422 */ 7736 if (!aconnector->force_yuv422_output) { 7737 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n", 7738 __func__, __LINE__, dc_result); 7739 aconnector->force_yuv422_output = true; 7740 /* recursively entered and YUV422 failed, try YUV420 */ 7741 } else if (!aconnector->force_yuv420_output) { 7742 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n", 7743 __func__, __LINE__, dc_result); 7744 aconnector->force_yuv420_output = true; 7745 } 7746 stream = create_validate_stream_for_sink(connector, drm_mode, 7747 dm_state, old_stream); 7748 aconnector->force_yuv422_output = false; 7749 aconnector->force_yuv420_output = false; 7750 break; 7751 case DC_OK: 7752 break; 7753 default: 7754 drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n", 7755 __func__, __LINE__, dc_result); 7756 break; 7757 } 7758 7759 return stream; 7760 } 7761 7762 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 7763 const struct drm_display_mode *mode) 7764 { 7765 int result = MODE_ERROR; 7766 struct dc_sink *dc_sink; 7767 struct drm_display_mode *test_mode; 7768 /* TODO: Unhardcode stream count */ 7769 struct dc_stream_state *stream; 7770 /* we always have an amdgpu_dm_connector here since we got 7771 * here via the amdgpu_dm_connector_helper_funcs 7772 */ 7773 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7774 7775 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 7776 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 7777 return result; 7778 7779 /* 7780 * Only run this the first time mode_valid is called to initilialize 7781 * EDID mgmt 7782 */ 7783 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 7784 !aconnector->dc_em_sink) 7785 handle_edid_mgmt(aconnector); 7786 7787 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 7788 7789 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 7790 aconnector->base.force != DRM_FORCE_ON) { 7791 drm_err(connector->dev, "dc_sink is NULL!\n"); 7792 goto fail; 7793 } 7794 7795 test_mode = drm_mode_duplicate(connector->dev, mode); 7796 if (!test_mode) 7797 goto fail; 7798 7799 drm_mode_set_crtcinfo(test_mode, 0); 7800 7801 stream = create_validate_stream_for_sink(connector, test_mode, 7802 to_dm_connector_state(connector->state), 7803 NULL); 7804 drm_mode_destroy(connector->dev, test_mode); 7805 if (stream) { 7806 dc_stream_release(stream); 7807 result = MODE_OK; 7808 } 7809 7810 fail: 7811 /* TODO: error handling*/ 7812 return result; 7813 } 7814 7815 static int fill_hdr_info_packet(const struct drm_connector_state *state, 7816 struct dc_info_packet *out) 7817 { 7818 struct hdmi_drm_infoframe frame; 7819 unsigned char buf[30]; /* 26 + 4 */ 7820 ssize_t len; 7821 int ret, i; 7822 7823 memset(out, 0, sizeof(*out)); 7824 7825 if (!state->hdr_output_metadata) 7826 return 0; 7827 7828 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 7829 if (ret) 7830 return ret; 7831 7832 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 7833 if (len < 0) 7834 return (int)len; 7835 7836 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 7837 if (len != 30) 7838 return -EINVAL; 7839 7840 /* Prepare the infopacket for DC. */ 7841 switch (state->connector->connector_type) { 7842 case DRM_MODE_CONNECTOR_HDMIA: 7843 out->hb0 = 0x87; /* type */ 7844 out->hb1 = 0x01; /* version */ 7845 out->hb2 = 0x1A; /* length */ 7846 out->sb[0] = buf[3]; /* checksum */ 7847 i = 1; 7848 break; 7849 7850 case DRM_MODE_CONNECTOR_DisplayPort: 7851 case DRM_MODE_CONNECTOR_eDP: 7852 out->hb0 = 0x00; /* sdp id, zero */ 7853 out->hb1 = 0x87; /* type */ 7854 out->hb2 = 0x1D; /* payload len - 1 */ 7855 out->hb3 = (0x13 << 2); /* sdp version */ 7856 out->sb[0] = 0x01; /* version */ 7857 out->sb[1] = 0x1A; /* length */ 7858 i = 2; 7859 break; 7860 7861 default: 7862 return -EINVAL; 7863 } 7864 7865 memcpy(&out->sb[i], &buf[4], 26); 7866 out->valid = true; 7867 7868 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 7869 sizeof(out->sb), false); 7870 7871 return 0; 7872 } 7873 7874 static int 7875 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 7876 struct drm_atomic_state *state) 7877 { 7878 struct drm_connector_state *new_con_state = 7879 drm_atomic_get_new_connector_state(state, conn); 7880 struct drm_connector_state *old_con_state = 7881 drm_atomic_get_old_connector_state(state, conn); 7882 struct drm_crtc *crtc = new_con_state->crtc; 7883 struct drm_crtc_state *new_crtc_state; 7884 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 7885 int ret; 7886 7887 if (WARN_ON(unlikely(!old_con_state || !new_con_state))) 7888 return -EINVAL; 7889 7890 trace_amdgpu_dm_connector_atomic_check(new_con_state); 7891 7892 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 7893 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 7894 if (ret < 0) 7895 return ret; 7896 } 7897 7898 if (!crtc) 7899 return 0; 7900 7901 if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) { 7902 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7903 if (IS_ERR(new_crtc_state)) 7904 return PTR_ERR(new_crtc_state); 7905 7906 new_crtc_state->mode_changed = true; 7907 } 7908 7909 if (new_con_state->colorspace != old_con_state->colorspace) { 7910 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7911 if (IS_ERR(new_crtc_state)) 7912 return PTR_ERR(new_crtc_state); 7913 7914 new_crtc_state->mode_changed = true; 7915 } 7916 7917 if (new_con_state->content_type != old_con_state->content_type) { 7918 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7919 if (IS_ERR(new_crtc_state)) 7920 return PTR_ERR(new_crtc_state); 7921 7922 new_crtc_state->mode_changed = true; 7923 } 7924 7925 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 7926 struct dc_info_packet hdr_infopacket; 7927 7928 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 7929 if (ret) 7930 return ret; 7931 7932 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7933 if (IS_ERR(new_crtc_state)) 7934 return PTR_ERR(new_crtc_state); 7935 7936 /* 7937 * DC considers the stream backends changed if the 7938 * static metadata changes. Forcing the modeset also 7939 * gives a simple way for userspace to switch from 7940 * 8bpc to 10bpc when setting the metadata to enter 7941 * or exit HDR. 7942 * 7943 * Changing the static metadata after it's been 7944 * set is permissible, however. So only force a 7945 * modeset if we're entering or exiting HDR. 7946 */ 7947 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 7948 !old_con_state->hdr_output_metadata || 7949 !new_con_state->hdr_output_metadata; 7950 } 7951 7952 return 0; 7953 } 7954 7955 static const struct drm_connector_helper_funcs 7956 amdgpu_dm_connector_helper_funcs = { 7957 /* 7958 * If hotplugging a second bigger display in FB Con mode, bigger resolution 7959 * modes will be filtered by drm_mode_validate_size(), and those modes 7960 * are missing after user start lightdm. So we need to renew modes list. 7961 * in get_modes call back, not just return the modes count 7962 */ 7963 .get_modes = get_modes, 7964 .mode_valid = amdgpu_dm_connector_mode_valid, 7965 .atomic_check = amdgpu_dm_connector_atomic_check, 7966 }; 7967 7968 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 7969 { 7970 7971 } 7972 7973 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 7974 { 7975 switch (display_color_depth) { 7976 case COLOR_DEPTH_666: 7977 return 6; 7978 case COLOR_DEPTH_888: 7979 return 8; 7980 case COLOR_DEPTH_101010: 7981 return 10; 7982 case COLOR_DEPTH_121212: 7983 return 12; 7984 case COLOR_DEPTH_141414: 7985 return 14; 7986 case COLOR_DEPTH_161616: 7987 return 16; 7988 default: 7989 break; 7990 } 7991 return 0; 7992 } 7993 7994 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 7995 struct drm_crtc_state *crtc_state, 7996 struct drm_connector_state *conn_state) 7997 { 7998 struct drm_atomic_state *state = crtc_state->state; 7999 struct drm_connector *connector = conn_state->connector; 8000 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8001 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 8002 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 8003 struct drm_dp_mst_topology_mgr *mst_mgr; 8004 struct drm_dp_mst_port *mst_port; 8005 struct drm_dp_mst_topology_state *mst_state; 8006 enum dc_color_depth color_depth; 8007 int clock, bpp = 0; 8008 bool is_y420 = false; 8009 8010 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) || 8011 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) { 8012 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8013 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8014 enum drm_mode_status result; 8015 8016 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode); 8017 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) { 8018 drm_dbg_driver(encoder->dev, 8019 "mode %dx%d@%dHz is not native, enabling scaling\n", 8020 adjusted_mode->hdisplay, adjusted_mode->vdisplay, 8021 drm_mode_vrefresh(adjusted_mode)); 8022 dm_new_connector_state->scaling = RMX_FULL; 8023 } 8024 return 0; 8025 } 8026 8027 if (!aconnector->mst_output_port) 8028 return 0; 8029 8030 mst_port = aconnector->mst_output_port; 8031 mst_mgr = &aconnector->mst_root->mst_mgr; 8032 8033 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 8034 return 0; 8035 8036 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 8037 if (IS_ERR(mst_state)) 8038 return PTR_ERR(mst_state); 8039 8040 mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 8041 8042 if (!state->duplicated) { 8043 int max_bpc = conn_state->max_requested_bpc; 8044 8045 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 8046 aconnector->force_yuv420_output; 8047 color_depth = convert_color_depth_from_display_info(connector, 8048 is_y420, 8049 max_bpc); 8050 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 8051 clock = adjusted_mode->clock; 8052 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 8053 } 8054 8055 dm_new_connector_state->vcpi_slots = 8056 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 8057 dm_new_connector_state->pbn); 8058 if (dm_new_connector_state->vcpi_slots < 0) { 8059 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 8060 return dm_new_connector_state->vcpi_slots; 8061 } 8062 return 0; 8063 } 8064 8065 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 8066 .disable = dm_encoder_helper_disable, 8067 .atomic_check = dm_encoder_helper_atomic_check 8068 }; 8069 8070 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 8071 struct dc_state *dc_state, 8072 struct dsc_mst_fairness_vars *vars) 8073 { 8074 struct dc_stream_state *stream = NULL; 8075 struct drm_connector *connector; 8076 struct drm_connector_state *new_con_state; 8077 struct amdgpu_dm_connector *aconnector; 8078 struct dm_connector_state *dm_conn_state; 8079 int i, j, ret; 8080 int vcpi, pbn_div, pbn = 0, slot_num = 0; 8081 8082 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8083 8084 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8085 continue; 8086 8087 aconnector = to_amdgpu_dm_connector(connector); 8088 8089 if (!aconnector->mst_output_port) 8090 continue; 8091 8092 if (!new_con_state || !new_con_state->crtc) 8093 continue; 8094 8095 dm_conn_state = to_dm_connector_state(new_con_state); 8096 8097 for (j = 0; j < dc_state->stream_count; j++) { 8098 stream = dc_state->streams[j]; 8099 if (!stream) 8100 continue; 8101 8102 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 8103 break; 8104 8105 stream = NULL; 8106 } 8107 8108 if (!stream) 8109 continue; 8110 8111 pbn_div = dm_mst_get_pbn_divider(stream->link); 8112 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 8113 for (j = 0; j < dc_state->stream_count; j++) { 8114 if (vars[j].aconnector == aconnector) { 8115 pbn = vars[j].pbn; 8116 break; 8117 } 8118 } 8119 8120 if (j == dc_state->stream_count || pbn_div == 0) 8121 continue; 8122 8123 slot_num = DIV_ROUND_UP(pbn, pbn_div); 8124 8125 if (stream->timing.flags.DSC != 1) { 8126 dm_conn_state->pbn = pbn; 8127 dm_conn_state->vcpi_slots = slot_num; 8128 8129 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 8130 dm_conn_state->pbn, false); 8131 if (ret < 0) 8132 return ret; 8133 8134 continue; 8135 } 8136 8137 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 8138 if (vcpi < 0) 8139 return vcpi; 8140 8141 dm_conn_state->pbn = pbn; 8142 dm_conn_state->vcpi_slots = vcpi; 8143 } 8144 return 0; 8145 } 8146 8147 static int to_drm_connector_type(enum signal_type st) 8148 { 8149 switch (st) { 8150 case SIGNAL_TYPE_HDMI_TYPE_A: 8151 return DRM_MODE_CONNECTOR_HDMIA; 8152 case SIGNAL_TYPE_EDP: 8153 return DRM_MODE_CONNECTOR_eDP; 8154 case SIGNAL_TYPE_LVDS: 8155 return DRM_MODE_CONNECTOR_LVDS; 8156 case SIGNAL_TYPE_RGB: 8157 return DRM_MODE_CONNECTOR_VGA; 8158 case SIGNAL_TYPE_DISPLAY_PORT: 8159 case SIGNAL_TYPE_DISPLAY_PORT_MST: 8160 return DRM_MODE_CONNECTOR_DisplayPort; 8161 case SIGNAL_TYPE_DVI_DUAL_LINK: 8162 case SIGNAL_TYPE_DVI_SINGLE_LINK: 8163 return DRM_MODE_CONNECTOR_DVID; 8164 case SIGNAL_TYPE_VIRTUAL: 8165 return DRM_MODE_CONNECTOR_VIRTUAL; 8166 8167 default: 8168 return DRM_MODE_CONNECTOR_Unknown; 8169 } 8170 } 8171 8172 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 8173 { 8174 struct drm_encoder *encoder; 8175 8176 /* There is only one encoder per connector */ 8177 drm_connector_for_each_possible_encoder(connector, encoder) 8178 return encoder; 8179 8180 return NULL; 8181 } 8182 8183 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 8184 { 8185 struct drm_encoder *encoder; 8186 struct amdgpu_encoder *amdgpu_encoder; 8187 8188 encoder = amdgpu_dm_connector_to_encoder(connector); 8189 8190 if (encoder == NULL) 8191 return; 8192 8193 amdgpu_encoder = to_amdgpu_encoder(encoder); 8194 8195 amdgpu_encoder->native_mode.clock = 0; 8196 8197 if (!list_empty(&connector->probed_modes)) { 8198 struct drm_display_mode *preferred_mode = NULL; 8199 8200 list_for_each_entry(preferred_mode, 8201 &connector->probed_modes, 8202 head) { 8203 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 8204 amdgpu_encoder->native_mode = *preferred_mode; 8205 8206 break; 8207 } 8208 8209 } 8210 } 8211 8212 static struct drm_display_mode * 8213 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 8214 char *name, 8215 int hdisplay, int vdisplay) 8216 { 8217 struct drm_device *dev = encoder->dev; 8218 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8219 struct drm_display_mode *mode = NULL; 8220 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8221 8222 mode = drm_mode_duplicate(dev, native_mode); 8223 8224 if (mode == NULL) 8225 return NULL; 8226 8227 mode->hdisplay = hdisplay; 8228 mode->vdisplay = vdisplay; 8229 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8230 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 8231 8232 return mode; 8233 8234 } 8235 8236 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 8237 struct drm_connector *connector) 8238 { 8239 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8240 struct drm_display_mode *mode = NULL; 8241 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8242 struct amdgpu_dm_connector *amdgpu_dm_connector = 8243 to_amdgpu_dm_connector(connector); 8244 int i; 8245 int n; 8246 struct mode_size { 8247 char name[DRM_DISPLAY_MODE_LEN]; 8248 int w; 8249 int h; 8250 } common_modes[] = { 8251 { "640x480", 640, 480}, 8252 { "800x600", 800, 600}, 8253 { "1024x768", 1024, 768}, 8254 { "1280x720", 1280, 720}, 8255 { "1280x800", 1280, 800}, 8256 {"1280x1024", 1280, 1024}, 8257 { "1440x900", 1440, 900}, 8258 {"1680x1050", 1680, 1050}, 8259 {"1600x1200", 1600, 1200}, 8260 {"1920x1080", 1920, 1080}, 8261 {"1920x1200", 1920, 1200} 8262 }; 8263 8264 n = ARRAY_SIZE(common_modes); 8265 8266 for (i = 0; i < n; i++) { 8267 struct drm_display_mode *curmode = NULL; 8268 bool mode_existed = false; 8269 8270 if (common_modes[i].w > native_mode->hdisplay || 8271 common_modes[i].h > native_mode->vdisplay || 8272 (common_modes[i].w == native_mode->hdisplay && 8273 common_modes[i].h == native_mode->vdisplay)) 8274 continue; 8275 8276 list_for_each_entry(curmode, &connector->probed_modes, head) { 8277 if (common_modes[i].w == curmode->hdisplay && 8278 common_modes[i].h == curmode->vdisplay) { 8279 mode_existed = true; 8280 break; 8281 } 8282 } 8283 8284 if (mode_existed) 8285 continue; 8286 8287 mode = amdgpu_dm_create_common_mode(encoder, 8288 common_modes[i].name, common_modes[i].w, 8289 common_modes[i].h); 8290 if (!mode) 8291 continue; 8292 8293 drm_mode_probed_add(connector, mode); 8294 amdgpu_dm_connector->num_modes++; 8295 } 8296 } 8297 8298 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 8299 { 8300 struct drm_encoder *encoder; 8301 struct amdgpu_encoder *amdgpu_encoder; 8302 const struct drm_display_mode *native_mode; 8303 8304 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 8305 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 8306 return; 8307 8308 mutex_lock(&connector->dev->mode_config.mutex); 8309 amdgpu_dm_connector_get_modes(connector); 8310 mutex_unlock(&connector->dev->mode_config.mutex); 8311 8312 encoder = amdgpu_dm_connector_to_encoder(connector); 8313 if (!encoder) 8314 return; 8315 8316 amdgpu_encoder = to_amdgpu_encoder(encoder); 8317 8318 native_mode = &amdgpu_encoder->native_mode; 8319 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 8320 return; 8321 8322 drm_connector_set_panel_orientation_with_quirk(connector, 8323 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 8324 native_mode->hdisplay, 8325 native_mode->vdisplay); 8326 } 8327 8328 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 8329 const struct drm_edid *drm_edid) 8330 { 8331 struct amdgpu_dm_connector *amdgpu_dm_connector = 8332 to_amdgpu_dm_connector(connector); 8333 8334 if (drm_edid) { 8335 /* empty probed_modes */ 8336 INIT_LIST_HEAD(&connector->probed_modes); 8337 amdgpu_dm_connector->num_modes = 8338 drm_edid_connector_add_modes(connector); 8339 8340 /* sorting the probed modes before calling function 8341 * amdgpu_dm_get_native_mode() since EDID can have 8342 * more than one preferred mode. The modes that are 8343 * later in the probed mode list could be of higher 8344 * and preferred resolution. For example, 3840x2160 8345 * resolution in base EDID preferred timing and 4096x2160 8346 * preferred resolution in DID extension block later. 8347 */ 8348 drm_mode_sort(&connector->probed_modes); 8349 amdgpu_dm_get_native_mode(connector); 8350 8351 /* Freesync capabilities are reset by calling 8352 * drm_edid_connector_add_modes() and need to be 8353 * restored here. 8354 */ 8355 amdgpu_dm_update_freesync_caps(connector, drm_edid); 8356 } else { 8357 amdgpu_dm_connector->num_modes = 0; 8358 } 8359 } 8360 8361 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 8362 struct drm_display_mode *mode) 8363 { 8364 struct drm_display_mode *m; 8365 8366 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 8367 if (drm_mode_equal(m, mode)) 8368 return true; 8369 } 8370 8371 return false; 8372 } 8373 8374 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 8375 { 8376 const struct drm_display_mode *m; 8377 struct drm_display_mode *new_mode; 8378 uint i; 8379 u32 new_modes_count = 0; 8380 8381 /* Standard FPS values 8382 * 8383 * 23.976 - TV/NTSC 8384 * 24 - Cinema 8385 * 25 - TV/PAL 8386 * 29.97 - TV/NTSC 8387 * 30 - TV/NTSC 8388 * 48 - Cinema HFR 8389 * 50 - TV/PAL 8390 * 60 - Commonly used 8391 * 48,72,96,120 - Multiples of 24 8392 */ 8393 static const u32 common_rates[] = { 8394 23976, 24000, 25000, 29970, 30000, 8395 48000, 50000, 60000, 72000, 96000, 120000 8396 }; 8397 8398 /* 8399 * Find mode with highest refresh rate with the same resolution 8400 * as the preferred mode. Some monitors report a preferred mode 8401 * with lower resolution than the highest refresh rate supported. 8402 */ 8403 8404 m = get_highest_refresh_rate_mode(aconnector, true); 8405 if (!m) 8406 return 0; 8407 8408 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 8409 u64 target_vtotal, target_vtotal_diff; 8410 u64 num, den; 8411 8412 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 8413 continue; 8414 8415 if (common_rates[i] < aconnector->min_vfreq * 1000 || 8416 common_rates[i] > aconnector->max_vfreq * 1000) 8417 continue; 8418 8419 num = (unsigned long long)m->clock * 1000 * 1000; 8420 den = common_rates[i] * (unsigned long long)m->htotal; 8421 target_vtotal = div_u64(num, den); 8422 target_vtotal_diff = target_vtotal - m->vtotal; 8423 8424 /* Check for illegal modes */ 8425 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 8426 m->vsync_end + target_vtotal_diff < m->vsync_start || 8427 m->vtotal + target_vtotal_diff < m->vsync_end) 8428 continue; 8429 8430 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 8431 if (!new_mode) 8432 goto out; 8433 8434 new_mode->vtotal += (u16)target_vtotal_diff; 8435 new_mode->vsync_start += (u16)target_vtotal_diff; 8436 new_mode->vsync_end += (u16)target_vtotal_diff; 8437 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8438 new_mode->type |= DRM_MODE_TYPE_DRIVER; 8439 8440 if (!is_duplicate_mode(aconnector, new_mode)) { 8441 drm_mode_probed_add(&aconnector->base, new_mode); 8442 new_modes_count += 1; 8443 } else 8444 drm_mode_destroy(aconnector->base.dev, new_mode); 8445 } 8446 out: 8447 return new_modes_count; 8448 } 8449 8450 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 8451 const struct drm_edid *drm_edid) 8452 { 8453 struct amdgpu_dm_connector *amdgpu_dm_connector = 8454 to_amdgpu_dm_connector(connector); 8455 8456 if (!(amdgpu_freesync_vid_mode && drm_edid)) 8457 return; 8458 8459 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 8460 amdgpu_dm_connector->num_modes += 8461 add_fs_modes(amdgpu_dm_connector); 8462 } 8463 8464 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 8465 { 8466 struct amdgpu_dm_connector *amdgpu_dm_connector = 8467 to_amdgpu_dm_connector(connector); 8468 struct drm_encoder *encoder; 8469 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid; 8470 struct dc_link_settings *verified_link_cap = 8471 &amdgpu_dm_connector->dc_link->verified_link_cap; 8472 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 8473 8474 encoder = amdgpu_dm_connector_to_encoder(connector); 8475 8476 if (!drm_edid) { 8477 amdgpu_dm_connector->num_modes = 8478 drm_add_modes_noedid(connector, 640, 480); 8479 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 8480 amdgpu_dm_connector->num_modes += 8481 drm_add_modes_noedid(connector, 1920, 1080); 8482 } else { 8483 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid); 8484 if (encoder) 8485 amdgpu_dm_connector_add_common_modes(encoder, connector); 8486 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid); 8487 } 8488 amdgpu_dm_fbc_init(connector); 8489 8490 return amdgpu_dm_connector->num_modes; 8491 } 8492 8493 static const u32 supported_colorspaces = 8494 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 8495 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 8496 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 8497 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 8498 8499 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 8500 struct amdgpu_dm_connector *aconnector, 8501 int connector_type, 8502 struct dc_link *link, 8503 int link_index) 8504 { 8505 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 8506 8507 /* 8508 * Some of the properties below require access to state, like bpc. 8509 * Allocate some default initial connector state with our reset helper. 8510 */ 8511 if (aconnector->base.funcs->reset) 8512 aconnector->base.funcs->reset(&aconnector->base); 8513 8514 aconnector->connector_id = link_index; 8515 aconnector->bl_idx = -1; 8516 aconnector->dc_link = link; 8517 aconnector->base.interlace_allowed = false; 8518 aconnector->base.doublescan_allowed = false; 8519 aconnector->base.stereo_allowed = false; 8520 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 8521 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 8522 aconnector->audio_inst = -1; 8523 aconnector->pack_sdp_v1_3 = false; 8524 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 8525 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 8526 mutex_init(&aconnector->hpd_lock); 8527 mutex_init(&aconnector->handle_mst_msg_ready); 8528 8529 /* 8530 * configure support HPD hot plug connector_>polled default value is 0 8531 * which means HPD hot plug not supported 8532 */ 8533 switch (connector_type) { 8534 case DRM_MODE_CONNECTOR_HDMIA: 8535 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8536 aconnector->base.ycbcr_420_allowed = 8537 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 8538 break; 8539 case DRM_MODE_CONNECTOR_DisplayPort: 8540 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8541 link->link_enc = link_enc_cfg_get_link_enc(link); 8542 ASSERT(link->link_enc); 8543 if (link->link_enc) 8544 aconnector->base.ycbcr_420_allowed = 8545 link->link_enc->features.dp_ycbcr420_supported ? true : false; 8546 break; 8547 case DRM_MODE_CONNECTOR_DVID: 8548 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8549 break; 8550 default: 8551 break; 8552 } 8553 8554 drm_object_attach_property(&aconnector->base.base, 8555 dm->ddev->mode_config.scaling_mode_property, 8556 DRM_MODE_SCALE_NONE); 8557 8558 if (connector_type == DRM_MODE_CONNECTOR_HDMIA 8559 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root)) 8560 drm_connector_attach_broadcast_rgb_property(&aconnector->base); 8561 8562 drm_object_attach_property(&aconnector->base.base, 8563 adev->mode_info.underscan_property, 8564 UNDERSCAN_OFF); 8565 drm_object_attach_property(&aconnector->base.base, 8566 adev->mode_info.underscan_hborder_property, 8567 0); 8568 drm_object_attach_property(&aconnector->base.base, 8569 adev->mode_info.underscan_vborder_property, 8570 0); 8571 8572 if (!aconnector->mst_root) 8573 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 8574 8575 aconnector->base.state->max_bpc = 16; 8576 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 8577 8578 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8579 /* Content Type is currently only implemented for HDMI. */ 8580 drm_connector_attach_content_type_property(&aconnector->base); 8581 } 8582 8583 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8584 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 8585 drm_connector_attach_colorspace_property(&aconnector->base); 8586 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 8587 connector_type == DRM_MODE_CONNECTOR_eDP) { 8588 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 8589 drm_connector_attach_colorspace_property(&aconnector->base); 8590 } 8591 8592 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8593 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 8594 connector_type == DRM_MODE_CONNECTOR_eDP) { 8595 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 8596 8597 if (!aconnector->mst_root) 8598 drm_connector_attach_vrr_capable_property(&aconnector->base); 8599 8600 if (adev->dm.hdcp_workqueue) 8601 drm_connector_attach_content_protection_property(&aconnector->base, true); 8602 } 8603 8604 if (connector_type == DRM_MODE_CONNECTOR_eDP) { 8605 struct drm_privacy_screen *privacy_screen; 8606 8607 privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL); 8608 if (!IS_ERR(privacy_screen)) { 8609 drm_connector_attach_privacy_screen_provider(&aconnector->base, 8610 privacy_screen); 8611 } else if (PTR_ERR(privacy_screen) != -ENODEV) { 8612 drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n"); 8613 } 8614 } 8615 } 8616 8617 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 8618 struct i2c_msg *msgs, int num) 8619 { 8620 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 8621 struct ddc_service *ddc_service = i2c->ddc_service; 8622 struct i2c_command cmd; 8623 int i; 8624 int result = -EIO; 8625 8626 if (!ddc_service->ddc_pin) 8627 return result; 8628 8629 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 8630 8631 if (!cmd.payloads) 8632 return result; 8633 8634 cmd.number_of_payloads = num; 8635 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 8636 cmd.speed = 100; 8637 8638 for (i = 0; i < num; i++) { 8639 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 8640 cmd.payloads[i].address = msgs[i].addr; 8641 cmd.payloads[i].length = msgs[i].len; 8642 cmd.payloads[i].data = msgs[i].buf; 8643 } 8644 8645 if (i2c->oem) { 8646 if (dc_submit_i2c_oem( 8647 ddc_service->ctx->dc, 8648 &cmd)) 8649 result = num; 8650 } else { 8651 if (dc_submit_i2c( 8652 ddc_service->ctx->dc, 8653 ddc_service->link->link_index, 8654 &cmd)) 8655 result = num; 8656 } 8657 8658 kfree(cmd.payloads); 8659 return result; 8660 } 8661 8662 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 8663 { 8664 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 8665 } 8666 8667 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 8668 .master_xfer = amdgpu_dm_i2c_xfer, 8669 .functionality = amdgpu_dm_i2c_func, 8670 }; 8671 8672 static struct amdgpu_i2c_adapter * 8673 create_i2c(struct ddc_service *ddc_service, bool oem) 8674 { 8675 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 8676 struct amdgpu_i2c_adapter *i2c; 8677 8678 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 8679 if (!i2c) 8680 return NULL; 8681 i2c->base.owner = THIS_MODULE; 8682 i2c->base.dev.parent = &adev->pdev->dev; 8683 i2c->base.algo = &amdgpu_dm_i2c_algo; 8684 if (oem) 8685 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus"); 8686 else 8687 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", 8688 ddc_service->link->link_index); 8689 i2c_set_adapdata(&i2c->base, i2c); 8690 i2c->ddc_service = ddc_service; 8691 i2c->oem = oem; 8692 8693 return i2c; 8694 } 8695 8696 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector) 8697 { 8698 struct cec_connector_info conn_info; 8699 struct drm_device *ddev = aconnector->base.dev; 8700 struct device *hdmi_dev = ddev->dev; 8701 8702 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) { 8703 drm_info(ddev, "HDMI-CEC feature masked\n"); 8704 return -EINVAL; 8705 } 8706 8707 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base); 8708 aconnector->notifier = 8709 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info); 8710 if (!aconnector->notifier) { 8711 drm_err(ddev, "Failed to create cec notifier\n"); 8712 return -ENOMEM; 8713 } 8714 8715 return 0; 8716 } 8717 8718 /* 8719 * Note: this function assumes that dc_link_detect() was called for the 8720 * dc_link which will be represented by this aconnector. 8721 */ 8722 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 8723 struct amdgpu_dm_connector *aconnector, 8724 u32 link_index, 8725 struct amdgpu_encoder *aencoder) 8726 { 8727 int res = 0; 8728 int connector_type; 8729 struct dc *dc = dm->dc; 8730 struct dc_link *link = dc_get_link_at_index(dc, link_index); 8731 struct amdgpu_i2c_adapter *i2c; 8732 8733 /* Not needed for writeback connector */ 8734 link->priv = aconnector; 8735 8736 8737 i2c = create_i2c(link->ddc, false); 8738 if (!i2c) { 8739 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n"); 8740 return -ENOMEM; 8741 } 8742 8743 aconnector->i2c = i2c; 8744 res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base); 8745 8746 if (res) { 8747 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index); 8748 goto out_free; 8749 } 8750 8751 connector_type = to_drm_connector_type(link->connector_signal); 8752 8753 res = drm_connector_init_with_ddc( 8754 dm->ddev, 8755 &aconnector->base, 8756 &amdgpu_dm_connector_funcs, 8757 connector_type, 8758 &i2c->base); 8759 8760 if (res) { 8761 drm_err(adev_to_drm(dm->adev), "connector_init failed\n"); 8762 aconnector->connector_id = -1; 8763 goto out_free; 8764 } 8765 8766 drm_connector_helper_add( 8767 &aconnector->base, 8768 &amdgpu_dm_connector_helper_funcs); 8769 8770 amdgpu_dm_connector_init_helper( 8771 dm, 8772 aconnector, 8773 connector_type, 8774 link, 8775 link_index); 8776 8777 drm_connector_attach_encoder( 8778 &aconnector->base, &aencoder->base); 8779 8780 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8781 connector_type == DRM_MODE_CONNECTOR_HDMIB) 8782 amdgpu_dm_initialize_hdmi_connector(aconnector); 8783 8784 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 8785 || connector_type == DRM_MODE_CONNECTOR_eDP) 8786 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 8787 8788 out_free: 8789 if (res) { 8790 kfree(i2c); 8791 aconnector->i2c = NULL; 8792 } 8793 return res; 8794 } 8795 8796 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 8797 { 8798 switch (adev->mode_info.num_crtc) { 8799 case 1: 8800 return 0x1; 8801 case 2: 8802 return 0x3; 8803 case 3: 8804 return 0x7; 8805 case 4: 8806 return 0xf; 8807 case 5: 8808 return 0x1f; 8809 case 6: 8810 default: 8811 return 0x3f; 8812 } 8813 } 8814 8815 static int amdgpu_dm_encoder_init(struct drm_device *dev, 8816 struct amdgpu_encoder *aencoder, 8817 uint32_t link_index) 8818 { 8819 struct amdgpu_device *adev = drm_to_adev(dev); 8820 8821 int res = drm_encoder_init(dev, 8822 &aencoder->base, 8823 &amdgpu_dm_encoder_funcs, 8824 DRM_MODE_ENCODER_TMDS, 8825 NULL); 8826 8827 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 8828 8829 if (!res) 8830 aencoder->encoder_id = link_index; 8831 else 8832 aencoder->encoder_id = -1; 8833 8834 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 8835 8836 return res; 8837 } 8838 8839 static void manage_dm_interrupts(struct amdgpu_device *adev, 8840 struct amdgpu_crtc *acrtc, 8841 struct dm_crtc_state *acrtc_state) 8842 { /* 8843 * We cannot be sure that the frontend index maps to the same 8844 * backend index - some even map to more than one. 8845 * So we have to go through the CRTC to find the right IRQ. 8846 */ 8847 int irq_type = amdgpu_display_crtc_idx_to_irq_type( 8848 adev, 8849 acrtc->crtc_id); 8850 struct drm_device *dev = adev_to_drm(adev); 8851 8852 struct drm_vblank_crtc_config config = {0}; 8853 struct dc_crtc_timing *timing; 8854 int offdelay; 8855 8856 if (acrtc_state) { 8857 timing = &acrtc_state->stream->timing; 8858 8859 /* 8860 * Depending on when the HW latching event of double-buffered 8861 * registers happen relative to the PSR SDP deadline, and how 8862 * bad the Panel clock has drifted since the last ALPM off 8863 * event, there can be up to 3 frames of delay between sending 8864 * the PSR exit cmd to DMUB fw, and when the panel starts 8865 * displaying live frames. 8866 * 8867 * We can set: 8868 * 8869 * 20/100 * offdelay_ms = 3_frames_ms 8870 * => offdelay_ms = 5 * 3_frames_ms 8871 * 8872 * This ensures that `3_frames_ms` will only be experienced as a 8873 * 20% delay on top how long the display has been static, and 8874 * thus make the delay less perceivable. 8875 */ 8876 if (acrtc_state->stream->link->psr_settings.psr_version < 8877 DC_PSR_VERSION_UNSUPPORTED) { 8878 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 * 8879 timing->v_total * 8880 timing->h_total, 8881 timing->pix_clk_100hz); 8882 config.offdelay_ms = offdelay ?: 30; 8883 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) < 8884 IP_VERSION(3, 5, 0) || 8885 !(adev->flags & AMD_IS_APU)) { 8886 /* 8887 * Older HW and DGPU have issues with instant off; 8888 * use a 2 frame offdelay. 8889 */ 8890 offdelay = DIV64_U64_ROUND_UP((u64)20 * 8891 timing->v_total * 8892 timing->h_total, 8893 timing->pix_clk_100hz); 8894 8895 config.offdelay_ms = offdelay ?: 30; 8896 } else { 8897 /* offdelay_ms = 0 will never disable vblank */ 8898 config.offdelay_ms = 1; 8899 config.disable_immediate = true; 8900 } 8901 8902 drm_crtc_vblank_on_config(&acrtc->base, 8903 &config); 8904 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/ 8905 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 8906 case IP_VERSION(3, 0, 0): 8907 case IP_VERSION(3, 0, 2): 8908 case IP_VERSION(3, 0, 3): 8909 case IP_VERSION(3, 2, 0): 8910 if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type)) 8911 drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n"); 8912 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8913 if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type)) 8914 drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n"); 8915 #endif 8916 } 8917 8918 } else { 8919 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/ 8920 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 8921 case IP_VERSION(3, 0, 0): 8922 case IP_VERSION(3, 0, 2): 8923 case IP_VERSION(3, 0, 3): 8924 case IP_VERSION(3, 2, 0): 8925 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8926 if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type)) 8927 drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n"); 8928 #endif 8929 if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type)) 8930 drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n"); 8931 } 8932 8933 drm_crtc_vblank_off(&acrtc->base); 8934 } 8935 } 8936 8937 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 8938 struct amdgpu_crtc *acrtc) 8939 { 8940 int irq_type = 8941 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 8942 8943 /** 8944 * This reads the current state for the IRQ and force reapplies 8945 * the setting to hardware. 8946 */ 8947 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 8948 } 8949 8950 static bool 8951 is_scaling_state_different(const struct dm_connector_state *dm_state, 8952 const struct dm_connector_state *old_dm_state) 8953 { 8954 if (dm_state->scaling != old_dm_state->scaling) 8955 return true; 8956 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 8957 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 8958 return true; 8959 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 8960 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 8961 return true; 8962 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 8963 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 8964 return true; 8965 return false; 8966 } 8967 8968 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 8969 struct drm_crtc_state *old_crtc_state, 8970 struct drm_connector_state *new_conn_state, 8971 struct drm_connector_state *old_conn_state, 8972 const struct drm_connector *connector, 8973 struct hdcp_workqueue *hdcp_w) 8974 { 8975 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8976 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 8977 8978 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8979 connector->index, connector->status, connector->dpms); 8980 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8981 old_conn_state->content_protection, new_conn_state->content_protection); 8982 8983 if (old_crtc_state) 8984 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8985 old_crtc_state->enable, 8986 old_crtc_state->active, 8987 old_crtc_state->mode_changed, 8988 old_crtc_state->active_changed, 8989 old_crtc_state->connectors_changed); 8990 8991 if (new_crtc_state) 8992 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8993 new_crtc_state->enable, 8994 new_crtc_state->active, 8995 new_crtc_state->mode_changed, 8996 new_crtc_state->active_changed, 8997 new_crtc_state->connectors_changed); 8998 8999 /* hdcp content type change */ 9000 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 9001 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 9002 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9003 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 9004 return true; 9005 } 9006 9007 /* CP is being re enabled, ignore this */ 9008 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 9009 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9010 if (new_crtc_state && new_crtc_state->mode_changed) { 9011 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9012 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 9013 return true; 9014 } 9015 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 9016 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 9017 return false; 9018 } 9019 9020 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 9021 * 9022 * Handles: UNDESIRED -> ENABLED 9023 */ 9024 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 9025 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 9026 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9027 9028 /* Stream removed and re-enabled 9029 * 9030 * Can sometimes overlap with the HPD case, 9031 * thus set update_hdcp to false to avoid 9032 * setting HDCP multiple times. 9033 * 9034 * Handles: DESIRED -> DESIRED (Special case) 9035 */ 9036 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 9037 new_conn_state->crtc && new_conn_state->crtc->enabled && 9038 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9039 dm_con_state->update_hdcp = false; 9040 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 9041 __func__); 9042 return true; 9043 } 9044 9045 /* Hot-plug, headless s3, dpms 9046 * 9047 * Only start HDCP if the display is connected/enabled. 9048 * update_hdcp flag will be set to false until the next 9049 * HPD comes in. 9050 * 9051 * Handles: DESIRED -> DESIRED (Special case) 9052 */ 9053 if (dm_con_state->update_hdcp && 9054 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 9055 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 9056 dm_con_state->update_hdcp = false; 9057 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 9058 __func__); 9059 return true; 9060 } 9061 9062 if (old_conn_state->content_protection == new_conn_state->content_protection) { 9063 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9064 if (new_crtc_state && new_crtc_state->mode_changed) { 9065 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 9066 __func__); 9067 return true; 9068 } 9069 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 9070 __func__); 9071 return false; 9072 } 9073 9074 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 9075 return false; 9076 } 9077 9078 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 9079 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 9080 __func__); 9081 return true; 9082 } 9083 9084 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 9085 return false; 9086 } 9087 9088 static void remove_stream(struct amdgpu_device *adev, 9089 struct amdgpu_crtc *acrtc, 9090 struct dc_stream_state *stream) 9091 { 9092 /* this is the update mode case */ 9093 9094 acrtc->otg_inst = -1; 9095 acrtc->enabled = false; 9096 } 9097 9098 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 9099 { 9100 9101 assert_spin_locked(&acrtc->base.dev->event_lock); 9102 WARN_ON(acrtc->event); 9103 9104 acrtc->event = acrtc->base.state->event; 9105 9106 /* Set the flip status */ 9107 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 9108 9109 /* Mark this event as consumed */ 9110 acrtc->base.state->event = NULL; 9111 9112 drm_dbg_state(acrtc->base.dev, 9113 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 9114 acrtc->crtc_id); 9115 } 9116 9117 static void update_freesync_state_on_stream( 9118 struct amdgpu_display_manager *dm, 9119 struct dm_crtc_state *new_crtc_state, 9120 struct dc_stream_state *new_stream, 9121 struct dc_plane_state *surface, 9122 u32 flip_timestamp_in_us) 9123 { 9124 struct mod_vrr_params vrr_params; 9125 struct dc_info_packet vrr_infopacket = {0}; 9126 struct amdgpu_device *adev = dm->adev; 9127 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9128 unsigned long flags; 9129 bool pack_sdp_v1_3 = false; 9130 struct amdgpu_dm_connector *aconn; 9131 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 9132 9133 if (!new_stream) 9134 return; 9135 9136 /* 9137 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9138 * For now it's sufficient to just guard against these conditions. 9139 */ 9140 9141 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9142 return; 9143 9144 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9145 vrr_params = acrtc->dm_irq_params.vrr_params; 9146 9147 if (surface) { 9148 mod_freesync_handle_preflip( 9149 dm->freesync_module, 9150 surface, 9151 new_stream, 9152 flip_timestamp_in_us, 9153 &vrr_params); 9154 9155 if (adev->family < AMDGPU_FAMILY_AI && 9156 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 9157 mod_freesync_handle_v_update(dm->freesync_module, 9158 new_stream, &vrr_params); 9159 9160 /* Need to call this before the frame ends. */ 9161 dc_stream_adjust_vmin_vmax(dm->dc, 9162 new_crtc_state->stream, 9163 &vrr_params.adjust); 9164 } 9165 } 9166 9167 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 9168 9169 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 9170 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 9171 9172 if (aconn->vsdb_info.amd_vsdb_version == 1) 9173 packet_type = PACKET_TYPE_FS_V1; 9174 else if (aconn->vsdb_info.amd_vsdb_version == 2) 9175 packet_type = PACKET_TYPE_FS_V2; 9176 else if (aconn->vsdb_info.amd_vsdb_version == 3) 9177 packet_type = PACKET_TYPE_FS_V3; 9178 9179 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 9180 &new_stream->adaptive_sync_infopacket); 9181 } 9182 9183 mod_freesync_build_vrr_infopacket( 9184 dm->freesync_module, 9185 new_stream, 9186 &vrr_params, 9187 packet_type, 9188 TRANSFER_FUNC_UNKNOWN, 9189 &vrr_infopacket, 9190 pack_sdp_v1_3); 9191 9192 new_crtc_state->freesync_vrr_info_changed |= 9193 (memcmp(&new_crtc_state->vrr_infopacket, 9194 &vrr_infopacket, 9195 sizeof(vrr_infopacket)) != 0); 9196 9197 acrtc->dm_irq_params.vrr_params = vrr_params; 9198 new_crtc_state->vrr_infopacket = vrr_infopacket; 9199 9200 new_stream->vrr_infopacket = vrr_infopacket; 9201 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 9202 9203 if (new_crtc_state->freesync_vrr_info_changed) 9204 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 9205 new_crtc_state->base.crtc->base.id, 9206 (int)new_crtc_state->base.vrr_enabled, 9207 (int)vrr_params.state); 9208 9209 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9210 } 9211 9212 static void update_stream_irq_parameters( 9213 struct amdgpu_display_manager *dm, 9214 struct dm_crtc_state *new_crtc_state) 9215 { 9216 struct dc_stream_state *new_stream = new_crtc_state->stream; 9217 struct mod_vrr_params vrr_params; 9218 struct mod_freesync_config config = new_crtc_state->freesync_config; 9219 struct amdgpu_device *adev = dm->adev; 9220 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9221 unsigned long flags; 9222 9223 if (!new_stream) 9224 return; 9225 9226 /* 9227 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9228 * For now it's sufficient to just guard against these conditions. 9229 */ 9230 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9231 return; 9232 9233 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9234 vrr_params = acrtc->dm_irq_params.vrr_params; 9235 9236 if (new_crtc_state->vrr_supported && 9237 config.min_refresh_in_uhz && 9238 config.max_refresh_in_uhz) { 9239 /* 9240 * if freesync compatible mode was set, config.state will be set 9241 * in atomic check 9242 */ 9243 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 9244 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 9245 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 9246 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 9247 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 9248 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 9249 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 9250 } else { 9251 config.state = new_crtc_state->base.vrr_enabled ? 9252 VRR_STATE_ACTIVE_VARIABLE : 9253 VRR_STATE_INACTIVE; 9254 } 9255 } else { 9256 config.state = VRR_STATE_UNSUPPORTED; 9257 } 9258 9259 mod_freesync_build_vrr_params(dm->freesync_module, 9260 new_stream, 9261 &config, &vrr_params); 9262 9263 new_crtc_state->freesync_config = config; 9264 /* Copy state for access from DM IRQ handler */ 9265 acrtc->dm_irq_params.freesync_config = config; 9266 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 9267 acrtc->dm_irq_params.vrr_params = vrr_params; 9268 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9269 } 9270 9271 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 9272 struct dm_crtc_state *new_state) 9273 { 9274 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 9275 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 9276 9277 if (!old_vrr_active && new_vrr_active) { 9278 /* Transition VRR inactive -> active: 9279 * While VRR is active, we must not disable vblank irq, as a 9280 * reenable after disable would compute bogus vblank/pflip 9281 * timestamps if it likely happened inside display front-porch. 9282 * 9283 * We also need vupdate irq for the actual core vblank handling 9284 * at end of vblank. 9285 */ 9286 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 9287 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 9288 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n", 9289 __func__, new_state->base.crtc->base.id); 9290 } else if (old_vrr_active && !new_vrr_active) { 9291 /* Transition VRR active -> inactive: 9292 * Allow vblank irq disable again for fixed refresh rate. 9293 */ 9294 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 9295 drm_crtc_vblank_put(new_state->base.crtc); 9296 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n", 9297 __func__, new_state->base.crtc->base.id); 9298 } 9299 } 9300 9301 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 9302 { 9303 struct drm_plane *plane; 9304 struct drm_plane_state *old_plane_state; 9305 int i; 9306 9307 /* 9308 * TODO: Make this per-stream so we don't issue redundant updates for 9309 * commits with multiple streams. 9310 */ 9311 for_each_old_plane_in_state(state, plane, old_plane_state, i) 9312 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9313 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 9314 } 9315 9316 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 9317 { 9318 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 9319 9320 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 9321 } 9322 9323 static void amdgpu_dm_update_cursor(struct drm_plane *plane, 9324 struct drm_plane_state *old_plane_state, 9325 struct dc_stream_update *update) 9326 { 9327 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9328 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb); 9329 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc; 9330 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL; 9331 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 9332 uint64_t address = afb ? afb->address : 0; 9333 struct dc_cursor_position position = {0}; 9334 struct dc_cursor_attributes attributes; 9335 int ret; 9336 9337 if (!plane->state->fb && !old_plane_state->fb) 9338 return; 9339 9340 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n", 9341 amdgpu_crtc->crtc_id, plane->state->crtc_w, 9342 plane->state->crtc_h); 9343 9344 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position); 9345 if (ret) 9346 return; 9347 9348 if (!position.enable) { 9349 /* turn off cursor */ 9350 if (crtc_state && crtc_state->stream) { 9351 dc_stream_set_cursor_position(crtc_state->stream, 9352 &position); 9353 update->cursor_position = &crtc_state->stream->cursor_position; 9354 } 9355 return; 9356 } 9357 9358 amdgpu_crtc->cursor_width = plane->state->crtc_w; 9359 amdgpu_crtc->cursor_height = plane->state->crtc_h; 9360 9361 memset(&attributes, 0, sizeof(attributes)); 9362 attributes.address.high_part = upper_32_bits(address); 9363 attributes.address.low_part = lower_32_bits(address); 9364 attributes.width = plane->state->crtc_w; 9365 attributes.height = plane->state->crtc_h; 9366 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA; 9367 attributes.rotation_angle = 0; 9368 attributes.attribute_flags.value = 0; 9369 9370 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM 9371 * legacy gamma setup. 9372 */ 9373 if (crtc_state->cm_is_degamma_srgb && 9374 adev->dm.dc->caps.color.dpp.gamma_corr) 9375 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1; 9376 9377 if (afb) 9378 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0]; 9379 9380 if (crtc_state->stream) { 9381 if (!dc_stream_set_cursor_attributes(crtc_state->stream, 9382 &attributes)) 9383 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n"); 9384 9385 update->cursor_attributes = &crtc_state->stream->cursor_attributes; 9386 9387 if (!dc_stream_set_cursor_position(crtc_state->stream, 9388 &position)) 9389 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n"); 9390 9391 update->cursor_position = &crtc_state->stream->cursor_position; 9392 } 9393 } 9394 9395 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach, 9396 const struct dm_crtc_state *acrtc_state, 9397 const u64 current_ts) 9398 { 9399 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings; 9400 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings; 9401 struct amdgpu_dm_connector *aconn = 9402 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 9403 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9404 9405 if (acrtc_state->update_type > UPDATE_TYPE_FAST) { 9406 if (pr->config.replay_supported && !pr->replay_feature_enabled) 9407 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn); 9408 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED && 9409 !psr->psr_feature_enabled) 9410 if (!aconn->disallow_edp_enter_psr) 9411 amdgpu_dm_link_setup_psr(acrtc_state->stream); 9412 } 9413 9414 /* Decrement skip count when SR is enabled and we're doing fast updates. */ 9415 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 9416 (psr->psr_feature_enabled || pr->config.replay_supported)) { 9417 if (aconn->sr_skip_count > 0) 9418 aconn->sr_skip_count--; 9419 9420 /* Allow SR when skip count is 0. */ 9421 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count; 9422 9423 /* 9424 * If sink supports PSR SU/Panel Replay, there is no need to rely on 9425 * a vblank event disable request to enable PSR/RP. PSR SU/RP 9426 * can be enabled immediately once OS demonstrates an 9427 * adequate number of fast atomic commits to notify KMD 9428 * of update events. See `vblank_control_worker()`. 9429 */ 9430 if (!vrr_active && 9431 acrtc_attach->dm_irq_params.allow_sr_entry && 9432 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9433 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9434 #endif 9435 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) { 9436 if (pr->replay_feature_enabled && !pr->replay_allow_active) 9437 amdgpu_dm_replay_enable(acrtc_state->stream, true); 9438 if (psr->psr_version == DC_PSR_VERSION_SU_1 && 9439 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr) 9440 amdgpu_dm_psr_enable(acrtc_state->stream); 9441 } 9442 } else { 9443 acrtc_attach->dm_irq_params.allow_sr_entry = false; 9444 } 9445 } 9446 9447 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 9448 struct drm_device *dev, 9449 struct amdgpu_display_manager *dm, 9450 struct drm_crtc *pcrtc, 9451 bool wait_for_vblank) 9452 { 9453 u32 i; 9454 u64 timestamp_ns = ktime_get_ns(); 9455 struct drm_plane *plane; 9456 struct drm_plane_state *old_plane_state, *new_plane_state; 9457 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 9458 struct drm_crtc_state *new_pcrtc_state = 9459 drm_atomic_get_new_crtc_state(state, pcrtc); 9460 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 9461 struct dm_crtc_state *dm_old_crtc_state = 9462 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 9463 int planes_count = 0, vpos, hpos; 9464 unsigned long flags; 9465 u32 target_vblank, last_flip_vblank; 9466 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9467 bool cursor_update = false; 9468 bool pflip_present = false; 9469 bool dirty_rects_changed = false; 9470 bool updated_planes_and_streams = false; 9471 struct { 9472 struct dc_surface_update surface_updates[MAX_SURFACES]; 9473 struct dc_plane_info plane_infos[MAX_SURFACES]; 9474 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 9475 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 9476 struct dc_stream_update stream_update; 9477 } *bundle; 9478 9479 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 9480 9481 if (!bundle) { 9482 drm_err(dev, "Failed to allocate update bundle\n"); 9483 goto cleanup; 9484 } 9485 9486 /* 9487 * Disable the cursor first if we're disabling all the planes. 9488 * It'll remain on the screen after the planes are re-enabled 9489 * if we don't. 9490 * 9491 * If the cursor is transitioning from native to overlay mode, the 9492 * native cursor needs to be disabled first. 9493 */ 9494 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE && 9495 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9496 struct dc_cursor_position cursor_position = {0}; 9497 9498 if (!dc_stream_set_cursor_position(acrtc_state->stream, 9499 &cursor_position)) 9500 drm_err(dev, "DC failed to disable native cursor\n"); 9501 9502 bundle->stream_update.cursor_position = 9503 &acrtc_state->stream->cursor_position; 9504 } 9505 9506 if (acrtc_state->active_planes == 0 && 9507 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9508 amdgpu_dm_commit_cursors(state); 9509 9510 /* update planes when needed */ 9511 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9512 struct drm_crtc *crtc = new_plane_state->crtc; 9513 struct drm_crtc_state *new_crtc_state; 9514 struct drm_framebuffer *fb = new_plane_state->fb; 9515 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 9516 bool plane_needs_flip; 9517 struct dc_plane_state *dc_plane; 9518 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 9519 9520 /* Cursor plane is handled after stream updates */ 9521 if (plane->type == DRM_PLANE_TYPE_CURSOR && 9522 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9523 if ((fb && crtc == pcrtc) || 9524 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) { 9525 cursor_update = true; 9526 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0) 9527 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update); 9528 } 9529 9530 continue; 9531 } 9532 9533 if (!fb || !crtc || pcrtc != crtc) 9534 continue; 9535 9536 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 9537 if (!new_crtc_state->active) 9538 continue; 9539 9540 dc_plane = dm_new_plane_state->dc_state; 9541 if (!dc_plane) 9542 continue; 9543 9544 bundle->surface_updates[planes_count].surface = dc_plane; 9545 if (new_pcrtc_state->color_mgmt_changed) { 9546 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction; 9547 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func; 9548 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 9549 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult; 9550 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func; 9551 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func; 9552 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf; 9553 } 9554 9555 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 9556 &bundle->scaling_infos[planes_count]); 9557 9558 bundle->surface_updates[planes_count].scaling_info = 9559 &bundle->scaling_infos[planes_count]; 9560 9561 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 9562 9563 pflip_present = pflip_present || plane_needs_flip; 9564 9565 if (!plane_needs_flip) { 9566 planes_count += 1; 9567 continue; 9568 } 9569 9570 fill_dc_plane_info_and_addr( 9571 dm->adev, new_plane_state, 9572 afb->tiling_flags, 9573 &bundle->plane_infos[planes_count], 9574 &bundle->flip_addrs[planes_count].address, 9575 afb->tmz_surface); 9576 9577 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 9578 new_plane_state->plane->index, 9579 bundle->plane_infos[planes_count].dcc.enable); 9580 9581 bundle->surface_updates[planes_count].plane_info = 9582 &bundle->plane_infos[planes_count]; 9583 9584 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 9585 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 9586 fill_dc_dirty_rects(plane, old_plane_state, 9587 new_plane_state, new_crtc_state, 9588 &bundle->flip_addrs[planes_count], 9589 acrtc_state->stream->link->psr_settings.psr_version == 9590 DC_PSR_VERSION_SU_1, 9591 &dirty_rects_changed); 9592 9593 /* 9594 * If the dirty regions changed, PSR-SU need to be disabled temporarily 9595 * and enabled it again after dirty regions are stable to avoid video glitch. 9596 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 9597 * during the PSR-SU was disabled. 9598 */ 9599 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 9600 acrtc_attach->dm_irq_params.allow_sr_entry && 9601 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9602 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9603 #endif 9604 dirty_rects_changed) { 9605 mutex_lock(&dm->dc_lock); 9606 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 9607 timestamp_ns; 9608 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9609 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9610 mutex_unlock(&dm->dc_lock); 9611 } 9612 } 9613 9614 /* 9615 * Only allow immediate flips for fast updates that don't 9616 * change memory domain, FB pitch, DCC state, rotation or 9617 * mirroring. 9618 * 9619 * dm_crtc_helper_atomic_check() only accepts async flips with 9620 * fast updates. 9621 */ 9622 if (crtc->state->async_flip && 9623 (acrtc_state->update_type != UPDATE_TYPE_FAST || 9624 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 9625 drm_warn_once(state->dev, 9626 "[PLANE:%d:%s] async flip with non-fast update\n", 9627 plane->base.id, plane->name); 9628 9629 bundle->flip_addrs[planes_count].flip_immediate = 9630 crtc->state->async_flip && 9631 acrtc_state->update_type == UPDATE_TYPE_FAST && 9632 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 9633 9634 timestamp_ns = ktime_get_ns(); 9635 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 9636 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 9637 bundle->surface_updates[planes_count].surface = dc_plane; 9638 9639 if (!bundle->surface_updates[planes_count].surface) { 9640 drm_err(dev, "No surface for CRTC: id=%d\n", 9641 acrtc_attach->crtc_id); 9642 continue; 9643 } 9644 9645 if (plane == pcrtc->primary) 9646 update_freesync_state_on_stream( 9647 dm, 9648 acrtc_state, 9649 acrtc_state->stream, 9650 dc_plane, 9651 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 9652 9653 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 9654 __func__, 9655 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 9656 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 9657 9658 planes_count += 1; 9659 9660 } 9661 9662 if (pflip_present) { 9663 if (!vrr_active) { 9664 /* Use old throttling in non-vrr fixed refresh rate mode 9665 * to keep flip scheduling based on target vblank counts 9666 * working in a backwards compatible way, e.g., for 9667 * clients using the GLX_OML_sync_control extension or 9668 * DRI3/Present extension with defined target_msc. 9669 */ 9670 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 9671 } else { 9672 /* For variable refresh rate mode only: 9673 * Get vblank of last completed flip to avoid > 1 vrr 9674 * flips per video frame by use of throttling, but allow 9675 * flip programming anywhere in the possibly large 9676 * variable vrr vblank interval for fine-grained flip 9677 * timing control and more opportunity to avoid stutter 9678 * on late submission of flips. 9679 */ 9680 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9681 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 9682 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9683 } 9684 9685 target_vblank = last_flip_vblank + wait_for_vblank; 9686 9687 /* 9688 * Wait until we're out of the vertical blank period before the one 9689 * targeted by the flip 9690 */ 9691 while ((acrtc_attach->enabled && 9692 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 9693 0, &vpos, &hpos, NULL, 9694 NULL, &pcrtc->hwmode) 9695 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 9696 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 9697 (int)(target_vblank - 9698 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 9699 usleep_range(1000, 1100); 9700 } 9701 9702 /** 9703 * Prepare the flip event for the pageflip interrupt to handle. 9704 * 9705 * This only works in the case where we've already turned on the 9706 * appropriate hardware blocks (eg. HUBP) so in the transition case 9707 * from 0 -> n planes we have to skip a hardware generated event 9708 * and rely on sending it from software. 9709 */ 9710 if (acrtc_attach->base.state->event && 9711 acrtc_state->active_planes > 0) { 9712 drm_crtc_vblank_get(pcrtc); 9713 9714 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9715 9716 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 9717 prepare_flip_isr(acrtc_attach); 9718 9719 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9720 } 9721 9722 if (acrtc_state->stream) { 9723 if (acrtc_state->freesync_vrr_info_changed) 9724 bundle->stream_update.vrr_infopacket = 9725 &acrtc_state->stream->vrr_infopacket; 9726 } 9727 } else if (cursor_update && acrtc_state->active_planes > 0) { 9728 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9729 if (acrtc_attach->base.state->event) { 9730 drm_crtc_vblank_get(pcrtc); 9731 acrtc_attach->event = acrtc_attach->base.state->event; 9732 acrtc_attach->base.state->event = NULL; 9733 } 9734 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9735 } 9736 9737 /* Update the planes if changed or disable if we don't have any. */ 9738 if ((planes_count || acrtc_state->active_planes == 0) && 9739 acrtc_state->stream) { 9740 /* 9741 * If PSR or idle optimizations are enabled then flush out 9742 * any pending work before hardware programming. 9743 */ 9744 if (dm->vblank_control_workqueue) 9745 flush_workqueue(dm->vblank_control_workqueue); 9746 9747 bundle->stream_update.stream = acrtc_state->stream; 9748 if (new_pcrtc_state->mode_changed) { 9749 bundle->stream_update.src = acrtc_state->stream->src; 9750 bundle->stream_update.dst = acrtc_state->stream->dst; 9751 } 9752 9753 if (new_pcrtc_state->color_mgmt_changed) { 9754 /* 9755 * TODO: This isn't fully correct since we've actually 9756 * already modified the stream in place. 9757 */ 9758 bundle->stream_update.gamut_remap = 9759 &acrtc_state->stream->gamut_remap_matrix; 9760 bundle->stream_update.output_csc_transform = 9761 &acrtc_state->stream->csc_color_matrix; 9762 bundle->stream_update.out_transfer_func = 9763 &acrtc_state->stream->out_transfer_func; 9764 bundle->stream_update.lut3d_func = 9765 (struct dc_3dlut *) acrtc_state->stream->lut3d_func; 9766 bundle->stream_update.func_shaper = 9767 (struct dc_transfer_func *) acrtc_state->stream->func_shaper; 9768 } 9769 9770 acrtc_state->stream->abm_level = acrtc_state->abm_level; 9771 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 9772 bundle->stream_update.abm_level = &acrtc_state->abm_level; 9773 9774 mutex_lock(&dm->dc_lock); 9775 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) { 9776 if (acrtc_state->stream->link->replay_settings.replay_allow_active) 9777 amdgpu_dm_replay_disable(acrtc_state->stream); 9778 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9779 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9780 } 9781 mutex_unlock(&dm->dc_lock); 9782 9783 /* 9784 * If FreeSync state on the stream has changed then we need to 9785 * re-adjust the min/max bounds now that DC doesn't handle this 9786 * as part of commit. 9787 */ 9788 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 9789 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9790 dc_stream_adjust_vmin_vmax( 9791 dm->dc, acrtc_state->stream, 9792 &acrtc_attach->dm_irq_params.vrr_params.adjust); 9793 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9794 } 9795 mutex_lock(&dm->dc_lock); 9796 update_planes_and_stream_adapter(dm->dc, 9797 acrtc_state->update_type, 9798 planes_count, 9799 acrtc_state->stream, 9800 &bundle->stream_update, 9801 bundle->surface_updates); 9802 updated_planes_and_streams = true; 9803 9804 /** 9805 * Enable or disable the interrupts on the backend. 9806 * 9807 * Most pipes are put into power gating when unused. 9808 * 9809 * When power gating is enabled on a pipe we lose the 9810 * interrupt enablement state when power gating is disabled. 9811 * 9812 * So we need to update the IRQ control state in hardware 9813 * whenever the pipe turns on (since it could be previously 9814 * power gated) or off (since some pipes can't be power gated 9815 * on some ASICs). 9816 */ 9817 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 9818 dm_update_pflip_irq_state(drm_to_adev(dev), 9819 acrtc_attach); 9820 9821 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns); 9822 mutex_unlock(&dm->dc_lock); 9823 } 9824 9825 /* 9826 * Update cursor state *after* programming all the planes. 9827 * This avoids redundant programming in the case where we're going 9828 * to be disabling a single plane - those pipes are being disabled. 9829 */ 9830 if (acrtc_state->active_planes && 9831 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) && 9832 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9833 amdgpu_dm_commit_cursors(state); 9834 9835 cleanup: 9836 kfree(bundle); 9837 } 9838 9839 static void amdgpu_dm_commit_audio(struct drm_device *dev, 9840 struct drm_atomic_state *state) 9841 { 9842 struct amdgpu_device *adev = drm_to_adev(dev); 9843 struct amdgpu_dm_connector *aconnector; 9844 struct drm_connector *connector; 9845 struct drm_connector_state *old_con_state, *new_con_state; 9846 struct drm_crtc_state *new_crtc_state; 9847 struct dm_crtc_state *new_dm_crtc_state; 9848 const struct dc_stream_status *status; 9849 int i, inst; 9850 9851 /* Notify device removals. */ 9852 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9853 if (old_con_state->crtc != new_con_state->crtc) { 9854 /* CRTC changes require notification. */ 9855 goto notify; 9856 } 9857 9858 if (!new_con_state->crtc) 9859 continue; 9860 9861 new_crtc_state = drm_atomic_get_new_crtc_state( 9862 state, new_con_state->crtc); 9863 9864 if (!new_crtc_state) 9865 continue; 9866 9867 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9868 continue; 9869 9870 notify: 9871 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9872 continue; 9873 9874 aconnector = to_amdgpu_dm_connector(connector); 9875 9876 mutex_lock(&adev->dm.audio_lock); 9877 inst = aconnector->audio_inst; 9878 aconnector->audio_inst = -1; 9879 mutex_unlock(&adev->dm.audio_lock); 9880 9881 amdgpu_dm_audio_eld_notify(adev, inst); 9882 } 9883 9884 /* Notify audio device additions. */ 9885 for_each_new_connector_in_state(state, connector, new_con_state, i) { 9886 if (!new_con_state->crtc) 9887 continue; 9888 9889 new_crtc_state = drm_atomic_get_new_crtc_state( 9890 state, new_con_state->crtc); 9891 9892 if (!new_crtc_state) 9893 continue; 9894 9895 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9896 continue; 9897 9898 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 9899 if (!new_dm_crtc_state->stream) 9900 continue; 9901 9902 status = dc_stream_get_status(new_dm_crtc_state->stream); 9903 if (!status) 9904 continue; 9905 9906 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9907 continue; 9908 9909 aconnector = to_amdgpu_dm_connector(connector); 9910 9911 mutex_lock(&adev->dm.audio_lock); 9912 inst = status->audio_inst; 9913 aconnector->audio_inst = inst; 9914 mutex_unlock(&adev->dm.audio_lock); 9915 9916 amdgpu_dm_audio_eld_notify(adev, inst); 9917 } 9918 } 9919 9920 /* 9921 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 9922 * @crtc_state: the DRM CRTC state 9923 * @stream_state: the DC stream state. 9924 * 9925 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 9926 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 9927 */ 9928 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 9929 struct dc_stream_state *stream_state) 9930 { 9931 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 9932 } 9933 9934 static void dm_clear_writeback(struct amdgpu_display_manager *dm, 9935 struct dm_crtc_state *crtc_state) 9936 { 9937 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0); 9938 } 9939 9940 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 9941 struct dc_state *dc_state) 9942 { 9943 struct drm_device *dev = state->dev; 9944 struct amdgpu_device *adev = drm_to_adev(dev); 9945 struct amdgpu_display_manager *dm = &adev->dm; 9946 struct drm_crtc *crtc; 9947 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9948 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9949 struct drm_connector_state *old_con_state; 9950 struct drm_connector *connector; 9951 bool mode_set_reset_required = false; 9952 u32 i; 9953 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count}; 9954 9955 /* Disable writeback */ 9956 for_each_old_connector_in_state(state, connector, old_con_state, i) { 9957 struct dm_connector_state *dm_old_con_state; 9958 struct amdgpu_crtc *acrtc; 9959 9960 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 9961 continue; 9962 9963 old_crtc_state = NULL; 9964 9965 dm_old_con_state = to_dm_connector_state(old_con_state); 9966 if (!dm_old_con_state->base.crtc) 9967 continue; 9968 9969 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc); 9970 if (acrtc) 9971 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 9972 9973 if (!acrtc || !acrtc->wb_enabled) 9974 continue; 9975 9976 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9977 9978 dm_clear_writeback(dm, dm_old_crtc_state); 9979 acrtc->wb_enabled = false; 9980 } 9981 9982 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 9983 new_crtc_state, i) { 9984 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 9985 9986 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9987 9988 if (old_crtc_state->active && 9989 (!new_crtc_state->active || 9990 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 9991 manage_dm_interrupts(adev, acrtc, NULL); 9992 dc_stream_release(dm_old_crtc_state->stream); 9993 } 9994 } 9995 9996 drm_atomic_helper_calc_timestamping_constants(state); 9997 9998 /* update changed items */ 9999 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10000 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10001 10002 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10003 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10004 10005 drm_dbg_state(state->dev, 10006 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 10007 acrtc->crtc_id, 10008 new_crtc_state->enable, 10009 new_crtc_state->active, 10010 new_crtc_state->planes_changed, 10011 new_crtc_state->mode_changed, 10012 new_crtc_state->active_changed, 10013 new_crtc_state->connectors_changed); 10014 10015 /* Disable cursor if disabling crtc */ 10016 if (old_crtc_state->active && !new_crtc_state->active) { 10017 struct dc_cursor_position position; 10018 10019 memset(&position, 0, sizeof(position)); 10020 mutex_lock(&dm->dc_lock); 10021 dc_exit_ips_for_hw_access(dm->dc); 10022 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position); 10023 mutex_unlock(&dm->dc_lock); 10024 } 10025 10026 /* Copy all transient state flags into dc state */ 10027 if (dm_new_crtc_state->stream) { 10028 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 10029 dm_new_crtc_state->stream); 10030 } 10031 10032 /* handles headless hotplug case, updating new_state and 10033 * aconnector as needed 10034 */ 10035 10036 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 10037 10038 drm_dbg_atomic(dev, 10039 "Atomic commit: SET crtc id %d: [%p]\n", 10040 acrtc->crtc_id, acrtc); 10041 10042 if (!dm_new_crtc_state->stream) { 10043 /* 10044 * this could happen because of issues with 10045 * userspace notifications delivery. 10046 * In this case userspace tries to set mode on 10047 * display which is disconnected in fact. 10048 * dc_sink is NULL in this case on aconnector. 10049 * We expect reset mode will come soon. 10050 * 10051 * This can also happen when unplug is done 10052 * during resume sequence ended 10053 * 10054 * In this case, we want to pretend we still 10055 * have a sink to keep the pipe running so that 10056 * hw state is consistent with the sw state 10057 */ 10058 drm_dbg_atomic(dev, 10059 "Failed to create new stream for crtc %d\n", 10060 acrtc->base.base.id); 10061 continue; 10062 } 10063 10064 if (dm_old_crtc_state->stream) 10065 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10066 10067 pm_runtime_get_noresume(dev->dev); 10068 10069 acrtc->enabled = true; 10070 acrtc->hw_mode = new_crtc_state->mode; 10071 crtc->hwmode = new_crtc_state->mode; 10072 mode_set_reset_required = true; 10073 } else if (modereset_required(new_crtc_state)) { 10074 drm_dbg_atomic(dev, 10075 "Atomic commit: RESET. crtc id %d:[%p]\n", 10076 acrtc->crtc_id, acrtc); 10077 /* i.e. reset mode */ 10078 if (dm_old_crtc_state->stream) 10079 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10080 10081 mode_set_reset_required = true; 10082 } 10083 } /* for_each_crtc_in_state() */ 10084 10085 /* if there mode set or reset, disable eDP PSR, Replay */ 10086 if (mode_set_reset_required) { 10087 if (dm->vblank_control_workqueue) 10088 flush_workqueue(dm->vblank_control_workqueue); 10089 10090 amdgpu_dm_replay_disable_all(dm); 10091 amdgpu_dm_psr_disable_all(dm); 10092 } 10093 10094 dm_enable_per_frame_crtc_master_sync(dc_state); 10095 mutex_lock(&dm->dc_lock); 10096 dc_exit_ips_for_hw_access(dm->dc); 10097 WARN_ON(!dc_commit_streams(dm->dc, ¶ms)); 10098 10099 /* Allow idle optimization when vblank count is 0 for display off */ 10100 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev)) 10101 dc_allow_idle_optimizations(dm->dc, true); 10102 mutex_unlock(&dm->dc_lock); 10103 10104 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10105 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10106 10107 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10108 10109 if (dm_new_crtc_state->stream != NULL) { 10110 const struct dc_stream_status *status = 10111 dc_stream_get_status(dm_new_crtc_state->stream); 10112 10113 if (!status) 10114 status = dc_state_get_stream_status(dc_state, 10115 dm_new_crtc_state->stream); 10116 if (!status) 10117 drm_err(dev, 10118 "got no status for stream %p on acrtc%p\n", 10119 dm_new_crtc_state->stream, acrtc); 10120 else 10121 acrtc->otg_inst = status->primary_otg_inst; 10122 } 10123 } 10124 10125 /* During boot up and resume the DC layer will reset the panel brightness 10126 * to fix a flicker issue. 10127 * It will cause the dm->actual_brightness is not the current panel brightness 10128 * level. (the dm->brightness is the correct panel level) 10129 * So we set the backlight level with dm->brightness value after initial 10130 * set mode. Use restore_backlight flag to avoid setting backlight level 10131 * for every subsequent mode set. 10132 */ 10133 if (dm->restore_backlight) { 10134 for (i = 0; i < dm->num_of_edps; i++) { 10135 if (dm->backlight_dev[i]) 10136 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10137 } 10138 dm->restore_backlight = false; 10139 } 10140 } 10141 10142 static void dm_set_writeback(struct amdgpu_display_manager *dm, 10143 struct dm_crtc_state *crtc_state, 10144 struct drm_connector *connector, 10145 struct drm_connector_state *new_con_state) 10146 { 10147 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector); 10148 struct amdgpu_device *adev = dm->adev; 10149 struct amdgpu_crtc *acrtc; 10150 struct dc_writeback_info *wb_info; 10151 struct pipe_ctx *pipe = NULL; 10152 struct amdgpu_framebuffer *afb; 10153 int i = 0; 10154 10155 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL); 10156 if (!wb_info) { 10157 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n"); 10158 return; 10159 } 10160 10161 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc); 10162 if (!acrtc) { 10163 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n"); 10164 kfree(wb_info); 10165 return; 10166 } 10167 10168 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb); 10169 if (!afb) { 10170 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n"); 10171 kfree(wb_info); 10172 return; 10173 } 10174 10175 for (i = 0; i < MAX_PIPES; i++) { 10176 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) { 10177 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i]; 10178 break; 10179 } 10180 } 10181 10182 /* fill in wb_info */ 10183 wb_info->wb_enabled = true; 10184 10185 wb_info->dwb_pipe_inst = 0; 10186 wb_info->dwb_params.dwbscl_black_color = 0; 10187 wb_info->dwb_params.hdr_mult = 0x1F000; 10188 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS; 10189 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13; 10190 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC; 10191 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC; 10192 10193 /* width & height from crtc */ 10194 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay; 10195 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay; 10196 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay; 10197 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay; 10198 10199 wb_info->dwb_params.cnv_params.crop_en = false; 10200 wb_info->dwb_params.stereo_params.stereo_enabled = false; 10201 10202 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits 10203 wb_info->dwb_params.cnv_params.out_min_pix_val = 0; 10204 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB; 10205 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS; 10206 10207 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444; 10208 10209 wb_info->dwb_params.capture_rate = dwb_capture_rate_0; 10210 10211 wb_info->dwb_params.scaler_taps.h_taps = 4; 10212 wb_info->dwb_params.scaler_taps.v_taps = 4; 10213 wb_info->dwb_params.scaler_taps.h_taps_c = 2; 10214 wb_info->dwb_params.scaler_taps.v_taps_c = 2; 10215 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING; 10216 10217 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0]; 10218 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1]; 10219 10220 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) { 10221 wb_info->mcif_buf_params.luma_address[i] = afb->address; 10222 wb_info->mcif_buf_params.chroma_address[i] = 0; 10223 } 10224 10225 wb_info->mcif_buf_params.p_vmid = 1; 10226 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) { 10227 wb_info->mcif_warmup_params.start_address.quad_part = afb->address; 10228 wb_info->mcif_warmup_params.region_size = 10229 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height; 10230 } 10231 wb_info->mcif_warmup_params.p_vmid = 1; 10232 wb_info->writeback_source_plane = pipe->plane_state; 10233 10234 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info); 10235 10236 acrtc->wb_pending = true; 10237 acrtc->wb_conn = wb_conn; 10238 drm_writeback_queue_job(wb_conn, new_con_state); 10239 } 10240 10241 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state) 10242 { 10243 struct drm_connector_state *old_con_state, *new_con_state; 10244 struct drm_device *dev = state->dev; 10245 struct drm_connector *connector; 10246 struct amdgpu_device *adev = drm_to_adev(dev); 10247 int i; 10248 10249 if (!adev->dm.hdcp_workqueue) 10250 return; 10251 10252 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10253 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10254 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10255 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10256 struct dm_crtc_state *dm_new_crtc_state; 10257 struct amdgpu_dm_connector *aconnector; 10258 10259 if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10260 continue; 10261 10262 aconnector = to_amdgpu_dm_connector(connector); 10263 10264 drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i); 10265 10266 drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 10267 connector->index, connector->status, connector->dpms); 10268 drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n", 10269 old_con_state->content_protection, new_con_state->content_protection); 10270 10271 if (aconnector->dc_sink) { 10272 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 10273 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 10274 drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n", 10275 aconnector->dc_sink->edid_caps.display_name); 10276 } 10277 } 10278 10279 new_crtc_state = NULL; 10280 old_crtc_state = NULL; 10281 10282 if (acrtc) { 10283 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10284 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10285 } 10286 10287 if (old_crtc_state) 10288 drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10289 old_crtc_state->enable, 10290 old_crtc_state->active, 10291 old_crtc_state->mode_changed, 10292 old_crtc_state->active_changed, 10293 old_crtc_state->connectors_changed); 10294 10295 if (new_crtc_state) 10296 drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10297 new_crtc_state->enable, 10298 new_crtc_state->active, 10299 new_crtc_state->mode_changed, 10300 new_crtc_state->active_changed, 10301 new_crtc_state->connectors_changed); 10302 10303 10304 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10305 10306 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 10307 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 10308 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 10309 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 10310 dm_new_con_state->update_hdcp = true; 10311 continue; 10312 } 10313 10314 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 10315 old_con_state, connector, adev->dm.hdcp_workqueue)) { 10316 /* when display is unplugged from mst hub, connctor will 10317 * be destroyed within dm_dp_mst_connector_destroy. connector 10318 * hdcp perperties, like type, undesired, desired, enabled, 10319 * will be lost. So, save hdcp properties into hdcp_work within 10320 * amdgpu_dm_atomic_commit_tail. if the same display is 10321 * plugged back with same display index, its hdcp properties 10322 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 10323 */ 10324 10325 bool enable_encryption = false; 10326 10327 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 10328 enable_encryption = true; 10329 10330 if (aconnector->dc_link && aconnector->dc_sink && 10331 aconnector->dc_link->type == dc_connection_mst_branch) { 10332 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 10333 struct hdcp_workqueue *hdcp_w = 10334 &hdcp_work[aconnector->dc_link->link_index]; 10335 10336 hdcp_w->hdcp_content_type[connector->index] = 10337 new_con_state->hdcp_content_type; 10338 hdcp_w->content_protection[connector->index] = 10339 new_con_state->content_protection; 10340 } 10341 10342 if (new_crtc_state && new_crtc_state->mode_changed && 10343 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 10344 enable_encryption = true; 10345 10346 drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 10347 10348 if (aconnector->dc_link) 10349 hdcp_update_display( 10350 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 10351 new_con_state->hdcp_content_type, enable_encryption); 10352 } 10353 } 10354 } 10355 10356 /** 10357 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 10358 * @state: The atomic state to commit 10359 * 10360 * This will tell DC to commit the constructed DC state from atomic_check, 10361 * programming the hardware. Any failures here implies a hardware failure, since 10362 * atomic check should have filtered anything non-kosher. 10363 */ 10364 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 10365 { 10366 struct drm_device *dev = state->dev; 10367 struct amdgpu_device *adev = drm_to_adev(dev); 10368 struct amdgpu_display_manager *dm = &adev->dm; 10369 struct dm_atomic_state *dm_state; 10370 struct dc_state *dc_state = NULL; 10371 u32 i, j; 10372 struct drm_crtc *crtc; 10373 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10374 unsigned long flags; 10375 bool wait_for_vblank = true; 10376 struct drm_connector *connector; 10377 struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL; 10378 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10379 int crtc_disable_count = 0; 10380 10381 trace_amdgpu_dm_atomic_commit_tail_begin(state); 10382 10383 drm_atomic_helper_update_legacy_modeset_state(dev, state); 10384 drm_dp_mst_atomic_wait_for_dependencies(state); 10385 10386 dm_state = dm_atomic_get_new_state(state); 10387 if (dm_state && dm_state->context) { 10388 dc_state = dm_state->context; 10389 amdgpu_dm_commit_streams(state, dc_state); 10390 } 10391 10392 amdgpu_dm_update_hdcp(state); 10393 10394 /* Handle connector state changes */ 10395 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10396 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10397 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10398 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10399 struct dc_surface_update *dummy_updates; 10400 struct dc_stream_update stream_update; 10401 struct dc_info_packet hdr_packet; 10402 struct dc_stream_status *status = NULL; 10403 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false; 10404 10405 memset(&stream_update, 0, sizeof(stream_update)); 10406 10407 if (acrtc) { 10408 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10409 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10410 } 10411 10412 /* Skip any modesets/resets */ 10413 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 10414 continue; 10415 10416 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10417 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10418 10419 scaling_changed = is_scaling_state_different(dm_new_con_state, 10420 dm_old_con_state); 10421 10422 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) && 10423 (dm_old_crtc_state->stream->output_color_space != 10424 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state))) 10425 output_color_space_changed = true; 10426 10427 abm_changed = dm_new_crtc_state->abm_level != 10428 dm_old_crtc_state->abm_level; 10429 10430 hdr_changed = 10431 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 10432 10433 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed) 10434 continue; 10435 10436 stream_update.stream = dm_new_crtc_state->stream; 10437 if (scaling_changed) { 10438 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 10439 dm_new_con_state, dm_new_crtc_state->stream); 10440 10441 stream_update.src = dm_new_crtc_state->stream->src; 10442 stream_update.dst = dm_new_crtc_state->stream->dst; 10443 } 10444 10445 if (output_color_space_changed) { 10446 dm_new_crtc_state->stream->output_color_space 10447 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state); 10448 10449 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space; 10450 } 10451 10452 if (abm_changed) { 10453 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 10454 10455 stream_update.abm_level = &dm_new_crtc_state->abm_level; 10456 } 10457 10458 if (hdr_changed) { 10459 fill_hdr_info_packet(new_con_state, &hdr_packet); 10460 stream_update.hdr_static_metadata = &hdr_packet; 10461 } 10462 10463 status = dc_stream_get_status(dm_new_crtc_state->stream); 10464 10465 if (WARN_ON(!status)) 10466 continue; 10467 10468 WARN_ON(!status->plane_count); 10469 10470 /* 10471 * TODO: DC refuses to perform stream updates without a dc_surface_update. 10472 * Here we create an empty update on each plane. 10473 * To fix this, DC should permit updating only stream properties. 10474 */ 10475 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 10476 if (!dummy_updates) { 10477 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n"); 10478 continue; 10479 } 10480 for (j = 0; j < status->plane_count; j++) 10481 dummy_updates[j].surface = status->plane_states[0]; 10482 10483 sort(dummy_updates, status->plane_count, 10484 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL); 10485 10486 mutex_lock(&dm->dc_lock); 10487 dc_exit_ips_for_hw_access(dm->dc); 10488 dc_update_planes_and_stream(dm->dc, 10489 dummy_updates, 10490 status->plane_count, 10491 dm_new_crtc_state->stream, 10492 &stream_update); 10493 mutex_unlock(&dm->dc_lock); 10494 kfree(dummy_updates); 10495 10496 drm_connector_update_privacy_screen(new_con_state); 10497 } 10498 10499 /** 10500 * Enable interrupts for CRTCs that are newly enabled or went through 10501 * a modeset. It was intentionally deferred until after the front end 10502 * state was modified to wait until the OTG was on and so the IRQ 10503 * handlers didn't access stale or invalid state. 10504 */ 10505 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10506 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10507 #ifdef CONFIG_DEBUG_FS 10508 enum amdgpu_dm_pipe_crc_source cur_crc_src; 10509 #endif 10510 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 10511 if (old_crtc_state->active && !new_crtc_state->active) 10512 crtc_disable_count++; 10513 10514 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10515 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10516 10517 /* For freesync config update on crtc state and params for irq */ 10518 update_stream_irq_parameters(dm, dm_new_crtc_state); 10519 10520 #ifdef CONFIG_DEBUG_FS 10521 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10522 cur_crc_src = acrtc->dm_irq_params.crc_src; 10523 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10524 #endif 10525 10526 if (new_crtc_state->active && 10527 (!old_crtc_state->active || 10528 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10529 dc_stream_retain(dm_new_crtc_state->stream); 10530 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 10531 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state); 10532 } 10533 /* Handle vrr on->off / off->on transitions */ 10534 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 10535 10536 #ifdef CONFIG_DEBUG_FS 10537 if (new_crtc_state->active && 10538 (!old_crtc_state->active || 10539 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10540 /** 10541 * Frontend may have changed so reapply the CRC capture 10542 * settings for the stream. 10543 */ 10544 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 10545 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 10546 if (amdgpu_dm_crc_window_is_activated(crtc)) { 10547 uint8_t cnt; 10548 10549 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10550 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) { 10551 if (acrtc->dm_irq_params.window_param[cnt].enable) { 10552 acrtc->dm_irq_params.window_param[cnt].update_win = true; 10553 10554 /** 10555 * It takes 2 frames for HW to stably generate CRC when 10556 * resuming from suspend, so we set skip_frame_cnt 2. 10557 */ 10558 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2; 10559 } 10560 } 10561 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10562 } 10563 #endif 10564 if (amdgpu_dm_crtc_configure_crc_source( 10565 crtc, dm_new_crtc_state, cur_crc_src)) 10566 drm_dbg_atomic(dev, "Failed to configure crc source"); 10567 } 10568 } 10569 #endif 10570 } 10571 10572 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 10573 if (new_crtc_state->async_flip) 10574 wait_for_vblank = false; 10575 10576 /* update planes when needed per crtc*/ 10577 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 10578 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10579 10580 if (dm_new_crtc_state->stream) 10581 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 10582 } 10583 10584 /* Enable writeback */ 10585 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10586 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10587 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10588 10589 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10590 continue; 10591 10592 if (!new_con_state->writeback_job) 10593 continue; 10594 10595 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10596 10597 if (!new_crtc_state) 10598 continue; 10599 10600 if (acrtc->wb_enabled) 10601 continue; 10602 10603 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10604 10605 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state); 10606 acrtc->wb_enabled = true; 10607 } 10608 10609 /* Update audio instances for each connector. */ 10610 amdgpu_dm_commit_audio(dev, state); 10611 10612 /* restore the backlight level */ 10613 for (i = 0; i < dm->num_of_edps; i++) { 10614 if (dm->backlight_dev[i] && 10615 (dm->actual_brightness[i] != dm->brightness[i])) 10616 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10617 } 10618 10619 /* 10620 * send vblank event on all events not handled in flip and 10621 * mark consumed event for drm_atomic_helper_commit_hw_done 10622 */ 10623 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10624 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10625 10626 if (new_crtc_state->event) 10627 drm_send_event_locked(dev, &new_crtc_state->event->base); 10628 10629 new_crtc_state->event = NULL; 10630 } 10631 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10632 10633 /* Signal HW programming completion */ 10634 drm_atomic_helper_commit_hw_done(state); 10635 10636 if (wait_for_vblank) 10637 drm_atomic_helper_wait_for_flip_done(dev, state); 10638 10639 drm_atomic_helper_cleanup_planes(dev, state); 10640 10641 /* Don't free the memory if we are hitting this as part of suspend. 10642 * This way we don't free any memory during suspend; see 10643 * amdgpu_bo_free_kernel(). The memory will be freed in the first 10644 * non-suspend modeset or when the driver is torn down. 10645 */ 10646 if (!adev->in_suspend) { 10647 /* return the stolen vga memory back to VRAM */ 10648 if (!adev->mman.keep_stolen_vga_memory) 10649 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 10650 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 10651 } 10652 10653 /* 10654 * Finally, drop a runtime PM reference for each newly disabled CRTC, 10655 * so we can put the GPU into runtime suspend if we're not driving any 10656 * displays anymore 10657 */ 10658 for (i = 0; i < crtc_disable_count; i++) 10659 pm_runtime_put_autosuspend(dev->dev); 10660 pm_runtime_mark_last_busy(dev->dev); 10661 10662 trace_amdgpu_dm_atomic_commit_tail_finish(state); 10663 } 10664 10665 static int dm_force_atomic_commit(struct drm_connector *connector) 10666 { 10667 int ret = 0; 10668 struct drm_device *ddev = connector->dev; 10669 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 10670 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10671 struct drm_plane *plane = disconnected_acrtc->base.primary; 10672 struct drm_connector_state *conn_state; 10673 struct drm_crtc_state *crtc_state; 10674 struct drm_plane_state *plane_state; 10675 10676 if (!state) 10677 return -ENOMEM; 10678 10679 state->acquire_ctx = ddev->mode_config.acquire_ctx; 10680 10681 /* Construct an atomic state to restore previous display setting */ 10682 10683 /* 10684 * Attach connectors to drm_atomic_state 10685 */ 10686 conn_state = drm_atomic_get_connector_state(state, connector); 10687 10688 /* Check for error in getting connector state */ 10689 if (IS_ERR(conn_state)) { 10690 ret = PTR_ERR(conn_state); 10691 goto out; 10692 } 10693 10694 /* Attach crtc to drm_atomic_state*/ 10695 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 10696 10697 /* Check for error in getting crtc state */ 10698 if (IS_ERR(crtc_state)) { 10699 ret = PTR_ERR(crtc_state); 10700 goto out; 10701 } 10702 10703 /* force a restore */ 10704 crtc_state->mode_changed = true; 10705 10706 /* Attach plane to drm_atomic_state */ 10707 plane_state = drm_atomic_get_plane_state(state, plane); 10708 10709 /* Check for error in getting plane state */ 10710 if (IS_ERR(plane_state)) { 10711 ret = PTR_ERR(plane_state); 10712 goto out; 10713 } 10714 10715 /* Call commit internally with the state we just constructed */ 10716 ret = drm_atomic_commit(state); 10717 10718 out: 10719 drm_atomic_state_put(state); 10720 if (ret) 10721 drm_err(ddev, "Restoring old state failed with %i\n", ret); 10722 10723 return ret; 10724 } 10725 10726 /* 10727 * This function handles all cases when set mode does not come upon hotplug. 10728 * This includes when a display is unplugged then plugged back into the 10729 * same port and when running without usermode desktop manager supprot 10730 */ 10731 void dm_restore_drm_connector_state(struct drm_device *dev, 10732 struct drm_connector *connector) 10733 { 10734 struct amdgpu_dm_connector *aconnector; 10735 struct amdgpu_crtc *disconnected_acrtc; 10736 struct dm_crtc_state *acrtc_state; 10737 10738 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10739 return; 10740 10741 aconnector = to_amdgpu_dm_connector(connector); 10742 10743 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 10744 return; 10745 10746 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10747 if (!disconnected_acrtc) 10748 return; 10749 10750 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 10751 if (!acrtc_state->stream) 10752 return; 10753 10754 /* 10755 * If the previous sink is not released and different from the current, 10756 * we deduce we are in a state where we can not rely on usermode call 10757 * to turn on the display, so we do it here 10758 */ 10759 if (acrtc_state->stream->sink != aconnector->dc_sink) 10760 dm_force_atomic_commit(&aconnector->base); 10761 } 10762 10763 /* 10764 * Grabs all modesetting locks to serialize against any blocking commits, 10765 * Waits for completion of all non blocking commits. 10766 */ 10767 static int do_aquire_global_lock(struct drm_device *dev, 10768 struct drm_atomic_state *state) 10769 { 10770 struct drm_crtc *crtc; 10771 struct drm_crtc_commit *commit; 10772 long ret; 10773 10774 /* 10775 * Adding all modeset locks to aquire_ctx will 10776 * ensure that when the framework release it the 10777 * extra locks we are locking here will get released to 10778 */ 10779 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 10780 if (ret) 10781 return ret; 10782 10783 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 10784 spin_lock(&crtc->commit_lock); 10785 commit = list_first_entry_or_null(&crtc->commit_list, 10786 struct drm_crtc_commit, commit_entry); 10787 if (commit) 10788 drm_crtc_commit_get(commit); 10789 spin_unlock(&crtc->commit_lock); 10790 10791 if (!commit) 10792 continue; 10793 10794 /* 10795 * Make sure all pending HW programming completed and 10796 * page flips done 10797 */ 10798 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 10799 10800 if (ret > 0) 10801 ret = wait_for_completion_interruptible_timeout( 10802 &commit->flip_done, 10*HZ); 10803 10804 if (ret == 0) 10805 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n", 10806 crtc->base.id, crtc->name); 10807 10808 drm_crtc_commit_put(commit); 10809 } 10810 10811 return ret < 0 ? ret : 0; 10812 } 10813 10814 static void get_freesync_config_for_crtc( 10815 struct dm_crtc_state *new_crtc_state, 10816 struct dm_connector_state *new_con_state) 10817 { 10818 struct mod_freesync_config config = {0}; 10819 struct amdgpu_dm_connector *aconnector; 10820 struct drm_display_mode *mode = &new_crtc_state->base.mode; 10821 int vrefresh = drm_mode_vrefresh(mode); 10822 bool fs_vid_mode = false; 10823 10824 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10825 return; 10826 10827 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector); 10828 10829 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 10830 vrefresh >= aconnector->min_vfreq && 10831 vrefresh <= aconnector->max_vfreq; 10832 10833 if (new_crtc_state->vrr_supported) { 10834 new_crtc_state->stream->ignore_msa_timing_param = true; 10835 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 10836 10837 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 10838 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 10839 config.vsif_supported = true; 10840 config.btr = true; 10841 10842 if (fs_vid_mode) { 10843 config.state = VRR_STATE_ACTIVE_FIXED; 10844 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 10845 goto out; 10846 } else if (new_crtc_state->base.vrr_enabled) { 10847 config.state = VRR_STATE_ACTIVE_VARIABLE; 10848 } else { 10849 config.state = VRR_STATE_INACTIVE; 10850 } 10851 } else { 10852 config.state = VRR_STATE_UNSUPPORTED; 10853 } 10854 out: 10855 new_crtc_state->freesync_config = config; 10856 } 10857 10858 static void reset_freesync_config_for_crtc( 10859 struct dm_crtc_state *new_crtc_state) 10860 { 10861 new_crtc_state->vrr_supported = false; 10862 10863 memset(&new_crtc_state->vrr_infopacket, 0, 10864 sizeof(new_crtc_state->vrr_infopacket)); 10865 } 10866 10867 static bool 10868 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 10869 struct drm_crtc_state *new_crtc_state) 10870 { 10871 const struct drm_display_mode *old_mode, *new_mode; 10872 10873 if (!old_crtc_state || !new_crtc_state) 10874 return false; 10875 10876 old_mode = &old_crtc_state->mode; 10877 new_mode = &new_crtc_state->mode; 10878 10879 if (old_mode->clock == new_mode->clock && 10880 old_mode->hdisplay == new_mode->hdisplay && 10881 old_mode->vdisplay == new_mode->vdisplay && 10882 old_mode->htotal == new_mode->htotal && 10883 old_mode->vtotal != new_mode->vtotal && 10884 old_mode->hsync_start == new_mode->hsync_start && 10885 old_mode->vsync_start != new_mode->vsync_start && 10886 old_mode->hsync_end == new_mode->hsync_end && 10887 old_mode->vsync_end != new_mode->vsync_end && 10888 old_mode->hskew == new_mode->hskew && 10889 old_mode->vscan == new_mode->vscan && 10890 (old_mode->vsync_end - old_mode->vsync_start) == 10891 (new_mode->vsync_end - new_mode->vsync_start)) 10892 return true; 10893 10894 return false; 10895 } 10896 10897 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 10898 { 10899 u64 num, den, res; 10900 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 10901 10902 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 10903 10904 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 10905 den = (unsigned long long)new_crtc_state->mode.htotal * 10906 (unsigned long long)new_crtc_state->mode.vtotal; 10907 10908 res = div_u64(num, den); 10909 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 10910 } 10911 10912 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 10913 struct drm_atomic_state *state, 10914 struct drm_crtc *crtc, 10915 struct drm_crtc_state *old_crtc_state, 10916 struct drm_crtc_state *new_crtc_state, 10917 bool enable, 10918 bool *lock_and_validation_needed) 10919 { 10920 struct dm_atomic_state *dm_state = NULL; 10921 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10922 struct dc_stream_state *new_stream; 10923 struct amdgpu_device *adev = dm->adev; 10924 int ret = 0; 10925 10926 /* 10927 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 10928 * update changed items 10929 */ 10930 struct amdgpu_crtc *acrtc = NULL; 10931 struct drm_connector *connector = NULL; 10932 struct amdgpu_dm_connector *aconnector = NULL; 10933 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 10934 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 10935 10936 new_stream = NULL; 10937 10938 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10939 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10940 acrtc = to_amdgpu_crtc(crtc); 10941 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 10942 if (connector) 10943 aconnector = to_amdgpu_dm_connector(connector); 10944 10945 /* TODO This hack should go away */ 10946 if (connector && enable) { 10947 /* Make sure fake sink is created in plug-in scenario */ 10948 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 10949 connector); 10950 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 10951 connector); 10952 10953 if (WARN_ON(!drm_new_conn_state)) { 10954 ret = -EINVAL; 10955 goto fail; 10956 } 10957 10958 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 10959 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 10960 10961 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10962 goto skip_modeset; 10963 10964 new_stream = create_validate_stream_for_sink(connector, 10965 &new_crtc_state->mode, 10966 dm_new_conn_state, 10967 dm_old_crtc_state->stream); 10968 10969 /* 10970 * we can have no stream on ACTION_SET if a display 10971 * was disconnected during S3, in this case it is not an 10972 * error, the OS will be updated after detection, and 10973 * will do the right thing on next atomic commit 10974 */ 10975 10976 if (!new_stream) { 10977 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n", 10978 __func__, acrtc->base.base.id); 10979 ret = -ENOMEM; 10980 goto fail; 10981 } 10982 10983 /* 10984 * TODO: Check VSDB bits to decide whether this should 10985 * be enabled or not. 10986 */ 10987 new_stream->triggered_crtc_reset.enabled = 10988 dm->force_timing_sync; 10989 10990 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 10991 10992 ret = fill_hdr_info_packet(drm_new_conn_state, 10993 &new_stream->hdr_static_metadata); 10994 if (ret) 10995 goto fail; 10996 10997 /* 10998 * If we already removed the old stream from the context 10999 * (and set the new stream to NULL) then we can't reuse 11000 * the old stream even if the stream and scaling are unchanged. 11001 * We'll hit the BUG_ON and black screen. 11002 * 11003 * TODO: Refactor this function to allow this check to work 11004 * in all conditions. 11005 */ 11006 if (amdgpu_freesync_vid_mode && 11007 dm_new_crtc_state->stream && 11008 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 11009 goto skip_modeset; 11010 11011 if (dm_new_crtc_state->stream && 11012 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11013 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 11014 new_crtc_state->mode_changed = false; 11015 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d", 11016 new_crtc_state->mode_changed); 11017 } 11018 } 11019 11020 /* mode_changed flag may get updated above, need to check again */ 11021 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11022 goto skip_modeset; 11023 11024 drm_dbg_state(state->dev, 11025 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 11026 acrtc->crtc_id, 11027 new_crtc_state->enable, 11028 new_crtc_state->active, 11029 new_crtc_state->planes_changed, 11030 new_crtc_state->mode_changed, 11031 new_crtc_state->active_changed, 11032 new_crtc_state->connectors_changed); 11033 11034 /* Remove stream for any changed/disabled CRTC */ 11035 if (!enable) { 11036 11037 if (!dm_old_crtc_state->stream) 11038 goto skip_modeset; 11039 11040 /* Unset freesync video if it was active before */ 11041 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 11042 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 11043 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 11044 } 11045 11046 /* Now check if we should set freesync video mode */ 11047 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 11048 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11049 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 11050 is_timing_unchanged_for_freesync(new_crtc_state, 11051 old_crtc_state)) { 11052 new_crtc_state->mode_changed = false; 11053 drm_dbg_driver(adev_to_drm(adev), 11054 "Mode change not required for front porch change, setting mode_changed to %d", 11055 new_crtc_state->mode_changed); 11056 11057 set_freesync_fixed_config(dm_new_crtc_state); 11058 11059 goto skip_modeset; 11060 } else if (amdgpu_freesync_vid_mode && aconnector && 11061 is_freesync_video_mode(&new_crtc_state->mode, 11062 aconnector)) { 11063 struct drm_display_mode *high_mode; 11064 11065 high_mode = get_highest_refresh_rate_mode(aconnector, false); 11066 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 11067 set_freesync_fixed_config(dm_new_crtc_state); 11068 } 11069 11070 ret = dm_atomic_get_state(state, &dm_state); 11071 if (ret) 11072 goto fail; 11073 11074 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n", 11075 crtc->base.id); 11076 11077 /* i.e. reset mode */ 11078 if (dc_state_remove_stream( 11079 dm->dc, 11080 dm_state->context, 11081 dm_old_crtc_state->stream) != DC_OK) { 11082 ret = -EINVAL; 11083 goto fail; 11084 } 11085 11086 dc_stream_release(dm_old_crtc_state->stream); 11087 dm_new_crtc_state->stream = NULL; 11088 11089 reset_freesync_config_for_crtc(dm_new_crtc_state); 11090 11091 *lock_and_validation_needed = true; 11092 11093 } else {/* Add stream for any updated/enabled CRTC */ 11094 /* 11095 * Quick fix to prevent NULL pointer on new_stream when 11096 * added MST connectors not found in existing crtc_state in the chained mode 11097 * TODO: need to dig out the root cause of that 11098 */ 11099 if (!connector) 11100 goto skip_modeset; 11101 11102 if (modereset_required(new_crtc_state)) 11103 goto skip_modeset; 11104 11105 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 11106 dm_old_crtc_state->stream)) { 11107 11108 WARN_ON(dm_new_crtc_state->stream); 11109 11110 ret = dm_atomic_get_state(state, &dm_state); 11111 if (ret) 11112 goto fail; 11113 11114 dm_new_crtc_state->stream = new_stream; 11115 11116 dc_stream_retain(new_stream); 11117 11118 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 11119 crtc->base.id); 11120 11121 if (dc_state_add_stream( 11122 dm->dc, 11123 dm_state->context, 11124 dm_new_crtc_state->stream) != DC_OK) { 11125 ret = -EINVAL; 11126 goto fail; 11127 } 11128 11129 *lock_and_validation_needed = true; 11130 } 11131 } 11132 11133 skip_modeset: 11134 /* Release extra reference */ 11135 if (new_stream) 11136 dc_stream_release(new_stream); 11137 11138 /* 11139 * We want to do dc stream updates that do not require a 11140 * full modeset below. 11141 */ 11142 if (!(enable && connector && new_crtc_state->active)) 11143 return 0; 11144 /* 11145 * Given above conditions, the dc state cannot be NULL because: 11146 * 1. We're in the process of enabling CRTCs (just been added 11147 * to the dc context, or already is on the context) 11148 * 2. Has a valid connector attached, and 11149 * 3. Is currently active and enabled. 11150 * => The dc stream state currently exists. 11151 */ 11152 BUG_ON(dm_new_crtc_state->stream == NULL); 11153 11154 /* Scaling or underscan settings */ 11155 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 11156 drm_atomic_crtc_needs_modeset(new_crtc_state)) 11157 update_stream_scaling_settings( 11158 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 11159 11160 /* ABM settings */ 11161 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11162 11163 /* 11164 * Color management settings. We also update color properties 11165 * when a modeset is needed, to ensure it gets reprogrammed. 11166 */ 11167 if (dm_new_crtc_state->base.color_mgmt_changed || 11168 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 11169 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11170 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 11171 if (ret) 11172 goto fail; 11173 } 11174 11175 /* Update Freesync settings. */ 11176 get_freesync_config_for_crtc(dm_new_crtc_state, 11177 dm_new_conn_state); 11178 11179 return ret; 11180 11181 fail: 11182 if (new_stream) 11183 dc_stream_release(new_stream); 11184 return ret; 11185 } 11186 11187 static bool should_reset_plane(struct drm_atomic_state *state, 11188 struct drm_plane *plane, 11189 struct drm_plane_state *old_plane_state, 11190 struct drm_plane_state *new_plane_state) 11191 { 11192 struct drm_plane *other; 11193 struct drm_plane_state *old_other_state, *new_other_state; 11194 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11195 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state; 11196 struct amdgpu_device *adev = drm_to_adev(plane->dev); 11197 int i; 11198 11199 /* 11200 * TODO: Remove this hack for all asics once it proves that the 11201 * fast updates works fine on DCN3.2+. 11202 */ 11203 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) && 11204 state->allow_modeset) 11205 return true; 11206 11207 if (amdgpu_in_reset(adev) && state->allow_modeset) 11208 return true; 11209 11210 /* Exit early if we know that we're adding or removing the plane. */ 11211 if (old_plane_state->crtc != new_plane_state->crtc) 11212 return true; 11213 11214 /* old crtc == new_crtc == NULL, plane not in context. */ 11215 if (!new_plane_state->crtc) 11216 return false; 11217 11218 new_crtc_state = 11219 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 11220 old_crtc_state = 11221 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc); 11222 11223 if (!new_crtc_state) 11224 return true; 11225 11226 /* 11227 * A change in cursor mode means a new dc pipe needs to be acquired or 11228 * released from the state 11229 */ 11230 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state); 11231 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 11232 if (plane->type == DRM_PLANE_TYPE_CURSOR && 11233 old_dm_crtc_state != NULL && 11234 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) { 11235 return true; 11236 } 11237 11238 /* CRTC Degamma changes currently require us to recreate planes. */ 11239 if (new_crtc_state->color_mgmt_changed) 11240 return true; 11241 11242 /* 11243 * On zpos change, planes need to be reordered by removing and re-adding 11244 * them one by one to the dc state, in order of descending zpos. 11245 * 11246 * TODO: We can likely skip bandwidth validation if the only thing that 11247 * changed about the plane was it'z z-ordering. 11248 */ 11249 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos) 11250 return true; 11251 11252 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 11253 return true; 11254 11255 /* 11256 * If there are any new primary or overlay planes being added or 11257 * removed then the z-order can potentially change. To ensure 11258 * correct z-order and pipe acquisition the current DC architecture 11259 * requires us to remove and recreate all existing planes. 11260 * 11261 * TODO: Come up with a more elegant solution for this. 11262 */ 11263 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 11264 struct amdgpu_framebuffer *old_afb, *new_afb; 11265 struct dm_plane_state *dm_new_other_state, *dm_old_other_state; 11266 11267 dm_new_other_state = to_dm_plane_state(new_other_state); 11268 dm_old_other_state = to_dm_plane_state(old_other_state); 11269 11270 if (other->type == DRM_PLANE_TYPE_CURSOR) 11271 continue; 11272 11273 if (old_other_state->crtc != new_plane_state->crtc && 11274 new_other_state->crtc != new_plane_state->crtc) 11275 continue; 11276 11277 if (old_other_state->crtc != new_other_state->crtc) 11278 return true; 11279 11280 /* Src/dst size and scaling updates. */ 11281 if (old_other_state->src_w != new_other_state->src_w || 11282 old_other_state->src_h != new_other_state->src_h || 11283 old_other_state->crtc_w != new_other_state->crtc_w || 11284 old_other_state->crtc_h != new_other_state->crtc_h) 11285 return true; 11286 11287 /* Rotation / mirroring updates. */ 11288 if (old_other_state->rotation != new_other_state->rotation) 11289 return true; 11290 11291 /* Blending updates. */ 11292 if (old_other_state->pixel_blend_mode != 11293 new_other_state->pixel_blend_mode) 11294 return true; 11295 11296 /* Alpha updates. */ 11297 if (old_other_state->alpha != new_other_state->alpha) 11298 return true; 11299 11300 /* Colorspace changes. */ 11301 if (old_other_state->color_range != new_other_state->color_range || 11302 old_other_state->color_encoding != new_other_state->color_encoding) 11303 return true; 11304 11305 /* HDR/Transfer Function changes. */ 11306 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf || 11307 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut || 11308 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult || 11309 dm_old_other_state->ctm != dm_new_other_state->ctm || 11310 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut || 11311 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf || 11312 dm_old_other_state->lut3d != dm_new_other_state->lut3d || 11313 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut || 11314 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf) 11315 return true; 11316 11317 /* Framebuffer checks fall at the end. */ 11318 if (!old_other_state->fb || !new_other_state->fb) 11319 continue; 11320 11321 /* Pixel format changes can require bandwidth updates. */ 11322 if (old_other_state->fb->format != new_other_state->fb->format) 11323 return true; 11324 11325 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 11326 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 11327 11328 /* Tiling and DCC changes also require bandwidth updates. */ 11329 if (old_afb->tiling_flags != new_afb->tiling_flags || 11330 old_afb->base.modifier != new_afb->base.modifier) 11331 return true; 11332 } 11333 11334 return false; 11335 } 11336 11337 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 11338 struct drm_plane_state *new_plane_state, 11339 struct drm_framebuffer *fb) 11340 { 11341 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 11342 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 11343 unsigned int pitch; 11344 bool linear; 11345 11346 if (fb->width > new_acrtc->max_cursor_width || 11347 fb->height > new_acrtc->max_cursor_height) { 11348 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 11349 new_plane_state->fb->width, 11350 new_plane_state->fb->height); 11351 return -EINVAL; 11352 } 11353 if (new_plane_state->src_w != fb->width << 16 || 11354 new_plane_state->src_h != fb->height << 16) { 11355 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11356 return -EINVAL; 11357 } 11358 11359 /* Pitch in pixels */ 11360 pitch = fb->pitches[0] / fb->format->cpp[0]; 11361 11362 if (fb->width != pitch) { 11363 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 11364 fb->width, pitch); 11365 return -EINVAL; 11366 } 11367 11368 switch (pitch) { 11369 case 64: 11370 case 128: 11371 case 256: 11372 /* FB pitch is supported by cursor plane */ 11373 break; 11374 default: 11375 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 11376 return -EINVAL; 11377 } 11378 11379 /* Core DRM takes care of checking FB modifiers, so we only need to 11380 * check tiling flags when the FB doesn't have a modifier. 11381 */ 11382 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 11383 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) { 11384 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0; 11385 } else if (adev->family >= AMDGPU_FAMILY_AI) { 11386 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 11387 } else { 11388 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 11389 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 11390 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 11391 } 11392 if (!linear) { 11393 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 11394 return -EINVAL; 11395 } 11396 } 11397 11398 return 0; 11399 } 11400 11401 /* 11402 * Helper function for checking the cursor in native mode 11403 */ 11404 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc, 11405 struct drm_plane *plane, 11406 struct drm_plane_state *new_plane_state, 11407 bool enable) 11408 { 11409 11410 struct amdgpu_crtc *new_acrtc; 11411 int ret; 11412 11413 if (!enable || !new_plane_crtc || 11414 drm_atomic_plane_disabling(plane->state, new_plane_state)) 11415 return 0; 11416 11417 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 11418 11419 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 11420 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11421 return -EINVAL; 11422 } 11423 11424 if (new_plane_state->fb) { 11425 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 11426 new_plane_state->fb); 11427 if (ret) 11428 return ret; 11429 } 11430 11431 return 0; 11432 } 11433 11434 static bool dm_should_update_native_cursor(struct drm_atomic_state *state, 11435 struct drm_crtc *old_plane_crtc, 11436 struct drm_crtc *new_plane_crtc, 11437 bool enable) 11438 { 11439 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11440 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11441 11442 if (!enable) { 11443 if (old_plane_crtc == NULL) 11444 return true; 11445 11446 old_crtc_state = drm_atomic_get_old_crtc_state( 11447 state, old_plane_crtc); 11448 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11449 11450 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11451 } else { 11452 if (new_plane_crtc == NULL) 11453 return true; 11454 11455 new_crtc_state = drm_atomic_get_new_crtc_state( 11456 state, new_plane_crtc); 11457 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11458 11459 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11460 } 11461 } 11462 11463 static int dm_update_plane_state(struct dc *dc, 11464 struct drm_atomic_state *state, 11465 struct drm_plane *plane, 11466 struct drm_plane_state *old_plane_state, 11467 struct drm_plane_state *new_plane_state, 11468 bool enable, 11469 bool *lock_and_validation_needed, 11470 bool *is_top_most_overlay) 11471 { 11472 11473 struct dm_atomic_state *dm_state = NULL; 11474 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 11475 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11476 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 11477 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 11478 bool needs_reset, update_native_cursor; 11479 int ret = 0; 11480 11481 11482 new_plane_crtc = new_plane_state->crtc; 11483 old_plane_crtc = old_plane_state->crtc; 11484 dm_new_plane_state = to_dm_plane_state(new_plane_state); 11485 dm_old_plane_state = to_dm_plane_state(old_plane_state); 11486 11487 update_native_cursor = dm_should_update_native_cursor(state, 11488 old_plane_crtc, 11489 new_plane_crtc, 11490 enable); 11491 11492 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) { 11493 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11494 new_plane_state, enable); 11495 if (ret) 11496 return ret; 11497 11498 return 0; 11499 } 11500 11501 needs_reset = should_reset_plane(state, plane, old_plane_state, 11502 new_plane_state); 11503 11504 /* Remove any changed/removed planes */ 11505 if (!enable) { 11506 if (!needs_reset) 11507 return 0; 11508 11509 if (!old_plane_crtc) 11510 return 0; 11511 11512 old_crtc_state = drm_atomic_get_old_crtc_state( 11513 state, old_plane_crtc); 11514 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11515 11516 if (!dm_old_crtc_state->stream) 11517 return 0; 11518 11519 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 11520 plane->base.id, old_plane_crtc->base.id); 11521 11522 ret = dm_atomic_get_state(state, &dm_state); 11523 if (ret) 11524 return ret; 11525 11526 if (!dc_state_remove_plane( 11527 dc, 11528 dm_old_crtc_state->stream, 11529 dm_old_plane_state->dc_state, 11530 dm_state->context)) { 11531 11532 return -EINVAL; 11533 } 11534 11535 if (dm_old_plane_state->dc_state) 11536 dc_plane_state_release(dm_old_plane_state->dc_state); 11537 11538 dm_new_plane_state->dc_state = NULL; 11539 11540 *lock_and_validation_needed = true; 11541 11542 } else { /* Add new planes */ 11543 struct dc_plane_state *dc_new_plane_state; 11544 11545 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 11546 return 0; 11547 11548 if (!new_plane_crtc) 11549 return 0; 11550 11551 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 11552 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11553 11554 if (!dm_new_crtc_state->stream) 11555 return 0; 11556 11557 if (!needs_reset) 11558 return 0; 11559 11560 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 11561 if (ret) 11562 goto out; 11563 11564 WARN_ON(dm_new_plane_state->dc_state); 11565 11566 dc_new_plane_state = dc_create_plane_state(dc); 11567 if (!dc_new_plane_state) { 11568 ret = -ENOMEM; 11569 goto out; 11570 } 11571 11572 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 11573 plane->base.id, new_plane_crtc->base.id); 11574 11575 ret = fill_dc_plane_attributes( 11576 drm_to_adev(new_plane_crtc->dev), 11577 dc_new_plane_state, 11578 new_plane_state, 11579 new_crtc_state); 11580 if (ret) { 11581 dc_plane_state_release(dc_new_plane_state); 11582 goto out; 11583 } 11584 11585 ret = dm_atomic_get_state(state, &dm_state); 11586 if (ret) { 11587 dc_plane_state_release(dc_new_plane_state); 11588 goto out; 11589 } 11590 11591 /* 11592 * Any atomic check errors that occur after this will 11593 * not need a release. The plane state will be attached 11594 * to the stream, and therefore part of the atomic 11595 * state. It'll be released when the atomic state is 11596 * cleaned. 11597 */ 11598 if (!dc_state_add_plane( 11599 dc, 11600 dm_new_crtc_state->stream, 11601 dc_new_plane_state, 11602 dm_state->context)) { 11603 11604 dc_plane_state_release(dc_new_plane_state); 11605 ret = -EINVAL; 11606 goto out; 11607 } 11608 11609 dm_new_plane_state->dc_state = dc_new_plane_state; 11610 11611 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 11612 11613 /* Tell DC to do a full surface update every time there 11614 * is a plane change. Inefficient, but works for now. 11615 */ 11616 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 11617 11618 *lock_and_validation_needed = true; 11619 } 11620 11621 out: 11622 /* If enabling cursor overlay failed, attempt fallback to native mode */ 11623 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) { 11624 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11625 new_plane_state, enable); 11626 if (ret) 11627 return ret; 11628 11629 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE; 11630 } 11631 11632 return ret; 11633 } 11634 11635 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 11636 int *src_w, int *src_h) 11637 { 11638 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 11639 case DRM_MODE_ROTATE_90: 11640 case DRM_MODE_ROTATE_270: 11641 *src_w = plane_state->src_h >> 16; 11642 *src_h = plane_state->src_w >> 16; 11643 break; 11644 case DRM_MODE_ROTATE_0: 11645 case DRM_MODE_ROTATE_180: 11646 default: 11647 *src_w = plane_state->src_w >> 16; 11648 *src_h = plane_state->src_h >> 16; 11649 break; 11650 } 11651 } 11652 11653 static void 11654 dm_get_plane_scale(struct drm_plane_state *plane_state, 11655 int *out_plane_scale_w, int *out_plane_scale_h) 11656 { 11657 int plane_src_w, plane_src_h; 11658 11659 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 11660 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0; 11661 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0; 11662 } 11663 11664 /* 11665 * The normalized_zpos value cannot be used by this iterator directly. It's only 11666 * calculated for enabled planes, potentially causing normalized_zpos collisions 11667 * between enabled/disabled planes in the atomic state. We need a unique value 11668 * so that the iterator will not generate the same object twice, or loop 11669 * indefinitely. 11670 */ 11671 static inline struct __drm_planes_state *__get_next_zpos( 11672 struct drm_atomic_state *state, 11673 struct __drm_planes_state *prev) 11674 { 11675 unsigned int highest_zpos = 0, prev_zpos = 256; 11676 uint32_t highest_id = 0, prev_id = UINT_MAX; 11677 struct drm_plane_state *new_plane_state; 11678 struct drm_plane *plane; 11679 int i, highest_i = -1; 11680 11681 if (prev != NULL) { 11682 prev_zpos = prev->new_state->zpos; 11683 prev_id = prev->ptr->base.id; 11684 } 11685 11686 for_each_new_plane_in_state(state, plane, new_plane_state, i) { 11687 /* Skip planes with higher zpos than the previously returned */ 11688 if (new_plane_state->zpos > prev_zpos || 11689 (new_plane_state->zpos == prev_zpos && 11690 plane->base.id >= prev_id)) 11691 continue; 11692 11693 /* Save the index of the plane with highest zpos */ 11694 if (new_plane_state->zpos > highest_zpos || 11695 (new_plane_state->zpos == highest_zpos && 11696 plane->base.id > highest_id)) { 11697 highest_zpos = new_plane_state->zpos; 11698 highest_id = plane->base.id; 11699 highest_i = i; 11700 } 11701 } 11702 11703 if (highest_i < 0) 11704 return NULL; 11705 11706 return &state->planes[highest_i]; 11707 } 11708 11709 /* 11710 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate 11711 * by descending zpos, as read from the new plane state. This is the same 11712 * ordering as defined by drm_atomic_normalize_zpos(). 11713 */ 11714 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \ 11715 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \ 11716 __i != NULL; __i = __get_next_zpos((__state), __i)) \ 11717 for_each_if(((plane) = __i->ptr, \ 11718 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \ 11719 (old_plane_state) = __i->old_state, \ 11720 (new_plane_state) = __i->new_state, 1)) 11721 11722 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 11723 { 11724 struct drm_connector *connector; 11725 struct drm_connector_state *conn_state, *old_conn_state; 11726 struct amdgpu_dm_connector *aconnector = NULL; 11727 int i; 11728 11729 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 11730 if (!conn_state->crtc) 11731 conn_state = old_conn_state; 11732 11733 if (conn_state->crtc != crtc) 11734 continue; 11735 11736 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11737 continue; 11738 11739 aconnector = to_amdgpu_dm_connector(connector); 11740 if (!aconnector->mst_output_port || !aconnector->mst_root) 11741 aconnector = NULL; 11742 else 11743 break; 11744 } 11745 11746 if (!aconnector) 11747 return 0; 11748 11749 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 11750 } 11751 11752 /** 11753 * DOC: Cursor Modes - Native vs Overlay 11754 * 11755 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw 11756 * plane. It does not require a dedicated hw plane to enable, but it is 11757 * subjected to the same z-order and scaling as the hw plane. It also has format 11758 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB 11759 * hw plane. 11760 * 11761 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its 11762 * own scaling and z-pos. It also has no blending restrictions. It lends to a 11763 * cursor behavior more akin to a DRM client's expectations. However, it does 11764 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is 11765 * available. 11766 */ 11767 11768 /** 11769 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc 11770 * @adev: amdgpu device 11771 * @state: DRM atomic state 11772 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor 11773 * @cursor_mode: Returns the required cursor mode on dm_crtc_state 11774 * 11775 * Get whether the cursor should be enabled in native mode, or overlay mode, on 11776 * the dm_crtc_state. 11777 * 11778 * The cursor should be enabled in overlay mode if there exists an underlying 11779 * plane - on which the cursor may be blended - that is either YUV formatted, or 11780 * scaled differently from the cursor. 11781 * 11782 * Since zpos info is required, drm_atomic_normalize_zpos must be called before 11783 * calling this function. 11784 * 11785 * Return: 0 on success, or an error code if getting the cursor plane state 11786 * failed. 11787 */ 11788 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev, 11789 struct drm_atomic_state *state, 11790 struct dm_crtc_state *dm_crtc_state, 11791 enum amdgpu_dm_cursor_mode *cursor_mode) 11792 { 11793 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state; 11794 struct drm_crtc_state *crtc_state = &dm_crtc_state->base; 11795 struct drm_plane *plane; 11796 bool consider_mode_change = false; 11797 bool entire_crtc_covered = false; 11798 bool cursor_changed = false; 11799 int underlying_scale_w, underlying_scale_h; 11800 int cursor_scale_w, cursor_scale_h; 11801 int i; 11802 11803 /* Overlay cursor not supported on HW before DCN 11804 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions 11805 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE 11806 */ 11807 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 || 11808 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 11809 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11810 return 0; 11811 } 11812 11813 /* Init cursor_mode to be the same as current */ 11814 *cursor_mode = dm_crtc_state->cursor_mode; 11815 11816 /* 11817 * Cursor mode can change if a plane's format changes, scale changes, is 11818 * enabled/disabled, or z-order changes. 11819 */ 11820 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) { 11821 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 11822 11823 /* Only care about planes on this CRTC */ 11824 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0) 11825 continue; 11826 11827 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11828 cursor_changed = true; 11829 11830 if (drm_atomic_plane_enabling(old_plane_state, plane_state) || 11831 drm_atomic_plane_disabling(old_plane_state, plane_state) || 11832 old_plane_state->fb->format != plane_state->fb->format) { 11833 consider_mode_change = true; 11834 break; 11835 } 11836 11837 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h); 11838 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 11839 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 11840 consider_mode_change = true; 11841 break; 11842 } 11843 } 11844 11845 if (!consider_mode_change && !crtc_state->zpos_changed) 11846 return 0; 11847 11848 /* 11849 * If no cursor change on this CRTC, and not enabled on this CRTC, then 11850 * no need to set cursor mode. This avoids needlessly locking the cursor 11851 * state. 11852 */ 11853 if (!cursor_changed && 11854 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) { 11855 return 0; 11856 } 11857 11858 cursor_state = drm_atomic_get_plane_state(state, 11859 crtc_state->crtc->cursor); 11860 if (IS_ERR(cursor_state)) 11861 return PTR_ERR(cursor_state); 11862 11863 /* Cursor is disabled */ 11864 if (!cursor_state->fb) 11865 return 0; 11866 11867 /* For all planes in descending z-order (all of which are below cursor 11868 * as per zpos definitions), check their scaling and format 11869 */ 11870 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) { 11871 11872 /* Only care about non-cursor planes on this CRTC */ 11873 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 || 11874 plane->type == DRM_PLANE_TYPE_CURSOR) 11875 continue; 11876 11877 /* Underlying plane is YUV format - use overlay cursor */ 11878 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) { 11879 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11880 return 0; 11881 } 11882 11883 dm_get_plane_scale(plane_state, 11884 &underlying_scale_w, &underlying_scale_h); 11885 dm_get_plane_scale(cursor_state, 11886 &cursor_scale_w, &cursor_scale_h); 11887 11888 /* Underlying plane has different scale - use overlay cursor */ 11889 if (cursor_scale_w != underlying_scale_w && 11890 cursor_scale_h != underlying_scale_h) { 11891 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11892 return 0; 11893 } 11894 11895 /* If this plane covers the whole CRTC, no need to check planes underneath */ 11896 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 && 11897 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay && 11898 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) { 11899 entire_crtc_covered = true; 11900 break; 11901 } 11902 } 11903 11904 /* If planes do not cover the entire CRTC, use overlay mode to enable 11905 * cursor over holes 11906 */ 11907 if (entire_crtc_covered) 11908 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11909 else 11910 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11911 11912 return 0; 11913 } 11914 11915 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev, 11916 struct drm_atomic_state *state, 11917 struct drm_crtc_state *crtc_state) 11918 { 11919 struct drm_plane *plane; 11920 struct drm_plane_state *new_plane_state, *old_plane_state; 11921 11922 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) { 11923 new_plane_state = drm_atomic_get_plane_state(state, plane); 11924 old_plane_state = drm_atomic_get_plane_state(state, plane); 11925 11926 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) { 11927 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name); 11928 return false; 11929 } 11930 11931 if (old_plane_state->fb && new_plane_state->fb && 11932 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb)) 11933 return true; 11934 } 11935 11936 return false; 11937 } 11938 11939 /** 11940 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 11941 * 11942 * @dev: The DRM device 11943 * @state: The atomic state to commit 11944 * 11945 * Validate that the given atomic state is programmable by DC into hardware. 11946 * This involves constructing a &struct dc_state reflecting the new hardware 11947 * state we wish to commit, then querying DC to see if it is programmable. It's 11948 * important not to modify the existing DC state. Otherwise, atomic_check 11949 * may unexpectedly commit hardware changes. 11950 * 11951 * When validating the DC state, it's important that the right locks are 11952 * acquired. For full updates case which removes/adds/updates streams on one 11953 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 11954 * that any such full update commit will wait for completion of any outstanding 11955 * flip using DRMs synchronization events. 11956 * 11957 * Note that DM adds the affected connectors for all CRTCs in state, when that 11958 * might not seem necessary. This is because DC stream creation requires the 11959 * DC sink, which is tied to the DRM connector state. Cleaning this up should 11960 * be possible but non-trivial - a possible TODO item. 11961 * 11962 * Return: -Error code if validation failed. 11963 */ 11964 static int amdgpu_dm_atomic_check(struct drm_device *dev, 11965 struct drm_atomic_state *state) 11966 { 11967 struct amdgpu_device *adev = drm_to_adev(dev); 11968 struct dm_atomic_state *dm_state = NULL; 11969 struct dc *dc = adev->dm.dc; 11970 struct drm_connector *connector; 11971 struct drm_connector_state *old_con_state, *new_con_state; 11972 struct drm_crtc *crtc; 11973 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11974 struct drm_plane *plane; 11975 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state; 11976 enum dc_status status; 11977 int ret, i; 11978 bool lock_and_validation_needed = false; 11979 bool is_top_most_overlay = true; 11980 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11981 struct drm_dp_mst_topology_mgr *mgr; 11982 struct drm_dp_mst_topology_state *mst_state; 11983 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 11984 11985 trace_amdgpu_dm_atomic_check_begin(state); 11986 11987 ret = drm_atomic_helper_check_modeset(dev, state); 11988 if (ret) { 11989 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n"); 11990 goto fail; 11991 } 11992 11993 /* Check connector changes */ 11994 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 11995 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 11996 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 11997 11998 /* Skip connectors that are disabled or part of modeset already. */ 11999 if (!new_con_state->crtc) 12000 continue; 12001 12002 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 12003 if (IS_ERR(new_crtc_state)) { 12004 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n"); 12005 ret = PTR_ERR(new_crtc_state); 12006 goto fail; 12007 } 12008 12009 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 12010 dm_old_con_state->scaling != dm_new_con_state->scaling) 12011 new_crtc_state->connectors_changed = true; 12012 } 12013 12014 if (dc_resource_is_dsc_encoding_supported(dc)) { 12015 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12016 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 12017 ret = add_affected_mst_dsc_crtcs(state, crtc); 12018 if (ret) { 12019 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n"); 12020 goto fail; 12021 } 12022 } 12023 } 12024 } 12025 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12026 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 12027 12028 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 12029 !new_crtc_state->color_mgmt_changed && 12030 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 12031 dm_old_crtc_state->dsc_force_changed == false) 12032 continue; 12033 12034 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 12035 if (ret) { 12036 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n"); 12037 goto fail; 12038 } 12039 12040 if (!new_crtc_state->enable) 12041 continue; 12042 12043 ret = drm_atomic_add_affected_connectors(state, crtc); 12044 if (ret) { 12045 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n"); 12046 goto fail; 12047 } 12048 12049 ret = drm_atomic_add_affected_planes(state, crtc); 12050 if (ret) { 12051 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n"); 12052 goto fail; 12053 } 12054 12055 if (dm_old_crtc_state->dsc_force_changed) 12056 new_crtc_state->mode_changed = true; 12057 } 12058 12059 /* 12060 * Add all primary and overlay planes on the CRTC to the state 12061 * whenever a plane is enabled to maintain correct z-ordering 12062 * and to enable fast surface updates. 12063 */ 12064 drm_for_each_crtc(crtc, dev) { 12065 bool modified = false; 12066 12067 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 12068 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12069 continue; 12070 12071 if (new_plane_state->crtc == crtc || 12072 old_plane_state->crtc == crtc) { 12073 modified = true; 12074 break; 12075 } 12076 } 12077 12078 if (!modified) 12079 continue; 12080 12081 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 12082 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12083 continue; 12084 12085 new_plane_state = 12086 drm_atomic_get_plane_state(state, plane); 12087 12088 if (IS_ERR(new_plane_state)) { 12089 ret = PTR_ERR(new_plane_state); 12090 drm_dbg_atomic(dev, "new_plane_state is BAD\n"); 12091 goto fail; 12092 } 12093 } 12094 } 12095 12096 /* 12097 * DC consults the zpos (layer_index in DC terminology) to determine the 12098 * hw plane on which to enable the hw cursor (see 12099 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 12100 * atomic state, so call drm helper to normalize zpos. 12101 */ 12102 ret = drm_atomic_normalize_zpos(dev, state); 12103 if (ret) { 12104 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 12105 goto fail; 12106 } 12107 12108 /* 12109 * Determine whether cursors on each CRTC should be enabled in native or 12110 * overlay mode. 12111 */ 12112 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12113 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12114 12115 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12116 &dm_new_crtc_state->cursor_mode); 12117 if (ret) { 12118 drm_dbg(dev, "Failed to determine cursor mode\n"); 12119 goto fail; 12120 } 12121 12122 /* 12123 * If overlay cursor is needed, DC cannot go through the 12124 * native cursor update path. All enabled planes on the CRTC 12125 * need to be added for DC to not disable a plane by mistake 12126 */ 12127 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12128 ret = drm_atomic_add_affected_planes(state, crtc); 12129 if (ret) 12130 goto fail; 12131 } 12132 } 12133 12134 /* Remove exiting planes if they are modified */ 12135 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12136 12137 ret = dm_update_plane_state(dc, state, plane, 12138 old_plane_state, 12139 new_plane_state, 12140 false, 12141 &lock_and_validation_needed, 12142 &is_top_most_overlay); 12143 if (ret) { 12144 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12145 goto fail; 12146 } 12147 } 12148 12149 /* Disable all crtcs which require disable */ 12150 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12151 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12152 old_crtc_state, 12153 new_crtc_state, 12154 false, 12155 &lock_and_validation_needed); 12156 if (ret) { 12157 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n"); 12158 goto fail; 12159 } 12160 } 12161 12162 /* Enable all crtcs which require enable */ 12163 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12164 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12165 old_crtc_state, 12166 new_crtc_state, 12167 true, 12168 &lock_and_validation_needed); 12169 if (ret) { 12170 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n"); 12171 goto fail; 12172 } 12173 } 12174 12175 /* Add new/modified planes */ 12176 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12177 ret = dm_update_plane_state(dc, state, plane, 12178 old_plane_state, 12179 new_plane_state, 12180 true, 12181 &lock_and_validation_needed, 12182 &is_top_most_overlay); 12183 if (ret) { 12184 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12185 goto fail; 12186 } 12187 } 12188 12189 #if defined(CONFIG_DRM_AMD_DC_FP) 12190 if (dc_resource_is_dsc_encoding_supported(dc)) { 12191 ret = pre_validate_dsc(state, &dm_state, vars); 12192 if (ret != 0) 12193 goto fail; 12194 } 12195 #endif 12196 12197 /* Run this here since we want to validate the streams we created */ 12198 ret = drm_atomic_helper_check_planes(dev, state); 12199 if (ret) { 12200 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n"); 12201 goto fail; 12202 } 12203 12204 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12205 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12206 if (dm_new_crtc_state->mpo_requested) 12207 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc); 12208 } 12209 12210 /* Check cursor restrictions */ 12211 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12212 enum amdgpu_dm_cursor_mode required_cursor_mode; 12213 int is_rotated, is_scaled; 12214 12215 /* Overlay cusor not subject to native cursor restrictions */ 12216 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12217 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) 12218 continue; 12219 12220 /* Check if rotation or scaling is enabled on DCN401 */ 12221 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) && 12222 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12223 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor); 12224 12225 is_rotated = new_cursor_state && 12226 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0); 12227 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) || 12228 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h)); 12229 12230 if (is_rotated || is_scaled) { 12231 drm_dbg_driver( 12232 crtc->dev, 12233 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n", 12234 crtc->base.id, crtc->name); 12235 ret = -EINVAL; 12236 goto fail; 12237 } 12238 } 12239 12240 /* If HW can only do native cursor, check restrictions again */ 12241 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12242 &required_cursor_mode); 12243 if (ret) { 12244 drm_dbg_driver(crtc->dev, 12245 "[CRTC:%d:%s] Checking cursor mode failed\n", 12246 crtc->base.id, crtc->name); 12247 goto fail; 12248 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12249 drm_dbg_driver(crtc->dev, 12250 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n", 12251 crtc->base.id, crtc->name); 12252 ret = -EINVAL; 12253 goto fail; 12254 } 12255 } 12256 12257 if (state->legacy_cursor_update) { 12258 /* 12259 * This is a fast cursor update coming from the plane update 12260 * helper, check if it can be done asynchronously for better 12261 * performance. 12262 */ 12263 state->async_update = 12264 !drm_atomic_helper_async_check(dev, state); 12265 12266 /* 12267 * Skip the remaining global validation if this is an async 12268 * update. Cursor updates can be done without affecting 12269 * state or bandwidth calcs and this avoids the performance 12270 * penalty of locking the private state object and 12271 * allocating a new dc_state. 12272 */ 12273 if (state->async_update) 12274 return 0; 12275 } 12276 12277 /* Check scaling and underscan changes*/ 12278 /* TODO Removed scaling changes validation due to inability to commit 12279 * new stream into context w\o causing full reset. Need to 12280 * decide how to handle. 12281 */ 12282 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12283 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12284 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12285 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 12286 12287 /* Skip any modesets/resets */ 12288 if (!acrtc || drm_atomic_crtc_needs_modeset( 12289 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 12290 continue; 12291 12292 /* Skip any thing not scale or underscan changes */ 12293 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 12294 continue; 12295 12296 lock_and_validation_needed = true; 12297 } 12298 12299 /* set the slot info for each mst_state based on the link encoding format */ 12300 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 12301 struct amdgpu_dm_connector *aconnector; 12302 struct drm_connector *connector; 12303 struct drm_connector_list_iter iter; 12304 u8 link_coding_cap; 12305 12306 drm_connector_list_iter_begin(dev, &iter); 12307 drm_for_each_connector_iter(connector, &iter) { 12308 if (connector->index == mst_state->mgr->conn_base_id) { 12309 aconnector = to_amdgpu_dm_connector(connector); 12310 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 12311 drm_dp_mst_update_slots(mst_state, link_coding_cap); 12312 12313 break; 12314 } 12315 } 12316 drm_connector_list_iter_end(&iter); 12317 } 12318 12319 /** 12320 * Streams and planes are reset when there are changes that affect 12321 * bandwidth. Anything that affects bandwidth needs to go through 12322 * DC global validation to ensure that the configuration can be applied 12323 * to hardware. 12324 * 12325 * We have to currently stall out here in atomic_check for outstanding 12326 * commits to finish in this case because our IRQ handlers reference 12327 * DRM state directly - we can end up disabling interrupts too early 12328 * if we don't. 12329 * 12330 * TODO: Remove this stall and drop DM state private objects. 12331 */ 12332 if (lock_and_validation_needed) { 12333 ret = dm_atomic_get_state(state, &dm_state); 12334 if (ret) { 12335 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n"); 12336 goto fail; 12337 } 12338 12339 ret = do_aquire_global_lock(dev, state); 12340 if (ret) { 12341 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n"); 12342 goto fail; 12343 } 12344 12345 #if defined(CONFIG_DRM_AMD_DC_FP) 12346 if (dc_resource_is_dsc_encoding_supported(dc)) { 12347 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 12348 if (ret) { 12349 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n"); 12350 ret = -EINVAL; 12351 goto fail; 12352 } 12353 } 12354 #endif 12355 12356 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 12357 if (ret) { 12358 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n"); 12359 goto fail; 12360 } 12361 12362 /* 12363 * Perform validation of MST topology in the state: 12364 * We need to perform MST atomic check before calling 12365 * dc_validate_global_state(), or there is a chance 12366 * to get stuck in an infinite loop and hang eventually. 12367 */ 12368 ret = drm_dp_mst_atomic_check(state); 12369 if (ret) { 12370 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n"); 12371 goto fail; 12372 } 12373 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY); 12374 if (status != DC_OK) { 12375 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)", 12376 dc_status_to_str(status), status); 12377 ret = -EINVAL; 12378 goto fail; 12379 } 12380 } else { 12381 /* 12382 * The commit is a fast update. Fast updates shouldn't change 12383 * the DC context, affect global validation, and can have their 12384 * commit work done in parallel with other commits not touching 12385 * the same resource. If we have a new DC context as part of 12386 * the DM atomic state from validation we need to free it and 12387 * retain the existing one instead. 12388 * 12389 * Furthermore, since the DM atomic state only contains the DC 12390 * context and can safely be annulled, we can free the state 12391 * and clear the associated private object now to free 12392 * some memory and avoid a possible use-after-free later. 12393 */ 12394 12395 for (i = 0; i < state->num_private_objs; i++) { 12396 struct drm_private_obj *obj = state->private_objs[i].ptr; 12397 12398 if (obj->funcs == adev->dm.atomic_obj.funcs) { 12399 int j = state->num_private_objs-1; 12400 12401 dm_atomic_destroy_state(obj, 12402 state->private_objs[i].state); 12403 12404 /* If i is not at the end of the array then the 12405 * last element needs to be moved to where i was 12406 * before the array can safely be truncated. 12407 */ 12408 if (i != j) 12409 state->private_objs[i] = 12410 state->private_objs[j]; 12411 12412 state->private_objs[j].ptr = NULL; 12413 state->private_objs[j].state = NULL; 12414 state->private_objs[j].old_state = NULL; 12415 state->private_objs[j].new_state = NULL; 12416 12417 state->num_private_objs = j; 12418 break; 12419 } 12420 } 12421 } 12422 12423 /* Store the overall update type for use later in atomic check. */ 12424 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12425 struct dm_crtc_state *dm_new_crtc_state = 12426 to_dm_crtc_state(new_crtc_state); 12427 12428 /* 12429 * Only allow async flips for fast updates that don't change 12430 * the FB pitch, the DCC state, rotation, mem_type, etc. 12431 */ 12432 if (new_crtc_state->async_flip && 12433 (lock_and_validation_needed || 12434 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) { 12435 drm_dbg_atomic(crtc->dev, 12436 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 12437 crtc->base.id, crtc->name); 12438 ret = -EINVAL; 12439 goto fail; 12440 } 12441 12442 dm_new_crtc_state->update_type = lock_and_validation_needed ? 12443 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 12444 } 12445 12446 /* Must be success */ 12447 WARN_ON(ret); 12448 12449 trace_amdgpu_dm_atomic_check_finish(state, ret); 12450 12451 return ret; 12452 12453 fail: 12454 if (ret == -EDEADLK) 12455 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n"); 12456 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 12457 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n"); 12458 else 12459 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret); 12460 12461 trace_amdgpu_dm_atomic_check_finish(state, ret); 12462 12463 return ret; 12464 } 12465 12466 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 12467 unsigned int offset, 12468 unsigned int total_length, 12469 u8 *data, 12470 unsigned int length, 12471 struct amdgpu_hdmi_vsdb_info *vsdb) 12472 { 12473 bool res; 12474 union dmub_rb_cmd cmd; 12475 struct dmub_cmd_send_edid_cea *input; 12476 struct dmub_cmd_edid_cea_output *output; 12477 12478 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 12479 return false; 12480 12481 memset(&cmd, 0, sizeof(cmd)); 12482 12483 input = &cmd.edid_cea.data.input; 12484 12485 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 12486 cmd.edid_cea.header.sub_type = 0; 12487 cmd.edid_cea.header.payload_bytes = 12488 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 12489 input->offset = offset; 12490 input->length = length; 12491 input->cea_total_length = total_length; 12492 memcpy(input->payload, data, length); 12493 12494 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 12495 if (!res) { 12496 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n"); 12497 return false; 12498 } 12499 12500 output = &cmd.edid_cea.data.output; 12501 12502 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 12503 if (!output->ack.success) { 12504 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n", 12505 output->ack.offset); 12506 } 12507 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 12508 if (!output->amd_vsdb.vsdb_found) 12509 return false; 12510 12511 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 12512 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 12513 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 12514 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 12515 } else { 12516 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n"); 12517 return false; 12518 } 12519 12520 return true; 12521 } 12522 12523 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 12524 u8 *edid_ext, int len, 12525 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12526 { 12527 int i; 12528 12529 /* send extension block to DMCU for parsing */ 12530 for (i = 0; i < len; i += 8) { 12531 bool res; 12532 int offset; 12533 12534 /* send 8 bytes a time */ 12535 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 12536 return false; 12537 12538 if (i+8 == len) { 12539 /* EDID block sent completed, expect result */ 12540 int version, min_rate, max_rate; 12541 12542 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 12543 if (res) { 12544 /* amd vsdb found */ 12545 vsdb_info->freesync_supported = 1; 12546 vsdb_info->amd_vsdb_version = version; 12547 vsdb_info->min_refresh_rate_hz = min_rate; 12548 vsdb_info->max_refresh_rate_hz = max_rate; 12549 return true; 12550 } 12551 /* not amd vsdb */ 12552 return false; 12553 } 12554 12555 /* check for ack*/ 12556 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 12557 if (!res) 12558 return false; 12559 } 12560 12561 return false; 12562 } 12563 12564 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 12565 u8 *edid_ext, int len, 12566 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12567 { 12568 int i; 12569 12570 /* send extension block to DMCU for parsing */ 12571 for (i = 0; i < len; i += 8) { 12572 /* send 8 bytes a time */ 12573 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 12574 return false; 12575 } 12576 12577 return vsdb_info->freesync_supported; 12578 } 12579 12580 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 12581 u8 *edid_ext, int len, 12582 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12583 { 12584 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 12585 bool ret; 12586 12587 mutex_lock(&adev->dm.dc_lock); 12588 if (adev->dm.dmub_srv) 12589 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 12590 else 12591 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 12592 mutex_unlock(&adev->dm.dc_lock); 12593 return ret; 12594 } 12595 12596 static void parse_edid_displayid_vrr(struct drm_connector *connector, 12597 const struct edid *edid) 12598 { 12599 u8 *edid_ext = NULL; 12600 int i; 12601 int j = 0; 12602 u16 min_vfreq; 12603 u16 max_vfreq; 12604 12605 if (edid == NULL || edid->extensions == 0) 12606 return; 12607 12608 /* Find DisplayID extension */ 12609 for (i = 0; i < edid->extensions; i++) { 12610 edid_ext = (void *)(edid + (i + 1)); 12611 if (edid_ext[0] == DISPLAYID_EXT) 12612 break; 12613 } 12614 12615 if (edid_ext == NULL) 12616 return; 12617 12618 while (j < EDID_LENGTH) { 12619 /* Get dynamic video timing range from DisplayID if available */ 12620 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 12621 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 12622 min_vfreq = edid_ext[j+9]; 12623 if (edid_ext[j+1] & 7) 12624 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 12625 else 12626 max_vfreq = edid_ext[j+10]; 12627 12628 if (max_vfreq && min_vfreq) { 12629 connector->display_info.monitor_range.max_vfreq = max_vfreq; 12630 connector->display_info.monitor_range.min_vfreq = min_vfreq; 12631 12632 return; 12633 } 12634 } 12635 j++; 12636 } 12637 } 12638 12639 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12640 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 12641 { 12642 u8 *edid_ext = NULL; 12643 int i; 12644 int j = 0; 12645 12646 if (edid == NULL || edid->extensions == 0) 12647 return -ENODEV; 12648 12649 /* Find DisplayID extension */ 12650 for (i = 0; i < edid->extensions; i++) { 12651 edid_ext = (void *)(edid + (i + 1)); 12652 if (edid_ext[0] == DISPLAYID_EXT) 12653 break; 12654 } 12655 12656 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) { 12657 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 12658 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 12659 12660 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 12661 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 12662 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 12663 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 12664 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 12665 12666 return true; 12667 } 12668 j++; 12669 } 12670 12671 return false; 12672 } 12673 12674 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12675 const struct edid *edid, 12676 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12677 { 12678 u8 *edid_ext = NULL; 12679 int i; 12680 bool valid_vsdb_found = false; 12681 12682 /*----- drm_find_cea_extension() -----*/ 12683 /* No EDID or EDID extensions */ 12684 if (edid == NULL || edid->extensions == 0) 12685 return -ENODEV; 12686 12687 /* Find CEA extension */ 12688 for (i = 0; i < edid->extensions; i++) { 12689 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 12690 if (edid_ext[0] == CEA_EXT) 12691 break; 12692 } 12693 12694 if (i == edid->extensions) 12695 return -ENODEV; 12696 12697 /*----- cea_db_offsets() -----*/ 12698 if (edid_ext[0] != CEA_EXT) 12699 return -ENODEV; 12700 12701 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 12702 12703 return valid_vsdb_found ? i : -ENODEV; 12704 } 12705 12706 /** 12707 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 12708 * 12709 * @connector: Connector to query. 12710 * @drm_edid: DRM EDID from monitor 12711 * 12712 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 12713 * track of some of the display information in the internal data struct used by 12714 * amdgpu_dm. This function checks which type of connector we need to set the 12715 * FreeSync parameters. 12716 */ 12717 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 12718 const struct drm_edid *drm_edid) 12719 { 12720 int i = 0; 12721 struct amdgpu_dm_connector *amdgpu_dm_connector = 12722 to_amdgpu_dm_connector(connector); 12723 struct dm_connector_state *dm_con_state = NULL; 12724 struct dc_sink *sink; 12725 struct amdgpu_device *adev = drm_to_adev(connector->dev); 12726 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 12727 const struct edid *edid; 12728 bool freesync_capable = false; 12729 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 12730 12731 if (!connector->state) { 12732 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__); 12733 goto update; 12734 } 12735 12736 sink = amdgpu_dm_connector->dc_sink ? 12737 amdgpu_dm_connector->dc_sink : 12738 amdgpu_dm_connector->dc_em_sink; 12739 12740 drm_edid_connector_update(connector, drm_edid); 12741 12742 if (!drm_edid || !sink) { 12743 dm_con_state = to_dm_connector_state(connector->state); 12744 12745 amdgpu_dm_connector->min_vfreq = 0; 12746 amdgpu_dm_connector->max_vfreq = 0; 12747 freesync_capable = false; 12748 12749 goto update; 12750 } 12751 12752 dm_con_state = to_dm_connector_state(connector->state); 12753 12754 if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version)) 12755 goto update; 12756 12757 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 12758 12759 /* Some eDP panels only have the refresh rate range info in DisplayID */ 12760 if ((connector->display_info.monitor_range.min_vfreq == 0 || 12761 connector->display_info.monitor_range.max_vfreq == 0)) 12762 parse_edid_displayid_vrr(connector, edid); 12763 12764 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 12765 sink->sink_signal == SIGNAL_TYPE_EDP)) { 12766 if (amdgpu_dm_connector->dc_link && 12767 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) { 12768 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 12769 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 12770 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12771 freesync_capable = true; 12772 } 12773 12774 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12775 12776 if (vsdb_info.replay_mode) { 12777 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 12778 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 12779 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 12780 } 12781 12782 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 12783 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12784 if (i >= 0 && vsdb_info.freesync_supported) { 12785 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12786 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12787 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12788 freesync_capable = true; 12789 12790 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12791 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12792 } 12793 } 12794 12795 if (amdgpu_dm_connector->dc_link) 12796 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 12797 12798 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 12799 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12800 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 12801 12802 amdgpu_dm_connector->pack_sdp_v1_3 = true; 12803 amdgpu_dm_connector->as_type = as_type; 12804 amdgpu_dm_connector->vsdb_info = vsdb_info; 12805 12806 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12807 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12808 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12809 freesync_capable = true; 12810 12811 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12812 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12813 } 12814 } 12815 12816 update: 12817 if (dm_con_state) 12818 dm_con_state->freesync_capable = freesync_capable; 12819 12820 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable && 12821 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) { 12822 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false; 12823 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false; 12824 } 12825 12826 if (connector->vrr_capable_property) 12827 drm_connector_set_vrr_capable_property(connector, 12828 freesync_capable); 12829 } 12830 12831 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 12832 { 12833 struct amdgpu_device *adev = drm_to_adev(dev); 12834 struct dc *dc = adev->dm.dc; 12835 int i; 12836 12837 mutex_lock(&adev->dm.dc_lock); 12838 if (dc->current_state) { 12839 for (i = 0; i < dc->current_state->stream_count; ++i) 12840 dc->current_state->streams[i] 12841 ->triggered_crtc_reset.enabled = 12842 adev->dm.force_timing_sync; 12843 12844 dm_enable_per_frame_crtc_master_sync(dc->current_state); 12845 dc_trigger_sync(dc, dc->current_state); 12846 } 12847 mutex_unlock(&adev->dm.dc_lock); 12848 } 12849 12850 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc) 12851 { 12852 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter) 12853 dc_exit_ips_for_hw_access(dc); 12854 } 12855 12856 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 12857 u32 value, const char *func_name) 12858 { 12859 #ifdef DM_CHECK_ADDR_0 12860 if (address == 0) { 12861 drm_err(adev_to_drm(ctx->driver_context), 12862 "invalid register write. address = 0"); 12863 return; 12864 } 12865 #endif 12866 12867 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12868 cgs_write_register(ctx->cgs_device, address, value); 12869 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 12870 } 12871 12872 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 12873 const char *func_name) 12874 { 12875 u32 value; 12876 #ifdef DM_CHECK_ADDR_0 12877 if (address == 0) { 12878 drm_err(adev_to_drm(ctx->driver_context), 12879 "invalid register read; address = 0\n"); 12880 return 0; 12881 } 12882 #endif 12883 12884 if (ctx->dmub_srv && 12885 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 12886 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 12887 ASSERT(false); 12888 return 0; 12889 } 12890 12891 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12892 12893 value = cgs_read_register(ctx->cgs_device, address); 12894 12895 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 12896 12897 return value; 12898 } 12899 12900 int amdgpu_dm_process_dmub_aux_transfer_sync( 12901 struct dc_context *ctx, 12902 unsigned int link_index, 12903 struct aux_payload *payload, 12904 enum aux_return_code_type *operation_result) 12905 { 12906 struct amdgpu_device *adev = ctx->driver_context; 12907 struct dmub_notification *p_notify = adev->dm.dmub_notify; 12908 int ret = -1; 12909 12910 mutex_lock(&adev->dm.dpia_aux_lock); 12911 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 12912 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 12913 goto out; 12914 } 12915 12916 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 12917 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 12918 *operation_result = AUX_RET_ERROR_TIMEOUT; 12919 goto out; 12920 } 12921 12922 if (p_notify->result != AUX_RET_SUCCESS) { 12923 /* 12924 * Transient states before tunneling is enabled could 12925 * lead to this error. We can ignore this for now. 12926 */ 12927 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) { 12928 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n", 12929 payload->address, payload->length, 12930 p_notify->result); 12931 } 12932 *operation_result = p_notify->result; 12933 goto out; 12934 } 12935 12936 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF; 12937 if (adev->dm.dmub_notify->aux_reply.command & 0xF0) 12938 /* The reply is stored in the top nibble of the command. */ 12939 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF; 12940 12941 /*write req may receive a byte indicating partially written number as well*/ 12942 if (p_notify->aux_reply.length) 12943 memcpy(payload->data, p_notify->aux_reply.data, 12944 p_notify->aux_reply.length); 12945 12946 /* success */ 12947 ret = p_notify->aux_reply.length; 12948 *operation_result = p_notify->result; 12949 out: 12950 reinit_completion(&adev->dm.dmub_aux_transfer_done); 12951 mutex_unlock(&adev->dm.dpia_aux_lock); 12952 return ret; 12953 } 12954 12955 static void abort_fused_io( 12956 struct dc_context *ctx, 12957 const struct dmub_cmd_fused_request *request 12958 ) 12959 { 12960 union dmub_rb_cmd command = { 0 }; 12961 struct dmub_rb_cmd_fused_io *io = &command.fused_io; 12962 12963 io->header.type = DMUB_CMD__FUSED_IO; 12964 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT; 12965 io->header.payload_bytes = sizeof(*io) - sizeof(io->header); 12966 io->request = *request; 12967 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT); 12968 } 12969 12970 static bool execute_fused_io( 12971 struct amdgpu_device *dev, 12972 struct dc_context *ctx, 12973 union dmub_rb_cmd *commands, 12974 uint8_t count, 12975 uint32_t timeout_us 12976 ) 12977 { 12978 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line; 12979 12980 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io)) 12981 return false; 12982 12983 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line]; 12984 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io; 12985 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 12986 && first->header.ret_status 12987 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS; 12988 12989 if (!result) 12990 return false; 12991 12992 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) { 12993 reinit_completion(&sync->replied); 12994 12995 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data; 12996 12997 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch"); 12998 12999 if (reply->identifier == first->request.identifier) { 13000 first->request = *reply; 13001 return true; 13002 } 13003 } 13004 13005 reinit_completion(&sync->replied); 13006 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT; 13007 abort_fused_io(ctx, &first->request); 13008 return false; 13009 } 13010 13011 bool amdgpu_dm_execute_fused_io( 13012 struct amdgpu_device *dev, 13013 struct dc_link *link, 13014 union dmub_rb_cmd *commands, 13015 uint8_t count, 13016 uint32_t timeout_us) 13017 { 13018 struct amdgpu_display_manager *dm = &dev->dm; 13019 13020 mutex_lock(&dm->dpia_aux_lock); 13021 13022 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us); 13023 13024 mutex_unlock(&dm->dpia_aux_lock); 13025 return result; 13026 } 13027 13028 int amdgpu_dm_process_dmub_set_config_sync( 13029 struct dc_context *ctx, 13030 unsigned int link_index, 13031 struct set_config_cmd_payload *payload, 13032 enum set_config_status *operation_result) 13033 { 13034 struct amdgpu_device *adev = ctx->driver_context; 13035 bool is_cmd_complete; 13036 int ret; 13037 13038 mutex_lock(&adev->dm.dpia_aux_lock); 13039 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 13040 link_index, payload, adev->dm.dmub_notify); 13041 13042 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 13043 ret = 0; 13044 *operation_result = adev->dm.dmub_notify->sc_status; 13045 } else { 13046 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 13047 ret = -1; 13048 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 13049 } 13050 13051 if (!is_cmd_complete) 13052 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13053 mutex_unlock(&adev->dm.dpia_aux_lock); 13054 return ret; 13055 } 13056 13057 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13058 { 13059 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 13060 } 13061 13062 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13063 { 13064 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 13065 } 13066 13067 void dm_acpi_process_phy_transition_interlock( 13068 const struct dc_context *ctx, 13069 struct dm_process_phy_transition_init_params process_phy_transition_init_params) 13070 { 13071 // Not yet implemented 13072 } 13073